1*4882a593Smuzhiyun /******************************************************************************
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * Copyright(c) 2016 - 2017 Realtek Corporation.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify it
6*4882a593Smuzhiyun * under the terms of version 2 of the GNU General Public License as
7*4882a593Smuzhiyun * published by the Free Software Foundation.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, but WITHOUT
10*4882a593Smuzhiyun * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12*4882a593Smuzhiyun * more details.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun *****************************************************************************/
15*4882a593Smuzhiyun /*************************************************************
16*4882a593Smuzhiyun * Description:
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * This file is for 8192E TXBF mechanism
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun ************************************************************/
21*4882a593Smuzhiyun #include "mp_precomp.h"
22*4882a593Smuzhiyun #include "../phydm_precomp.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #ifdef PHYDM_BEAMFORMING_SUPPORT
25*4882a593Smuzhiyun #if (RTL8192E_SUPPORT == 1)
26*4882a593Smuzhiyun
hal_txbf_8192e_set_ndpa_rate(void * dm_void,u8 BW,u8 rate)27*4882a593Smuzhiyun void hal_txbf_8192e_set_ndpa_rate(
28*4882a593Smuzhiyun void *dm_void,
29*4882a593Smuzhiyun u8 BW,
30*4882a593Smuzhiyun u8 rate)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun odm_write_1byte(dm, REG_NDPA_OPT_CTRL_8192E, (rate << 2 | BW));
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun
hal_txbf_8192e_rf_mode(void * dm_void,struct _RT_BEAMFORMING_INFO * beam_info)37*4882a593Smuzhiyun void hal_txbf_8192e_rf_mode(
38*4882a593Smuzhiyun void *dm_void,
39*4882a593Smuzhiyun struct _RT_BEAMFORMING_INFO *beam_info)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_TXBF, "[%s] Start!\n", __func__);
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun if (dm->rf_type == RF_1T1R)
46*4882a593Smuzhiyun return;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_A, RF_WE_LUT, 0x80000, 0x1); /*RF mode table write enable*/
49*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_B, RF_WE_LUT, 0x80000, 0x1); /*RF mode table write enable*/
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun if (beam_info->beamformee_su_cnt > 0) {
52*4882a593Smuzhiyun /*Path_A*/
53*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_A, RF_0x30, 0xfffff, 0x18000); /*Select RX mode 0x30=0x18000*/
54*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_A, RF_0x31, 0xfffff, 0x0000f); /*Set Table data*/
55*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_A, RF_0x32, 0xfffff, 0x77fc2); /*@Enable TXIQGEN in RX mode*/
56*4882a593Smuzhiyun /*Path_B*/
57*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_B, RF_0x30, 0xfffff, 0x18000); /*Select RX mode*/
58*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_B, RF_0x31, 0xfffff, 0x0000f); /*Set Table data*/
59*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_B, RF_0x32, 0xfffff, 0x77fc2); /*@Enable TXIQGEN in RX mode*/
60*4882a593Smuzhiyun } else {
61*4882a593Smuzhiyun /*Path_A*/
62*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_A, RF_0x30, 0xfffff, 0x18000); /*Select RX mode*/
63*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_A, RF_0x31, 0xfffff, 0x0000f); /*Set Table data*/
64*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_A, RF_0x32, 0xfffff, 0x77f82); /*@Disable TXIQGEN in RX mode*/
65*4882a593Smuzhiyun /*Path_B*/
66*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_B, RF_0x30, 0xfffff, 0x18000); /*Select RX mode*/
67*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_B, RF_0x31, 0xfffff, 0x0000f); /*Set Table data*/
68*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_B, RF_0x32, 0xfffff, 0x77f82); /*@Disable TXIQGEN in RX mode*/
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_A, RF_WE_LUT, 0x80000, 0x0); /*RF mode table write disable*/
72*4882a593Smuzhiyun odm_set_rf_reg(dm, RF_PATH_B, RF_WE_LUT, 0x80000, 0x0); /*RF mode table write disable*/
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun if (beam_info->beamformee_su_cnt > 0) {
75*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x90c, MASKDWORD, 0x83321333);
76*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, MASKBYTE3, 0xc1);
77*4882a593Smuzhiyun } else
78*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x90c, MASKDWORD, 0x81121313);
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
hal_txbf_8192e_fw_txbf_cmd(void * dm_void)81*4882a593Smuzhiyun void hal_txbf_8192e_fw_txbf_cmd(
82*4882a593Smuzhiyun void *dm_void)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
85*4882a593Smuzhiyun u8 idx, period0 = 0, period1 = 0;
86*4882a593Smuzhiyun u8 PageNum0 = 0xFF, PageNum1 = 0xFF;
87*4882a593Smuzhiyun u8 u1_tx_bf_parm[3] = {0};
88*4882a593Smuzhiyun struct _RT_BEAMFORMING_INFO *beam_info = &dm->beamforming_info;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun for (idx = 0; idx < BEAMFORMEE_ENTRY_NUM; idx++) {
91*4882a593Smuzhiyun if (beam_info->beamformee_entry[idx].beamform_entry_state == BEAMFORMING_ENTRY_STATE_PROGRESSED) {
92*4882a593Smuzhiyun if (idx == 0) {
93*4882a593Smuzhiyun if (beam_info->beamformee_entry[idx].is_sound)
94*4882a593Smuzhiyun PageNum0 = 0xFE;
95*4882a593Smuzhiyun else
96*4882a593Smuzhiyun PageNum0 = 0xFF; /* stop sounding */
97*4882a593Smuzhiyun period0 = (u8)(beam_info->beamformee_entry[idx].sound_period);
98*4882a593Smuzhiyun } else if (idx == 1) {
99*4882a593Smuzhiyun if (beam_info->beamformee_entry[idx].is_sound)
100*4882a593Smuzhiyun PageNum1 = 0xFE;
101*4882a593Smuzhiyun else
102*4882a593Smuzhiyun PageNum1 = 0xFF; /* stop sounding */
103*4882a593Smuzhiyun period1 = (u8)(beam_info->beamformee_entry[idx].sound_period);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun u1_tx_bf_parm[0] = PageNum0;
109*4882a593Smuzhiyun u1_tx_bf_parm[1] = PageNum1;
110*4882a593Smuzhiyun u1_tx_bf_parm[2] = (period1 << 4) | period0;
111*4882a593Smuzhiyun odm_fill_h2c_cmd(dm, PHYDM_H2C_TXBF, 3, u1_tx_bf_parm);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_TXBF,
114*4882a593Smuzhiyun "[%s] PageNum0 = %d period0 = %d, PageNum1 = %d period1 %d\n",
115*4882a593Smuzhiyun __func__, PageNum0, period0, PageNum1, period1);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
hal_txbf_8192e_download_ndpa(void * dm_void,u8 idx)118*4882a593Smuzhiyun void hal_txbf_8192e_download_ndpa(
119*4882a593Smuzhiyun void *dm_void,
120*4882a593Smuzhiyun u8 idx)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
123*4882a593Smuzhiyun u8 u1b_tmp = 0, tmp_reg422 = 0, head_page;
124*4882a593Smuzhiyun u8 bcn_valid_reg = 0, count = 0, dl_bcn_count = 0;
125*4882a593Smuzhiyun boolean is_send_beacon = false;
126*4882a593Smuzhiyun u8 tx_page_bndy = LAST_ENTRY_OF_TX_PKT_BUFFER_8812;
127*4882a593Smuzhiyun /*@default reseved 1 page for the IC type which is undefined.*/
128*4882a593Smuzhiyun struct _RT_BEAMFORMING_INFO *beam_info = &dm->beamforming_info;
129*4882a593Smuzhiyun struct _RT_BEAMFORMEE_ENTRY *p_beam_entry = beam_info->beamformee_entry + idx;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_TXBF, "[%s] Start!\n", __func__);
132*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
133*4882a593Smuzhiyun *dm->is_fw_dw_rsvd_page_in_progress = true;
134*4882a593Smuzhiyun #endif
135*4882a593Smuzhiyun if (idx == 0)
136*4882a593Smuzhiyun head_page = 0xFE;
137*4882a593Smuzhiyun else
138*4882a593Smuzhiyun head_page = 0xFE;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun phydm_get_hal_def_var_handler_interface(dm, HAL_DEF_TX_PAGE_BOUNDARY, (u8 *)&tx_page_bndy);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /*Set REG_CR bit 8. DMA beacon by SW.*/
143*4882a593Smuzhiyun u1b_tmp = odm_read_1byte(dm, REG_CR_8192E + 1);
144*4882a593Smuzhiyun odm_write_1byte(dm, REG_CR_8192E + 1, (u1b_tmp | BIT(0)));
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /*Set FWHW_TXQ_CTRL 0x422[6]=0 to tell Hw the packet is not a real beacon frame.*/
147*4882a593Smuzhiyun tmp_reg422 = odm_read_1byte(dm, REG_FWHW_TXQ_CTRL_8192E + 2);
148*4882a593Smuzhiyun odm_write_1byte(dm, REG_FWHW_TXQ_CTRL_8192E + 2, tmp_reg422 & (~BIT(6)));
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun if (tmp_reg422 & BIT(6)) {
151*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_TXBF,
152*4882a593Smuzhiyun "%s There is an adapter is sending beacon.\n",
153*4882a593Smuzhiyun __func__);
154*4882a593Smuzhiyun is_send_beacon = true;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /*TDECTRL[15:8] 0x209[7:0] = 0xFE/0xFD NDPA Head for TXDMA*/
158*4882a593Smuzhiyun odm_write_1byte(dm, REG_DWBCN0_CTRL_8192E + 1, head_page);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun do {
161*4882a593Smuzhiyun /*@Clear beacon valid check bit.*/
162*4882a593Smuzhiyun bcn_valid_reg = odm_read_1byte(dm, REG_DWBCN0_CTRL_8192E + 2);
163*4882a593Smuzhiyun odm_write_1byte(dm, REG_DWBCN0_CTRL_8192E + 2, (bcn_valid_reg | BIT(0)));
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* @download NDPA rsvd page. */
166*4882a593Smuzhiyun beamforming_send_ht_ndpa_packet(dm, p_beam_entry->mac_addr, p_beam_entry->sound_bw, BEACON_QUEUE);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun #if (DEV_BUS_TYPE == RT_PCI_INTERFACE)
169*4882a593Smuzhiyun if (dm->support_interface == ODM_ITRF_PCIE) {
170*4882a593Smuzhiyun u1b_tmp = odm_read_1byte(dm, REG_MGQ_TXBD_NUM_8192E + 3);
171*4882a593Smuzhiyun count = 0;
172*4882a593Smuzhiyun while ((count < 20) && (u1b_tmp & BIT(4))) {
173*4882a593Smuzhiyun count++;
174*4882a593Smuzhiyun ODM_delay_us(10);
175*4882a593Smuzhiyun u1b_tmp = odm_read_1byte(dm, REG_MGQ_TXBD_NUM_8192E + 3);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun odm_write_1byte(dm, REG_MGQ_TXBD_NUM_8192E + 3, u1b_tmp | BIT(4));
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun #endif
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /*@check rsvd page download OK.*/
182*4882a593Smuzhiyun bcn_valid_reg = odm_read_1byte(dm, REG_DWBCN0_CTRL_8192E + 2);
183*4882a593Smuzhiyun count = 0;
184*4882a593Smuzhiyun while (!(bcn_valid_reg & BIT(0)) && count < 20) {
185*4882a593Smuzhiyun count++;
186*4882a593Smuzhiyun ODM_delay_us(10);
187*4882a593Smuzhiyun bcn_valid_reg = odm_read_1byte(dm, REG_DWBCN0_CTRL_8192E + 2);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun dl_bcn_count++;
190*4882a593Smuzhiyun } while (!(bcn_valid_reg & BIT(0)) && dl_bcn_count < 5);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun if (!(bcn_valid_reg & BIT(0)))
193*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_TXBF, "%s Download RSVD page failed!\n",
194*4882a593Smuzhiyun __func__);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /*TDECTRL[15:8] 0x209[7:0] = 0xF9 Beacon Head for TXDMA*/
197*4882a593Smuzhiyun odm_write_1byte(dm, REG_DWBCN0_CTRL_8192E + 1, tx_page_bndy);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /*To make sure that if there exists an adapter which would like to send beacon.*/
200*4882a593Smuzhiyun /*@If exists, the origianl value of 0x422[6] will be 1, we should check this to*/
201*4882a593Smuzhiyun /*prevent from setting 0x422[6] to 0 after download reserved page, or it will cause*/
202*4882a593Smuzhiyun /*the beacon cannot be sent by HW.*/
203*4882a593Smuzhiyun /*@2010.06.23. Added by tynli.*/
204*4882a593Smuzhiyun if (is_send_beacon)
205*4882a593Smuzhiyun odm_write_1byte(dm, REG_FWHW_TXQ_CTRL_8192E + 2, tmp_reg422);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /*@Do not enable HW DMA BCN or it will cause Pcie interface hang by timing issue. 2011.11.24. by tynli.*/
208*4882a593Smuzhiyun /*@Clear CR[8] or beacon packet will not be send to TxBuf anymore.*/
209*4882a593Smuzhiyun u1b_tmp = odm_read_1byte(dm, REG_CR_8192E + 1);
210*4882a593Smuzhiyun odm_write_1byte(dm, REG_CR_8192E + 1, (u1b_tmp & (~BIT(0))));
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun p_beam_entry->beamform_entry_state = BEAMFORMING_ENTRY_STATE_PROGRESSED;
213*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
214*4882a593Smuzhiyun *dm->is_fw_dw_rsvd_page_in_progress = false;
215*4882a593Smuzhiyun #endif
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
hal_txbf_8192e_enter(void * dm_void,u8 bfer_bfee_idx)218*4882a593Smuzhiyun void hal_txbf_8192e_enter(
219*4882a593Smuzhiyun void *dm_void,
220*4882a593Smuzhiyun u8 bfer_bfee_idx)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
223*4882a593Smuzhiyun u8 i = 0;
224*4882a593Smuzhiyun u8 bfer_idx = (bfer_bfee_idx & 0xF0) >> 4;
225*4882a593Smuzhiyun u8 bfee_idx = (bfer_bfee_idx & 0xF);
226*4882a593Smuzhiyun u32 csi_param;
227*4882a593Smuzhiyun struct _RT_BEAMFORMING_INFO *beamforming_info = &dm->beamforming_info;
228*4882a593Smuzhiyun struct _RT_BEAMFORMEE_ENTRY beamformee_entry;
229*4882a593Smuzhiyun struct _RT_BEAMFORMER_ENTRY beamformer_entry;
230*4882a593Smuzhiyun u16 sta_id = 0;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_TXBF, "[%s] Start!\n", __func__);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun hal_txbf_8192e_rf_mode(dm, beamforming_info);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun if (dm->rf_type == RF_2T2R)
237*4882a593Smuzhiyun odm_write_4byte(dm, 0xd80, 0x00000000); /*nc =2*/
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun if (beamforming_info->beamformer_su_cnt > 0 && bfer_idx < BEAMFORMER_ENTRY_NUM) {
240*4882a593Smuzhiyun beamformer_entry = beamforming_info->beamformer_entry[bfer_idx];
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /*Sounding protocol control*/
243*4882a593Smuzhiyun odm_write_1byte(dm, REG_SND_PTCL_CTRL_8192E, 0xCB);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /*@MAC address/Partial AID of Beamformer*/
246*4882a593Smuzhiyun if (bfer_idx == 0) {
247*4882a593Smuzhiyun for (i = 0; i < 6; i++)
248*4882a593Smuzhiyun odm_write_1byte(dm, (REG_ASSOCIATED_BFMER0_INFO_8192E + i), beamformer_entry.mac_addr[i]);
249*4882a593Smuzhiyun } else {
250*4882a593Smuzhiyun for (i = 0; i < 6; i++)
251*4882a593Smuzhiyun odm_write_1byte(dm, (REG_ASSOCIATED_BFMER1_INFO_8192E + i), beamformer_entry.mac_addr[i]);
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /*@CSI report parameters of Beamformer Default use nc = 2*/
255*4882a593Smuzhiyun csi_param = 0x03090309;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun odm_write_4byte(dm, REG_CSI_RPT_PARAM_BW20_8192E, csi_param);
258*4882a593Smuzhiyun odm_write_4byte(dm, REG_CSI_RPT_PARAM_BW40_8192E, csi_param);
259*4882a593Smuzhiyun odm_write_4byte(dm, REG_CSI_RPT_PARAM_BW80_8192E, csi_param);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /*Timeout value for MAC to leave NDP_RX_standby_state (60 us, Test chip) (80 us, MP chip)*/
262*4882a593Smuzhiyun odm_write_1byte(dm, REG_SND_PTCL_CTRL_8192E + 3, 0x50);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun if (beamforming_info->beamformee_su_cnt > 0 && bfee_idx < BEAMFORMEE_ENTRY_NUM) {
266*4882a593Smuzhiyun beamformee_entry = beamforming_info->beamformee_entry[bfee_idx];
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (phydm_acting_determine(dm, phydm_acting_as_ibss))
269*4882a593Smuzhiyun sta_id = beamformee_entry.mac_id;
270*4882a593Smuzhiyun else
271*4882a593Smuzhiyun sta_id = beamformee_entry.p_aid;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_TXBF, "[%s], sta_id=0x%X\n", __func__,
274*4882a593Smuzhiyun sta_id);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /*P_AID of Beamformee & enable NDPA transmission & enable NDPA interrupt*/
277*4882a593Smuzhiyun if (bfee_idx == 0) {
278*4882a593Smuzhiyun odm_write_2byte(dm, REG_TXBF_CTRL_8192E, sta_id);
279*4882a593Smuzhiyun odm_write_1byte(dm, REG_TXBF_CTRL_8192E + 3, odm_read_1byte(dm, REG_TXBF_CTRL_8192E + 3) | BIT(4) | BIT(6) | BIT(7));
280*4882a593Smuzhiyun } else
281*4882a593Smuzhiyun odm_write_2byte(dm, REG_TXBF_CTRL_8192E + 2, sta_id | BIT(12) | BIT(14) | BIT(15));
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /*@CSI report parameters of Beamformee*/
284*4882a593Smuzhiyun if (bfee_idx == 0) {
285*4882a593Smuzhiyun /*@Get BIT24 & BIT25*/
286*4882a593Smuzhiyun u8 tmp = odm_read_1byte(dm, REG_ASSOCIATED_BFMEE_SEL_8192E + 3) & 0x3;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun odm_write_1byte(dm, REG_ASSOCIATED_BFMEE_SEL_8192E + 3, tmp | 0x60);
289*4882a593Smuzhiyun odm_write_2byte(dm, REG_ASSOCIATED_BFMEE_SEL_8192E, sta_id | BIT(9));
290*4882a593Smuzhiyun } else {
291*4882a593Smuzhiyun /*Set BIT25*/
292*4882a593Smuzhiyun odm_write_2byte(dm, REG_ASSOCIATED_BFMEE_SEL_8192E + 2, sta_id | 0xE200);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun phydm_beamforming_notify(dm);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
hal_txbf_8192e_leave(void * dm_void,u8 idx)298*4882a593Smuzhiyun void hal_txbf_8192e_leave(
299*4882a593Smuzhiyun void *dm_void,
300*4882a593Smuzhiyun u8 idx)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
303*4882a593Smuzhiyun struct _RT_BEAMFORMING_INFO *beam_info = &dm->beamforming_info;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun hal_txbf_8192e_rf_mode(dm, beam_info);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /* @Clear P_AID of Beamformee
308*4882a593Smuzhiyun * Clear MAC addresss of Beamformer
309*4882a593Smuzhiyun * Clear Associated Bfmee Sel
310*4882a593Smuzhiyun */
311*4882a593Smuzhiyun if (beam_info->beamform_cap == BEAMFORMING_CAP_NONE)
312*4882a593Smuzhiyun odm_write_1byte(dm, REG_SND_PTCL_CTRL_8192E, 0xC8);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun if (idx == 0) {
315*4882a593Smuzhiyun odm_write_2byte(dm, REG_TXBF_CTRL_8192E, 0);
316*4882a593Smuzhiyun odm_write_4byte(dm, REG_ASSOCIATED_BFMER0_INFO_8192E, 0);
317*4882a593Smuzhiyun odm_write_2byte(dm, REG_ASSOCIATED_BFMER0_INFO_8192E + 4, 0);
318*4882a593Smuzhiyun odm_write_2byte(dm, REG_ASSOCIATED_BFMEE_SEL_8192E, 0);
319*4882a593Smuzhiyun } else {
320*4882a593Smuzhiyun odm_write_2byte(dm, REG_TXBF_CTRL_8192E + 2, odm_read_1byte(dm, REG_TXBF_CTRL_8192E + 2) & 0xF000);
321*4882a593Smuzhiyun odm_write_4byte(dm, REG_ASSOCIATED_BFMER1_INFO_8192E, 0);
322*4882a593Smuzhiyun odm_write_2byte(dm, REG_ASSOCIATED_BFMER1_INFO_8192E + 4, 0);
323*4882a593Smuzhiyun odm_write_2byte(dm, REG_ASSOCIATED_BFMEE_SEL_8192E + 2, odm_read_2byte(dm, REG_ASSOCIATED_BFMEE_SEL_8192E + 2) & 0x60);
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_TXBF, "[%s] idx %d\n", __func__, idx);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
hal_txbf_8192e_status(void * dm_void,u8 idx)329*4882a593Smuzhiyun void hal_txbf_8192e_status(
330*4882a593Smuzhiyun void *dm_void,
331*4882a593Smuzhiyun u8 idx)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
334*4882a593Smuzhiyun u16 beam_ctrl_val;
335*4882a593Smuzhiyun u32 beam_ctrl_reg;
336*4882a593Smuzhiyun struct _RT_BEAMFORMING_INFO *beam_info = &dm->beamforming_info;
337*4882a593Smuzhiyun struct _RT_BEAMFORMEE_ENTRY beamform_entry = beam_info->beamformee_entry[idx];
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun if (phydm_acting_determine(dm, phydm_acting_as_ibss))
340*4882a593Smuzhiyun beam_ctrl_val = beamform_entry.mac_id;
341*4882a593Smuzhiyun else
342*4882a593Smuzhiyun beam_ctrl_val = beamform_entry.p_aid;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun if (idx == 0)
345*4882a593Smuzhiyun beam_ctrl_reg = REG_TXBF_CTRL_8192E;
346*4882a593Smuzhiyun else {
347*4882a593Smuzhiyun beam_ctrl_reg = REG_TXBF_CTRL_8192E + 2;
348*4882a593Smuzhiyun beam_ctrl_val |= BIT(12) | BIT(14) | BIT(15);
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun if (beamform_entry.beamform_entry_state == BEAMFORMING_ENTRY_STATE_PROGRESSED && beam_info->apply_v_matrix == true) {
352*4882a593Smuzhiyun if (beamform_entry.sound_bw == CHANNEL_WIDTH_20)
353*4882a593Smuzhiyun beam_ctrl_val |= BIT(9);
354*4882a593Smuzhiyun else if (beamform_entry.sound_bw == CHANNEL_WIDTH_40)
355*4882a593Smuzhiyun beam_ctrl_val |= BIT(10);
356*4882a593Smuzhiyun } else
357*4882a593Smuzhiyun beam_ctrl_val &= ~(BIT(9) | BIT(10) | BIT(11));
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun odm_write_2byte(dm, beam_ctrl_reg, beam_ctrl_val);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_TXBF,
362*4882a593Smuzhiyun "[%s] idx %d beam_ctrl_reg %x beam_ctrl_val %x\n", __func__,
363*4882a593Smuzhiyun idx, beam_ctrl_reg, beam_ctrl_val);
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
hal_txbf_8192e_fw_tx_bf(void * dm_void,u8 idx)366*4882a593Smuzhiyun void hal_txbf_8192e_fw_tx_bf(
367*4882a593Smuzhiyun void *dm_void,
368*4882a593Smuzhiyun u8 idx)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
371*4882a593Smuzhiyun struct _RT_BEAMFORMING_INFO *beam_info = &dm->beamforming_info;
372*4882a593Smuzhiyun struct _RT_BEAMFORMEE_ENTRY *p_beam_entry = beam_info->beamformee_entry + idx;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_TXBF, "[%s] Start!\n", __func__);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun if (p_beam_entry->beamform_entry_state == BEAMFORMING_ENTRY_STATE_PROGRESSING)
377*4882a593Smuzhiyun hal_txbf_8192e_download_ndpa(dm, idx);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun hal_txbf_8192e_fw_txbf_cmd(dm);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun #endif /* @#if (RTL8192E_SUPPORT == 1)*/
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun #endif
385