1*4882a593Smuzhiyun /****************************************************************************** 2*4882a593Smuzhiyun * 3*4882a593Smuzhiyun * Copyright(c) 2016 - 2017 Realtek Corporation. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify it 6*4882a593Smuzhiyun * under the terms of version 2 of the GNU General Public License as 7*4882a593Smuzhiyun * published by the Free Software Foundation. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, but WITHOUT 10*4882a593Smuzhiyun * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 11*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 12*4882a593Smuzhiyun * more details. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun *****************************************************************************/ 15*4882a593Smuzhiyun /***************************************************************************** 16*4882a593Smuzhiyun * Copyright(c) 2009, RealTEK Technology Inc. All Right Reserved. 17*4882a593Smuzhiyun * 18*4882a593Smuzhiyun * Module: __INC_HAL8723DREG_H 19*4882a593Smuzhiyun * 20*4882a593Smuzhiyun * 21*4882a593Smuzhiyun * Note: 1. Define Mac register address and corresponding bit mask map 22*4882a593Smuzhiyun * 23*4882a593Smuzhiyun * 24*4882a593Smuzhiyun * Export: Constants, macro, functions(API), global variables(None). 25*4882a593Smuzhiyun * 26*4882a593Smuzhiyun * Abbrev: 27*4882a593Smuzhiyun * 28*4882a593Smuzhiyun * History: 29*4882a593Smuzhiyun * data Who Remark 30*4882a593Smuzhiyun * 31*4882a593Smuzhiyun *****************************************************************************/ 32*4882a593Smuzhiyun #ifndef __INC_HAL8723DREG_H 33*4882a593Smuzhiyun #define __INC_HAL8723DREG_H 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun /************************************************************* 36*4882a593Smuzhiyun * 37*4882a593Smuzhiyun ************************************************************/ 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun /* ----------------------------------------------------- 40*4882a593Smuzhiyun * 41*4882a593Smuzhiyun * 0x0000h ~ 0x00FFh System Configuration 42*4882a593Smuzhiyun * 43*4882a593Smuzhiyun * ----------------------------------------------------- 44*4882a593Smuzhiyun */ 45*4882a593Smuzhiyun #define REG_SYS_ISO_CTRL_8723D 0x0000 /* 2 Byte */ 46*4882a593Smuzhiyun #define REG_SYS_FUNC_EN_8723D 0x0002 /* 2 Byte */ 47*4882a593Smuzhiyun #define REG_SYS_PW_CTRL_8723D 0x0004 /* 4 Byte */ 48*4882a593Smuzhiyun #define REG_SYS_CLKR_8723D 0x0008 /* 2 Byte */ 49*4882a593Smuzhiyun #define REG_SYS_EEPROM_CTRL_8723D 0x000A /* 2 Byte */ 50*4882a593Smuzhiyun #define REG_EE_VPD_8723D 0x000C /* 2 Byte */ 51*4882a593Smuzhiyun #define REG_SYS_SWR_CTRL1_8723D 0x0010 /* 1 Byte */ 52*4882a593Smuzhiyun #define REG_SYS_SWR_CTRL2_8723D 0x0014 /* 1 Byte */ 53*4882a593Smuzhiyun #define REG_SYS_SWR_CTRL3_8723D 0x0018 /* 4 Byte */ 54*4882a593Smuzhiyun #define REG_RSV_CTRL_8723D 0x001C /* 3 Byte */ 55*4882a593Smuzhiyun #define REG_RF_CTRL_8723D 0x001F /* 1 Byte */ 56*4882a593Smuzhiyun #define REG_AFE_CTRL1_8723D 0x0024 /* 4 Byte */ 57*4882a593Smuzhiyun #define REG_AFE_CTRL2_8723D 0x0028 /* 4 Byte */ 58*4882a593Smuzhiyun #define REG_AFE_CTRL3_8723D 0x002c /* 4 Byte */ 59*4882a593Smuzhiyun #define REG_EFUSE_CTRL_8723D 0x0030 60*4882a593Smuzhiyun #define REG_LDO_EFUSE_CTRL_8723D 0x0034 61*4882a593Smuzhiyun #define REG_PWR_DATA_8723D 0x0038 62*4882a593Smuzhiyun #define REG_CAL_TIMER_8723D 0x003C 63*4882a593Smuzhiyun #define REG_ACLK_MON_8723D 0x003E 64*4882a593Smuzhiyun #define REG_GPIO_MUXCFG_8723D 0x0040 65*4882a593Smuzhiyun #define REG_GPIO_IO_SEL_8723D 0x0042 66*4882a593Smuzhiyun #define REG_MAC_PINMUX_CFG_8723D 0x0043 /* ?????? */ 67*4882a593Smuzhiyun #define REG_GPIO_PIN_CTRL_8723D 0x0044 68*4882a593Smuzhiyun #define REG_GPIO_INTM_8723D 0x0048 69*4882a593Smuzhiyun #define BIT_REG_LED_CFG_8723D 0x004C 70*4882a593Smuzhiyun #define REG_LEDCFG2_8723D 0x004E /* ?????? */ 71*4882a593Smuzhiyun #define REG_FSIMR_8723D 0x0050 72*4882a593Smuzhiyun #define REG_FSISR_8723D 0x0054 73*4882a593Smuzhiyun #define REG_HSIMR_8723D 0x0058 74*4882a593Smuzhiyun #define REG_HSISR_8723D 0x005c 75*4882a593Smuzhiyun #define REG_GPIO_EXT_CTRL_8723D 0x0060 76*4882a593Smuzhiyun #define REG_MULTI_FUNC_CTRL_8723D 0x0068 77*4882a593Smuzhiyun #define REG_GPIO_STATUS_8723D 0x006C 78*4882a593Smuzhiyun #define REG_SDIO_CTRL_8723D 0x0070 79*4882a593Smuzhiyun #define REG_HCI_OPT_CTRL_8723D 0x0074 80*4882a593Smuzhiyun #define REG_AFE_CTRL4_8723D 0x0078 81*4882a593Smuzhiyun #define REG_LDO_SWR_CTRL_8723D 0x007C 82*4882a593Smuzhiyun #define REG_8051FW_CTRL_8723D 0x0080 83*4882a593Smuzhiyun #define REG_FW_DBG_STATUS_8723D 0x0088 84*4882a593Smuzhiyun #define REG_FW_DBG_CTRL_8723D 0x008F 85*4882a593Smuzhiyun #define REG_WLLPS_CTRL_8723D 0x0090 86*4882a593Smuzhiyun #define REG_HIMR0_8723D 0x00B0 87*4882a593Smuzhiyun #define REG_HISR0_8723D 0x00B4 88*4882a593Smuzhiyun #define REG_HIMR1_8723D 0x00B8 89*4882a593Smuzhiyun #define REG_HISR1_8723D 0x00BC 90*4882a593Smuzhiyun #define REG_PMC_DBG_CTRL2_8723D 0x00CC 91*4882a593Smuzhiyun #define REG_EFUSE_BURN_GNT_8723D 0x00CF 92*4882a593Smuzhiyun #define REG_XTAL_AAC_8723D 0x00EC 93*4882a593Smuzhiyun #define REG_SYS_CFG1_8723D 0x00F0 94*4882a593Smuzhiyun #define REG_SYS_CFG2_8723D 0x00FC 95*4882a593Smuzhiyun #define REG_ROM_VERSION 0x00FD 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun /* ----------------------------------------------------- 98*4882a593Smuzhiyun * 99*4882a593Smuzhiyun * 0x0100h ~ 0x01FFh MACTOP General Configuration 100*4882a593Smuzhiyun * 101*4882a593Smuzhiyun * ----------------------------------------------------- 102*4882a593Smuzhiyun */ 103*4882a593Smuzhiyun #define REG_CR_8723D 0x0100 104*4882a593Smuzhiyun #define REG_PBP_8723D 0x0104 /* ?????? */ 105*4882a593Smuzhiyun #define REG_PKT_BUFF_ACCESS_CTRL_8723D 0x0106 /* ?????? */ 106*4882a593Smuzhiyun #define REG_TRXDMA_CTRL_8723D 0x010C 107*4882a593Smuzhiyun #define REG_TRXFF_BNDY_8723D 0x0114 108*4882a593Smuzhiyun #define REG_RXFF_PTR_8723D 0x011C 109*4882a593Smuzhiyun #define REG_CPWM_8723D 0x012C 110*4882a593Smuzhiyun #define REG_FWIMR_8723D 0x0130 111*4882a593Smuzhiyun #define REG_FWISR_8723D 0x0134 112*4882a593Smuzhiyun #define REG_FTIMR_8723D 0x0138 113*4882a593Smuzhiyun #define REG_PKTBUF_DBG_CTRL_8723D 0x0140 114*4882a593Smuzhiyun #define REG_RXPKTBUF_CTRL_8723D 0x0142 /* ?????? */ 115*4882a593Smuzhiyun #define REG_PKTBUF_DBG_DATA_L_8723D 0x0144 116*4882a593Smuzhiyun #define REG_PKTBUF_DBG_DATA_H_8723D 0x0148 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun #define REG_TC0_CTRL_8723D 0x0150 119*4882a593Smuzhiyun #define REG_TC1_CTRL_8723D 0x0154 120*4882a593Smuzhiyun #define REG_TC2_CTRL_8723D 0x0158 121*4882a593Smuzhiyun #define REG_TC3_CTRL_8723D 0x015C 122*4882a593Smuzhiyun #define REG_TC4_CTRL_8723D 0x0160 123*4882a593Smuzhiyun #define REG_TCUNIT_BASE_8723D 0x0164 124*4882a593Smuzhiyun #define REG_RSVD3_8723D 0x0168 /* ????? */ 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun #define REG_C2HEVT_MSG_NORMAL_8723D 0x01A0 /* ?????? */ 127*4882a593Smuzhiyun #define REG_C2HEVT_CMD_SEQ_88XX 0x01A1 /* ?????? */ 128*4882a593Smuzhiyun #define reg_c2h_evt_cmd_content_88xx 0x01A2 /* ?????? */ 129*4882a593Smuzhiyun #define REG_C2HEVT_CMD_LEN_88XX 0x01AE /* ?????? */ 130*4882a593Smuzhiyun #define REG_C2HEVT_CLEAR_8723D 0x01AF /* ?????? */ 131*4882a593Smuzhiyun #define REG_MCUTST_1_8723D 0x01C0 132*4882a593Smuzhiyun #define REG_MCUTST_2_8723D 0x01C4 133*4882a593Smuzhiyun #define REG_MCUTST_WOWLAN_8723D 0x01C7 /* ?????? */ 134*4882a593Smuzhiyun #define REG_FMETHR_8723D 0x01C8 135*4882a593Smuzhiyun #define REG_HMETFR_8723D 0x01CC 136*4882a593Smuzhiyun #define REG_HMEBOX_0_8723D 0x01D0 137*4882a593Smuzhiyun #define REG_HMEBOX_1_8723D 0x01D4 138*4882a593Smuzhiyun #define REG_HMEBOX_2_8723D 0x01D8 139*4882a593Smuzhiyun #define REG_HMEBOX_3_8723D 0x01DC 140*4882a593Smuzhiyun #define REG_LLT_INIT_8723D 0x01E0 141*4882a593Smuzhiyun #define REG_HMEBOX_EXT0_8723D 0x01F0 /* ?????? */ 142*4882a593Smuzhiyun #define REG_HMEBOX_EXT1_8723D 0x01F4 /* ?????? */ 143*4882a593Smuzhiyun #define REG_HMEBOX_EXT2_8723D 0x01F8 /* ?????? */ 144*4882a593Smuzhiyun #define REG_HMEBOX_EXT3_8723D 0x01FC /* ?????? */ 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun /* ----------------------------------------------------- 147*4882a593Smuzhiyun * 148*4882a593Smuzhiyun * 0x0200h ~ 0x027Fh TXDMA Configuration 149*4882a593Smuzhiyun * 150*4882a593Smuzhiyun * ----------------------------------------------------- 151*4882a593Smuzhiyun */ 152*4882a593Smuzhiyun #define REG_RQPN_8723D 0x0200 153*4882a593Smuzhiyun #define REG_FIFOPAGE_8723D 0x0204 154*4882a593Smuzhiyun #define REG_TDECTRL_8723D 0x0208 155*4882a593Smuzhiyun #define REG_TXDMA_OFFSET_CHK_8723D 0x020C 156*4882a593Smuzhiyun #define REG_TXDMA_STATUS_8723D 0x0210 157*4882a593Smuzhiyun #define REG_RQPN_NPQ_8723D 0x0214 158*4882a593Smuzhiyun #define REG_AUTO_LLT_8723D 0x0224 159*4882a593Smuzhiyun #define REG_DWBCN1_CTRL_8723D 0x0228 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun /* ----------------------------------------------------- 162*4882a593Smuzhiyun * 163*4882a593Smuzhiyun * 0x0280h ~ 0x02FFh RXDMA Configuration 164*4882a593Smuzhiyun * 165*4882a593Smuzhiyun * ----------------------------------------------------- 166*4882a593Smuzhiyun */ 167*4882a593Smuzhiyun #define REG_RXDMA_AGG_PG_TH_8723D 0x0280 168*4882a593Smuzhiyun #define REG_RXPKT_NUM_8723D 0x0284 /* The number of packets in RXPKTBUF. */ 169*4882a593Smuzhiyun #define REG_RXDMA_CONTROL_8723D 0x0286 /* ?????? Control the RX DMA. */ 170*4882a593Smuzhiyun #define REG_RXDMA_STATUS_8723D 0x0288 171*4882a593Smuzhiyun #define REG_RXDMA_PRO_8723D 0x0290 /* ?????? */ 172*4882a593Smuzhiyun #define REG_EARLY_MODE_CONTROL_8723D 0x02BC /* ?????? */ 173*4882a593Smuzhiyun #define REG_RSVD5_8723D 0x02F0 /* ?????? */ 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun /* ----------------------------------------------------- 176*4882a593Smuzhiyun * 177*4882a593Smuzhiyun * 0x0300h ~ 0x03FFh PCIe 178*4882a593Smuzhiyun * 179*4882a593Smuzhiyun * ----------------------------------------------------- 180*4882a593Smuzhiyun */ 181*4882a593Smuzhiyun #define REG_PCIE_CTRL_REG_8723D 0x0300 182*4882a593Smuzhiyun #define REG_INT_MIG_8723D 0x0304 /* Interrupt Migration */ 183*4882a593Smuzhiyun #define REG_BCNQ_TXBD_DESA_8723D 0x0308 /* TX Beacon Descriptor Address */ 184*4882a593Smuzhiyun #define REG_MGQ_TXBD_DESA_8723D 0x0310 /* TX Manage Queue Descriptor Address */ 185*4882a593Smuzhiyun #define REG_VOQ_TXBD_DESA_8723D 0x0318 /* TX VO Queue Descriptor Address */ 186*4882a593Smuzhiyun #define REG_VIQ_TXBD_DESA_8723D 0x0320 /* TX VI Queue Descriptor Address */ 187*4882a593Smuzhiyun #define REG_BEQ_TXBD_DESA_8723D 0x0328 /* TX BE Queue Descriptor Address */ 188*4882a593Smuzhiyun #define REG_BKQ_TXBD_DESA_8723D 0x0330 /* TX BK Queue Descriptor Address */ 189*4882a593Smuzhiyun #define REG_RXQ_RXBD_DESA_8723D 0x0338 /* RX Queue Descriptor Address */ 190*4882a593Smuzhiyun #define REG_HI0Q_TXBD_DESA_8723D 0x0340 191*4882a593Smuzhiyun #define REG_HI1Q_TXBD_DESA_8723D 0x0348 192*4882a593Smuzhiyun #define REG_HI2Q_TXBD_DESA_8723D 0x0350 193*4882a593Smuzhiyun #define REG_HI3Q_TXBD_DESA_8723D 0x0358 194*4882a593Smuzhiyun #define REG_HI4Q_TXBD_DESA_8723D 0x0360 195*4882a593Smuzhiyun #define REG_HI5Q_TXBD_DESA_8723D 0x0368 196*4882a593Smuzhiyun #define REG_HI6Q_TXBD_DESA_8723D 0x0370 197*4882a593Smuzhiyun #define REG_HI7Q_TXBD_DESA_8723D 0x0378 198*4882a593Smuzhiyun #define REG_MGQ_TXBD_NUM_8723D 0x0380 199*4882a593Smuzhiyun #define REG_RX_RXBD_NUM_8723D 0x0382 200*4882a593Smuzhiyun #define REG_VOQ_TXBD_NUM_8723D 0x0384 201*4882a593Smuzhiyun #define REG_VIQ_TXBD_NUM_8723D 0x0386 202*4882a593Smuzhiyun #define REG_BEQ_TXBD_NUM_8723D 0x0388 203*4882a593Smuzhiyun #define REG_BKQ_TXBD_NUM_8723D 0x038A 204*4882a593Smuzhiyun #define REG_HI0Q_TXBD_NUM_8723D 0x038C 205*4882a593Smuzhiyun #define REG_HI1Q_TXBD_NUM_8723D 0x038E 206*4882a593Smuzhiyun #define REG_HI2Q_TXBD_NUM_8723D 0x0390 207*4882a593Smuzhiyun #define REG_HI3Q_TXBD_NUM_8723D 0x0392 208*4882a593Smuzhiyun #define REG_HI4Q_TXBD_NUM_8723D 0x0394 209*4882a593Smuzhiyun #define REG_HI5Q_TXBD_NUM_8723D 0x0396 210*4882a593Smuzhiyun #define REG_HI6Q_TXBD_NUM_8723D 0x0398 211*4882a593Smuzhiyun #define REG_HI7Q_TXBD_NUM_8723D 0x039A 212*4882a593Smuzhiyun #define REG_TSFTIMER_HCI_8723D 0x039C 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun /* Read Write Point */ 215*4882a593Smuzhiyun #define REG_VOQ_TXBD_IDX_8723D 0x03A0 216*4882a593Smuzhiyun #define REG_VIQ_TXBD_IDX_8723D 0x03A4 217*4882a593Smuzhiyun #define REG_BEQ_TXBD_IDX_8723D 0x03A8 218*4882a593Smuzhiyun #define REG_BKQ_TXBD_IDX_8723D 0x03AC 219*4882a593Smuzhiyun #define REG_MGQ_TXBD_IDX_8723D 0x03B0 220*4882a593Smuzhiyun #define REG_RXQ_TXBD_IDX_8723D 0x03B4 221*4882a593Smuzhiyun #define REG_HI0Q_TXBD_IDX_8723D 0x03B8 222*4882a593Smuzhiyun #define REG_HI1Q_TXBD_IDX_8723D 0x03BC 223*4882a593Smuzhiyun #define REG_HI2Q_TXBD_IDX_8723D 0x03C0 224*4882a593Smuzhiyun #define REG_HI3Q_TXBD_IDX_8723D 0x03C4 225*4882a593Smuzhiyun #define REG_HI4Q_TXBD_IDX_8723D 0x03C8 226*4882a593Smuzhiyun #define REG_HI5Q_TXBD_IDX_8723D 0x03CC 227*4882a593Smuzhiyun #define REG_HI6Q_TXBD_IDX_8723D 0x03D0 228*4882a593Smuzhiyun #define REG_HI7Q_TXBD_IDX_8723D 0x03D4 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun #define REG_PCIE_HCPWM_8723DE 0x03D8 /* ?????? */ 231*4882a593Smuzhiyun #define REG_PCIE_HRPWM_8723DE 0x03DC /* PCIe RPWM */ /* ?????? */ 232*4882a593Smuzhiyun #define REG_DBI_WDATA_V1_8723D 0x03E8 233*4882a593Smuzhiyun #define REG_DBI_RDATA_V1_8723D 0x03EC 234*4882a593Smuzhiyun #define REG_DBI_FLAG_V1_8723D 0x03F0 235*4882a593Smuzhiyun #define REG_MDIO_V1_8723D 0x03F4 236*4882a593Smuzhiyun #define REG_PCIE_MIX_CFG_8723D 0x03F8 237*4882a593Smuzhiyun #define REG_HCI_MIX_CFG_8723D 0x03FC 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun /* ----------------------------------------------------- 240*4882a593Smuzhiyun * 241*4882a593Smuzhiyun * 0x0400h ~ 0x047Fh Protocol Configuration 242*4882a593Smuzhiyun * 243*4882a593Smuzhiyun * ----------------------------------------------------- 244*4882a593Smuzhiyun */ 245*4882a593Smuzhiyun #define REG_TXPKT_EMPTY_8723D 0x041A 246*4882a593Smuzhiyun #define REG_PTCL_POLL_MGN_8723D 0x041F 247*4882a593Smuzhiyun #define REG_FWHW_TXQ_CTRL_8723D 0x0420 248*4882a593Smuzhiyun #define REG_HWSEQ_CTRL_8723D 0x0423 249*4882a593Smuzhiyun #define REG_BCNQ_BDNY_8723D 0x0424 250*4882a593Smuzhiyun #define REG_MGQ_BDNY_8723D 0x0425 251*4882a593Smuzhiyun #define REG_LIFETIME_EN_8723D 0x0426 252*4882a593Smuzhiyun #define REG_FW_FREE_TAIL_8723D 0x0427 253*4882a593Smuzhiyun #define REG_SPEC_SIFS_8723D 0x0428 254*4882a593Smuzhiyun #define REG_RETRY_LIMIT_8723D 0x042A 255*4882a593Smuzhiyun #define REG_TXBF_CTRL_8723D 0x042C 256*4882a593Smuzhiyun #define REG_DARFRC_8723D 0x0430 257*4882a593Smuzhiyun #define REG_RARFRC_8723D 0x0438 258*4882a593Smuzhiyun #define REG_RRSR_8723D 0x0440 259*4882a593Smuzhiyun #define REG_ARFR0_8723D 0x0444 260*4882a593Smuzhiyun #define REG_ARFR1_8723D 0x044C 261*4882a593Smuzhiyun #define REG_CCK_CHECK_8723D 0x0454 262*4882a593Smuzhiyun #define REG_BCNQ2_BDNY_8723D 0x0455 263*4882a593Smuzhiyun #define REG_AMPDU_MAX_TIME_8723D 0x0456 264*4882a593Smuzhiyun #define REG_BCNQ1_BDNY_8723D 0x0457 265*4882a593Smuzhiyun #define REG_AMPDU_MAX_LENGTH_8723D 0x0458 266*4882a593Smuzhiyun #define REG_WMAC_LBK_BUF_HD_8723D 0x045D 267*4882a593Smuzhiyun #define REG_NDPA_OPT_CTRL_8723D 0x045F 268*4882a593Smuzhiyun #define REG_FAST_EDCA_CTRL_8723D 0x0460 269*4882a593Smuzhiyun #define REG_RD_RESP_PKT_TH_8723D 0x0463 270*4882a593Smuzhiyun #define REG_DATA_SC_8723D 0x0483 271*4882a593Smuzhiyun #define REG_TXRPT_START_OFFSET 0x04AC 272*4882a593Smuzhiyun #define REG_POWER_STAGE1_8723D 0x04B4 273*4882a593Smuzhiyun #define REG_PTCL_SDF_STATUS_8723D 0x04BB 274*4882a593Smuzhiyun #define REG_SW_AMPDU_BURST_MODE_CTRL_8723D 0x04BC 275*4882a593Smuzhiyun #define REG_EVTQ_BNDY_8723D 0x04BF 276*4882a593Smuzhiyun #define REG_PKT_LIFE_TIME_8723D 0x04C0 277*4882a593Smuzhiyun #define REG_PKT_BE_BK_LIFE_TIME_8723D 0x04C2 /* ?????? */ 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun #define REG_STBC_SETTING_8723D 0x04C4 280*4882a593Smuzhiyun #define REG_HT_SINGLE_AMPDU_8723D 0x04C7 281*4882a593Smuzhiyun #define REG_PROT_MODE_CTRL_8723D 0x04C8 282*4882a593Smuzhiyun #define REG_MAX_AGGR_NUM_8723D 0x04CA 283*4882a593Smuzhiyun #define REG_RTS_MAX_AGGR_NUM_8723D 0x04CB 284*4882a593Smuzhiyun #define REG_BAR_MODE_CTRL_8723D 0x04CC 285*4882a593Smuzhiyun #define REG_RA_TRY_RATE_AGG_LMT_8723D 0x04CF 286*4882a593Smuzhiyun #define REG_MACID_SLEEP2_8723D 0x04D0 287*4882a593Smuzhiyun #define REG_PTCL_HWSSN0_8723D 0x04D8 288*4882a593Smuzhiyun #define REG_TXPKTBUF_WMAC_LBK_BF_HD_8723D 0x045D /* ?????? */ 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun /************* 0x1480~0x14A7 is for NAN ***************/ 291*4882a593Smuzhiyun /* Own Master Rank, 8Bytes */ 292*4882a593Smuzhiyun #define REG_NAN_INTERFACE_ADDR_8723D 0x2480 /* 6 bytes */ 293*4882a593Smuzhiyun #define REG_NAN_RANDOM_FACTOR_8723D 0x2486 /* 1 byte */ 294*4882a593Smuzhiyun #define REG_NAN_MASTER_PREF_8723D 0x2487 /* 1 byte */ 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun /* 0x5dc[25:24] NAN role */ 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun /* Current Anchor Master Record */ 299*4882a593Smuzhiyun #define REG_NAN_CAMR_L_8723D 0x2488 /* 4 bytes */ 300*4882a593Smuzhiyun #define REG_NAN_CAMR_H_8723D 0x248C /* 4 byte */ 301*4882a593Smuzhiyun #define REG_NAN_CAMR_AMBTT_8723D 0x2490 /* 4 bytes */ 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun /* Last Anchor Master Record */ 304*4882a593Smuzhiyun #define REG_NAN_LAMR_L_8723D 0x2494 /* 4 bytes */ 305*4882a593Smuzhiyun #define REG_NAN_LAMR_H_8723D 0x2498 /* 4 byte */ 306*4882a593Smuzhiyun #define REG_NAN_LAMR_AMBTT_8723D 0x249C /* 4 bytes */ 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun /* TSF Synced:bit 0 309*4882a593Smuzhiyun * Anchor Master: bit 7 310*4882a593Smuzhiyun */ 311*4882a593Smuzhiyun #define REG_NAN_STATUS_8723D 0x24A0 /* BIT0 */ 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun /* ----------------------------------------------------- 314*4882a593Smuzhiyun * 315*4882a593Smuzhiyun * 0x0500h ~ 0x05FFh EDCA Configuration 316*4882a593Smuzhiyun * 317*4882a593Smuzhiyun * ----------------------------------------------------- 318*4882a593Smuzhiyun * gogogo 319*4882a593Smuzhiyun */ 320*4882a593Smuzhiyun #define REG_EDCA_VO_PARAM_8723D 0x0500 321*4882a593Smuzhiyun #define REG_EDCA_VI_PARAM_8723D 0x0504 322*4882a593Smuzhiyun #define REG_EDCA_BE_PARAM_8723D 0x0508 323*4882a593Smuzhiyun #define REG_EDCA_BK_PARAM_8723D 0x050C 324*4882a593Smuzhiyun #define REG_BCNTCFG_8723D 0x0510 325*4882a593Smuzhiyun #define REG_PIFS_8723D 0x0512 326*4882a593Smuzhiyun #define REG_RDG_PIFS_8723D 0x0513 327*4882a593Smuzhiyun #define REG_SIFS_CTX_8723D 0x0514 328*4882a593Smuzhiyun #define REG_SIFS_TRX_8723D 0x0516 329*4882a593Smuzhiyun #define REG_AGGR_BREAK_TIME_8723D 0x051A 330*4882a593Smuzhiyun #define REG_SLOT_8723D 0x051B 331*4882a593Smuzhiyun #define REG_TX_PTCL_CTRL_8723D 0x0520 332*4882a593Smuzhiyun #define REG_TXPAUSE_8723D 0x0522 333*4882a593Smuzhiyun #define REG_DIS_TXREQ_CLR_8723D 0x0523 334*4882a593Smuzhiyun #define REG_RD_CTRL_8723D 0x0524 335*4882a593Smuzhiyun /* 336*4882a593Smuzhiyun * Format for offset 540h-542h: 337*4882a593Smuzhiyun * [3:0]: TBTT prohibit setup in unit of 32us. The time for HW getting beacon content before TBTT. 338*4882a593Smuzhiyun * [7:4]: Reserved. 339*4882a593Smuzhiyun * [19:8]: TBTT prohibit hold in unit of 32us. The time for HW holding to send the beacon packet. 340*4882a593Smuzhiyun * [23:20]: Reserved 341*4882a593Smuzhiyun * Description: 342*4882a593Smuzhiyun * | 343*4882a593Smuzhiyun * |<--Setup--|--Hold------------>| 344*4882a593Smuzhiyun * --------------|---------------------- 345*4882a593Smuzhiyun * | 346*4882a593Smuzhiyun * TBTT 347*4882a593Smuzhiyun * Note: We cannot update beacon content to HW or send any AC packets during the time between Setup and Hold. 348*4882a593Smuzhiyun * Described by Designer Tim and Bruce, 2011-01-14. 349*4882a593Smuzhiyun * 350*4882a593Smuzhiyun */ 351*4882a593Smuzhiyun #define REG_TBTT_PROHIBIT_8723D 0x0540 352*4882a593Smuzhiyun #define REG_RD_NAV_NXT_8723D 0x0544 353*4882a593Smuzhiyun #define REG_NAV_PROT_LEN_8723D 0x0546 354*4882a593Smuzhiyun #define REG_BCN_CTRL_8723D 0x0550 355*4882a593Smuzhiyun #define REG_EDCA_BCNCTRL1_IOREG_8723D 0x0551 356*4882a593Smuzhiyun #define REG_MBID_NUM_8723D 0x0552 357*4882a593Smuzhiyun #define REG_DUAL_TSF_RST_8723D 0x0553 358*4882a593Smuzhiyun #define REG_BCN_INTERVAL_8723D 0x0554 359*4882a593Smuzhiyun #define REG_DRVERLYINT_8723D 0x0558 360*4882a593Smuzhiyun #define REG_BCNDMATIM_8723D 0x0559 361*4882a593Smuzhiyun #define REG_ATIMWND_8723D 0x055A 362*4882a593Smuzhiyun #define REG_USTIME_TSF_8723D 0x055C 363*4882a593Smuzhiyun #define REG_BCN_MAX_ERR_8723D 0x055D 364*4882a593Smuzhiyun #define REG_RXTSF_OFFSET_CCK_8723D 0x055E 365*4882a593Smuzhiyun #define REG_RXTSF_OFFSET_OFDM_8723D 0x055F 366*4882a593Smuzhiyun #define REG_TSFTR_8723D 0x0560 367*4882a593Smuzhiyun #define REG_CTWND_8723D 0x0572 368*4882a593Smuzhiyun #define REG_SECONDARY_CCA_CTRL_8723D 0x0577 /* ?????? */ 369*4882a593Smuzhiyun #define REG_TSFTR2_8723D 0x0578 370*4882a593Smuzhiyun #define REG_PSTIMER_8723D 0x0580 371*4882a593Smuzhiyun #define REG_TIMER0_8723D 0x0584 372*4882a593Smuzhiyun #define REG_TIMER1_8723D 0x0588 373*4882a593Smuzhiyun #define REG_SCH_MULTI_BCN_8723D 0x05B2 374*4882a593Smuzhiyun #define REG_SCH_CURRENT_BCN_8723D 0x05B3 375*4882a593Smuzhiyun #define REG_ACMHWCTRL_8723D 0x05C0 376*4882a593Smuzhiyun #define REG_SCH_SDFX_EARLY_8723D 0x05CF 377*4882a593Smuzhiyun #define REG_SCH_PORT2_EARLY_8723D 0x05D0 378*4882a593Smuzhiyun #define REG_SCH_TSFT_DIFF_8723D 0x05D2 379*4882a593Smuzhiyun #define REG_EDCA_BCNCTRL2_IOREG_8723D 0x05D4 380*4882a593Smuzhiyun #define REG_EDCA_DRVERLYINT1_IOREG_8723D 0x05D4 381*4882a593Smuzhiyun #define REG_EDCA_BCNSPACE3_IOREG_8723D 0x05D8 382*4882a593Smuzhiyun #define REG_EDCA_BCNSPACE4_IOREG_8723D 0x05DA 383*4882a593Smuzhiyun #define REG_HOP_CNT_8723D 0x05DC 384*4882a593Smuzhiyun #define REG_SCH_M_DW_8723D 0x05DD 385*4882a593Smuzhiyun #define REG_SCH_M_SLOT_8723D 0x05DE 386*4882a593Smuzhiyun #define REG_SCH_EARLY_DWEND_8723D 0x05DF 387*4882a593Smuzhiyun #define REG_SCH_TXCMD_8723D 0x05F8 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun /* ----------------------------------------------------- 390*4882a593Smuzhiyun * 391*4882a593Smuzhiyun * 0x0600h ~ 0x07FFh WMAC Configuration 392*4882a593Smuzhiyun * 393*4882a593Smuzhiyun * ----------------------------------------------------- 394*4882a593Smuzhiyun * gogogo 395*4882a593Smuzhiyun */ 396*4882a593Smuzhiyun #define REG_MAC_CR_8723D 0x0600 397*4882a593Smuzhiyun #define REG_TCR_8723D 0x0604 398*4882a593Smuzhiyun #define REG_RCR_8723D 0x0608 399*4882a593Smuzhiyun #define REG_RX_PKT_LIMIT_8723D 0x060C 400*4882a593Smuzhiyun #define REG_RX_DLK_TIME_8723D 0x060D 401*4882a593Smuzhiyun #define REG_RX_DRVINFO_SZ_8723D 0x060F 402*4882a593Smuzhiyun 403*4882a593Smuzhiyun #define REG_MACID_8723D 0x0610 404*4882a593Smuzhiyun #define REG_BSSID_8723D 0x0618 405*4882a593Smuzhiyun #define REG_MAR_8723D 0x0620 406*4882a593Smuzhiyun #define REG_MBIDCAMCFG_8723D 0x0628 407*4882a593Smuzhiyun 408*4882a593Smuzhiyun #define REG_USTIME_EDCA_8723D 0x0638 409*4882a593Smuzhiyun #define REG_MAC_SPEC_SIFS_8723D 0x063A 410*4882a593Smuzhiyun #define REG_RESP_SIFP_CCK_8723D 0x063C 411*4882a593Smuzhiyun #define REG_RESP_SIFS_OFDM_8723D 0x063E 412*4882a593Smuzhiyun #define REG_ACKTO_8723D 0x0640 413*4882a593Smuzhiyun #define REG_CTS2TO_8723D 0x0641 414*4882a593Smuzhiyun #define REG_EIFS_8723D 0x0642 415*4882a593Smuzhiyun 416*4882a593Smuzhiyun #define REG_NAV_UPPER_8723D 0x0652 /* ?????? */ 417*4882a593Smuzhiyun #define REG_TRXPTCL_CTL_8723D 0x0668 418*4882a593Smuzhiyun 419*4882a593Smuzhiyun /* security */ 420*4882a593Smuzhiyun #define REG_CAMCMD_8723D 0x0670 421*4882a593Smuzhiyun #define REG_CAMWRITE_8723D 0x0674 422*4882a593Smuzhiyun #define REG_CAMREAD_8723D 0x0678 423*4882a593Smuzhiyun #define REG_CAMDBG_8723D 0x067C 424*4882a593Smuzhiyun #define REG_SECCFG_8723D 0x0680 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun /* Power */ 427*4882a593Smuzhiyun #define REG_WOW_CTRL_8723D 0x0690 428*4882a593Smuzhiyun #define REG_PS_RX_INFO_8723D 0x0692 429*4882a593Smuzhiyun #define REG_UAPSD_TID_8723D 0x0693 430*4882a593Smuzhiyun #define REG_WKFMCAM_NUM_8723D 0x0698 431*4882a593Smuzhiyun #define REG_RXFLTMAP0_8723D 0x06A0 432*4882a593Smuzhiyun #define REG_RXFLTMAP1_8723D 0x06A2 433*4882a593Smuzhiyun #define REG_RXFLTMAP2_8723D 0x06A4 434*4882a593Smuzhiyun #define REG_BCN_PSR_RPT_8723D 0x06A8 435*4882a593Smuzhiyun #define REG_BT_COEX_TABLE_8723D 0x06C0 436*4882a593Smuzhiyun #define REG_ASSOCIATED_BFMER0_INFO_8723D 0x06E4 437*4882a593Smuzhiyun #define REG_ASSOCIATED_BFMER1_INFO_8723D 0x06EC 438*4882a593Smuzhiyun #define REG_CSI_RPT_PARAM_BW20_8723D 0x06F4 439*4882a593Smuzhiyun #define REG_CSI_RPT_PARAM_BW40_8723D 0x06F8 440*4882a593Smuzhiyun #define REG_CSI_RPT_PARAM_BW80_8723D 0x06FC 441*4882a593Smuzhiyun 442*4882a593Smuzhiyun /* Hardware Port 2 */ 443*4882a593Smuzhiyun #define REG_MACID1_8723D 0x0700 444*4882a593Smuzhiyun #define REG_BSSID1_8723D 0x0708 445*4882a593Smuzhiyun #define REG_ASSOCIATED_BFMEE_SEL_8723D 0x0714 446*4882a593Smuzhiyun #define REG_SND_PTCL_CTRL_8723D 0x0718 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun /* ----------------------------------------------------- 449*4882a593Smuzhiyun * 450*4882a593Smuzhiyun * Redifine 8192C register definition for compatibility 451*4882a593Smuzhiyun * 452*4882a593Smuzhiyun * ----------------------------------------------------- 453*4882a593Smuzhiyun */ 454*4882a593Smuzhiyun 455*4882a593Smuzhiyun /* TODO: use these definition when using REG_xxx naming rule. 456*4882a593Smuzhiyun * NOTE: DO NOT Remove these definition. Use later. 457*4882a593Smuzhiyun */ 458*4882a593Smuzhiyun #define EFUSE_CTRL_8723D REG_EFUSE_CTRL_8723D /* E-Fuse Control. */ 459*4882a593Smuzhiyun #define EFUSE_TEST_8723D REG_LDO_EFUSE_CTRL_8723D /* E-Fuse Test. */ 460*4882a593Smuzhiyun #define MSR_8723D (REG_CR_8723D + 2) /* Media status register */ 461*4882a593Smuzhiyun #define ISR_8723D REG_HISR0_8723D 462*4882a593Smuzhiyun #define TSFR_8723D REG_TSFTR_8723D /* Timing Sync Function Timer Register. */ 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun /* Redifine MACID register, to compatible prior ICs. */ 465*4882a593Smuzhiyun #define IDR0_8723D REG_MACID_8723D /* MAC ID Register, Offset 0x0050-0x0053 */ 466*4882a593Smuzhiyun #define IDR4_8723D (REG_MACID_8723D + 4) /* MAC ID Register, Offset 0x0054-0x0055 */ 467*4882a593Smuzhiyun 468*4882a593Smuzhiyun /* 469*4882a593Smuzhiyun * 9. security Control Registers (Offset: ) 470*4882a593Smuzhiyun * 471*4882a593Smuzhiyun */ 472*4882a593Smuzhiyun #define RWCAM_8723D REG_CAMCMD_8723D /* 8190 data Sheet is called CAMcmd */ 473*4882a593Smuzhiyun #define WCAMI_8723D REG_CAMWRITE_8723D /* Software write CAM input content */ 474*4882a593Smuzhiyun #define RCAMO_8723D REG_CAMREAD_8723D /* Software read/write CAM config */ 475*4882a593Smuzhiyun #define CAMDBG_8723D REG_CAMDBG_8723D 476*4882a593Smuzhiyun #define SECR_8723D REG_SECCFG_8723D /* security Configuration Register */ 477*4882a593Smuzhiyun 478*4882a593Smuzhiyun /* ---------------------------------------------------------------------------- 479*4882a593Smuzhiyun * 8195 IMR/ISR bits (offset 0xB0, 8bits) 480*4882a593Smuzhiyun * ---------------------------------------------------------------------------- 481*4882a593Smuzhiyun */ 482*4882a593Smuzhiyun #define IMR_DISABLED_8723D 0 483*4882a593Smuzhiyun /* IMR DW0(0x00B0-00B3) Bit 0-31 */ 484*4882a593Smuzhiyun #define IMR_TIMER2_8723D BIT(31) /* Timeout interrupt 2 */ 485*4882a593Smuzhiyun #define IMR_TIMER1_8723D BIT(30) /* Timeout interrupt 1 */ 486*4882a593Smuzhiyun #define IMR_PSTIMEOUT_8723D BIT(29) /* Power Save Time Out Interrupt */ 487*4882a593Smuzhiyun #define IMR_GTINT4_8723D BIT(28) /* When GTIMER4 expires, this bit is set to 1 */ 488*4882a593Smuzhiyun #define IMR_GTINT3_8723D BIT(27) /* When GTIMER3 expires, this bit is set to 1 */ 489*4882a593Smuzhiyun #define IMR_TXBCN0ERR_8723D BIT(26) /* Transmit Beacon0 Error */ 490*4882a593Smuzhiyun #define IMR_TXBCN0OK_8723D BIT(25) /* Transmit Beacon0 OK */ 491*4882a593Smuzhiyun #define IMR_TSF_BIT32_TOGGLE_8723D BIT(24) /* TSF Timer BIT32 toggle indication interrupt */ 492*4882a593Smuzhiyun #define IMR_BCNDMAINT0_8723D BIT(20) /* Beacon DMA Interrupt 0 */ 493*4882a593Smuzhiyun #define IMR_BCNDERR0_8723D BIT(16) /* Beacon Queue DMA OK0 */ 494*4882a593Smuzhiyun #define IMR_HSISR_IND_ON_INT_8723D BIT(15) /* HSISR Indicator (HSIMR & HSISR is true, this bit is set to 1) */ 495*4882a593Smuzhiyun #define IMR_BCNDMAINT_E_8723D BIT(14) /* Beacon DMA Interrupt Extension for Win7 */ 496*4882a593Smuzhiyun #define IMR_ATIMEND_8723D BIT(12) /* CTWidnow End or ATIM Window End */ 497*4882a593Smuzhiyun #define IMR_C2HCMD_8723D BIT(10) /* CPU to Host Command INT status, Write 1 clear */ 498*4882a593Smuzhiyun #define IMR_CPWM2_8723D BIT(9) /* CPU power mode exchange INT status, Write 1 clear */ 499*4882a593Smuzhiyun #define IMR_CPWM_8723D BIT(8) /* CPU power mode exchange INT status, Write 1 clear */ 500*4882a593Smuzhiyun #define IMR_HIGHDOK_8723D BIT(7) /* High Queue DMA OK */ 501*4882a593Smuzhiyun #define IMR_MGNTDOK_8723D BIT(6) /* Management Queue DMA OK */ 502*4882a593Smuzhiyun #define IMR_BKDOK_8723D BIT(5) /* AC_BK DMA OK */ 503*4882a593Smuzhiyun #define IMR_BEDOK_8723D BIT(4) /* AC_BE DMA OK */ 504*4882a593Smuzhiyun #define IMR_VIDOK_8723D BIT(3) /* AC_VI DMA OK */ 505*4882a593Smuzhiyun #define IMR_VODOK_8723D BIT(2) /* AC_VO DMA OK */ 506*4882a593Smuzhiyun #define IMR_RDU_8723D BIT(1) /* Rx Descriptor Unavailable */ 507*4882a593Smuzhiyun #define IMR_ROK_8723D BIT(0) /* Receive DMA OK */ 508*4882a593Smuzhiyun 509*4882a593Smuzhiyun /* IMR DW1(0x00B4-00B7) Bit 0-31 */ 510*4882a593Smuzhiyun #define IMR_BCNDMAINT7_8723D BIT(27) /* Beacon DMA Interrupt 7 */ 511*4882a593Smuzhiyun #define IMR_BCNDMAINT6_8723D BIT(26) /* Beacon DMA Interrupt 6 */ 512*4882a593Smuzhiyun #define IMR_BCNDMAINT5_8723D BIT(25) /* Beacon DMA Interrupt 5 */ 513*4882a593Smuzhiyun #define IMR_BCNDMAINT4_8723D BIT(24) /* Beacon DMA Interrupt 4 */ 514*4882a593Smuzhiyun #define IMR_BCNDMAINT3_8723D BIT(23) /* Beacon DMA Interrupt 3 */ 515*4882a593Smuzhiyun #define IMR_BCNDMAINT2_8723D BIT(22) /* Beacon DMA Interrupt 2 */ 516*4882a593Smuzhiyun #define IMR_BCNDMAINT1_8723D BIT(21) /* Beacon DMA Interrupt 1 */ 517*4882a593Smuzhiyun #define IMR_BCNDOK7_8723D BIT(20) /* Beacon Queue DMA OK Interrupt 7 */ 518*4882a593Smuzhiyun #define IMR_BCNDOK6_8723D BIT(19) /* Beacon Queue DMA OK Interrupt 6 */ 519*4882a593Smuzhiyun #define IMR_BCNDOK5_8723D BIT(18) /* Beacon Queue DMA OK Interrupt 5 */ 520*4882a593Smuzhiyun #define IMR_BCNDOK4_8723D BIT(17) /* Beacon Queue DMA OK Interrupt 4 */ 521*4882a593Smuzhiyun #define IMR_BCNDOK3_8723D BIT(16) /* Beacon Queue DMA OK Interrupt 3 */ 522*4882a593Smuzhiyun #define IMR_BCNDOK2_8723D BIT(15) /* Beacon Queue DMA OK Interrupt 2 */ 523*4882a593Smuzhiyun #define IMR_BCNDOK1_8723D BIT(14) /* Beacon Queue DMA OK Interrupt 1 */ 524*4882a593Smuzhiyun #define IMR_ATIMEND_E_8723D BIT(13) /* ATIM Window End Extension for Win7 */ 525*4882a593Smuzhiyun #define IMR_TXERR_8723D BIT(11) /* Tx Error Flag Interrupt status, write 1 clear. */ 526*4882a593Smuzhiyun #define IMR_RXERR_8723D BIT(10) /* Rx Error Flag INT status, Write 1 clear */ 527*4882a593Smuzhiyun #define IMR_TXFOVW_8723D BIT(9) /* Transmit FIFO Overflow */ 528*4882a593Smuzhiyun #define IMR_RXFOVW_8723D BIT(8) /* Receive FIFO Overflow */ 529*4882a593Smuzhiyun 530*4882a593Smuzhiyun #define IMR_MCUERR_8723D BIT(28) /* Beacon DMA Interrupt 7 */ 531*4882a593Smuzhiyun 532*4882a593Smuzhiyun /*=================================================================== 533*4882a593Smuzhiyun *===================================================================== 534*4882a593Smuzhiyun *Here the register defines are for 92C. When the define is as same with 92C, 535*4882a593Smuzhiyun *we will use the 92C's define for the consistency 536*4882a593Smuzhiyun *So the following defines for 92C is not entire!!!!!! 537*4882a593Smuzhiyun *===================================================================== 538*4882a593Smuzhiyun *===================================================================== 539*4882a593Smuzhiyun */ 540*4882a593Smuzhiyun /* 541*4882a593Smuzhiyun * Based on Datasheet V33---090401 542*4882a593Smuzhiyun * Register Summary 543*4882a593Smuzhiyun * Current IOREG MAP 544*4882a593Smuzhiyun * 0x0000h ~ 0x00FFh System Configuration (256 Bytes) 545*4882a593Smuzhiyun * 0x0100h ~ 0x01FFh MACTOP General Configuration (256 Bytes) 546*4882a593Smuzhiyun * 0x0200h ~ 0x027Fh TXDMA Configuration (128 Bytes) 547*4882a593Smuzhiyun * 0x0280h ~ 0x02FFh RXDMA Configuration (128 Bytes) 548*4882a593Smuzhiyun * 0x0300h ~ 0x03FFh PCIE EMAC Reserved Region (256 Bytes) 549*4882a593Smuzhiyun * 0x0400h ~ 0x04FFh Protocol Configuration (256 Bytes) 550*4882a593Smuzhiyun * 0x0500h ~ 0x05FFh EDCA Configuration (256 Bytes) 551*4882a593Smuzhiyun * 0x0600h ~ 0x07FFh WMAC Configuration (512 Bytes) 552*4882a593Smuzhiyun * 0x2000h ~ 0x3FFFh 8051 FW Download Region (8196 Bytes) 553*4882a593Smuzhiyun */ 554*4882a593Smuzhiyun /* ---------------------------------------------------------------------------- 555*4882a593Smuzhiyun * 8195 (TXPAUSE) transmission pause (Offset 0x522, 8 bits) 556*4882a593Smuzhiyun * ---------------------------------------------------------------------------- 557*4882a593Smuzhiyun */ 558*4882a593Smuzhiyun #if 0 559*4882a593Smuzhiyun #define StopBecon BIT(6) 560*4882a593Smuzhiyun #define StopHigh BIT(5) 561*4882a593Smuzhiyun #define StopMgt BIT(4) 562*4882a593Smuzhiyun #define StopVO BIT(3) 563*4882a593Smuzhiyun #define StopVI BIT(2) 564*4882a593Smuzhiyun #define StopBE BIT(1) 565*4882a593Smuzhiyun #define StopBK BIT(0) 566*4882a593Smuzhiyun #endif 567*4882a593Smuzhiyun 568*4882a593Smuzhiyun 569*4882a593Smuzhiyun /* **************************************************************************** 570*4882a593Smuzhiyun * 8192C Regsiter Bit and Content definition 571*4882a593Smuzhiyun * **************************************************************************** 572*4882a593Smuzhiyun * ----------------------------------------------------- 573*4882a593Smuzhiyun * 574*4882a593Smuzhiyun * 0x0000h ~ 0x00FFh System Configuration 575*4882a593Smuzhiyun * 576*4882a593Smuzhiyun * ----------------------------------------------------- 577*4882a593Smuzhiyun */ 578*4882a593Smuzhiyun #if 0 579*4882a593Smuzhiyun /* 2 SYS_ISO_CTRL */ 580*4882a593Smuzhiyun #define ISO_MD2PP BIT(0) 581*4882a593Smuzhiyun #define ISO_UA2USB BIT(1) 582*4882a593Smuzhiyun #define ISO_UD2CORE BIT(2) 583*4882a593Smuzhiyun #define ISO_PA2PCIE BIT(3) 584*4882a593Smuzhiyun #define ISO_PD2CORE BIT(4) 585*4882a593Smuzhiyun #define ISO_IP2MAC BIT(5) 586*4882a593Smuzhiyun #define ISO_DIOP BIT(6) 587*4882a593Smuzhiyun #define ISO_DIOE BIT(7) 588*4882a593Smuzhiyun #define ISO_EB2CORE BIT(8) 589*4882a593Smuzhiyun #define ISO_DIOR BIT(9) 590*4882a593Smuzhiyun #define PWC_EV12V BIT(15) 591*4882a593Smuzhiyun 592*4882a593Smuzhiyun 593*4882a593Smuzhiyun /* 2 SYS_FUNC_EN */ 594*4882a593Smuzhiyun #define FEN_BBRSTB BIT(0) 595*4882a593Smuzhiyun #define FEN_BB_GLB_RSTn BIT(1) 596*4882a593Smuzhiyun #define FEN_USBA BIT(2) 597*4882a593Smuzhiyun #define FEN_UPLL BIT(3) 598*4882a593Smuzhiyun #define FEN_USBD BIT(4) 599*4882a593Smuzhiyun #define FEN_DIO_PCIE BIT(5) 600*4882a593Smuzhiyun #define FEN_PCIEA BIT(6) 601*4882a593Smuzhiyun #define FEN_PPLL BIT(7) 602*4882a593Smuzhiyun #define FEN_PCIED BIT(8) 603*4882a593Smuzhiyun #define FEN_DIOE BIT(9) 604*4882a593Smuzhiyun #define FEN_CPUEN BIT(10) 605*4882a593Smuzhiyun #define FEN_DCORE BIT(11) 606*4882a593Smuzhiyun #define FEN_ELDR BIT(12) 607*4882a593Smuzhiyun #define FEN_DIO_RF BIT(13) 608*4882a593Smuzhiyun #define FEN_HWPDN BIT(14) 609*4882a593Smuzhiyun #define FEN_MREGEN BIT(15) 610*4882a593Smuzhiyun 611*4882a593Smuzhiyun /* 2 APS_FSMCO */ 612*4882a593Smuzhiyun #define PFM_LDALL BIT(0) 613*4882a593Smuzhiyun #define PFM_ALDN BIT(1) 614*4882a593Smuzhiyun #define PFM_LDKP BIT(2) 615*4882a593Smuzhiyun #define PFM_WOWL BIT(3) 616*4882a593Smuzhiyun #define EnPDN BIT(4) 617*4882a593Smuzhiyun #define PDN_PL BIT(5) 618*4882a593Smuzhiyun #define APFM_ONMAC BIT(8) 619*4882a593Smuzhiyun #define APFM_OFF BIT(9) 620*4882a593Smuzhiyun #define APFM_RSM BIT(10) 621*4882a593Smuzhiyun #define AFSM_HSUS BIT(11) 622*4882a593Smuzhiyun #define AFSM_PCIE BIT(12) 623*4882a593Smuzhiyun #define APDM_MAC BIT(13) 624*4882a593Smuzhiyun #define APDM_HOST BIT(14) 625*4882a593Smuzhiyun #define APDM_HPDN BIT(15) 626*4882a593Smuzhiyun #define RDY_MACON BIT(16) 627*4882a593Smuzhiyun #define SUS_HOST BIT(17) 628*4882a593Smuzhiyun #define ROP_ALD BIT(20) 629*4882a593Smuzhiyun #define ROP_PWR BIT(21) 630*4882a593Smuzhiyun #define ROP_SPS BIT(22) 631*4882a593Smuzhiyun #define SOP_MRST BIT(25) 632*4882a593Smuzhiyun #define SOP_FUSE BIT(26) 633*4882a593Smuzhiyun #define SOP_ABG BIT(27) 634*4882a593Smuzhiyun #define SOP_AMB BIT(28) 635*4882a593Smuzhiyun #define SOP_RCK BIT(29) 636*4882a593Smuzhiyun #define SOP_A8M BIT(30) 637*4882a593Smuzhiyun #define XOP_BTCK BIT(31) 638*4882a593Smuzhiyun 639*4882a593Smuzhiyun /* 2 SYS_CLKR */ 640*4882a593Smuzhiyun #define ANAD16V_EN BIT(0) 641*4882a593Smuzhiyun #define ANA8M BIT(1) 642*4882a593Smuzhiyun #define MACSLP BIT(4) 643*4882a593Smuzhiyun #define LOADER_CLK_EN BIT(5) 644*4882a593Smuzhiyun 645*4882a593Smuzhiyun 646*4882a593Smuzhiyun /* 2 9346CR */ 647*4882a593Smuzhiyun 648*4882a593Smuzhiyun #define BOOT_FROM_EEPROM BIT(4) 649*4882a593Smuzhiyun #define EEPROM_EN BIT(5) 650*4882a593Smuzhiyun 651*4882a593Smuzhiyun 652*4882a593Smuzhiyun /* 2 RF_CTRL */ 653*4882a593Smuzhiyun #define RF_EN BIT(0) 654*4882a593Smuzhiyun #define RF_RSTB BIT(1) 655*4882a593Smuzhiyun #define RF_SDMRSTB BIT(2) 656*4882a593Smuzhiyun 657*4882a593Smuzhiyun /* 2 LDOV12D_CTRL */ 658*4882a593Smuzhiyun #define LDV12_EN BIT(0) 659*4882a593Smuzhiyun #define LDV12_SDBY BIT(1) 660*4882a593Smuzhiyun #define LPLDO_HSM BIT(2) 661*4882a593Smuzhiyun #define LPLDO_LSM_DIS BIT(3) 662*4882a593Smuzhiyun #define _LDV12_VADJ(x) (((x) & 0xF) << 4) 663*4882a593Smuzhiyun 664*4882a593Smuzhiyun 665*4882a593Smuzhiyun /* 2 EFUSE_TEST (For RTL8723 partially) */ 666*4882a593Smuzhiyun #define EF_TRPT BIT(7) 667*4882a593Smuzhiyun #define EF_CELL_SEL (BIT(8) | BIT(9)) /* 00: Wifi Efuse, 01: BT Efuse0, 10: BT Efuse1, 11: BT Efuse2 */ 668*4882a593Smuzhiyun #define LDOE25_EN BIT(31) 669*4882a593Smuzhiyun #define EFUSE_SEL(x) (((x) & 0x3) << 8) 670*4882a593Smuzhiyun #define EFUSE_SEL_MASK 0x300 671*4882a593Smuzhiyun #define EFUSE_WIFI_SEL_0 0x0 672*4882a593Smuzhiyun #define EFUSE_BT_SEL_0 0x1 673*4882a593Smuzhiyun #define EFUSE_BT_SEL_1 0x2 674*4882a593Smuzhiyun #define EFUSE_BT_SEL_2 0x3 675*4882a593Smuzhiyun 676*4882a593Smuzhiyun 677*4882a593Smuzhiyun /* 2 8051FWDL */ 678*4882a593Smuzhiyun /* 2 MCUFWDL */ 679*4882a593Smuzhiyun #define MCUFWDL_EN BIT(0) 680*4882a593Smuzhiyun #define MCUFWDL_RDY BIT(1) 681*4882a593Smuzhiyun #define FWDL_ChkSum_rpt BIT(2) 682*4882a593Smuzhiyun #define MACINI_RDY BIT(3) 683*4882a593Smuzhiyun #define BBINI_RDY BIT(4) 684*4882a593Smuzhiyun #define RFINI_RDY BIT(5) 685*4882a593Smuzhiyun #define WINTINI_RDY BIT(6) 686*4882a593Smuzhiyun #define RAM_DL_SEL BIT(7) 687*4882a593Smuzhiyun #define ROM_DLEN BIT(19) 688*4882a593Smuzhiyun #define CPRST BIT(23) 689*4882a593Smuzhiyun 690*4882a593Smuzhiyun 691*4882a593Smuzhiyun 692*4882a593Smuzhiyun /* 2 REG_SYS_CFG */ 693*4882a593Smuzhiyun #define XCLK_VLD BIT(0) 694*4882a593Smuzhiyun #define ACLK_VLD BIT(1) 695*4882a593Smuzhiyun #define UCLK_VLD BIT(2) 696*4882a593Smuzhiyun #define PCLK_VLD BIT(3) 697*4882a593Smuzhiyun #define PCIRSTB BIT(4) 698*4882a593Smuzhiyun #define V15_VLD BIT(5) 699*4882a593Smuzhiyun #define TRP_B15V_EN BIT(7) 700*4882a593Smuzhiyun #define SIC_IDLE BIT(8) 701*4882a593Smuzhiyun #define BD_MAC2 BIT(9) 702*4882a593Smuzhiyun #define BD_MAC1 BIT(10) 703*4882a593Smuzhiyun #define IC_MACPHY_MODE BIT(11) 704*4882a593Smuzhiyun #define CHIP_VER (BIT(12) | BIT(13) | BIT(14) | BIT(15)) 705*4882a593Smuzhiyun #define BT_FUNC BIT(16) 706*4882a593Smuzhiyun #define VENDOR_ID BIT(19) 707*4882a593Smuzhiyun #define PAD_HWPD_IDN BIT(22) 708*4882a593Smuzhiyun #define TRP_VAUX_EN BIT(23) /* RTL ID */ 709*4882a593Smuzhiyun #define TRP_BT_EN BIT(24) 710*4882a593Smuzhiyun #define BD_PKG_SEL BIT(25) 711*4882a593Smuzhiyun #define BD_HCI_SEL BIT(26) 712*4882a593Smuzhiyun #define TYPE_ID BIT(27) 713*4882a593Smuzhiyun 714*4882a593Smuzhiyun #define CHIP_VER_RTL_MASK 0xF000 /* Bit 12 ~ 15 */ 715*4882a593Smuzhiyun #define CHIP_VER_RTL_SHIFT 12 716*4882a593Smuzhiyun 717*4882a593Smuzhiyun #endif 718*4882a593Smuzhiyun /* ----------------------------------------------------- 719*4882a593Smuzhiyun * 720*4882a593Smuzhiyun * 0x0100h ~ 0x01FFh MACTOP General Configuration 721*4882a593Smuzhiyun * 722*4882a593Smuzhiyun * ----------------------------------------------------- 723*4882a593Smuzhiyun */ 724*4882a593Smuzhiyun #if 0 725*4882a593Smuzhiyun 726*4882a593Smuzhiyun /* 2 Function Enable Registers */ 727*4882a593Smuzhiyun /* 2 CR 0x0100-0x0103 */ 728*4882a593Smuzhiyun 729*4882a593Smuzhiyun #define HCI_TXDMA_EN BIT(0) 730*4882a593Smuzhiyun #define HCI_RXDMA_EN BIT(1) 731*4882a593Smuzhiyun #define TXDMA_EN BIT(2) 732*4882a593Smuzhiyun #define RXDMA_EN BIT(3) 733*4882a593Smuzhiyun #define PROTOCOL_EN BIT(4) 734*4882a593Smuzhiyun #define SCHEDULE_EN BIT(5) 735*4882a593Smuzhiyun #define MACTXEN BIT(6) 736*4882a593Smuzhiyun #define MACRXEN BIT(7) 737*4882a593Smuzhiyun #define ENSWBCN BIT(8) 738*4882a593Smuzhiyun #define ENSEC BIT(9) 739*4882a593Smuzhiyun #define CALTMR_EN BIT(10) /* 32k CAL TMR enable */ 740*4882a593Smuzhiyun 741*4882a593Smuzhiyun /* Network type */ 742*4882a593Smuzhiyun #define _NETTYPE(x) (((x) & 0x3) << 16) 743*4882a593Smuzhiyun #define MASK_NETTYPE 0x30000 744*4882a593Smuzhiyun #define NT_NO_LINK 0x0 745*4882a593Smuzhiyun #define NT_LINK_AD_HOC 0x1 746*4882a593Smuzhiyun #define NT_LINK_AP 0x2 747*4882a593Smuzhiyun #define NT_AS_AP 0x3 748*4882a593Smuzhiyun 749*4882a593Smuzhiyun 750*4882a593Smuzhiyun /* 2 PBP - Page Size Register 0x0104 */ 751*4882a593Smuzhiyun #define GET_RX_PAGE_SIZE(value) ((value) & 0xF) 752*4882a593Smuzhiyun #define GET_TX_PAGE_SIZE(value) (((value) & 0xF0) >> 4) 753*4882a593Smuzhiyun #define _PSRX_MASK 0xF 754*4882a593Smuzhiyun #define _PSTX_MASK 0xF0 755*4882a593Smuzhiyun #define _PSRX(x) (x) 756*4882a593Smuzhiyun #define _PSTX(x) ((x) << 4) 757*4882a593Smuzhiyun 758*4882a593Smuzhiyun #define PBP_64 0x0 759*4882a593Smuzhiyun #define PBP_128 0x1 760*4882a593Smuzhiyun #define PBP_256 0x2 761*4882a593Smuzhiyun #define PBP_512 0x3 762*4882a593Smuzhiyun #define PBP_1024 0x4 763*4882a593Smuzhiyun 764*4882a593Smuzhiyun 765*4882a593Smuzhiyun /* 2 TX/RXDMA 0x010C */ 766*4882a593Smuzhiyun #define RXDMA_ARBBW_EN BIT(0) 767*4882a593Smuzhiyun #define RXSHFT_EN BIT(1) 768*4882a593Smuzhiyun #define RXDMA_AGG_EN BIT(2) 769*4882a593Smuzhiyun #define QS_VO_QUEUE BIT(8) 770*4882a593Smuzhiyun #define QS_VI_QUEUE BIT(9) 771*4882a593Smuzhiyun #define QS_BE_QUEUE BIT(10) 772*4882a593Smuzhiyun #define QS_BK_QUEUE BIT(11) 773*4882a593Smuzhiyun #define QS_MANAGER_QUEUE BIT(12) 774*4882a593Smuzhiyun #define QS_HIGH_QUEUE BIT(13) 775*4882a593Smuzhiyun 776*4882a593Smuzhiyun #define HQSEL_VOQ BIT(0) 777*4882a593Smuzhiyun #define HQSEL_VIQ BIT(1) 778*4882a593Smuzhiyun #define HQSEL_BEQ BIT(2) 779*4882a593Smuzhiyun #define HQSEL_BKQ BIT(3) 780*4882a593Smuzhiyun #define HQSEL_MGTQ BIT(4) 781*4882a593Smuzhiyun #define HQSEL_HIQ BIT(5) 782*4882a593Smuzhiyun 783*4882a593Smuzhiyun /* For normal driver, 0x10C */ 784*4882a593Smuzhiyun #define _TXDMA_HIQ_MAP(x) (((x) & 0x3) << 14) 785*4882a593Smuzhiyun #define _TXDMA_MGQ_MAP(x) (((x) & 0x3) << 12) 786*4882a593Smuzhiyun #define _TXDMA_BKQ_MAP(x) (((x) & 0x3) << 10) 787*4882a593Smuzhiyun #define _TXDMA_BEQ_MAP(x) (((x) & 0x3) << 8) 788*4882a593Smuzhiyun #define _TXDMA_VIQ_MAP(x) (((x) & 0x3) << 6) 789*4882a593Smuzhiyun #define _TXDMA_VOQ_MAP(x) (((x) & 0x3) << 4) 790*4882a593Smuzhiyun 791*4882a593Smuzhiyun #define QUEUE_LOW 1 792*4882a593Smuzhiyun #define QUEUE_NORMAL 2 793*4882a593Smuzhiyun #define QUEUE_HIGH 3 794*4882a593Smuzhiyun 795*4882a593Smuzhiyun 796*4882a593Smuzhiyun /* 2 REG_C2HEVT_CLEAR 0x01AF */ 797*4882a593Smuzhiyun #define C2H_EVT_HOST_CLOSE 0x00 /* Set by driver and notify FW that the driver has read the C2H command message */ 798*4882a593Smuzhiyun #define C2H_EVT_FW_CLOSE 0xFF /* Set by FW indicating that FW had set the C2H command message and it's not yet read by driver. */ 799*4882a593Smuzhiyun 800*4882a593Smuzhiyun 801*4882a593Smuzhiyun 802*4882a593Smuzhiyun /* 2 LLT_INIT 0x01E0 */ 803*4882a593Smuzhiyun #define _LLT_NO_ACTIVE 0x0 804*4882a593Smuzhiyun #define _LLT_WRITE_ACCESS 0x1 805*4882a593Smuzhiyun #define _LLT_READ_ACCESS 0x2 806*4882a593Smuzhiyun 807*4882a593Smuzhiyun #define _LLT_INIT_DATA(x) ((x) & 0xFF) 808*4882a593Smuzhiyun #define _LLT_INIT_ADDR(x) (((x) & 0xFF) << 8) 809*4882a593Smuzhiyun #define _LLT_OP(x) (((x) & 0x3) << 30) 810*4882a593Smuzhiyun #define _LLT_OP_VALUE(x) (((x) >> 30) & 0x3) 811*4882a593Smuzhiyun 812*4882a593Smuzhiyun #endif 813*4882a593Smuzhiyun /* ----------------------------------------------------- 814*4882a593Smuzhiyun * 815*4882a593Smuzhiyun * 0x0200h ~ 0x027Fh TXDMA Configuration 816*4882a593Smuzhiyun * 817*4882a593Smuzhiyun * ----------------------------------------------------- 818*4882a593Smuzhiyun */ 819*4882a593Smuzhiyun #if 0 820*4882a593Smuzhiyun /* 2 TDECTL 0x0208 */ 821*4882a593Smuzhiyun #define BLK_DESC_NUM_SHIFT 4 822*4882a593Smuzhiyun #define BLK_DESC_NUM_MASK 0xF 823*4882a593Smuzhiyun 824*4882a593Smuzhiyun 825*4882a593Smuzhiyun /* 2 TXDMA_OFFSET_CHK 0x020C */ 826*4882a593Smuzhiyun #define DROP_DATA_EN BIT(9) 827*4882a593Smuzhiyun #endif 828*4882a593Smuzhiyun /* ----------------------------------------------------- 829*4882a593Smuzhiyun * 830*4882a593Smuzhiyun * 0x0280h ~ 0x028Bh RX DMA Configuration 831*4882a593Smuzhiyun * 832*4882a593Smuzhiyun * ----------------------------------------------------- 833*4882a593Smuzhiyun */ 834*4882a593Smuzhiyun #if 0 835*4882a593Smuzhiyun /* 2 REG_RXDMA_CONTROL, 0x0286h */ 836*4882a593Smuzhiyun 837*4882a593Smuzhiyun /* Write only. When this bit is set, RXDMA will decrease RX PKT counter by one. Before */ 838*4882a593Smuzhiyun /* this bit is polled, FW shall update RXFF_RD_PTR first. This register is write pulse and auto clear. */ 839*4882a593Smuzhiyun #define RXPKT_RELEASE_POLL BIT(0) 840*4882a593Smuzhiyun /* Read only. When RXMA finishes on-going DMA operation, RXMDA will report idle state in */ 841*4882a593Smuzhiyun /* this bit. FW can start releasing packets after RXDMA entering idle mode. */ 842*4882a593Smuzhiyun #define RXDMA_IDLE BIT(1) 843*4882a593Smuzhiyun /* When this bit is set, RXDMA will enter this mode after on-going RXDMA packet to host */ 844*4882a593Smuzhiyun /* completed, and stop DMA packet to host. RXDMA will then report Default: 0; */ 845*4882a593Smuzhiyun #define RW_RELEASE_EN BIT(2) 846*4882a593Smuzhiyun #endif 847*4882a593Smuzhiyun /* ----------------------------------------------------- 848*4882a593Smuzhiyun * 849*4882a593Smuzhiyun * 0x0400h ~ 0x047Fh Protocol Configuration 850*4882a593Smuzhiyun * 851*4882a593Smuzhiyun * ----------------------------------------------------- 852*4882a593Smuzhiyun */ 853*4882a593Smuzhiyun #if 0 854*4882a593Smuzhiyun /* 2 FWHW_TXQ_CTRL 0x0420 */ 855*4882a593Smuzhiyun #define EN_AMPDU_RTY_NEW BIT(7) 856*4882a593Smuzhiyun 857*4882a593Smuzhiyun 858*4882a593Smuzhiyun /* 2 REG_LIFECTRL_CTRL 0x0426 */ 859*4882a593Smuzhiyun #define HAL92C_EN_PKT_LIFE_TIME_BK BIT(3) 860*4882a593Smuzhiyun #define HAL92C_EN_PKT_LIFE_TIME_BE BIT(2) 861*4882a593Smuzhiyun #define HAL92C_EN_PKT_LIFE_TIME_VI BIT(1) 862*4882a593Smuzhiyun #define HAL92C_EN_PKT_LIFE_TIME_VO BIT(0) 863*4882a593Smuzhiyun 864*4882a593Smuzhiyun #define HAL92C_MSDU_LIFE_TIME_UNIT 128 /* in us, said by Tim. */ 865*4882a593Smuzhiyun 866*4882a593Smuzhiyun 867*4882a593Smuzhiyun /* 2 SPEC SIFS 0x0428 */ 868*4882a593Smuzhiyun #define _SPEC_SIFS_CCK(x) ((x) & 0xFF) 869*4882a593Smuzhiyun #define _SPEC_SIFS_OFDM(x) (((x) & 0xFF) << 8) 870*4882a593Smuzhiyun 871*4882a593Smuzhiyun /* 2 RL 0x042A */ 872*4882a593Smuzhiyun #define RETRY_LIMIT_SHORT_SHIFT 8 873*4882a593Smuzhiyun #define RETRY_LIMIT_LONG_SHIFT 0 874*4882a593Smuzhiyun 875*4882a593Smuzhiyun #define _LRL(x) ((x) & 0x3F) 876*4882a593Smuzhiyun #define _SRL(x) (((x) & 0x3F) << 8) 877*4882a593Smuzhiyun #endif 878*4882a593Smuzhiyun 879*4882a593Smuzhiyun /* ----------------------------------------------------- 880*4882a593Smuzhiyun * 881*4882a593Smuzhiyun * 0x0500h ~ 0x05FFh EDCA Configuration 882*4882a593Smuzhiyun * 883*4882a593Smuzhiyun * ----------------------------------------------------- 884*4882a593Smuzhiyun */ 885*4882a593Smuzhiyun #if 0 886*4882a593Smuzhiyun /* 2 EDCA setting 0x050C */ 887*4882a593Smuzhiyun #define AC_PARAM_TXOP_LIMIT_OFFSET 16 888*4882a593Smuzhiyun #define AC_PARAM_ECW_MAX_OFFSET 12 889*4882a593Smuzhiyun #define AC_PARAM_ECW_MIN_OFFSET 8 890*4882a593Smuzhiyun #define AC_PARAM_AIFS_OFFSET 0 891*4882a593Smuzhiyun 892*4882a593Smuzhiyun 893*4882a593Smuzhiyun /* 2 BCN_CTRL 0x0550 */ 894*4882a593Smuzhiyun #define EN_TXBCN_RPT BIT(2) 895*4882a593Smuzhiyun #define EN_BCN_FUNCTION BIT(3) 896*4882a593Smuzhiyun 897*4882a593Smuzhiyun /* 2 TxPause 0x0522 */ 898*4882a593Smuzhiyun #define STOP_BCNQ BIT(6) 899*4882a593Smuzhiyun #endif 900*4882a593Smuzhiyun 901*4882a593Smuzhiyun /* 2 ACMHWCTRL 0x05C0 */ 902*4882a593Smuzhiyun #define acm_hw_hw_en_8723d BIT(0) 903*4882a593Smuzhiyun #define acm_hw_voq_en_8723d BIT(1) 904*4882a593Smuzhiyun #define acm_hw_viq_en_8723d BIT(2) 905*4882a593Smuzhiyun #define acm_hw_beq_en_8723d BIT(3) 906*4882a593Smuzhiyun #define acm_hw_voq_status_8723d BIT(5) 907*4882a593Smuzhiyun #define acm_hw_viq_status_8723d BIT(6) 908*4882a593Smuzhiyun #define acm_hw_beq_status_8723d BIT(7) 909*4882a593Smuzhiyun 910*4882a593Smuzhiyun /* ----------------------------------------------------- 911*4882a593Smuzhiyun * 912*4882a593Smuzhiyun * 0x0600h ~ 0x07FFh WMAC Configuration 913*4882a593Smuzhiyun * 914*4882a593Smuzhiyun * ----------------------------------------------------- 915*4882a593Smuzhiyun */ 916*4882a593Smuzhiyun #if 0 917*4882a593Smuzhiyun 918*4882a593Smuzhiyun /* 2 TCR 0x0604 */ 919*4882a593Smuzhiyun #define DIS_GCLK BIT(1) 920*4882a593Smuzhiyun #define PAD_SEL BIT(2) 921*4882a593Smuzhiyun #define PWR_ST BIT(6) 922*4882a593Smuzhiyun #define PWRBIT_OW_EN BIT(7) 923*4882a593Smuzhiyun #define ACRC BIT(8) 924*4882a593Smuzhiyun #define CFENDFORM BIT(9) 925*4882a593Smuzhiyun #define ICV BIT(10) 926*4882a593Smuzhiyun #endif 927*4882a593Smuzhiyun 928*4882a593Smuzhiyun /* ---------------------------------------------------------------------------- 929*4882a593Smuzhiyun * 8195 (RCR) Receive Configuration Register (Offset 0x608, 32 bits) 930*4882a593Smuzhiyun * ---------------------------------------------------------------------------- 931*4882a593Smuzhiyun */ 932*4882a593Smuzhiyun #if 0 933*4882a593Smuzhiyun #define RCR_APPFCS BIT(31) /* WMAC append FCS after pauload */ 934*4882a593Smuzhiyun #define RCR_APP_MIC BIT(30) /* MACRX will retain the MIC at the bottom of the packet. */ 935*4882a593Smuzhiyun #define RCR_APP_ICV BIT(29) /* MACRX will retain the ICV at the bottom of the packet. */ 936*4882a593Smuzhiyun #define RCR_APP_PHYST_RXFF BIT(28) /* HY status is appended before RX packet in RXFF */ 937*4882a593Smuzhiyun #define RCR_APP_BA_SSN BIT(27) /* SSN of previous TXBA is appended as after original RXDESC as the 4-th DW of RXDESC. */ 938*4882a593Smuzhiyun #define RCR_RSVD_BIT(26) BIT26 /* Reserved */ 939*4882a593Smuzhiyun #endif 940*4882a593Smuzhiyun #define RCR_TCPOFLD_EN BIT(25) /* Enable TCP checksum offload */ 941*4882a593Smuzhiyun #if 0 942*4882a593Smuzhiyun #define RCR_ENMBID BIT(24) /* Enable Multiple BssId. Only response ACK to the packets whose DID(A1) matching to the addresses in the MBSSID CAM Entries. */ 943*4882a593Smuzhiyun #define RCR_LSIGEN BIT(23) /* Enable LSIG TXOP Protection function. Search KEYCAM for each rx packet to check if LSIGEN bit is set. */ 944*4882a593Smuzhiyun #define RCR_MFBEN BIT(22) /* Enable immediate MCS Feedback function. When Rx packet with MRQ = 1'b1, then search KEYCAM to find sender's MCS Feedback function and send response. */ 945*4882a593Smuzhiyun #endif 946*4882a593Smuzhiyun 947*4882a593Smuzhiyun #endif /* #ifndef __INC_HAL8723DREG_H */ 948