xref: /OK3568_Linux_fs/external/rkwifibt/drivers/rtl8723ds/hal/phydm/phydm_dynamictxpower.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /******************************************************************************
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * Copyright(c) 2007 - 2017  Realtek Corporation.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify it
6*4882a593Smuzhiyun  * under the terms of version 2 of the GNU General Public License as
7*4882a593Smuzhiyun  * published by the Free Software Foundation.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful, but WITHOUT
10*4882a593Smuzhiyun  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12*4882a593Smuzhiyun  * more details.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * The full GNU General Public License is included in this distribution in the
15*4882a593Smuzhiyun  * file called LICENSE.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * Contact Information:
18*4882a593Smuzhiyun  * wlanfae <wlanfae@realtek.com>
19*4882a593Smuzhiyun  * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
20*4882a593Smuzhiyun  * Hsinchu 300, Taiwan.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * Larry Finger <Larry.Finger@lwfinger.net>
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  *****************************************************************************/
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /*************************************************************
27*4882a593Smuzhiyun  * include files
28*4882a593Smuzhiyun  ************************************************************/
29*4882a593Smuzhiyun #include "mp_precomp.h"
30*4882a593Smuzhiyun #include "phydm_precomp.h"
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #ifdef CONFIG_DYNAMIC_TX_TWR
33*4882a593Smuzhiyun #ifdef BB_RAM_SUPPORT
phydm_rd_reg_pwr(void * dm_void,u32 * _used,char * output,u32 * _out_len)34*4882a593Smuzhiyun void phydm_rd_reg_pwr(void *dm_void, u32 *_used, char *output, u32 *_out_len)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
37*4882a593Smuzhiyun 	u32 used = *_used;
38*4882a593Smuzhiyun 	u32 out_len = *_out_len;
39*4882a593Smuzhiyun 	boolean pwr_ofst0_en = false;
40*4882a593Smuzhiyun 	boolean pwr_ofst1_en = false;
41*4882a593Smuzhiyun 	s8 pwr_ofst0 = 0;
42*4882a593Smuzhiyun 	s8 pwr_ofst1 = 0;
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	pwr_ofst0_en = (boolean)odm_get_bb_reg(dm, R_0x1e70, BIT(23));
45*4882a593Smuzhiyun 	pwr_ofst1_en = (boolean)odm_get_bb_reg(dm, R_0x1e70, BIT(31));
46*4882a593Smuzhiyun 	pwr_ofst0 = (s8)odm_get_bb_reg(dm, R_0x1e70, 0x7f0000);
47*4882a593Smuzhiyun 	pwr_ofst1 = (s8)odm_get_bb_reg(dm, R_0x1e70, 0x7f000000);
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used,
50*4882a593Smuzhiyun 		 "reg0: en:%d, pwr_ofst:0x%x, reg1: en:%d, pwr_ofst:0x%x\n",
51*4882a593Smuzhiyun 		 pwr_ofst0_en, pwr_ofst0, pwr_ofst1_en, pwr_ofst1);
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	*_used = used;
54*4882a593Smuzhiyun 	*_out_len = out_len;
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
phydm_wt_reg_pwr(void * dm_void,boolean is_ofst1,boolean pwr_ofst_en,s8 pwr_ofst)57*4882a593Smuzhiyun void phydm_wt_reg_pwr(void *dm_void, boolean is_ofst1, boolean pwr_ofst_en,
58*4882a593Smuzhiyun 		      s8 pwr_ofst)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
61*4882a593Smuzhiyun 	struct phydm_bb_ram_ctrl *bb_ctrl = &dm->p_bb_ram_ctrl;
62*4882a593Smuzhiyun 	u8 reg_0x1e70 = 0;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	if (!is_ofst1) {
65*4882a593Smuzhiyun 		bb_ctrl->tx_pwr_ofst_reg0_en = pwr_ofst_en;
66*4882a593Smuzhiyun 		bb_ctrl->tx_pwr_ofst_reg0 = pwr_ofst;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 		reg_0x1e70 |= (pwr_ofst_en << 7) + (pwr_ofst & 0x7f);
69*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1e70, 0x00ff0000, reg_0x1e70);
70*4882a593Smuzhiyun 	} else {
71*4882a593Smuzhiyun 		bb_ctrl->tx_pwr_ofst_reg1_en = pwr_ofst_en;
72*4882a593Smuzhiyun 		bb_ctrl->tx_pwr_ofst_reg1 = pwr_ofst;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 		reg_0x1e70 |= (pwr_ofst_en << 7) + (pwr_ofst & 0x7f);
75*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1e70, 0xff000000, reg_0x1e70);
76*4882a593Smuzhiyun 	}
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
phydm_rd_ram_pwr(void * dm_void,u8 macid,u32 * _used,char * output,u32 * _out_len)79*4882a593Smuzhiyun void phydm_rd_ram_pwr(void *dm_void, u8 macid, u32 *_used, char *output,
80*4882a593Smuzhiyun 		      u32 *_out_len)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
83*4882a593Smuzhiyun 	u32 used = *_used;
84*4882a593Smuzhiyun 	u32 out_len = *_out_len;
85*4882a593Smuzhiyun 	boolean pwr_ofst0_en = false;
86*4882a593Smuzhiyun 	boolean pwr_ofst1_en = false;
87*4882a593Smuzhiyun 	s8 pwr_ofst0 = 0;
88*4882a593Smuzhiyun 	s8 pwr_ofst1 = 0;
89*4882a593Smuzhiyun 	u32 reg_0x1e84 = 0;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	reg_0x1e84 |= (macid & 0x3f) << 24; /* macid*/
92*4882a593Smuzhiyun 	reg_0x1e84 |= BIT(31); /* read_en*/
93*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1e84, MASKDWORD, reg_0x1e84);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	pwr_ofst0_en = (boolean)odm_get_bb_reg(dm, R_0x2de8, BIT(23));
96*4882a593Smuzhiyun 	pwr_ofst1_en = (boolean)odm_get_bb_reg(dm, R_0x2de8, BIT(31));
97*4882a593Smuzhiyun 	pwr_ofst0 = (s8)odm_get_bb_reg(dm, R_0x2de8, 0x7f0000);
98*4882a593Smuzhiyun 	pwr_ofst1 = (s8)odm_get_bb_reg(dm, R_0x2de8, 0x7f000000);
99*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1e84, MASKDWORD, 0x0); /* disable rd/wt*/
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used,
102*4882a593Smuzhiyun 		 "(macid:%d) ram0: en:%d, pwr_ofst:0x%x, ram1: en:%d, pwr_ofst:0x%x\n",
103*4882a593Smuzhiyun 		 macid, pwr_ofst0_en, pwr_ofst0, pwr_ofst1_en, pwr_ofst1);
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	*_used = used;
106*4882a593Smuzhiyun 	*_out_len = out_len;
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
phydm_wt_ram_pwr(void * dm_void,u8 macid,boolean is_ofst1,boolean pwr_ofst_en,s8 pwr_ofst)109*4882a593Smuzhiyun void phydm_wt_ram_pwr(void *dm_void, u8 macid, boolean is_ofst1,
110*4882a593Smuzhiyun 		      boolean pwr_ofst_en, s8 pwr_ofst)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
113*4882a593Smuzhiyun 	struct phydm_bb_ram_per_sta *dm_ram_per_sta = NULL;
114*4882a593Smuzhiyun 	u32 reg_0x1e84 = 0;
115*4882a593Smuzhiyun 	boolean pwr_ofst_ano_en = false;
116*4882a593Smuzhiyun 	s8 pwr_ofst_ano = 0;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	if (macid > 63)
119*4882a593Smuzhiyun 		macid = 63;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	dm_ram_per_sta = &dm->p_bb_ram_ctrl.pram_sta_ctrl[macid];
122*4882a593Smuzhiyun 	reg_0x1e84 = (dm_ram_per_sta->hw_igi_en << 7) + dm_ram_per_sta->hw_igi;
123*4882a593Smuzhiyun 	if (!is_ofst1) {
124*4882a593Smuzhiyun 		dm_ram_per_sta->tx_pwr_offset0_en = pwr_ofst_en;
125*4882a593Smuzhiyun 		dm_ram_per_sta->tx_pwr_offset0 = pwr_ofst;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 		pwr_ofst_ano_en = dm_ram_per_sta->tx_pwr_offset1_en;
128*4882a593Smuzhiyun 		pwr_ofst_ano = dm_ram_per_sta->tx_pwr_offset1;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 		reg_0x1e84 |= (pwr_ofst_en << 15) + ((pwr_ofst & 0x7f) << 8) +
131*4882a593Smuzhiyun 			      (pwr_ofst_ano_en << 23) +
132*4882a593Smuzhiyun 			      ((pwr_ofst_ano & 0x7f) << 16);
133*4882a593Smuzhiyun 	} else {
134*4882a593Smuzhiyun 		dm_ram_per_sta->tx_pwr_offset1_en = pwr_ofst_en;
135*4882a593Smuzhiyun 		dm_ram_per_sta->tx_pwr_offset1 = pwr_ofst;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 		pwr_ofst_ano_en = dm_ram_per_sta->tx_pwr_offset0_en;
138*4882a593Smuzhiyun 		pwr_ofst_ano = dm_ram_per_sta->tx_pwr_offset0;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 		reg_0x1e84 |= (pwr_ofst_ano_en << 15) +
141*4882a593Smuzhiyun 			      ((pwr_ofst_ano & 0x7f) << 8) +
142*4882a593Smuzhiyun 			      (pwr_ofst_en << 23) +  ((pwr_ofst & 0x7f) << 16);
143*4882a593Smuzhiyun 	}
144*4882a593Smuzhiyun 	reg_0x1e84 |= (macid & 0x3f) << 24;/* macid*/
145*4882a593Smuzhiyun 	reg_0x1e84 |= BIT(30); /* write_en*/
146*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1e84, MASKDWORD, reg_0x1e84);
147*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1e84, MASKDWORD, 0x80000000); /* read_en*/
148*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1e84, MASKDWORD, 0x0); /* disable rd/wt*/
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun 
phydm_rst_ram_pwr(void * dm_void)151*4882a593Smuzhiyun void phydm_rst_ram_pwr(void *dm_void)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
154*4882a593Smuzhiyun 	struct phydm_bb_ram_per_sta *dm_ram_per_sta = NULL;
155*4882a593Smuzhiyun 	u32 reg_0x1e84 = 0;
156*4882a593Smuzhiyun 	u8 i = 0;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	for (i = 0; i < 64; i++) {
159*4882a593Smuzhiyun 		dm_ram_per_sta = &dm->p_bb_ram_ctrl.pram_sta_ctrl[i];
160*4882a593Smuzhiyun 		dm_ram_per_sta->tx_pwr_offset0_en = false;
161*4882a593Smuzhiyun 		dm_ram_per_sta->tx_pwr_offset1_en = false;
162*4882a593Smuzhiyun 		dm_ram_per_sta->tx_pwr_offset0 = 0x0;
163*4882a593Smuzhiyun 		dm_ram_per_sta->tx_pwr_offset1 = 0x0;
164*4882a593Smuzhiyun 		reg_0x1e84 = (dm_ram_per_sta->hw_igi_en << 7) +
165*4882a593Smuzhiyun 			     dm_ram_per_sta->hw_igi;
166*4882a593Smuzhiyun 		reg_0x1e84 |= (i & 0x3f) << 24;
167*4882a593Smuzhiyun 		reg_0x1e84 |= BIT(30);
168*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1e84, MASKDWORD, reg_0x1e84);
169*4882a593Smuzhiyun 	}
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1e84, MASKDWORD, 0x80000000);
172*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1e84, MASKDWORD, 0x0);
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun 
phydm_pwr_lv_mapping_2nd(u8 tx_pwr_lv)175*4882a593Smuzhiyun u8 phydm_pwr_lv_mapping_2nd(u8 tx_pwr_lv)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	if (tx_pwr_lv == tx_high_pwr_level_level3)
178*4882a593Smuzhiyun 		return PHYDM_2ND_OFFSET_MINUS_11DB;
179*4882a593Smuzhiyun 	else if (tx_pwr_lv == tx_high_pwr_level_level2)
180*4882a593Smuzhiyun 		return PHYDM_2ND_OFFSET_MINUS_7DB;
181*4882a593Smuzhiyun 	else if (tx_pwr_lv == tx_high_pwr_level_level1)
182*4882a593Smuzhiyun 		return PHYDM_2ND_OFFSET_MINUS_3DB;
183*4882a593Smuzhiyun 	else
184*4882a593Smuzhiyun 		return PHYDM_2ND_OFFSET_ZERO;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
phydm_pwr_lv_ctrl(void * dm_void,u8 macid,u8 tx_pwr_lv)187*4882a593Smuzhiyun void phydm_pwr_lv_ctrl(void *dm_void, u8 macid, u8 tx_pwr_lv)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
190*4882a593Smuzhiyun 	s8 pwr_offset = 0;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	if (tx_pwr_lv == tx_high_pwr_level_level3)
193*4882a593Smuzhiyun 		pwr_offset = PHYDM_BBRAM_OFFSET_MINUS_11DB;
194*4882a593Smuzhiyun 	else if (tx_pwr_lv == tx_high_pwr_level_level2)
195*4882a593Smuzhiyun 		pwr_offset = PHYDM_BBRAM_OFFSET_MINUS_7DB;
196*4882a593Smuzhiyun 	else if (tx_pwr_lv == tx_high_pwr_level_level1)
197*4882a593Smuzhiyun 		pwr_offset = PHYDM_BBRAM_OFFSET_MINUS_3DB;
198*4882a593Smuzhiyun 	else
199*4882a593Smuzhiyun 		pwr_offset = PHYDM_BBRAM_OFFSET_ZERO;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	phydm_wt_ram_pwr(dm, macid, RAM_PWR_OFST0, true, pwr_offset);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun 
phydm_dtp_fill_cmninfo_2nd(void * dm_void,u8 sta_id,u8 dtp_lvl)204*4882a593Smuzhiyun void phydm_dtp_fill_cmninfo_2nd(void *dm_void, u8 sta_id, u8 dtp_lvl)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
207*4882a593Smuzhiyun 	struct cmn_sta_info *sta = dm->phydm_sta_info[sta_id];
208*4882a593Smuzhiyun 	struct dtp_info *dtp = NULL;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	if (!is_sta_active(sta))
211*4882a593Smuzhiyun 		return;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	dtp = &dm->phydm_sta_info[sta_id]->dtp_stat;
214*4882a593Smuzhiyun 	dtp->dyn_tx_power = phydm_pwr_lv_mapping_2nd(dtp_lvl);
215*4882a593Smuzhiyun 	phydm_pwr_lv_ctrl(dm, sta->mac_id, dtp_lvl);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DYN_TXPWR,
218*4882a593Smuzhiyun 		  "Fill cmninfo TxPwr: sta_id=(%d), macid=(%d), PwrLv (%d)\n",
219*4882a593Smuzhiyun 		  sta_id, sta->mac_id, dtp->dyn_tx_power);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun 
phydm_dtp_init_2nd(void * dm_void)222*4882a593Smuzhiyun void phydm_dtp_init_2nd(void *dm_void)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	if (!(dm->support_ability & ODM_BB_DYNAMIC_TXPWR))
227*4882a593Smuzhiyun 		return;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	#if (RTL8822C_SUPPORT || RTL8812F_SUPPORT)
230*4882a593Smuzhiyun 	if (dm->support_ic_type & (ODM_RTL8822C | ODM_RTL8812F)) {
231*4882a593Smuzhiyun 		phydm_rst_ram_pwr(dm);
232*4882a593Smuzhiyun 		/* rsp tx use type 0*/
233*4882a593Smuzhiyun 		odm_set_mac_reg(dm, R_0x6d8, BIT(19) | BIT(18), RAM_PWR_OFST0);
234*4882a593Smuzhiyun 	}
235*4882a593Smuzhiyun 	#endif
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun #endif
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun boolean
phydm_check_rates(void * dm_void,u8 rate_idx)240*4882a593Smuzhiyun phydm_check_rates(void *dm_void, u8 rate_idx)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
243*4882a593Smuzhiyun 	u32 check_rate_bitmap0 = 0x08080808; /* @check CCK11M, OFDM54M, MCS7, MCS15*/
244*4882a593Smuzhiyun 	u32 check_rate_bitmap1 = 0x80200808; /* @check MCS23, MCS31, VHT1SS M9, VHT2SS M9*/
245*4882a593Smuzhiyun 	u32 check_rate_bitmap2 = 0x00080200; /* @check VHT3SS M9, VHT4SS M9*/
246*4882a593Smuzhiyun 	u32 bitmap_result;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun #if (RTL8822B_SUPPORT)
249*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822B) {
250*4882a593Smuzhiyun 		check_rate_bitmap2 &= 0;
251*4882a593Smuzhiyun 		check_rate_bitmap1 &= 0xfffff000;
252*4882a593Smuzhiyun 		check_rate_bitmap0 &= 0x0fffffff;
253*4882a593Smuzhiyun 	}
254*4882a593Smuzhiyun #endif
255*4882a593Smuzhiyun #if (RTL8197F_SUPPORT)
256*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8197F) {
257*4882a593Smuzhiyun 		check_rate_bitmap2 &= 0;
258*4882a593Smuzhiyun 		check_rate_bitmap1 &= 0;
259*4882a593Smuzhiyun 		check_rate_bitmap0 &= 0x0fffffff;
260*4882a593Smuzhiyun 	}
261*4882a593Smuzhiyun #endif
262*4882a593Smuzhiyun #if (RTL8192E_SUPPORT)
263*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8192E) {
264*4882a593Smuzhiyun 		check_rate_bitmap2 &= 0;
265*4882a593Smuzhiyun 		check_rate_bitmap1 &= 0;
266*4882a593Smuzhiyun 		check_rate_bitmap0 &= 0x0fffffff;
267*4882a593Smuzhiyun 	}
268*4882a593Smuzhiyun #endif
269*4882a593Smuzhiyun #if (RTL8192F_SUPPORT)
270*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8192F) {
271*4882a593Smuzhiyun 		check_rate_bitmap2 &= 0;
272*4882a593Smuzhiyun 		check_rate_bitmap1 &= 0;
273*4882a593Smuzhiyun 		check_rate_bitmap0 &= 0x0fffffff;
274*4882a593Smuzhiyun 	}
275*4882a593Smuzhiyun #endif
276*4882a593Smuzhiyun #if (RTL8721D_SUPPORT)
277*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8721D) {
278*4882a593Smuzhiyun 		check_rate_bitmap2 &= 0;
279*4882a593Smuzhiyun 		check_rate_bitmap1 &= 0;
280*4882a593Smuzhiyun 		check_rate_bitmap0 &= 0x000fffff;
281*4882a593Smuzhiyun 	}
282*4882a593Smuzhiyun #endif
283*4882a593Smuzhiyun #if (RTL8821C_SUPPORT)
284*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8821C) {
285*4882a593Smuzhiyun 		check_rate_bitmap2 &= 0;
286*4882a593Smuzhiyun 		check_rate_bitmap1 &= 0x003ff000;
287*4882a593Smuzhiyun 		check_rate_bitmap0 &= 0x000fffff;
288*4882a593Smuzhiyun 	}
289*4882a593Smuzhiyun #endif
290*4882a593Smuzhiyun 	if (rate_idx >= 64)
291*4882a593Smuzhiyun 		bitmap_result = BIT(rate_idx - 64) & check_rate_bitmap2;
292*4882a593Smuzhiyun 	else if (rate_idx >= 32)
293*4882a593Smuzhiyun 		bitmap_result = BIT(rate_idx - 32) & check_rate_bitmap1;
294*4882a593Smuzhiyun 	else if (rate_idx <= 31)
295*4882a593Smuzhiyun 		bitmap_result = BIT(rate_idx) & check_rate_bitmap0;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	if (bitmap_result != 0)
298*4882a593Smuzhiyun 		return true;
299*4882a593Smuzhiyun 	else
300*4882a593Smuzhiyun 		return false;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun enum rf_path
phydm_check_paths(void * dm_void)304*4882a593Smuzhiyun phydm_check_paths(void *dm_void)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
307*4882a593Smuzhiyun 	enum rf_path max_path = RF_PATH_A;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	if (dm->num_rf_path == 1)
310*4882a593Smuzhiyun 		max_path = RF_PATH_A;
311*4882a593Smuzhiyun 	if (dm->num_rf_path == 2)
312*4882a593Smuzhiyun 		max_path = RF_PATH_B;
313*4882a593Smuzhiyun 	if (dm->num_rf_path == 3)
314*4882a593Smuzhiyun 		max_path = RF_PATH_C;
315*4882a593Smuzhiyun 	if (dm->num_rf_path == 4)
316*4882a593Smuzhiyun 		max_path = RF_PATH_D;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	return max_path;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun #ifdef PHYDM_COMMON_API_NOT_SUPPORT
phydm_dtp_get_txagc(void * dm_void,enum rf_path path,u8 hw_rate)322*4882a593Smuzhiyun u8 phydm_dtp_get_txagc(void *dm_void, enum rf_path path, u8 hw_rate)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
325*4882a593Smuzhiyun 	u8 ret = 0xff;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	ret = config_phydm_read_txagc_n(dm, path, hw_rate);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	return ret;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun #endif
332*4882a593Smuzhiyun 
phydm_search_min_power_index(void * dm_void)333*4882a593Smuzhiyun u8 phydm_search_min_power_index(void *dm_void)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
336*4882a593Smuzhiyun 	enum rf_path path;
337*4882a593Smuzhiyun 	enum rf_path max_path;
338*4882a593Smuzhiyun 	u8 min_gain_index = 0x3f;
339*4882a593Smuzhiyun 	u8 gain_index = 0;
340*4882a593Smuzhiyun 	u8 i;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DYN_TXPWR, "%s\n", __func__);
343*4882a593Smuzhiyun 	max_path = phydm_check_paths(dm);
344*4882a593Smuzhiyun 	for (path = 0; path <= max_path; path++)
345*4882a593Smuzhiyun 		for (i = 0; i < 84; i++)
346*4882a593Smuzhiyun 			if (phydm_check_rates(dm, i)) {
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 				if (dm->support_ic_type & PHYDM_COMMON_API_IC) {
349*4882a593Smuzhiyun 				#ifdef PHYDM_COMMON_API_SUPPORT
350*4882a593Smuzhiyun 				/*97F,8822B,92F,8821C*/
351*4882a593Smuzhiyun 				gain_index = phydm_api_get_txagc(dm, path, i);
352*4882a593Smuzhiyun 				#endif
353*4882a593Smuzhiyun 				} else {
354*4882a593Smuzhiyun 				/*92E*/
355*4882a593Smuzhiyun 				#ifdef PHYDM_COMMON_API_NOT_SUPPORT
356*4882a593Smuzhiyun 				gain_index = phydm_dtp_get_txagc(dm, path, i);
357*4882a593Smuzhiyun 				#endif
358*4882a593Smuzhiyun 				}
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 				if (gain_index == 0xff) {
361*4882a593Smuzhiyun 					min_gain_index = 0x20;
362*4882a593Smuzhiyun 					PHYDM_DBG(dm, DBG_DYN_TXPWR,
363*4882a593Smuzhiyun 						  "Error Gain idx!! Rewite to: ((%d))\n",
364*4882a593Smuzhiyun 						  min_gain_index);
365*4882a593Smuzhiyun 					break;
366*4882a593Smuzhiyun 				}
367*4882a593Smuzhiyun 				PHYDM_DBG(dm, DBG_DYN_TXPWR,
368*4882a593Smuzhiyun 					  "Support Rate: ((%d)) -> Gain idx: ((%d))\n",
369*4882a593Smuzhiyun 					  i, gain_index);
370*4882a593Smuzhiyun 				if (gain_index < min_gain_index)
371*4882a593Smuzhiyun 					min_gain_index = gain_index;
372*4882a593Smuzhiyun 			}
373*4882a593Smuzhiyun 	return min_gain_index;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun 
phydm_dynamic_tx_power_init(void * dm_void)376*4882a593Smuzhiyun void phydm_dynamic_tx_power_init(void *dm_void)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
379*4882a593Smuzhiyun 	u8 i = 0;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	dm->last_dtp_lvl = tx_high_pwr_level_normal;
382*4882a593Smuzhiyun 	dm->dynamic_tx_high_power_lvl = tx_high_pwr_level_normal;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	switch (dm->ic_ip_series) {
385*4882a593Smuzhiyun 	#ifdef BB_RAM_SUPPORT
386*4882a593Smuzhiyun 	case PHYDM_IC_JGR3:
387*4882a593Smuzhiyun 		dm->set_pwr_th[0] = TX_PWR_NEAR_FIELD_TH_JGR3_LVL1;
388*4882a593Smuzhiyun 		dm->set_pwr_th[1] = TX_PWR_NEAR_FIELD_TH_JGR3_LVL2;
389*4882a593Smuzhiyun 		dm->set_pwr_th[2] = TX_PWR_NEAR_FIELD_TH_JGR3_LVL3;
390*4882a593Smuzhiyun 		phydm_dtp_init_2nd(dm);
391*4882a593Smuzhiyun 		break;
392*4882a593Smuzhiyun 	#endif
393*4882a593Smuzhiyun 	default:
394*4882a593Smuzhiyun 		for (i = 0; i < 3; i++)
395*4882a593Smuzhiyun 			dm->enhance_pwr_th[i] = 0xff;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 		dm->set_pwr_th[0] = TX_POWER_NEAR_FIELD_THRESH_LVL1;
398*4882a593Smuzhiyun 		dm->set_pwr_th[1] = TX_POWER_NEAR_FIELD_THRESH_LVL2;
399*4882a593Smuzhiyun 		dm->set_pwr_th[2] = 0xff;
400*4882a593Smuzhiyun 		dm->min_power_index = phydm_search_min_power_index(dm);
401*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DYN_TXPWR, "DTP init: Min Gain idx: ((%d))\n",
402*4882a593Smuzhiyun 			  dm->min_power_index);
403*4882a593Smuzhiyun 		break;
404*4882a593Smuzhiyun 	}
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun 
phydm_noisy_enhance_hp_th(void * dm_void,u8 noisy_state)407*4882a593Smuzhiyun void phydm_noisy_enhance_hp_th(void *dm_void, u8 noisy_state)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	if (noisy_state == 0) {
412*4882a593Smuzhiyun 		dm->enhance_pwr_th[0] = dm->set_pwr_th[0];
413*4882a593Smuzhiyun 		dm->enhance_pwr_th[1] = dm->set_pwr_th[1];
414*4882a593Smuzhiyun 		dm->enhance_pwr_th[2] = dm->set_pwr_th[2];
415*4882a593Smuzhiyun 	} else {
416*4882a593Smuzhiyun 		dm->enhance_pwr_th[0] = dm->set_pwr_th[0] + 8;
417*4882a593Smuzhiyun 		dm->enhance_pwr_th[1] = dm->set_pwr_th[1] + 5;
418*4882a593Smuzhiyun 		dm->enhance_pwr_th[2] = dm->set_pwr_th[2];
419*4882a593Smuzhiyun 	}
420*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DYN_TXPWR,
421*4882a593Smuzhiyun 		  "DTP hp_enhance_th: Lv1_th =%d ,Lv2_th = %d ,Lv3_th = %d\n",
422*4882a593Smuzhiyun 		  dm->enhance_pwr_th[0], dm->enhance_pwr_th[1],
423*4882a593Smuzhiyun 		  dm->enhance_pwr_th[2]);
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun 
phydm_pwr_lvl_check(void * dm_void,u8 input_rssi,u8 last_pwr_lv)426*4882a593Smuzhiyun u8 phydm_pwr_lvl_check(void *dm_void, u8 input_rssi, u8 last_pwr_lv)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
429*4882a593Smuzhiyun 	u8 th[DTP_POWER_LEVEL_SIZE];
430*4882a593Smuzhiyun 	u8 i;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
433*4882a593Smuzhiyun 		for (i = 0; i < DTP_POWER_LEVEL_SIZE; i++)
434*4882a593Smuzhiyun 			th[i] = dm->set_pwr_th[i];
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DYN_TXPWR,
437*4882a593Smuzhiyun 			  "Ori-DTP th: Lv1_th = %d, Lv2_th = %d, Lv3_th = %d\n",
438*4882a593Smuzhiyun 			  th[0], th[1], th[2]);
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 		for (i = 0; i < DTP_POWER_LEVEL_SIZE; i++) {
441*4882a593Smuzhiyun 			if (i >= (last_pwr_lv))
442*4882a593Smuzhiyun 				th[i] += DTP_FLOOR_UP_GAP;
443*4882a593Smuzhiyun 		}
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DYN_TXPWR,
446*4882a593Smuzhiyun 			  "Mod-DTP th: Lv1_th = %d, Lv2_th = %d, Lv3_th = %d\n",
447*4882a593Smuzhiyun 			  th[0], th[1], th[2]);
448*4882a593Smuzhiyun 	} else {
449*4882a593Smuzhiyun 		for (i = 0; i < DTP_POWER_LEVEL_SIZE; i++)
450*4882a593Smuzhiyun 			th[i] = dm->enhance_pwr_th[i];
451*4882a593Smuzhiyun 		for (i = 0; i < DTP_POWER_LEVEL_SIZE; i++) {
452*4882a593Smuzhiyun 			if (i >= (last_pwr_lv))
453*4882a593Smuzhiyun 				th[i] += DTP_FLOOR_UP_GAP;
454*4882a593Smuzhiyun 		}
455*4882a593Smuzhiyun 	}
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	if (input_rssi >= th[2])
458*4882a593Smuzhiyun 		return tx_high_pwr_level_level3;
459*4882a593Smuzhiyun 	else if (input_rssi < th[2] && input_rssi >= th[1])
460*4882a593Smuzhiyun 		return tx_high_pwr_level_level2;
461*4882a593Smuzhiyun 	else if (input_rssi < th[1] && input_rssi >= th[0])
462*4882a593Smuzhiyun 		return tx_high_pwr_level_level1;
463*4882a593Smuzhiyun 	else
464*4882a593Smuzhiyun 		return tx_high_pwr_level_normal;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun 
phydm_pwr_lv_mapping(u8 tx_pwr_lv)467*4882a593Smuzhiyun u8 phydm_pwr_lv_mapping(u8 tx_pwr_lv)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun 	if (tx_pwr_lv == tx_high_pwr_level_level3)
470*4882a593Smuzhiyun 		return PHYDM_OFFSET_MINUS_11DB;
471*4882a593Smuzhiyun 	else if (tx_pwr_lv == tx_high_pwr_level_level2)
472*4882a593Smuzhiyun 		return PHYDM_OFFSET_MINUS_7DB;
473*4882a593Smuzhiyun 	else if (tx_pwr_lv == tx_high_pwr_level_level1)
474*4882a593Smuzhiyun 		return PHYDM_OFFSET_MINUS_3DB;
475*4882a593Smuzhiyun 	else
476*4882a593Smuzhiyun 		return PHYDM_OFFSET_ZERO;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun 
phydm_dynamic_response_power(void * dm_void)479*4882a593Smuzhiyun void phydm_dynamic_response_power(void *dm_void)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
482*4882a593Smuzhiyun 	u8 rpwr = 0;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	if (!(dm->support_ability & ODM_BB_DYNAMIC_TXPWR))
485*4882a593Smuzhiyun 		return;
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	if (dm->dynamic_tx_high_power_lvl == dm->last_dtp_lvl) {
488*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DYN_TXPWR, "RespPwr not change\n");
489*4882a593Smuzhiyun 		return;
490*4882a593Smuzhiyun 	}
491*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DYN_TXPWR,
492*4882a593Smuzhiyun 		  "RespPwr update_DTP_lv: ((%d)) -> ((%d))\n", dm->last_dtp_lvl,
493*4882a593Smuzhiyun 		  dm->dynamic_tx_high_power_lvl);
494*4882a593Smuzhiyun 	dm->last_dtp_lvl = dm->dynamic_tx_high_power_lvl;
495*4882a593Smuzhiyun 	rpwr = phydm_pwr_lv_mapping(dm->dynamic_tx_high_power_lvl);
496*4882a593Smuzhiyun 	odm_set_mac_reg(dm, ODM_REG_RESP_TX_11AC, BIT(20) | BIT(19) | BIT(18),
497*4882a593Smuzhiyun 			rpwr);
498*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DYN_TXPWR, "RespPwr Set TxPwr: Lv (%d)\n",
499*4882a593Smuzhiyun 		  dm->dynamic_tx_high_power_lvl);
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun 
phydm_dtp_fill_cmninfo(void * dm_void,u8 sta_id,u8 dtp_lvl)502*4882a593Smuzhiyun void phydm_dtp_fill_cmninfo(void *dm_void, u8 sta_id, u8 dtp_lvl)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
505*4882a593Smuzhiyun 	struct cmn_sta_info *sta = dm->phydm_sta_info[sta_id];
506*4882a593Smuzhiyun 	struct dtp_info *dtp = NULL;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	if (!is_sta_active(sta))
509*4882a593Smuzhiyun 		return;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	dtp = &sta->dtp_stat;
512*4882a593Smuzhiyun 	dtp->dyn_tx_power = phydm_pwr_lv_mapping(dtp_lvl);
513*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DYN_TXPWR,
514*4882a593Smuzhiyun 		  "Fill cmninfo TxPwr: sta_id=(%d), macid=(%d), PwrLv (%d)\n",
515*4882a593Smuzhiyun 		  sta_id, sta->mac_id, dtp->dyn_tx_power);
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun 
phydm_dtp_per_sta(void * dm_void)518*4882a593Smuzhiyun void phydm_dtp_per_sta(void *dm_void)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
521*4882a593Smuzhiyun 	struct cmn_sta_info *sta = NULL;
522*4882a593Smuzhiyun 	struct dtp_info *dtp = NULL;
523*4882a593Smuzhiyun 	struct rssi_info *rssi = NULL;
524*4882a593Smuzhiyun 	struct phydm_bb_ram_ctrl *bb_ctrl = &dm->p_bb_ram_ctrl;
525*4882a593Smuzhiyun 	u8 sta_cnt = 0;
526*4882a593Smuzhiyun 	u8 i = 0;
527*4882a593Smuzhiyun 	u8 curr_pwr_lv = 0;
528*4882a593Smuzhiyun 	u8 last_pwr_lv = 0;
529*4882a593Smuzhiyun 	u8 mac_id_cnt = 0;
530*4882a593Smuzhiyun 	u64 macid_cur = 0;
531*4882a593Smuzhiyun 	u64 macid_diff = 0;
532*4882a593Smuzhiyun 	u64 macid_mask = 0;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	for (i = 0; i < ODM_ASSOCIATE_ENTRY_NUM; i++) {
535*4882a593Smuzhiyun 		sta = dm->phydm_sta_info[i];
536*4882a593Smuzhiyun 		if (is_sta_active(sta)) {
537*4882a593Smuzhiyun 			sta_cnt++;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 			dtp = &sta->dtp_stat;
540*4882a593Smuzhiyun 			rssi = &sta->rssi_stat;
541*4882a593Smuzhiyun 			macid_mask = (u64)BIT(sta->mac_id);
542*4882a593Smuzhiyun 			if (!(bb_ctrl->macid_is_linked & macid_mask))
543*4882a593Smuzhiyun 				dtp->sta_last_dtp_lvl = tx_high_pwr_level_normal;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 			last_pwr_lv = dtp->sta_last_dtp_lvl;
546*4882a593Smuzhiyun 			curr_pwr_lv = phydm_pwr_lvl_check(dm, rssi->rssi,
547*4882a593Smuzhiyun 							  last_pwr_lv);
548*4882a593Smuzhiyun 			dtp->sta_tx_high_power_lvl = curr_pwr_lv;
549*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_DYN_TXPWR,
550*4882a593Smuzhiyun 				  "STA_id=%d, MACID=%d , RSSI: %d , GetPwrLv: %d\n",
551*4882a593Smuzhiyun 				  i, sta->mac_id, rssi->rssi, curr_pwr_lv);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 			bb_ctrl->macid_is_linked |= macid_mask;
554*4882a593Smuzhiyun 			macid_cur |= macid_mask;
555*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_DYN_TXPWR,
556*4882a593Smuzhiyun 				    "macid_is_linked: (0x%llx), macid_cur: (0x%llx)\n",
557*4882a593Smuzhiyun 				    bb_ctrl->macid_is_linked, macid_cur);
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 			if (curr_pwr_lv == last_pwr_lv && dtp->sta_is_alive) {
560*4882a593Smuzhiyun 				dtp->sta_tx_high_power_lvl = last_pwr_lv;
561*4882a593Smuzhiyun 				PHYDM_DBG(dm, DBG_DYN_TXPWR,
562*4882a593Smuzhiyun 					  "DTP_lv not change: ((%d))\n",
563*4882a593Smuzhiyun 					  curr_pwr_lv);
564*4882a593Smuzhiyun 			} else {
565*4882a593Smuzhiyun 				PHYDM_DBG(dm, DBG_DYN_TXPWR,
566*4882a593Smuzhiyun 					  "DTP_lv update: ((%d)) -> ((%d))\n",
567*4882a593Smuzhiyun 					  last_pwr_lv, curr_pwr_lv);
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 				dtp->sta_last_dtp_lvl = curr_pwr_lv;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 				switch (dm->ic_ip_series) {
572*4882a593Smuzhiyun 				#ifdef BB_RAM_SUPPORT
573*4882a593Smuzhiyun 				case PHYDM_IC_JGR3:
574*4882a593Smuzhiyun 					phydm_dtp_fill_cmninfo_2nd(dm, i, curr_pwr_lv);
575*4882a593Smuzhiyun 					break;
576*4882a593Smuzhiyun 				#endif
577*4882a593Smuzhiyun 				default:
578*4882a593Smuzhiyun 					phydm_dtp_fill_cmninfo(dm, i, curr_pwr_lv);
579*4882a593Smuzhiyun 					break;
580*4882a593Smuzhiyun 				}
581*4882a593Smuzhiyun 				if(!dtp->sta_is_alive)
582*4882a593Smuzhiyun 					dtp->sta_is_alive = true;
583*4882a593Smuzhiyun 			}
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 			if (sta_cnt == dm->number_linked_client)
586*4882a593Smuzhiyun 				break;
587*4882a593Smuzhiyun 		}
588*4882a593Smuzhiyun 	}
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	macid_diff = bb_ctrl->macid_is_linked ^ macid_cur;
591*4882a593Smuzhiyun 	if (macid_diff)
592*4882a593Smuzhiyun 		bb_ctrl->macid_is_linked &= ~macid_diff;
593*4882a593Smuzhiyun 	while (macid_diff) {
594*4882a593Smuzhiyun 		if (macid_diff & 0x1)
595*4882a593Smuzhiyun 			phydm_pwr_lv_ctrl(dm, mac_id_cnt, tx_high_pwr_level_normal);
596*4882a593Smuzhiyun 		mac_id_cnt++;
597*4882a593Smuzhiyun 		macid_diff >>= 1;
598*4882a593Smuzhiyun 	}
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun 
odm_set_dyntxpwr(void * dm_void,u8 * desc,u8 sta_id)601*4882a593Smuzhiyun void odm_set_dyntxpwr(void *dm_void, u8 *desc, u8 sta_id)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
604*4882a593Smuzhiyun 	struct cmn_sta_info *sta = dm->phydm_sta_info[sta_id];
605*4882a593Smuzhiyun 	struct dtp_info *dtp = NULL;
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	if (!is_sta_active(sta))
608*4882a593Smuzhiyun 		return;
609*4882a593Smuzhiyun 	dtp = &sta->dtp_stat;
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	if (!(dm->support_ability & ODM_BB_DYNAMIC_TXPWR))
612*4882a593Smuzhiyun 		return;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	if (dm->fill_desc_dyntxpwr)
615*4882a593Smuzhiyun 		dm->fill_desc_dyntxpwr(dm, desc, dtp->dyn_tx_power);
616*4882a593Smuzhiyun 	else
617*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DYN_TXPWR,
618*4882a593Smuzhiyun 			  "%s: fill_desc_dyntxpwr is null!\n", __func__);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	if (dtp->last_tx_power != dtp->dyn_tx_power) {
621*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DYN_TXPWR,
622*4882a593Smuzhiyun 			  "%s: last_offset=%d, txpwr_offset=%d\n", __func__,
623*4882a593Smuzhiyun 			  dtp->last_tx_power, dtp->dyn_tx_power);
624*4882a593Smuzhiyun 		dtp->last_tx_power = dtp->dyn_tx_power;
625*4882a593Smuzhiyun 	}
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun 
phydm_dtp_debug(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)628*4882a593Smuzhiyun void phydm_dtp_debug(void *dm_void, char input[][16], u32 *_used, char *output,
629*4882a593Smuzhiyun 			     u32 *_out_len)
630*4882a593Smuzhiyun {
631*4882a593Smuzhiyun 	u32 used = *_used;
632*4882a593Smuzhiyun 	u32 out_len = *_out_len;
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
635*4882a593Smuzhiyun 	char help[] = "-h";
636*4882a593Smuzhiyun 	u32 var1[7] = {0};
637*4882a593Smuzhiyun 	u8 set_pwr_th1, set_pwr_th2, set_pwr_th3;
638*4882a593Smuzhiyun 	u8 i = 0;
639*4882a593Smuzhiyun 	#ifdef BB_RAM_SUPPORT
640*4882a593Smuzhiyun 	s8 pwr_ofst_tmp = 0x0;
641*4882a593Smuzhiyun 	#endif
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	if ((strcmp(input[1], help) == 0)) {
644*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
645*4882a593Smuzhiyun 			 "Set DTP threhosld: {1} {Lv1_th} {Lv2_th} {Lv3_th}\n");
646*4882a593Smuzhiyun 		#ifdef BB_RAM_SUPPORT
647*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
648*4882a593Smuzhiyun 			 "Set pwr_tx_offset: {2} {0:reg 1:macid} {en} {offset 0/1} {0:-, 1:+} {Pwr Offset} {macid}\n");
649*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
650*4882a593Smuzhiyun 			 "Read pwr_tx_offset : {3} {0:reg 1:macid} {macid(0~63), 255:all}\n");
651*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
652*4882a593Smuzhiyun 			 "Reset all ram pwr_tx_offset : {4}\n");
653*4882a593Smuzhiyun 		#endif
654*4882a593Smuzhiyun 	} else {
655*4882a593Smuzhiyun 		for (i = 0; i < 7; i++) {
656*4882a593Smuzhiyun 			if (input[i + 1])
657*4882a593Smuzhiyun 				PHYDM_SSCANF(input[i + 1], DCMD_DECIMAL,
658*4882a593Smuzhiyun 					     &var1[i]);
659*4882a593Smuzhiyun 		}
660*4882a593Smuzhiyun 		switch (var1[0]) {
661*4882a593Smuzhiyun 		case 1:
662*4882a593Smuzhiyun 			for (i = 0; i < 3; i++) {
663*4882a593Smuzhiyun 				if (var1[i] == 0 || var1[i] > 100)
664*4882a593Smuzhiyun 					dm->set_pwr_th[i] = 0xff;
665*4882a593Smuzhiyun 				else
666*4882a593Smuzhiyun 					dm->set_pwr_th[i] = (u8)var1[1 + i];
667*4882a593Smuzhiyun 			}
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
670*4882a593Smuzhiyun 				 "DTP_TH[0:2] = {%d, %d, %d}\n",
671*4882a593Smuzhiyun 				 dm->set_pwr_th[0], dm->set_pwr_th[1],
672*4882a593Smuzhiyun 				 dm->set_pwr_th[2]);
673*4882a593Smuzhiyun 			break;
674*4882a593Smuzhiyun 		#ifdef BB_RAM_SUPPORT
675*4882a593Smuzhiyun 		case 2:
676*4882a593Smuzhiyun 			if ((boolean)var1[4])
677*4882a593Smuzhiyun 				pwr_ofst_tmp = (s8)var1[5];
678*4882a593Smuzhiyun 			else
679*4882a593Smuzhiyun 				pwr_ofst_tmp = 0x0 - (s8)var1[5];
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 			if ((boolean)var1[1])
682*4882a593Smuzhiyun 				phydm_wt_ram_pwr(dm, (u8)var1[6],
683*4882a593Smuzhiyun 						 (boolean)var1[3],
684*4882a593Smuzhiyun 						 (boolean)var1[2],
685*4882a593Smuzhiyun 						 pwr_ofst_tmp);
686*4882a593Smuzhiyun 			else
687*4882a593Smuzhiyun 				phydm_wt_reg_pwr(dm, (boolean)var1[3],
688*4882a593Smuzhiyun 						 (boolean)var1[2],
689*4882a593Smuzhiyun 						 pwr_ofst_tmp);
690*4882a593Smuzhiyun 			break;
691*4882a593Smuzhiyun 		case 3:
692*4882a593Smuzhiyun 			if ((boolean)var1[1]) {
693*4882a593Smuzhiyun 				if ((u8)var1[2] == 0xff)
694*4882a593Smuzhiyun 					for (i = 0; i < 64; i++)
695*4882a593Smuzhiyun 						phydm_rd_ram_pwr(dm, i, &used,
696*4882a593Smuzhiyun 								 output,
697*4882a593Smuzhiyun 								 &out_len);
698*4882a593Smuzhiyun 				else
699*4882a593Smuzhiyun 					phydm_rd_ram_pwr(dm, (u8)var1[2], &used,
700*4882a593Smuzhiyun 							 output, &out_len);
701*4882a593Smuzhiyun 			} else {
702*4882a593Smuzhiyun 				phydm_rd_reg_pwr(dm, &used, output, &out_len);
703*4882a593Smuzhiyun 			}
704*4882a593Smuzhiyun 			break;
705*4882a593Smuzhiyun 		case 4:
706*4882a593Smuzhiyun 			phydm_rst_ram_pwr(dm);
707*4882a593Smuzhiyun 			break;
708*4882a593Smuzhiyun 		#endif
709*4882a593Smuzhiyun 		}
710*4882a593Smuzhiyun 	}
711*4882a593Smuzhiyun 	*_used = used;
712*4882a593Smuzhiyun 	*_out_len = out_len;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun 
phydm_dynamic_tx_power(void * dm_void)715*4882a593Smuzhiyun void phydm_dynamic_tx_power(void *dm_void)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
718*4882a593Smuzhiyun 	struct cmn_sta_info *sta = NULL;
719*4882a593Smuzhiyun 	u8 i = 0;
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	u8 rssi_min = dm->rssi_min;
722*4882a593Smuzhiyun 	u8 rssi_tmp = 0;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	if (!(dm->support_ability & ODM_BB_DYNAMIC_TXPWR))
725*4882a593Smuzhiyun 		return;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	if (!(dm->support_ic_type & ODM_IC_JGR3_SERIES)) {
728*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DYN_TXPWR,
729*4882a593Smuzhiyun 			  "[%s] RSSI_min = %d, Noisy_dec = %d\n", __func__,
730*4882a593Smuzhiyun 			  rssi_min, dm->noisy_decision);
731*4882a593Smuzhiyun 		phydm_noisy_enhance_hp_th(dm, dm->noisy_decision);
732*4882a593Smuzhiyun 		/* Response Power */
733*4882a593Smuzhiyun 		dm->dynamic_tx_high_power_lvl = phydm_pwr_lvl_check(dm,
734*4882a593Smuzhiyun 								    rssi_min,
735*4882a593Smuzhiyun 							    dm->last_dtp_lvl);
736*4882a593Smuzhiyun 		phydm_dynamic_response_power(dm);
737*4882a593Smuzhiyun 	}
738*4882a593Smuzhiyun 	/* Per STA Tx power */
739*4882a593Smuzhiyun 	phydm_dtp_per_sta(dm);
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
742*4882a593Smuzhiyun 
phydm_dynamic_tx_power_init_win(void * dm_void)743*4882a593Smuzhiyun void phydm_dynamic_tx_power_init_win(void *dm_void)
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
746*4882a593Smuzhiyun 	void *adapter = dm->adapter;
747*4882a593Smuzhiyun 	PMGNT_INFO mgnt_info = &((PADAPTER)adapter)->MgntInfo;
748*4882a593Smuzhiyun 	HAL_DATA_TYPE *hal_data = GET_HAL_DATA((PADAPTER)adapter);
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	mgnt_info->bDynamicTxPowerEnable = false;
751*4882a593Smuzhiyun 	#if DEV_BUS_TYPE == RT_USB_INTERFACE
752*4882a593Smuzhiyun 	if (RT_GetInterfaceSelection((PADAPTER)adapter) ==
753*4882a593Smuzhiyun 	    INTF_SEL1_USB_High_Power) {
754*4882a593Smuzhiyun 		mgnt_info->bDynamicTxPowerEnable = true;
755*4882a593Smuzhiyun 	}
756*4882a593Smuzhiyun 	#endif
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	hal_data->LastDTPLvl = tx_high_pwr_level_normal;
759*4882a593Smuzhiyun 	hal_data->DynamicTxHighPowerLvl = tx_high_pwr_level_normal;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DYN_TXPWR, "[%s] DTP=%d\n", __func__,
762*4882a593Smuzhiyun 		  mgnt_info->bDynamicTxPowerEnable);
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun 
phydm_dynamic_tx_power_win(void * dm_void)765*4882a593Smuzhiyun void phydm_dynamic_tx_power_win(void *dm_void)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	if (!(dm->support_ability & ODM_BB_DYNAMIC_TXPWR))
770*4882a593Smuzhiyun 		return;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	#if (RTL8814A_SUPPORT)
773*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8814A)
774*4882a593Smuzhiyun 		odm_dynamic_tx_power_8814a(dm);
775*4882a593Smuzhiyun 	#endif
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	#if (RTL8821A_SUPPORT)
778*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8821) {
779*4882a593Smuzhiyun 		void *adapter = dm->adapter;
780*4882a593Smuzhiyun 		PMGNT_INFO mgnt_info = GetDefaultMgntInfo((PADAPTER)adapter);
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 		if (mgnt_info->RegRspPwr == 1) {
783*4882a593Smuzhiyun 			if (dm->rssi_min > 60) {
784*4882a593Smuzhiyun 				/*Resp TXAGC offset = -3dB*/
785*4882a593Smuzhiyun 				odm_set_mac_reg(dm, R_0x6d8, 0x1C0000, 1);
786*4882a593Smuzhiyun 			} else if (dm->rssi_min < 55) {
787*4882a593Smuzhiyun 				/*Resp TXAGC offset = 0dB*/
788*4882a593Smuzhiyun 				odm_set_mac_reg(dm, R_0x6d8, 0x1C0000, 0);
789*4882a593Smuzhiyun 			}
790*4882a593Smuzhiyun 		}
791*4882a593Smuzhiyun 	}
792*4882a593Smuzhiyun 	#endif
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun #endif /*@#if (DM_ODM_SUPPORT_TYPE == ODM_WIN)*/
795*4882a593Smuzhiyun #endif /* @#ifdef CONFIG_DYNAMIC_TX_TWR */
796