1*4882a593Smuzhiyun /******************************************************************************
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * Copyright(c) 2007 - 2017 Realtek Corporation.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify it
6*4882a593Smuzhiyun * under the terms of version 2 of the GNU General Public License as
7*4882a593Smuzhiyun * published by the Free Software Foundation.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, but WITHOUT
10*4882a593Smuzhiyun * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12*4882a593Smuzhiyun * more details.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * The full GNU General Public License is included in this distribution in the
15*4882a593Smuzhiyun * file called LICENSE.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * Contact Information:
18*4882a593Smuzhiyun * wlanfae <wlanfae@realtek.com>
19*4882a593Smuzhiyun * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
20*4882a593Smuzhiyun * Hsinchu 300, Taiwan.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * Larry Finger <Larry.Finger@lwfinger.net>
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun *****************************************************************************/
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /*@************************************************************
27*4882a593Smuzhiyun * include files
28*4882a593Smuzhiyun ************************************************************/
29*4882a593Smuzhiyun #include "mp_precomp.h"
30*4882a593Smuzhiyun #include "phydm_precomp.h"
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
33*4882a593Smuzhiyun #if WPP_SOFTWARE_TRACE
34*4882a593Smuzhiyun #include "PhyDM_Adaptivity.tmh"
35*4882a593Smuzhiyun #endif
36*4882a593Smuzhiyun #endif
37*4882a593Smuzhiyun #ifdef PHYDM_SUPPORT_ADAPTIVITY
38*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
39*4882a593Smuzhiyun boolean
phydm_check_channel_plan(void * dm_void)40*4882a593Smuzhiyun phydm_check_channel_plan(void *dm_void)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
43*4882a593Smuzhiyun struct phydm_adaptivity_struct *adapt = &dm->adaptivity;
44*4882a593Smuzhiyun void *adapter = dm->adapter;
45*4882a593Smuzhiyun PMGNT_INFO mgnt_info = &((PADAPTER)adapter)->MgntInfo;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun if (mgnt_info->RegEnableAdaptivity != 2)
48*4882a593Smuzhiyun return false;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun if (!dm->carrier_sense_enable) { /*@check domain Code for adaptivity or CarrierSense*/
51*4882a593Smuzhiyun if ((*dm->band_type == ODM_BAND_5G) &&
52*4882a593Smuzhiyun !(adapt->regulation_5g == REGULATION_ETSI || adapt->regulation_5g == REGULATION_WW)) {
53*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_ADPTVTY,
54*4882a593Smuzhiyun "adaptivity skip 5G domain code : %d\n",
55*4882a593Smuzhiyun adapt->regulation_5g);
56*4882a593Smuzhiyun return true;
57*4882a593Smuzhiyun } else if ((*dm->band_type == ODM_BAND_2_4G) &&
58*4882a593Smuzhiyun !(adapt->regulation_2g == REGULATION_ETSI || adapt->regulation_2g == REGULATION_WW)) {
59*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_ADPTVTY,
60*4882a593Smuzhiyun "adaptivity skip 2.4G domain code : %d\n",
61*4882a593Smuzhiyun adapt->regulation_2g);
62*4882a593Smuzhiyun return true;
63*4882a593Smuzhiyun } else if ((*dm->band_type != ODM_BAND_2_4G) && (*dm->band_type != ODM_BAND_5G)) {
64*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_ADPTVTY,
65*4882a593Smuzhiyun "adaptivity neither 2G nor 5G band, return\n");
66*4882a593Smuzhiyun return true;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun } else {
69*4882a593Smuzhiyun if ((*dm->band_type == ODM_BAND_5G) &&
70*4882a593Smuzhiyun !(adapt->regulation_5g == REGULATION_MKK || adapt->regulation_5g == REGULATION_WW)) {
71*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_ADPTVTY,
72*4882a593Smuzhiyun "CarrierSense skip 5G domain code : %d\n",
73*4882a593Smuzhiyun adapt->regulation_5g);
74*4882a593Smuzhiyun return true;
75*4882a593Smuzhiyun } else if ((*dm->band_type == ODM_BAND_2_4G) &&
76*4882a593Smuzhiyun !(adapt->regulation_2g == REGULATION_MKK || adapt->regulation_2g == REGULATION_WW)) {
77*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_ADPTVTY,
78*4882a593Smuzhiyun "CarrierSense skip 2.4G domain code : %d\n",
79*4882a593Smuzhiyun adapt->regulation_2g);
80*4882a593Smuzhiyun return true;
81*4882a593Smuzhiyun } else if ((*dm->band_type != ODM_BAND_2_4G) && (*dm->band_type != ODM_BAND_5G)) {
82*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_ADPTVTY,
83*4882a593Smuzhiyun "CarrierSense neither 2G nor 5G band, return\n");
84*4882a593Smuzhiyun return true;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun return false;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun boolean
phydm_soft_ap_special_set(void * dm_void)92*4882a593Smuzhiyun phydm_soft_ap_special_set(void *dm_void)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
95*4882a593Smuzhiyun struct phydm_adaptivity_struct *adapt = &dm->adaptivity;
96*4882a593Smuzhiyun boolean disable_ap_adapt_setting = false;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun if (dm->soft_ap_mode != NULL) {
99*4882a593Smuzhiyun if (*dm->soft_ap_mode != 0 &&
100*4882a593Smuzhiyun (dm->soft_ap_special_setting & BIT(0)))
101*4882a593Smuzhiyun disable_ap_adapt_setting = true;
102*4882a593Smuzhiyun else
103*4882a593Smuzhiyun disable_ap_adapt_setting = false;
104*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_ADPTVTY,
105*4882a593Smuzhiyun "soft_ap_setting = %x, soft_ap = %d, dis_ap_adapt = %d\n",
106*4882a593Smuzhiyun dm->soft_ap_special_setting, *dm->soft_ap_mode,
107*4882a593Smuzhiyun disable_ap_adapt_setting);
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun return disable_ap_adapt_setting;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun boolean
phydm_ap_num_check(void * dm_void)114*4882a593Smuzhiyun phydm_ap_num_check(void *dm_void)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
117*4882a593Smuzhiyun struct phydm_adaptivity_struct *adapt = &dm->adaptivity;
118*4882a593Smuzhiyun boolean dis_adapt = false;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun if (dm->ap_total_num > adapt->ap_num_th)
121*4882a593Smuzhiyun dis_adapt = true;
122*4882a593Smuzhiyun else
123*4882a593Smuzhiyun dis_adapt = false;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_ADPTVTY, "AP total num = %d, AP num threshold = %d\n",
126*4882a593Smuzhiyun dm->ap_total_num, adapt->ap_num_th);
127*4882a593Smuzhiyun return dis_adapt;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
phydm_check_adaptivity(void * dm_void)130*4882a593Smuzhiyun void phydm_check_adaptivity(void *dm_void)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
133*4882a593Smuzhiyun struct phydm_adaptivity_struct *adapt = &dm->adaptivity;
134*4882a593Smuzhiyun boolean disable_adapt = false;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun if (!adapt->mode_cvrt_en)
137*4882a593Smuzhiyun return;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun if (phydm_check_channel_plan(dm) || phydm_ap_num_check(dm) ||
140*4882a593Smuzhiyun phydm_soft_ap_special_set(dm))
141*4882a593Smuzhiyun disable_adapt = true;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun if (*dm->edcca_mode == PHYDM_EDCCA_ADAPT_MODE && disable_adapt)
144*4882a593Smuzhiyun *dm->edcca_mode = PHYDM_EDCCA_NORMAL_MODE;
145*4882a593Smuzhiyun else if (*dm->edcca_mode == PHYDM_EDCCA_NORMAL_MODE && !disable_adapt)
146*4882a593Smuzhiyun *dm->edcca_mode = PHYDM_EDCCA_ADAPT_MODE;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
phydm_set_l2h_th_ini_win(void * dm_void)149*4882a593Smuzhiyun void phydm_set_l2h_th_ini_win(void *dm_void)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /*@ [New Format: JGR3]IGI-idx:45 = RSSI:35 = -65dBm*/
154*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
155*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8822C | ODM_RTL8723F))
156*4882a593Smuzhiyun dm->th_l2h_ini = 45;
157*4882a593Smuzhiyun else if (dm->support_ic_type & ODM_RTL8814B)
158*4882a593Smuzhiyun dm->th_l2h_ini = 49;
159*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
160*4882a593Smuzhiyun /*@ [Old Format] -11+base(50) = IGI_idx:39 = RSSI:29 = -71dBm*/
161*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8821 | ODM_RTL8812)) {
162*4882a593Smuzhiyun dm->th_l2h_ini = -17;
163*4882a593Smuzhiyun } else {
164*4882a593Smuzhiyun if (*dm->band_type == ODM_BAND_5G)
165*4882a593Smuzhiyun dm->th_l2h_ini = -14;
166*4882a593Smuzhiyun else if (*dm->band_type == ODM_BAND_2_4G)
167*4882a593Smuzhiyun dm->th_l2h_ini = -9;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun } else { /*ODM_IC_11N_SERIES*/
170*4882a593Smuzhiyun dm->th_l2h_ini = -9;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun #endif
174*4882a593Smuzhiyun
phydm_dig_up_bound_lmt_en(void * dm_void)175*4882a593Smuzhiyun void phydm_dig_up_bound_lmt_en(void *dm_void)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
178*4882a593Smuzhiyun struct phydm_adaptivity_struct *adapt = &dm->adaptivity;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun if (*dm->edcca_mode != PHYDM_EDCCA_ADAPT_MODE ||
181*4882a593Smuzhiyun !dm->is_linked) {
182*4882a593Smuzhiyun adapt->igi_up_bound_lmt_cnt = 0;
183*4882a593Smuzhiyun adapt->igi_lmt_en = false;
184*4882a593Smuzhiyun return;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun if (dm->total_tp > 1) {
188*4882a593Smuzhiyun adapt->igi_lmt_en = true;
189*4882a593Smuzhiyun adapt->igi_up_bound_lmt_cnt = adapt->igi_up_bound_lmt_val;
190*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_ADPTVTY,
191*4882a593Smuzhiyun "TP >1, Start limit IGI upper bound\n");
192*4882a593Smuzhiyun } else {
193*4882a593Smuzhiyun if (adapt->igi_up_bound_lmt_cnt == 0)
194*4882a593Smuzhiyun adapt->igi_lmt_en = false;
195*4882a593Smuzhiyun else
196*4882a593Smuzhiyun adapt->igi_up_bound_lmt_cnt--;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_ADPTVTY, "IGI_lmt_cnt = %d\n",
200*4882a593Smuzhiyun adapt->igi_up_bound_lmt_cnt);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
phydm_set_edcca_threshold(void * dm_void,s8 H2L,s8 L2H)203*4882a593Smuzhiyun void phydm_set_edcca_threshold(void *dm_void, s8 H2L, s8 L2H)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
208*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x84c, MASKBYTE2, (u8)L2H + 0x80);
209*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x84c, MASKBYTE3, (u8)H2L + 0x80);
210*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11N_SERIES) {
211*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc4c, MASKBYTE0, (u8)L2H);
212*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc4c, MASKBYTE2, (u8)H2L);
213*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
214*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8a4, MASKBYTE0, (u8)L2H);
215*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8a4, MASKBYTE1, (u8)H2L);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
phydm_mac_edcca_state(void * dm_void,enum phydm_mac_edcca_type state)219*4882a593Smuzhiyun void phydm_mac_edcca_state(void *dm_void, enum phydm_mac_edcca_type state)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun if (state == PHYDM_IGNORE_EDCCA) {
224*4882a593Smuzhiyun /*@ignore EDCCA*/
225*4882a593Smuzhiyun odm_set_mac_reg(dm, R_0x520, BIT(15), 1);
226*4882a593Smuzhiyun /*@enable EDCCA count down*/
227*4882a593Smuzhiyun odm_set_mac_reg(dm, R_0x524, BIT(11), 0);
228*4882a593Smuzhiyun } else { /*@don't set MAC ignore EDCCA signal*/
229*4882a593Smuzhiyun /*@don't ignore EDCCA*/
230*4882a593Smuzhiyun odm_set_mac_reg(dm, R_0x520, BIT(15), 0);
231*4882a593Smuzhiyun /*@disable EDCCA count down*/
232*4882a593Smuzhiyun odm_set_mac_reg(dm, R_0x524, BIT(11), 1);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_ADPTVTY, "EDCCA enable state = %d\n", state);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
phydm_search_pwdb_lower_bound(void * dm_void)237*4882a593Smuzhiyun void phydm_search_pwdb_lower_bound(void *dm_void)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
240*4882a593Smuzhiyun struct phydm_adaptivity_struct *adapt = &dm->adaptivity;
241*4882a593Smuzhiyun u32 value32 = 0, reg_value32 = 0;
242*4882a593Smuzhiyun u8 cnt = 0, try_count = 0;
243*4882a593Smuzhiyun u8 tx_edcca1 = 0;
244*4882a593Smuzhiyun boolean is_adjust = true;
245*4882a593Smuzhiyun s8 th_l2h, th_h2l, igi_target_dc = 0x32;
246*4882a593Smuzhiyun s8 diff = 0;
247*4882a593Smuzhiyun s8 IGI = adapt->igi_base + 30 + dm->th_l2h_ini - dm->th_edcca_hl_diff;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun halrf_rf_lna_setting(dm, HALRF_LNA_DISABLE);
250*4882a593Smuzhiyun diff = igi_target_dc - IGI;
251*4882a593Smuzhiyun th_l2h = dm->th_l2h_ini + diff;
252*4882a593Smuzhiyun if (th_l2h > 10)
253*4882a593Smuzhiyun th_l2h = 10;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun th_h2l = th_l2h - dm->th_edcca_hl_diff;
256*4882a593Smuzhiyun phydm_set_edcca_threshold(dm, th_h2l, th_l2h);
257*4882a593Smuzhiyun ODM_delay_ms(30);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun while (is_adjust) {
260*4882a593Smuzhiyun /*@check CCA status*/
261*4882a593Smuzhiyun /*set debug port to 0x0*/
262*4882a593Smuzhiyun if (phydm_set_bb_dbg_port(dm, DBGPORT_PRI_1, 0x0)) {
263*4882a593Smuzhiyun reg_value32 = phydm_get_bb_dbg_port_val(dm);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun while (reg_value32 & BIT(3) && try_count < 3) {
266*4882a593Smuzhiyun ODM_delay_ms(3);
267*4882a593Smuzhiyun try_count = try_count + 1;
268*4882a593Smuzhiyun reg_value32 = phydm_get_bb_dbg_port_val(dm);
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun phydm_release_bb_dbg_port(dm);
271*4882a593Smuzhiyun try_count = 0;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /*@count EDCCA signal = 1 times*/
275*4882a593Smuzhiyun for (cnt = 0; cnt < 20; cnt++) {
276*4882a593Smuzhiyun if (phydm_set_bb_dbg_port(dm, DBGPORT_PRI_1,
277*4882a593Smuzhiyun adapt->adaptivity_dbg_port)) {
278*4882a593Smuzhiyun value32 = phydm_get_bb_dbg_port_val(dm);
279*4882a593Smuzhiyun phydm_release_bb_dbg_port(dm);
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun if (value32 & BIT(30) && dm->support_ic_type &
283*4882a593Smuzhiyun (ODM_RTL8723B | ODM_RTL8188E))
284*4882a593Smuzhiyun tx_edcca1 = tx_edcca1 + 1;
285*4882a593Smuzhiyun else if (value32 & BIT(29))
286*4882a593Smuzhiyun tx_edcca1 = tx_edcca1 + 1;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun if (tx_edcca1 > 1) {
290*4882a593Smuzhiyun IGI = IGI - 1;
291*4882a593Smuzhiyun th_l2h = th_l2h + 1;
292*4882a593Smuzhiyun if (th_l2h > 10)
293*4882a593Smuzhiyun th_l2h = 10;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun th_h2l = th_l2h - dm->th_edcca_hl_diff;
296*4882a593Smuzhiyun phydm_set_edcca_threshold(dm, th_h2l, th_l2h);
297*4882a593Smuzhiyun tx_edcca1 = 0;
298*4882a593Smuzhiyun if (th_l2h == 10)
299*4882a593Smuzhiyun is_adjust = false;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun } else {
302*4882a593Smuzhiyun is_adjust = false;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun adapt->adapt_igi_up = IGI - ADAPT_DC_BACKOFF;
307*4882a593Smuzhiyun adapt->h2l_lb = th_h2l + ADAPT_DC_BACKOFF;
308*4882a593Smuzhiyun adapt->l2h_lb = th_l2h + ADAPT_DC_BACKOFF;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun halrf_rf_lna_setting(dm, HALRF_LNA_ENABLE);
311*4882a593Smuzhiyun phydm_set_edcca_threshold(dm, 0x7f, 0x7f); /*resume to no link state*/
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
phydm_re_search_condition(void * dm_void)314*4882a593Smuzhiyun boolean phydm_re_search_condition(void *dm_void)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
317*4882a593Smuzhiyun struct phydm_adaptivity_struct *adaptivity = &dm->adaptivity;
318*4882a593Smuzhiyun u8 adaptivity_igi_upper = adaptivity->adapt_igi_up + ADAPT_DC_BACKOFF;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun if (adaptivity_igi_upper <= 0x26)
321*4882a593Smuzhiyun return true;
322*4882a593Smuzhiyun else
323*4882a593Smuzhiyun return false;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
phydm_set_l2h_th_ini(void * dm_void)326*4882a593Smuzhiyun void phydm_set_l2h_th_ini(void *dm_void)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun /*@ [New Format: JGR3]IGI-idx:45 = RSSI:35 = -65dBm*/
331*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
332*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8822C | ODM_RTL8723F))
333*4882a593Smuzhiyun dm->th_l2h_ini = 45;
334*4882a593Smuzhiyun else if (dm->support_ic_type & ODM_RTL8814B)
335*4882a593Smuzhiyun dm->th_l2h_ini = 49;
336*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
337*4882a593Smuzhiyun /*@ [Old Format] -11+base(50) = IGI_idx:39 = RSSI:29 = -71dBm*/
338*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8821 | ODM_RTL8812))
339*4882a593Smuzhiyun dm->th_l2h_ini = -17;
340*4882a593Smuzhiyun else
341*4882a593Smuzhiyun dm->th_l2h_ini = -14;
342*4882a593Smuzhiyun } else { /*ODM_IC_11N_SERIES*/
343*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8721D)
344*4882a593Smuzhiyun dm->th_l2h_ini = -14;
345*4882a593Smuzhiyun else
346*4882a593Smuzhiyun dm->th_l2h_ini = -11;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
phydm_set_l2h_th_ini_carrier_sense(void * dm_void)350*4882a593Smuzhiyun void phydm_set_l2h_th_ini_carrier_sense(void *dm_void)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
355*4882a593Smuzhiyun dm->th_l2h_ini = 60; /*@ -50dBm*/
356*4882a593Smuzhiyun else
357*4882a593Smuzhiyun dm->th_l2h_ini = 10; /*@ -50dBm*/
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
phydm_set_forgetting_factor(void * dm_void)360*4882a593Smuzhiyun void phydm_set_forgetting_factor(void *dm_void)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun if (*dm->edcca_mode != PHYDM_EDCCA_ADAPT_MODE)
365*4882a593Smuzhiyun return;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8821C | ODM_RTL8822B | ODM_RTL8814A |
368*4882a593Smuzhiyun ODM_RTL8195B))
369*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8a0, BIT(1) | BIT(0), 0);
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
phydm_edcca_decision_opt(void * dm_void)372*4882a593Smuzhiyun void phydm_edcca_decision_opt(void *dm_void)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun if (*dm->edcca_mode != PHYDM_EDCCA_ADAPT_MODE)
377*4882a593Smuzhiyun return;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8822B)
380*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8dc, BIT(5), 0x1);
381*4882a593Smuzhiyun else if (dm->support_ic_type & (ODM_RTL8197F | ODM_RTL8192F))
382*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xce8, BIT(13), 0x1);
383*4882a593Smuzhiyun else if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
384*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x844, BIT(30) | BIT(29), 0x0);
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
phydm_adaptivity_debug(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)387*4882a593Smuzhiyun void phydm_adaptivity_debug(void *dm_void, char input[][16], u32 *_used,
388*4882a593Smuzhiyun char *output, u32 *_out_len)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
391*4882a593Smuzhiyun struct phydm_adaptivity_struct *adaptivity = &dm->adaptivity;
392*4882a593Smuzhiyun u32 used = *_used;
393*4882a593Smuzhiyun u32 out_len = *_out_len;
394*4882a593Smuzhiyun char help[] = "-h";
395*4882a593Smuzhiyun u32 dm_value[10] = {0};
396*4882a593Smuzhiyun u8 i = 0, input_idx = 0;
397*4882a593Smuzhiyun u32 reg_value32 = 0;
398*4882a593Smuzhiyun s8 h2l_diff = 0;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun for (i = 0; i < 5; i++) {
401*4882a593Smuzhiyun PHYDM_SSCANF(input[i + 1], DCMD_HEX, &dm_value[i]);
402*4882a593Smuzhiyun input_idx++;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun if (strcmp(input[1], help) == 0) {
405*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
406*4882a593Smuzhiyun "Show adaptivity message: {0}\n");
407*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
408*4882a593Smuzhiyun "Enter debug mode: {1} {th_l2h_ini} {th_edcca_hl_diff}\n");
409*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
410*4882a593Smuzhiyun "Leave debug mode: {2}\n");
411*4882a593Smuzhiyun goto out;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun if (input_idx == 0)
415*4882a593Smuzhiyun return;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun if (dm_value[0] == PHYDM_ADAPT_DEBUG) {
418*4882a593Smuzhiyun adaptivity->debug_mode = true;
419*4882a593Smuzhiyun if (dm_value[1] != 0)
420*4882a593Smuzhiyun dm->th_l2h_ini = (s8)dm_value[1];
421*4882a593Smuzhiyun if (dm_value[2] != 0)
422*4882a593Smuzhiyun dm->th_edcca_hl_diff = (s8)dm_value[2];
423*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
424*4882a593Smuzhiyun "th_l2h_ini = %d, th_edcca_hl_diff = %d\n",
425*4882a593Smuzhiyun dm->th_l2h_ini, dm->th_edcca_hl_diff);
426*4882a593Smuzhiyun } else if (dm_value[0] == PHYDM_ADAPT_RESUME) {
427*4882a593Smuzhiyun adaptivity->debug_mode = false;
428*4882a593Smuzhiyun dm->th_l2h_ini = adaptivity->th_l2h_ini_backup;
429*4882a593Smuzhiyun dm->th_edcca_hl_diff = adaptivity->th_edcca_hl_diff_backup;
430*4882a593Smuzhiyun } else if (dm_value[0] == PHYDM_ADAPT_MSG) {
431*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
432*4882a593Smuzhiyun "debug_mode = %s, th_l2h_ini = %d\n",
433*4882a593Smuzhiyun (adaptivity->debug_mode ? "TRUE" : "FALSE"),
434*4882a593Smuzhiyun dm->th_l2h_ini);
435*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
436*4882a593Smuzhiyun reg_value32 = odm_get_bb_reg(dm, R_0x84c, MASKDWORD);
437*4882a593Smuzhiyun h2l_diff = (s8)((0x00ff0000 & reg_value32) >> 16) -
438*4882a593Smuzhiyun (s8)((0xff000000 & reg_value32) >> 24);
439*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11N_SERIES) {
440*4882a593Smuzhiyun reg_value32 = odm_get_bb_reg(dm, R_0xc4c, MASKDWORD);
441*4882a593Smuzhiyun h2l_diff = (s8)(0x000000ff & reg_value32) -
442*4882a593Smuzhiyun (s8)((0x00ff0000 & reg_value32) >> 16);
443*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
444*4882a593Smuzhiyun reg_value32 = odm_get_bb_reg(dm, R_0x8a4, MASKDWORD);
445*4882a593Smuzhiyun h2l_diff = (s8)(0x000000ff & reg_value32) -
446*4882a593Smuzhiyun (s8)((0x0000ff00 & reg_value32) >> 8);
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun if (h2l_diff == 7)
450*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
451*4882a593Smuzhiyun "adaptivity enable\n");
452*4882a593Smuzhiyun else
453*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
454*4882a593Smuzhiyun "adaptivity disable\n");
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun out:
458*4882a593Smuzhiyun *_used = used;
459*4882a593Smuzhiyun *_out_len = out_len;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
phydm_set_edcca_val(void * dm_void,u32 * val_buf,u8 val_len)462*4882a593Smuzhiyun void phydm_set_edcca_val(void *dm_void, u32 *val_buf, u8 val_len)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun if (val_len != 2) {
467*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
468*4882a593Smuzhiyun "[Error][adaptivity]Need val_len = 2\n");
469*4882a593Smuzhiyun return;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun phydm_set_edcca_threshold(dm, (s8)val_buf[1], (s8)val_buf[0]);
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
phydm_edcca_abort(void * dm_void)474*4882a593Smuzhiyun boolean phydm_edcca_abort(void *dm_void)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
477*4882a593Smuzhiyun struct phydm_adaptivity_struct *adapt = &dm->adaptivity;
478*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
479*4882a593Smuzhiyun void *adapter = dm->adapter;
480*4882a593Smuzhiyun u32 is_fw_in_psmode = false;
481*4882a593Smuzhiyun #endif
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun if (!(dm->support_ability & ODM_BB_ADAPTIVITY)) {
484*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_ADPTVTY, "adaptivity disable\n");
485*4882a593Smuzhiyun return true;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun if (dm->pause_ability & ODM_BB_ADAPTIVITY) {
489*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_ADPTVTY, "Return: Pause ADPTVTY in LV=%d\n",
490*4882a593Smuzhiyun dm->pause_lv_table.lv_adapt);
491*4882a593Smuzhiyun return true;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
495*4882a593Smuzhiyun ((PADAPTER)adapter)->HalFunc.GetHwRegHandler(adapter,
496*4882a593Smuzhiyun HW_VAR_FW_PSMODE_STATUS,
497*4882a593Smuzhiyun (u8 *)(&is_fw_in_psmode));
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun /*@Disable EDCCA while under LPS mode, added by Roger, 2012.09.14.*/
500*4882a593Smuzhiyun if (is_fw_in_psmode)
501*4882a593Smuzhiyun return true;
502*4882a593Smuzhiyun #endif
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun return false;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
phydm_edcca_thre_calc_jgr3(void * dm_void)507*4882a593Smuzhiyun void phydm_edcca_thre_calc_jgr3(void *dm_void)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
510*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
511*4882a593Smuzhiyun struct phydm_adaptivity_struct *adapt = &dm->adaptivity;
512*4882a593Smuzhiyun u8 igi = dig_t->cur_ig_value;
513*4882a593Smuzhiyun s8 th_l2h = 0, th_h2l = 0;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun if (*dm->edcca_mode == PHYDM_EDCCA_ADAPT_MODE) {
516*4882a593Smuzhiyun /*prevent pwdB clipping and result in Miss Detection*/
517*4882a593Smuzhiyun adapt->l2h_dyn_min = (u8)(dm->th_l2h_ini - ADC_BACKOFF);
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun if (igi < adapt->l2h_dyn_min)
520*4882a593Smuzhiyun th_l2h = igi + ADC_BACKOFF;
521*4882a593Smuzhiyun else
522*4882a593Smuzhiyun th_l2h = dm->th_l2h_ini;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun th_h2l = th_l2h - dm->th_edcca_hl_diff;
525*4882a593Smuzhiyun } else {
526*4882a593Smuzhiyun th_l2h = MAX_2(igi + TH_L2H_DIFF_IGI, EDCCA_TH_L2H_LB);
527*4882a593Smuzhiyun th_h2l = th_l2h - EDCCA_HL_DIFF_NORMAL;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun adapt->th_l2h = th_l2h;
530*4882a593Smuzhiyun adapt->th_h2l = th_h2l;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun phydm_set_edcca_threshold(dm, adapt->th_h2l, adapt->th_l2h);
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
phydm_edcca_thre_calc(void * dm_void)535*4882a593Smuzhiyun void phydm_edcca_thre_calc(void *dm_void)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
538*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
539*4882a593Smuzhiyun struct phydm_adaptivity_struct *adapt = &dm->adaptivity;
540*4882a593Smuzhiyun u8 igi = dig_t->cur_ig_value;
541*4882a593Smuzhiyun s8 th_l2h = 0, th_h2l = 0;
542*4882a593Smuzhiyun s8 diff = 0, igi_target = adapt->igi_base;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_PWDB_EDCCA) {
545*4882a593Smuzhiyun /*@fix EDCCA hang issue*/
546*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8812) {
547*4882a593Smuzhiyun /*@ADC_mask disable*/
548*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x800, BIT(10), 1);
549*4882a593Smuzhiyun /*@ADC_mask enable*/
550*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x800, BIT(10), 0);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun if (*dm->edcca_mode == PHYDM_EDCCA_ADAPT_MODE) {
554*4882a593Smuzhiyun /*@Limit IGI upper bound for adaptivity*/
555*4882a593Smuzhiyun phydm_dig_up_bound_lmt_en(dm);
556*4882a593Smuzhiyun diff = igi_target - (s8)igi;
557*4882a593Smuzhiyun th_l2h = dm->th_l2h_ini + diff;
558*4882a593Smuzhiyun if (th_l2h > 10)
559*4882a593Smuzhiyun th_l2h = 10;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun th_h2l = th_l2h - dm->th_edcca_hl_diff;
562*4882a593Smuzhiyun } else {
563*4882a593Smuzhiyun th_l2h = 70 - igi;
564*4882a593Smuzhiyun th_h2l = th_l2h - EDCCA_HL_DIFF_NORMAL;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun /*replace lower bound to prevent EDCCA always equal 1*/
567*4882a593Smuzhiyun if (th_h2l < adapt->h2l_lb)
568*4882a593Smuzhiyun th_h2l = adapt->h2l_lb;
569*4882a593Smuzhiyun if (th_l2h < adapt->l2h_lb)
570*4882a593Smuzhiyun th_l2h = adapt->l2h_lb;
571*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_ADPTVTY,
572*4882a593Smuzhiyun "adapt_igi_up=0x%x, l2h_lb = %d dBm, h2l_lb = %d dBm\n",
573*4882a593Smuzhiyun adapt->adapt_igi_up,
574*4882a593Smuzhiyun IGI_2_DBM(adapt->l2h_lb + adapt->adapt_igi_up),
575*4882a593Smuzhiyun IGI_2_DBM(adapt->h2l_lb + adapt->adapt_igi_up));
576*4882a593Smuzhiyun } else { /* < JGR2 & N*/
577*4882a593Smuzhiyun if (*dm->edcca_mode == PHYDM_EDCCA_ADAPT_MODE) {
578*4882a593Smuzhiyun /*need to consider PwdB upper bound for 8814 later IC*/
579*4882a593Smuzhiyun adapt->l2h_dyn_min = (u8)(dm->th_l2h_ini + igi_target);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun if (igi < adapt->l2h_dyn_min)
582*4882a593Smuzhiyun th_l2h = igi;
583*4882a593Smuzhiyun else
584*4882a593Smuzhiyun th_l2h = adapt->l2h_dyn_min;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun th_h2l = th_l2h - dm->th_edcca_hl_diff;
587*4882a593Smuzhiyun } else {
588*4882a593Smuzhiyun th_l2h = MAX_2(igi + TH_L2H_DIFF_IGI, EDCCA_TH_L2H_LB);
589*4882a593Smuzhiyun th_h2l = th_l2h - EDCCA_HL_DIFF_NORMAL;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun adapt->th_l2h = th_l2h;
594*4882a593Smuzhiyun adapt->th_h2l = th_h2l;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun phydm_set_edcca_threshold(dm, adapt->th_h2l, adapt->th_l2h);
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun #endif
599*4882a593Smuzhiyun
phydm_set_edcca_threshold_api(void * dm_void)600*4882a593Smuzhiyun void phydm_set_edcca_threshold_api(void *dm_void)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun #ifdef PHYDM_SUPPORT_ADAPTIVITY
603*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
604*4882a593Smuzhiyun struct phydm_adaptivity_struct *adapt = &dm->adaptivity;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun if (*dm->edcca_mode != PHYDM_EDCCA_ADAPT_MODE)
607*4882a593Smuzhiyun return;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
610*4882a593Smuzhiyun phydm_edcca_thre_calc_jgr3(dm);
611*4882a593Smuzhiyun else
612*4882a593Smuzhiyun phydm_edcca_thre_calc(dm);
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_ADPTVTY,
615*4882a593Smuzhiyun "API :IGI = 0x%x, th_l2h = %d, th_h2l = %d\n",
616*4882a593Smuzhiyun dm->dm_dig_table.cur_ig_value, adapt->th_l2h, adapt->th_h2l);
617*4882a593Smuzhiyun #endif
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
phydm_adaptivity_info_init(void * dm_void,enum phydm_adapinfo cmn_info,u32 value)620*4882a593Smuzhiyun void phydm_adaptivity_info_init(void *dm_void, enum phydm_adapinfo cmn_info,
621*4882a593Smuzhiyun u32 value)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
624*4882a593Smuzhiyun struct phydm_adaptivity_struct *adaptivity = &dm->adaptivity;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun switch (cmn_info) {
627*4882a593Smuzhiyun case PHYDM_ADAPINFO_CARRIER_SENSE_ENABLE:
628*4882a593Smuzhiyun dm->carrier_sense_enable = (boolean)value;
629*4882a593Smuzhiyun break;
630*4882a593Smuzhiyun case PHYDM_ADAPINFO_TH_L2H_INI:
631*4882a593Smuzhiyun dm->th_l2h_ini = (s8)value;
632*4882a593Smuzhiyun break;
633*4882a593Smuzhiyun case PHYDM_ADAPINFO_TH_EDCCA_HL_DIFF:
634*4882a593Smuzhiyun dm->th_edcca_hl_diff = (s8)value;
635*4882a593Smuzhiyun break;
636*4882a593Smuzhiyun case PHYDM_ADAPINFO_AP_NUM_TH:
637*4882a593Smuzhiyun adaptivity->ap_num_th = (u8)value;
638*4882a593Smuzhiyun break;
639*4882a593Smuzhiyun case PHYDM_ADAPINFO_SWITCH_TH_L2H_INI_IN_BAND:
640*4882a593Smuzhiyun adaptivity->switch_th_l2h_ini_in_band = (u8)value;
641*4882a593Smuzhiyun break;
642*4882a593Smuzhiyun default:
643*4882a593Smuzhiyun break;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
phydm_adaptivity_info_update(void * dm_void,enum phydm_adapinfo cmn_info,u32 value)647*4882a593Smuzhiyun void phydm_adaptivity_info_update(void *dm_void, enum phydm_adapinfo cmn_info,
648*4882a593Smuzhiyun u32 value)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
651*4882a593Smuzhiyun struct phydm_adaptivity_struct *adapt = &dm->adaptivity;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun /*This init variable may be changed in run time.*/
654*4882a593Smuzhiyun switch (cmn_info) {
655*4882a593Smuzhiyun case PHYDM_ADAPINFO_DOMAIN_CODE_2G:
656*4882a593Smuzhiyun adapt->regulation_2g = (u8)value;
657*4882a593Smuzhiyun break;
658*4882a593Smuzhiyun case PHYDM_ADAPINFO_DOMAIN_CODE_5G:
659*4882a593Smuzhiyun adapt->regulation_5g = (u8)value;
660*4882a593Smuzhiyun break;
661*4882a593Smuzhiyun default:
662*4882a593Smuzhiyun break;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
phydm_adaptivity_init(void * dm_void)666*4882a593Smuzhiyun void phydm_adaptivity_init(void *dm_void)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun #ifdef PHYDM_SUPPORT_ADAPTIVITY
669*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
670*4882a593Smuzhiyun struct phydm_adaptivity_struct *adaptivity = &dm->adaptivity;
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun /* @[Config Adaptivity]*/
673*4882a593Smuzhiyun if (!dm->edcca_mode) {
674*4882a593Smuzhiyun pr_debug("[%s] warning!\n", __func__);
675*4882a593Smuzhiyun dm->edcca_mode = &dm->u8_dummy;
676*4882a593Smuzhiyun dm->support_ability &= ~ODM_BB_ADAPTIVITY;
677*4882a593Smuzhiyun return;
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
681*4882a593Smuzhiyun if (!dm->carrier_sense_enable) {
682*4882a593Smuzhiyun if (dm->th_l2h_ini == 0 &&
683*4882a593Smuzhiyun !adaptivity->switch_th_l2h_ini_in_band)
684*4882a593Smuzhiyun phydm_set_l2h_th_ini(dm);
685*4882a593Smuzhiyun } else {
686*4882a593Smuzhiyun phydm_set_l2h_th_ini_carrier_sense(dm);
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun if (dm->th_edcca_hl_diff == 0)
690*4882a593Smuzhiyun dm->th_edcca_hl_diff = 7;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun if (dm->wifi_test & RT_WIFI_LOGO)
693*4882a593Smuzhiyun dm->support_ability &= ~ODM_BB_ADAPTIVITY;
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun if (*dm->edcca_mode == PHYDM_EDCCA_ADAPT_MODE)
696*4882a593Smuzhiyun adaptivity->mode_cvrt_en = true;
697*4882a593Smuzhiyun else
698*4882a593Smuzhiyun adaptivity->mode_cvrt_en = false;
699*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
700*4882a593Smuzhiyun if (!dm->carrier_sense_enable) {
701*4882a593Smuzhiyun if (dm->th_l2h_ini == 0)
702*4882a593Smuzhiyun phydm_set_l2h_th_ini(dm);
703*4882a593Smuzhiyun } else {
704*4882a593Smuzhiyun phydm_set_l2h_th_ini_carrier_sense(dm);
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun if (dm->th_edcca_hl_diff == 0)
708*4882a593Smuzhiyun dm->th_edcca_hl_diff = 7;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun if (dm->wifi_test || *dm->mp_mode)
711*4882a593Smuzhiyun dm->support_ability &= ~ODM_BB_ADAPTIVITY;
712*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_AP)
713*4882a593Smuzhiyun if (dm->carrier_sense_enable) {
714*4882a593Smuzhiyun phydm_set_l2h_th_ini_carrier_sense(dm);
715*4882a593Smuzhiyun dm->th_edcca_hl_diff = 7;
716*4882a593Smuzhiyun } else {
717*4882a593Smuzhiyun dm->th_l2h_ini = dm->TH_L2H_default; /*set by mib*/
718*4882a593Smuzhiyun dm->th_edcca_hl_diff = dm->th_edcca_hl_diff_default;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & ODM_IOT)
721*4882a593Smuzhiyun if (!dm->carrier_sense_enable) {
722*4882a593Smuzhiyun if (dm->th_l2h_ini == 0)
723*4882a593Smuzhiyun phydm_set_l2h_th_ini(dm);
724*4882a593Smuzhiyun } else {
725*4882a593Smuzhiyun phydm_set_l2h_th_ini_carrier_sense(dm);
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun if (dm->th_edcca_hl_diff == 0)
729*4882a593Smuzhiyun dm->th_edcca_hl_diff = 7;
730*4882a593Smuzhiyun #endif
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun adaptivity->debug_mode = false;
733*4882a593Smuzhiyun adaptivity->th_l2h_ini_backup = dm->th_l2h_ini;
734*4882a593Smuzhiyun adaptivity->th_edcca_hl_diff_backup = dm->th_edcca_hl_diff;
735*4882a593Smuzhiyun adaptivity->igi_base = 0x32;
736*4882a593Smuzhiyun adaptivity->adapt_igi_up = 0;
737*4882a593Smuzhiyun adaptivity->h2l_lb = 0;
738*4882a593Smuzhiyun adaptivity->l2h_lb = 0;
739*4882a593Smuzhiyun adaptivity->l2h_dyn_min = 0;
740*4882a593Smuzhiyun adaptivity->th_l2h = 0x7f;
741*4882a593Smuzhiyun adaptivity->th_h2l = 0x7f;
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_11N_SERIES)
744*4882a593Smuzhiyun adaptivity->adaptivity_dbg_port = 0x208;
745*4882a593Smuzhiyun else if (dm->support_ic_type & ODM_IC_11AC_SERIES)
746*4882a593Smuzhiyun adaptivity->adaptivity_dbg_port = 0x209;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_11N_SERIES &&
749*4882a593Smuzhiyun !(dm->support_ic_type & ODM_IC_PWDB_EDCCA)) {
750*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8197F | ODM_RTL8192F)) {
751*4882a593Smuzhiyun /*set to page B1*/
752*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xe28, BIT(30), 0x1);
753*4882a593Smuzhiyun /*@0:rx_dfir, 1: dcnf_out, 2 :rx_iq, 3: rx_nbi_nf_out*/
754*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xbc0, BIT(27) | BIT(26), 0x1);
755*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xe28, BIT(30), 0x0);
756*4882a593Smuzhiyun } else {
757*4882a593Smuzhiyun /*@0:rx_dfir, 1: dcnf_out, 2 :rx_iq, 3: rx_nbi_nf_out*/
758*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xe24, BIT(21) | BIT(20), 0x1);
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_SERIES &&
761*4882a593Smuzhiyun !(dm->support_ic_type & ODM_IC_PWDB_EDCCA)) {
762*4882a593Smuzhiyun /*@0:rx_dfir, 1: dcnf_out, 2 :rx_iq, 3: rx_nbi_nf_out*/
763*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x944, BIT(29) | BIT(28), 0x1);
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_PWDB_EDCCA) {
767*4882a593Smuzhiyun phydm_search_pwdb_lower_bound(dm);
768*4882a593Smuzhiyun if (phydm_re_search_condition(dm))
769*4882a593Smuzhiyun phydm_search_pwdb_lower_bound(dm);
770*4882a593Smuzhiyun } else {
771*4882a593Smuzhiyun /*resume to no link state*/
772*4882a593Smuzhiyun phydm_set_edcca_threshold(dm, 0x7f, 0x7f);
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun /*@whether to ignore EDCCA*/
776*4882a593Smuzhiyun phydm_mac_edcca_state(dm, PHYDM_DONT_IGNORE_EDCCA);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun /*@forgetting factor setting*/
779*4882a593Smuzhiyun phydm_set_forgetting_factor(dm);
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun /*@EDCCA behavior based on maximum or mean power*/
782*4882a593Smuzhiyun phydm_edcca_decision_opt(dm);
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_AP)
785*4882a593Smuzhiyun adaptivity->igi_up_bound_lmt_val = 180;
786*4882a593Smuzhiyun #else
787*4882a593Smuzhiyun adaptivity->igi_up_bound_lmt_val = 90;
788*4882a593Smuzhiyun #endif
789*4882a593Smuzhiyun adaptivity->igi_up_bound_lmt_cnt = 0;
790*4882a593Smuzhiyun adaptivity->igi_lmt_en = false;
791*4882a593Smuzhiyun #endif
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun
phydm_adaptivity(void * dm_void)794*4882a593Smuzhiyun void phydm_adaptivity(void *dm_void)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun #ifdef PHYDM_SUPPORT_ADAPTIVITY
797*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
798*4882a593Smuzhiyun struct phydm_adaptivity_struct *adapt = &dm->adaptivity;
799*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun if (phydm_edcca_abort(dm))
802*4882a593Smuzhiyun return;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
805*4882a593Smuzhiyun phydm_check_adaptivity(dm); /*@Check adaptivity enable*/
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun if (!dm->carrier_sense_enable &&
808*4882a593Smuzhiyun !adapt->debug_mode &&
809*4882a593Smuzhiyun adapt->switch_th_l2h_ini_in_band)
810*4882a593Smuzhiyun phydm_set_l2h_th_ini_win(dm);
811*4882a593Smuzhiyun #endif
812*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_CE)
813*4882a593Smuzhiyun if (!adapt->debug_mode) {
814*4882a593Smuzhiyun if (*dm->edcca_mode == PHYDM_EDCCA_ADAPT_MODE &&
815*4882a593Smuzhiyun dm->carrier_sense_enable)
816*4882a593Smuzhiyun phydm_set_l2h_th_ini_carrier_sense(dm);
817*4882a593Smuzhiyun else if (*dm->edcca_mode == PHYDM_EDCCA_ADAPT_MODE)
818*4882a593Smuzhiyun phydm_set_l2h_th_ini(dm);
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun #endif
821*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_ADPTVTY, "%s ====>\n", __func__);
822*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_ADPTVTY, "mode = %s, debug_mode = %d\n",
823*4882a593Smuzhiyun (*dm->edcca_mode ?
824*4882a593Smuzhiyun (dm->carrier_sense_enable ?
825*4882a593Smuzhiyun "CARRIER SENSE" :
826*4882a593Smuzhiyun "ADAPTIVITY") :
827*4882a593Smuzhiyun "NORMAL"),
828*4882a593Smuzhiyun adapt->debug_mode);
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
831*4882a593Smuzhiyun phydm_edcca_thre_calc_jgr3(dm);
832*4882a593Smuzhiyun else
833*4882a593Smuzhiyun phydm_edcca_thre_calc(dm);
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun if (*dm->edcca_mode == PHYDM_EDCCA_ADAPT_MODE)
836*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_ADPTVTY,
837*4882a593Smuzhiyun "th_l2h_ini = %d, th_edcca_hl_diff = %d\n",
838*4882a593Smuzhiyun dm->th_l2h_ini, dm->th_edcca_hl_diff);
839*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_PWDB_EDCCA)
840*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_ADPTVTY,
841*4882a593Smuzhiyun "IGI = 0x%x, th_l2h = %d dBm, th_h2l = %d dBm\n",
842*4882a593Smuzhiyun dig_t->cur_ig_value,
843*4882a593Smuzhiyun IGI_2_DBM(adapt->th_l2h + dig_t->cur_ig_value),
844*4882a593Smuzhiyun IGI_2_DBM(adapt->th_h2l + dig_t->cur_ig_value));
845*4882a593Smuzhiyun else
846*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_ADPTVTY,
847*4882a593Smuzhiyun "IGI = 0x%x, th_l2h = %d dBm, th_h2l = %d dBm\n",
848*4882a593Smuzhiyun dig_t->cur_ig_value,
849*4882a593Smuzhiyun IGI_2_DBM(adapt->th_l2h),
850*4882a593Smuzhiyun IGI_2_DBM(adapt->th_h2l));
851*4882a593Smuzhiyun #endif
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun
854