xref: /OK3568_Linux_fs/external/rkwifibt/drivers/rtl8188fu/include/rtl8723d_hal.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /******************************************************************************
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * Copyright(c) 2007 - 2017 Realtek Corporation.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify it
6*4882a593Smuzhiyun  * under the terms of version 2 of the GNU General Public License as
7*4882a593Smuzhiyun  * published by the Free Software Foundation.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful, but WITHOUT
10*4882a593Smuzhiyun  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12*4882a593Smuzhiyun  * more details.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  *****************************************************************************/
15*4882a593Smuzhiyun #ifndef __RTL8723D_HAL_H__
16*4882a593Smuzhiyun #define __RTL8723D_HAL_H__
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include "hal_data.h"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include "rtl8723d_spec.h"
21*4882a593Smuzhiyun #include "rtl8723d_rf.h"
22*4882a593Smuzhiyun #include "rtl8723d_dm.h"
23*4882a593Smuzhiyun #include "rtl8723d_recv.h"
24*4882a593Smuzhiyun #include "rtl8723d_xmit.h"
25*4882a593Smuzhiyun #include "rtl8723d_cmd.h"
26*4882a593Smuzhiyun #include "rtl8723d_led.h"
27*4882a593Smuzhiyun #include "Hal8723DPwrSeq.h"
28*4882a593Smuzhiyun #include "Hal8723DPhyReg.h"
29*4882a593Smuzhiyun #include "Hal8723DPhyCfg.h"
30*4882a593Smuzhiyun #ifdef DBG_CONFIG_ERROR_DETECT
31*4882a593Smuzhiyun 	#include "rtl8723d_sreset.h"
32*4882a593Smuzhiyun #endif
33*4882a593Smuzhiyun #ifdef CONFIG_LPS_POFF
34*4882a593Smuzhiyun 	#include "rtl8723d_lps_poff.h"
35*4882a593Smuzhiyun #endif
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define FW_8723D_SIZE		0x8000
38*4882a593Smuzhiyun #define FW_8723D_START_ADDRESS	0x1000
39*4882a593Smuzhiyun #define FW_8723D_END_ADDRESS	0x1FFF /* 0x5FFF */
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define IS_FW_HEADER_EXIST_8723D(_pFwHdr)\
42*4882a593Smuzhiyun 	((le16_to_cpu(_pFwHdr->Signature) & 0xFFF0) == 0x23D0)
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun typedef struct _RT_FIRMWARE {
45*4882a593Smuzhiyun 	FIRMWARE_SOURCE	eFWSource;
46*4882a593Smuzhiyun #ifdef CONFIG_EMBEDDED_FWIMG
47*4882a593Smuzhiyun 	u8			*szFwBuffer;
48*4882a593Smuzhiyun #else
49*4882a593Smuzhiyun 	u8			szFwBuffer[FW_8723D_SIZE];
50*4882a593Smuzhiyun #endif
51*4882a593Smuzhiyun 	u32			ulFwLength;
52*4882a593Smuzhiyun } RT_FIRMWARE_8723D, *PRT_FIRMWARE_8723D;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /*
55*4882a593Smuzhiyun  * This structure must be cared byte-ordering
56*4882a593Smuzhiyun  *
57*4882a593Smuzhiyun  * Added by tynli. 2009.12.04. */
58*4882a593Smuzhiyun typedef struct _RT_8723D_FIRMWARE_HDR {
59*4882a593Smuzhiyun 	/* 8-byte alinment required */
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	/* --- LONG WORD 0 ---- */
62*4882a593Smuzhiyun 	u16		Signature;	/* 92C0: test chip; 92C, 88C0: test chip; 88C1: MP A-cut; 92C1: MP A-cut */
63*4882a593Smuzhiyun 	u8		Category;	/* AP/NIC and USB/PCI */
64*4882a593Smuzhiyun 	u8		Function;	/* Reserved for different FW function indcation, for further use when driver needs to download different FW in different conditions */
65*4882a593Smuzhiyun 	u16		Version;		/* FW Version */
66*4882a593Smuzhiyun 	u16		Subversion;	/* FW Subversion, default 0x00 */
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	/* --- LONG WORD 1 ---- */
69*4882a593Smuzhiyun 	u8		Month;	/* Release time Month field */
70*4882a593Smuzhiyun 	u8		Date;	/* Release time Date field */
71*4882a593Smuzhiyun 	u8		Hour;	/* Release time Hour field */
72*4882a593Smuzhiyun 	u8		Minute;	/* Release time Minute field */
73*4882a593Smuzhiyun 	u16		RamCodeSize;	/* The size of RAM code */
74*4882a593Smuzhiyun 	u16		Rsvd2;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	/* --- LONG WORD 2 ---- */
77*4882a593Smuzhiyun 	u32		SvnIdx;	/* The SVN entry index */
78*4882a593Smuzhiyun 	u32		Rsvd3;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	/* --- LONG WORD 3 ---- */
81*4882a593Smuzhiyun 	u32		Rsvd4;
82*4882a593Smuzhiyun 	u32		Rsvd5;
83*4882a593Smuzhiyun } RT_8723D_FIRMWARE_HDR, *PRT_8723D_FIRMWARE_HDR;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define DRIVER_EARLY_INT_TIME_8723D		0x05
86*4882a593Smuzhiyun #define BCN_DMA_ATIME_INT_TIME_8723D		0x02
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun /* for 8723D
89*4882a593Smuzhiyun  * TX 32K, RX 16K, Page size 128B for TX, 8B for RX */
90*4882a593Smuzhiyun #define PAGE_SIZE_TX_8723D			128
91*4882a593Smuzhiyun #define PAGE_SIZE_RX_8723D			8
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define TX_DMA_SIZE_8723D			0x8000	/* 32K(TX) */
94*4882a593Smuzhiyun #define RX_DMA_SIZE_8723D			0x4000	/* 16K(RX) */
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #ifdef CONFIG_WOWLAN
97*4882a593Smuzhiyun 	#define RESV_FMWF	(WKFMCAM_SIZE * MAX_WKFM_CAM_NUM) /* 16 entries, for each is 24 bytes*/
98*4882a593Smuzhiyun #else
99*4882a593Smuzhiyun 	#define RESV_FMWF	0
100*4882a593Smuzhiyun #endif
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #ifdef CONFIG_FW_C2H_DEBUG
103*4882a593Smuzhiyun 	#define RX_DMA_RESERVED_SIZE_8723D	0x100	/* 256B, reserved for c2h debug message */
104*4882a593Smuzhiyun #else
105*4882a593Smuzhiyun 	#define RX_DMA_RESERVED_SIZE_8723D	0x80	/* 128B, reserved for tx report */
106*4882a593Smuzhiyun #endif
107*4882a593Smuzhiyun #define RX_DMA_BOUNDARY_8723D\
108*4882a593Smuzhiyun 	(RX_DMA_SIZE_8723D - RX_DMA_RESERVED_SIZE_8723D - 1)
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /* Note: We will divide number of page equally for each queue other than public queue! */
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /* For General Reserved Page Number(Beacon Queue is reserved page)
114*4882a593Smuzhiyun  * Beacon:MAX_BEACON_LEN/PAGE_SIZE_TX_8723D
115*4882a593Smuzhiyun  * PS-Poll:1, Null Data:1,Qos Null Data:1,BT Qos Null Data:1,CTS-2-SELF,LTE QoS Null*/
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define BCNQ_PAGE_NUM_8723D		(MAX_BEACON_LEN/PAGE_SIZE_TX_8723D + 6) /*0x08*/
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun /* For WoWLan , more reserved page
120*4882a593Smuzhiyun  * ARP Rsp:1, RWC:1, GTK Info:1,GTK RSP:2,GTK EXT MEM:2, AOAC rpt 1, PNO: 6
121*4882a593Smuzhiyun  * NS offload: 2 NDP info: 1
122*4882a593Smuzhiyun  */
123*4882a593Smuzhiyun #ifdef CONFIG_WOWLAN
124*4882a593Smuzhiyun 	#define WOWLAN_PAGE_NUM_8723D	0x0b
125*4882a593Smuzhiyun #else
126*4882a593Smuzhiyun 	#define WOWLAN_PAGE_NUM_8723D	0x00
127*4882a593Smuzhiyun #endif
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #ifdef CONFIG_PNO_SUPPORT
130*4882a593Smuzhiyun 	#undef WOWLAN_PAGE_NUM_8723D
131*4882a593Smuzhiyun 	#define WOWLAN_PAGE_NUM_8723D	0x15
132*4882a593Smuzhiyun #endif
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #ifdef CONFIG_AP_WOWLAN
135*4882a593Smuzhiyun 	#define AP_WOWLAN_PAGE_NUM_8723D	0x02
136*4882a593Smuzhiyun #endif
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun #define TX_TOTAL_PAGE_NUMBER_8723D\
139*4882a593Smuzhiyun 	(0xFF - BCNQ_PAGE_NUM_8723D - WOWLAN_PAGE_NUM_8723D)
140*4882a593Smuzhiyun #define TX_PAGE_BOUNDARY_8723D		(TX_TOTAL_PAGE_NUMBER_8723D + 1)
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #define WMM_NORMAL_TX_TOTAL_PAGE_NUMBER_8723D	TX_TOTAL_PAGE_NUMBER_8723D
143*4882a593Smuzhiyun #define WMM_NORMAL_TX_PAGE_BOUNDARY_8723D\
144*4882a593Smuzhiyun 	(WMM_NORMAL_TX_TOTAL_PAGE_NUMBER_8723D + 1)
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun /* For Normal Chip Setting
147*4882a593Smuzhiyun  * (HPQ + LPQ + NPQ + PUBQ) shall be TX_TOTAL_PAGE_NUMBER_8723D */
148*4882a593Smuzhiyun #define NORMAL_PAGE_NUM_HPQ_8723D		0x0C
149*4882a593Smuzhiyun #define NORMAL_PAGE_NUM_LPQ_8723D		0x02
150*4882a593Smuzhiyun #define NORMAL_PAGE_NUM_NPQ_8723D		0x02
151*4882a593Smuzhiyun #define NORMAL_PAGE_NUM_EPQ_8723D		0x04
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun /* Note: For Normal Chip Setting, modify later */
154*4882a593Smuzhiyun #define WMM_NORMAL_PAGE_NUM_HPQ_8723D		0x30
155*4882a593Smuzhiyun #define WMM_NORMAL_PAGE_NUM_LPQ_8723D		0x20
156*4882a593Smuzhiyun #define WMM_NORMAL_PAGE_NUM_NPQ_8723D		0x20
157*4882a593Smuzhiyun #define WMM_NORMAL_PAGE_NUM_EPQ_8723D		0x00
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #include "HalVerDef.h"
161*4882a593Smuzhiyun #include "hal_com.h"
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define EFUSE_OOB_PROTECT_BYTES (96 + 1)
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun #define HAL_EFUSE_MEMORY
166*4882a593Smuzhiyun #define HWSET_MAX_SIZE_8723D                512
167*4882a593Smuzhiyun #define EFUSE_REAL_CONTENT_LEN_8723D        512
168*4882a593Smuzhiyun #define EFUSE_MAP_LEN_8723D                 512
169*4882a593Smuzhiyun #define EFUSE_MAX_SECTION_8723D             64
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun /* For some inferiority IC purpose. added by Roger, 2009.09.02.*/
172*4882a593Smuzhiyun #define EFUSE_IC_ID_OFFSET			506
173*4882a593Smuzhiyun #define AVAILABLE_EFUSE_ADDR(addr)	(addr < EFUSE_REAL_CONTENT_LEN_8723D)
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun #define EFUSE_ACCESS_ON		0x69
176*4882a593Smuzhiyun #define EFUSE_ACCESS_OFF	0x00
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun /* ********************************************************
179*4882a593Smuzhiyun  *			EFUSE for BT definition
180*4882a593Smuzhiyun  * ******************************************************** */
181*4882a593Smuzhiyun #define BANK_NUM			1
182*4882a593Smuzhiyun #define EFUSE_BT_REAL_BANK_CONTENT_LEN	128
183*4882a593Smuzhiyun #define EFUSE_BT_REAL_CONTENT_LEN	\
184*4882a593Smuzhiyun 	(EFUSE_BT_REAL_BANK_CONTENT_LEN * BANK_NUM)
185*4882a593Smuzhiyun #define EFUSE_BT_MAP_LEN		1024	/* 1k bytes */
186*4882a593Smuzhiyun #define EFUSE_BT_MAX_SECTION		(EFUSE_BT_MAP_LEN / 8)
187*4882a593Smuzhiyun #define EFUSE_PROTECT_BYTES_BANK	16
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun typedef enum tag_Package_Definition {
190*4882a593Smuzhiyun 	PACKAGE_DEFAULT,
191*4882a593Smuzhiyun 	PACKAGE_QFN68,
192*4882a593Smuzhiyun 	PACKAGE_TFBGA90,
193*4882a593Smuzhiyun 	PACKAGE_TFBGA80,
194*4882a593Smuzhiyun 	PACKAGE_TFBGA79
195*4882a593Smuzhiyun } PACKAGE_TYPE_E;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #define INCLUDE_MULTI_FUNC_BT(_Adapter) \
198*4882a593Smuzhiyun 	(GET_HAL_DATA(_Adapter)->MultiFunc & RT_MULTI_FUNC_BT)
199*4882a593Smuzhiyun #define INCLUDE_MULTI_FUNC_GPS(_Adapter) \
200*4882a593Smuzhiyun 	(GET_HAL_DATA(_Adapter)->MultiFunc & RT_MULTI_FUNC_GPS)
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun #ifdef CONFIG_FILE_FWIMG
203*4882a593Smuzhiyun 	extern char *rtw_fw_file_path;
204*4882a593Smuzhiyun 	extern char *rtw_fw_wow_file_path;
205*4882a593Smuzhiyun 	#ifdef CONFIG_MP_INCLUDED
206*4882a593Smuzhiyun 		extern char *rtw_fw_mp_bt_file_path;
207*4882a593Smuzhiyun 	#endif /* CONFIG_MP_INCLUDED */
208*4882a593Smuzhiyun #endif /* CONFIG_FILE_FWIMG */
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun /* rtl8723d_hal_init.c */
211*4882a593Smuzhiyun s32 rtl8723d_FirmwareDownload(PADAPTER padapter, BOOLEAN  bUsedWoWLANFw);
212*4882a593Smuzhiyun void rtl8723d_FirmwareSelfReset(PADAPTER padapter);
213*4882a593Smuzhiyun void rtl8723d_InitializeFirmwareVars(PADAPTER padapter);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun void rtl8723d_InitAntenna_Selection(PADAPTER padapter);
216*4882a593Smuzhiyun void rtl8723d_DeinitAntenna_Selection(PADAPTER padapter);
217*4882a593Smuzhiyun void rtl8723d_CheckAntenna_Selection(PADAPTER padapter);
218*4882a593Smuzhiyun void rtl8723d_init_default_value(PADAPTER padapter);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun s32 rtl8723d_InitLLTTable(PADAPTER padapter);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun s32 CardDisableHWSM(PADAPTER padapter, u8 resetMCU);
223*4882a593Smuzhiyun s32 CardDisableWithoutHWSM(PADAPTER padapter);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun /* EFuse */
226*4882a593Smuzhiyun u8 GetEEPROMSize8723D(PADAPTER padapter);
227*4882a593Smuzhiyun void Hal_InitPGData(PADAPTER padapter, u8 *PROMContent);
228*4882a593Smuzhiyun void Hal_EfuseParseIDCode(PADAPTER padapter, u8 *hwinfo);
229*4882a593Smuzhiyun void Hal_EfuseParseTxPowerInfo_8723D(PADAPTER padapter,
230*4882a593Smuzhiyun 				     u8 *PROMContent, BOOLEAN AutoLoadFail);
231*4882a593Smuzhiyun void Hal_EfuseParseBTCoexistInfo_8723D(PADAPTER padapter,
232*4882a593Smuzhiyun 				       u8 *hwinfo, BOOLEAN AutoLoadFail);
233*4882a593Smuzhiyun void Hal_EfuseParseEEPROMVer_8723D(PADAPTER padapter,
234*4882a593Smuzhiyun 				   u8 *hwinfo, BOOLEAN AutoLoadFail);
235*4882a593Smuzhiyun void Hal_EfuseParseChnlPlan_8723D(PADAPTER padapter,
236*4882a593Smuzhiyun 				  u8 *hwinfo, BOOLEAN AutoLoadFail);
237*4882a593Smuzhiyun void Hal_EfuseParseCustomerID_8723D(PADAPTER padapter,
238*4882a593Smuzhiyun 				    u8 *hwinfo, BOOLEAN AutoLoadFail);
239*4882a593Smuzhiyun void Hal_EfuseParseAntennaDiversity_8723D(PADAPTER padapter,
240*4882a593Smuzhiyun 		u8 *hwinfo, BOOLEAN AutoLoadFail);
241*4882a593Smuzhiyun void Hal_EfuseParseXtal_8723D(PADAPTER pAdapter,
242*4882a593Smuzhiyun 			      u8 *hwinfo, u8 AutoLoadFail);
243*4882a593Smuzhiyun void Hal_EfuseParseThermalMeter_8723D(PADAPTER padapter,
244*4882a593Smuzhiyun 				      u8 *hwinfo, u8 AutoLoadFail);
245*4882a593Smuzhiyun void Hal_EfuseParseVoltage_8723D(PADAPTER pAdapter,
246*4882a593Smuzhiyun 				 u8 *hwinfo, BOOLEAN	AutoLoadFail);
247*4882a593Smuzhiyun void Hal_EfuseParseBoardType_8723D(PADAPTER Adapter,
248*4882a593Smuzhiyun 				   u8	*PROMContent, BOOLEAN AutoloadFail);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun void rtl8723d_set_hal_ops(struct hal_ops *pHalFunc);
251*4882a593Smuzhiyun void init_hal_spec_8723d(_adapter *adapter);
252*4882a593Smuzhiyun u8 SetHwReg8723D(PADAPTER padapter, u8 variable, u8 *val);
253*4882a593Smuzhiyun void GetHwReg8723D(PADAPTER padapter, u8 variable, u8 *val);
254*4882a593Smuzhiyun u8 SetHalDefVar8723D(PADAPTER padapter, HAL_DEF_VARIABLE variable, void *pval);
255*4882a593Smuzhiyun u8 GetHalDefVar8723D(PADAPTER padapter, HAL_DEF_VARIABLE variable, void *pval);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun /* register */
258*4882a593Smuzhiyun void rtl8723d_InitBeaconParameters(PADAPTER padapter);
259*4882a593Smuzhiyun void rtl8723d_InitBeaconMaxError(PADAPTER padapter, u8 InfraMode);
260*4882a593Smuzhiyun void _InitMacAPLLSetting_8723D(PADAPTER Adapter);
261*4882a593Smuzhiyun void _8051Reset8723(PADAPTER padapter);
262*4882a593Smuzhiyun #ifdef CONFIG_WOWLAN
263*4882a593Smuzhiyun 	void Hal_DetectWoWMode(PADAPTER pAdapter);
264*4882a593Smuzhiyun #endif /* CONFIG_WOWLAN */
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun void rtl8723d_start_thread(_adapter *padapter);
267*4882a593Smuzhiyun void rtl8723d_stop_thread(_adapter *padapter);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun #if defined(CONFIG_CHECK_BT_HANG) && defined(CONFIG_BT_COEXIST)
270*4882a593Smuzhiyun 	void rtl8723ds_init_checkbthang_workqueue(_adapter *adapter);
271*4882a593Smuzhiyun 	void rtl8723ds_free_checkbthang_workqueue(_adapter *adapter);
272*4882a593Smuzhiyun 	void rtl8723ds_cancle_checkbthang_workqueue(_adapter *adapter);
273*4882a593Smuzhiyun 	void rtl8723ds_hal_check_bt_hang(_adapter *adapter);
274*4882a593Smuzhiyun #endif
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun #ifdef CONFIG_GPIO_WAKEUP
277*4882a593Smuzhiyun 	void HalSetOutPutGPIO(PADAPTER padapter, u8 index, u8 OutPutValue);
278*4882a593Smuzhiyun #endif
279*4882a593Smuzhiyun #ifdef CONFIG_MP_INCLUDED
280*4882a593Smuzhiyun int FirmwareDownloadBT(PADAPTER Adapter, PRT_MP_FIRMWARE pFirmware);
281*4882a593Smuzhiyun #endif
282*4882a593Smuzhiyun void CCX_FwC2HTxRpt_8723d(PADAPTER padapter, u8 *pdata, u8 len);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun u8 MRateToHwRate8723D(u8 rate);
285*4882a593Smuzhiyun u8 HwRateToMRate8723D(u8 rate);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun void Hal_ReadRFGainOffset(PADAPTER pAdapter, u8 *hwinfo, BOOLEAN AutoLoadFail);
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun #if defined(CONFIG_CHECK_BT_HANG) && defined(CONFIG_BT_COEXIST)
290*4882a593Smuzhiyun 	void check_bt_status_work(void *data);
291*4882a593Smuzhiyun #endif
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun #ifdef CONFIG_USB_HCI
294*4882a593Smuzhiyun 	void rtl8723d_cal_txdesc_chksum(struct tx_desc *ptxdesc);
295*4882a593Smuzhiyun #endif
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun #ifdef CONFIG_PCI_HCI
298*4882a593Smuzhiyun 	BOOLEAN	InterruptRecognized8723DE(PADAPTER Adapter);
299*4882a593Smuzhiyun 	void	UpdateInterruptMask8723DE(PADAPTER Adapter, u32 AddMSR, u32 AddMSR1, u32 RemoveMSR, u32 RemoveMSR1);
300*4882a593Smuzhiyun 	u16 get_txbd_rw_reg(u16 ff_hwaddr);
301*4882a593Smuzhiyun #endif
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun #endif
304