1*4882a593Smuzhiyun /****************************************************************************** 2*4882a593Smuzhiyun * 3*4882a593Smuzhiyun * Copyright(c) 2007 - 2017 Realtek Corporation. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify it 6*4882a593Smuzhiyun * under the terms of version 2 of the GNU General Public License as 7*4882a593Smuzhiyun * published by the Free Software Foundation. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, but WITHOUT 10*4882a593Smuzhiyun * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 11*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 12*4882a593Smuzhiyun * more details. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun *****************************************************************************/ 15*4882a593Smuzhiyun #ifndef __RTL8710B_CMD_H__ 16*4882a593Smuzhiyun #define __RTL8710B_CMD_H__ 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun /* --------------------------------------------------------------------------------------------------------- 19*4882a593Smuzhiyun * ---------------------------------- H2C CMD DEFINITION ------------------------------------------------ 20*4882a593Smuzhiyun * --------------------------------------------------------------------------------------------------------- */ 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun enum h2c_cmd_8710B { 23*4882a593Smuzhiyun /* Common Class: 000 */ 24*4882a593Smuzhiyun H2C_8710B_RSVD_PAGE = 0x00, 25*4882a593Smuzhiyun H2C_8710B_MEDIA_STATUS_RPT = 0x01, 26*4882a593Smuzhiyun H2C_8710B_SCAN_ENABLE = 0x02, 27*4882a593Smuzhiyun H2C_8710B_KEEP_ALIVE = 0x03, 28*4882a593Smuzhiyun H2C_8710B_DISCON_DECISION = 0x04, 29*4882a593Smuzhiyun H2C_8710B_PSD_OFFLOAD = 0x05, 30*4882a593Smuzhiyun H2C_8710B_AP_OFFLOAD = 0x08, 31*4882a593Smuzhiyun H2C_8710B_BCN_RSVDPAGE = 0x09, 32*4882a593Smuzhiyun H2C_8710B_PROBERSP_RSVDPAGE = 0x0A, 33*4882a593Smuzhiyun H2C_8710B_FCS_RSVDPAGE = 0x10, 34*4882a593Smuzhiyun H2C_8710B_FCS_INFO = 0x11, 35*4882a593Smuzhiyun H2C_8710B_AP_WOW_GPIO_CTRL = 0x13, 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun /* PoweSave Class: 001 */ 38*4882a593Smuzhiyun H2C_8710B_SET_PWR_MODE = 0x20, 39*4882a593Smuzhiyun H2C_8710B_PS_TUNING_PARA = 0x21, 40*4882a593Smuzhiyun H2C_8710B_PS_TUNING_PARA2 = 0x22, 41*4882a593Smuzhiyun H2C_8710B_P2P_LPS_PARAM = 0x23, 42*4882a593Smuzhiyun H2C_8710B_P2P_PS_OFFLOAD = 0x24, 43*4882a593Smuzhiyun H2C_8710B_PS_SCAN_ENABLE = 0x25, 44*4882a593Smuzhiyun H2C_8710B_SAP_PS_ = 0x26, 45*4882a593Smuzhiyun H2C_8710B_INACTIVE_PS_ = 0x27, /* Inactive_PS */ 46*4882a593Smuzhiyun H2C_8710B_FWLPS_IN_IPS_ = 0x28, 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun /* Dynamic Mechanism Class: 010 */ 49*4882a593Smuzhiyun H2C_8710B_MACID_CFG = 0x40, 50*4882a593Smuzhiyun H2C_8710B_TXBF = 0x41, 51*4882a593Smuzhiyun H2C_8710B_RSSI_SETTING = 0x42, 52*4882a593Smuzhiyun H2C_8710B_AP_REQ_TXRPT = 0x43, 53*4882a593Smuzhiyun H2C_8710B_INIT_RATE_COLLECT = 0x44, 54*4882a593Smuzhiyun H2C_8710B_RA_PARA_ADJUST = 0x46, 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun /* WOWLAN Class: 100 */ 57*4882a593Smuzhiyun H2C_8710B_WOWLAN = 0x80, 58*4882a593Smuzhiyun H2C_8710B_REMOTE_WAKE_CTRL = 0x81, 59*4882a593Smuzhiyun H2C_8710B_AOAC_GLOBAL_INFO = 0x82, 60*4882a593Smuzhiyun H2C_8710B_AOAC_RSVD_PAGE = 0x83, 61*4882a593Smuzhiyun H2C_8710B_AOAC_RSVD_PAGE2 = 0x84, 62*4882a593Smuzhiyun H2C_8710B_D0_SCAN_OFFLOAD_CTRL = 0x85, 63*4882a593Smuzhiyun H2C_8710B_D0_SCAN_OFFLOAD_INFO = 0x86, 64*4882a593Smuzhiyun H2C_8710B_CHNL_SWITCH_OFFLOAD = 0x87, 65*4882a593Smuzhiyun H2C_8710B_P2P_OFFLOAD_RSVD_PAGE = 0x8A, 66*4882a593Smuzhiyun H2C_8710B_P2P_OFFLOAD = 0x8B, 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun H2C_8710B_RESET_TSF = 0xC0, 69*4882a593Smuzhiyun H2C_8710B_MAXID, 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun /* --------------------------------------------------------------------------------------------------------- 73*4882a593Smuzhiyun * ---------------------------------- H2C CMD CONTENT -------------------------------------------------- 74*4882a593Smuzhiyun * --------------------------------------------------------------------------------------------------------- 75*4882a593Smuzhiyun * _RSVDPAGE_LOC_CMD_0x00 */ 76*4882a593Smuzhiyun #define SET_8710B_H2CCMD_RSVDPAGE_LOC_PROBE_RSP(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd, 0, 8, __Value) 77*4882a593Smuzhiyun #define SET_8710B_H2CCMD_RSVDPAGE_LOC_PSPOLL(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE((__pH2CCmd)+1, 0, 8, __Value) 78*4882a593Smuzhiyun #define SET_8710B_H2CCMD_RSVDPAGE_LOC_NULL_DATA(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE((__pH2CCmd)+2, 0, 8, __Value) 79*4882a593Smuzhiyun #define SET_8710B_H2CCMD_RSVDPAGE_LOC_QOS_NULL_DATA(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE((__pH2CCmd)+3, 0, 8, __Value) 80*4882a593Smuzhiyun #define SET_8710B_H2CCMD_RSVDPAGE_LOC_BT_QOS_NULL_DATA(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE((__pH2CCmd)+4, 0, 8, __Value) 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun /* _PWR_MOD_CMD_0x20 */ 83*4882a593Smuzhiyun #define SET_8710B_H2CCMD_PWRMODE_PARM_MODE(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd, 0, 8, __Value) 84*4882a593Smuzhiyun #define SET_8710B_H2CCMD_PWRMODE_PARM_RLBM(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE((__pH2CCmd)+1, 0, 4, __Value) 85*4882a593Smuzhiyun #define SET_8710B_H2CCMD_PWRMODE_PARM_SMART_PS(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE((__pH2CCmd)+1, 4, 4, __Value) 86*4882a593Smuzhiyun #define SET_8710B_H2CCMD_PWRMODE_PARM_BCN_PASS_TIME(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE((__pH2CCmd)+2, 0, 8, __Value) 87*4882a593Smuzhiyun #define SET_8710B_H2CCMD_PWRMODE_PARM_ALL_QUEUE_UAPSD(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE((__pH2CCmd)+3, 0, 8, __Value) 88*4882a593Smuzhiyun #define SET_8710B_H2CCMD_PWRMODE_PARM_BCN_EARLY_C2H_RPT(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE((__pH2CCmd)+3, 2, 1, __Value) 89*4882a593Smuzhiyun #define SET_8710B_H2CCMD_PWRMODE_PARM_PWR_STATE(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE((__pH2CCmd)+4, 0, 8, __Value) 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun #define GET_8710B_H2CCMD_PWRMODE_PARM_MODE(__pH2CCmd) LE_BITS_TO_1BYTE(__pH2CCmd, 0, 8) 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun /* _PS_TUNE_PARAM_CMD_0x21 */ 94*4882a593Smuzhiyun #define SET_8710B_H2CCMD_PSTUNE_PARM_BCN_TO_LIMIT(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd, 0, 8, __Value) 95*4882a593Smuzhiyun #define SET_8710B_H2CCMD_PSTUNE_PARM_DTIM_TIMEOUT(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+1, 0, 8, __Value) 96*4882a593Smuzhiyun #define SET_8710B_H2CCMD_PSTUNE_PARM_ADOPT(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+2, 0, 1, __Value) 97*4882a593Smuzhiyun #define SET_8710B_H2CCMD_PSTUNE_PARM_PS_TIMEOUT(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+2, 1, 7, __Value) 98*4882a593Smuzhiyun #define SET_8710B_H2CCMD_PSTUNE_PARM_DTIM_PERIOD(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+3, 0, 8, __Value) 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun /* _MACID_CFG_CMD_0x40 */ 101*4882a593Smuzhiyun #define SET_8710B_H2CCMD_MACID_CFG_MACID(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd, 0, 8, __Value) 102*4882a593Smuzhiyun #define SET_8710B_H2CCMD_MACID_CFG_RAID(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+1, 0, 5, __Value) 103*4882a593Smuzhiyun #define SET_8710B_H2CCMD_MACID_CFG_SGI_EN(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+1, 7, 1, __Value) 104*4882a593Smuzhiyun #define SET_8710B_H2CCMD_MACID_CFG_BW(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+2, 0, 2, __Value) 105*4882a593Smuzhiyun #define SET_8710B_H2CCMD_MACID_CFG_NO_UPDATE(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+2, 3, 1, __Value) 106*4882a593Smuzhiyun #define SET_8710B_H2CCMD_MACID_CFG_VHT_EN(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+2, 4, 2, __Value) 107*4882a593Smuzhiyun #define SET_8710B_H2CCMD_MACID_CFG_DISPT(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+2, 6, 1, __Value) 108*4882a593Smuzhiyun #define SET_8710B_H2CCMD_MACID_CFG_DISRA(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+2, 7, 1, __Value) 109*4882a593Smuzhiyun #define SET_8710B_H2CCMD_MACID_CFG_RATE_MASK0(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+3, 0, 8, __Value) 110*4882a593Smuzhiyun #define SET_8710B_H2CCMD_MACID_CFG_RATE_MASK1(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+4, 0, 8, __Value) 111*4882a593Smuzhiyun #define SET_8710B_H2CCMD_MACID_CFG_RATE_MASK2(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+5, 0, 8, __Value) 112*4882a593Smuzhiyun #define SET_8710B_H2CCMD_MACID_CFG_RATE_MASK3(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+6, 0, 8, __Value) 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun /* _RSSI_SETTING_CMD_0x42 */ 115*4882a593Smuzhiyun #define SET_8710B_H2CCMD_RSSI_SETTING_MACID(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd, 0, 8, __Value) 116*4882a593Smuzhiyun #define SET_8710B_H2CCMD_RSSI_SETTING_RSSI(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+2, 0, 7, __Value) 117*4882a593Smuzhiyun #define SET_8710B_H2CCMD_RSSI_SETTING_ULDL_STATE(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+3, 0, 8, __Value) 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun /* _AP_REQ_TXRPT_CMD_0x43 */ 120*4882a593Smuzhiyun #define SET_8710B_H2CCMD_APREQRPT_PARM_MACID1(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd, 0, 8, __Value) 121*4882a593Smuzhiyun #define SET_8710B_H2CCMD_APREQRPT_PARM_MACID2(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+1, 0, 8, __Value) 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun /* _FORCE_BT_TXPWR_CMD_0x62 */ 124*4882a593Smuzhiyun #define SET_8710B_H2CCMD_BT_PWR_IDX(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd, 0, 8, __Value) 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun /* _FORCE_BT_MP_OPER_CMD_0x67 */ 127*4882a593Smuzhiyun #define SET_8710B_H2CCMD_BT_MPOPER_VER(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd, 0, 4, __Value) 128*4882a593Smuzhiyun #define SET_8710B_H2CCMD_BT_MPOPER_REQNUM(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd, 4, 4, __Value) 129*4882a593Smuzhiyun #define SET_8710B_H2CCMD_BT_MPOPER_IDX(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+1, 0, 8, __Value) 130*4882a593Smuzhiyun #define SET_8710B_H2CCMD_BT_MPOPER_PARAM1(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+2, 0, 8, __Value) 131*4882a593Smuzhiyun #define SET_8710B_H2CCMD_BT_MPOPER_PARAM2(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+3, 0, 8, __Value) 132*4882a593Smuzhiyun #define SET_8710B_H2CCMD_BT_MPOPER_PARAM3(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+4, 0, 8, __Value) 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun /* _BT_FW_PATCH_0x6A */ 135*4882a593Smuzhiyun #define SET_8710B_H2CCMD_BT_FW_PATCH_SIZE(__pH2CCmd, __Value) SET_BITS_TO_LE_2BYTE((u8 *)(__pH2CCmd), 0, 16, __Value) 136*4882a593Smuzhiyun #define SET_8710B_H2CCMD_BT_FW_PATCH_ADDR0(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE((__pH2CCmd)+2, 0, 8, __Value) 137*4882a593Smuzhiyun #define SET_8710B_H2CCMD_BT_FW_PATCH_ADDR1(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE((__pH2CCmd)+3, 0, 8, __Value) 138*4882a593Smuzhiyun #define SET_8710B_H2CCMD_BT_FW_PATCH_ADDR2(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE((__pH2CCmd)+4, 0, 8, __Value) 139*4882a593Smuzhiyun #define SET_8710B_H2CCMD_BT_FW_PATCH_ADDR3(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE((__pH2CCmd)+5, 0, 8, __Value) 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun /* --------------------------------------------------------------------------------------------------------- 142*4882a593Smuzhiyun * ------------------------------------------- Structure -------------------------------------------------- 143*4882a593Smuzhiyun * --------------------------------------------------------------------------------------------------------- */ 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun /* --------------------------------------------------------------------------------------------------------- 147*4882a593Smuzhiyun * ---------------------------------- Function Statement -------------------------------------------------- 148*4882a593Smuzhiyun * --------------------------------------------------------------------------------------------------------- */ 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun /* host message to firmware cmd */ 151*4882a593Smuzhiyun void rtl8710b_set_FwPwrMode_cmd(PADAPTER padapter, u8 Mode); 152*4882a593Smuzhiyun void rtl8710b_set_FwJoinBssRpt_cmd(PADAPTER padapter, u8 mstatus); 153*4882a593Smuzhiyun /* s32 rtl8710b_set_lowpwr_lps_cmd(PADAPTER padapter, u8 enable); */ 154*4882a593Smuzhiyun void rtl8710b_set_FwPsTuneParam_cmd(PADAPTER padapter); 155*4882a593Smuzhiyun void rtl8710b_download_rsvd_page(PADAPTER padapter, u8 mstatus); 156*4882a593Smuzhiyun #ifdef CONFIG_BT_COEXIST 157*4882a593Smuzhiyun void rtl8710b_download_BTCoex_AP_mode_rsvd_page(PADAPTER padapter); 158*4882a593Smuzhiyun #endif /* CONFIG_BT_COEXIST */ 159*4882a593Smuzhiyun #ifdef CONFIG_P2P 160*4882a593Smuzhiyun void rtl8710b_set_p2p_ps_offload_cmd(PADAPTER padapter, u8 p2p_ps_state); 161*4882a593Smuzhiyun #endif /* CONFIG_P2P */ 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun #ifdef CONFIG_TDLS 164*4882a593Smuzhiyun #ifdef CONFIG_TDLS_CH_SW 165*4882a593Smuzhiyun void rtl8710b_set_BcnEarly_C2H_Rpt_cmd(PADAPTER padapter, u8 enable); 166*4882a593Smuzhiyun #endif 167*4882a593Smuzhiyun #endif 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun #ifdef CONFIG_P2P_WOWLAN 170*4882a593Smuzhiyun void rtl8710b_set_p2p_wowlan_offload_cmd(PADAPTER padapter); 171*4882a593Smuzhiyun #endif 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun s32 FillH2CCmd8710B(PADAPTER padapter, u8 ElementID, u32 CmdLen, u8 *pCmdBuffer); 174*4882a593Smuzhiyun u8 GetTxBufferRsvdPageNum8710B(_adapter *padapter, bool wowlan); 175*4882a593Smuzhiyun #endif 176