1*4882a593Smuzhiyun /******************************************************************************
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * Copyright(c) 2007 - 2017 Realtek Corporation.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify it
6*4882a593Smuzhiyun * under the terms of version 2 of the GNU General Public License as
7*4882a593Smuzhiyun * published by the Free Software Foundation.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, but WITHOUT
10*4882a593Smuzhiyun * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12*4882a593Smuzhiyun * more details.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * The full GNU General Public License is included in this distribution in the
15*4882a593Smuzhiyun * file called LICENSE.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * Contact Information:
18*4882a593Smuzhiyun * wlanfae <wlanfae@realtek.com>
19*4882a593Smuzhiyun * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
20*4882a593Smuzhiyun * Hsinchu 300, Taiwan.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * Larry Finger <Larry.Finger@lwfinger.net>
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun *****************************************************************************/
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /*@************************************************************
27*4882a593Smuzhiyun * include files
28*4882a593Smuzhiyun * ************************************************************
29*4882a593Smuzhiyun */
30*4882a593Smuzhiyun #include "mp_precomp.h"
31*4882a593Smuzhiyun #include "phydm_precomp.h"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #ifdef CFG_DIG_DAMPING_CHK
phydm_dig_recorder_reset(void * dm_void)34*4882a593Smuzhiyun void phydm_dig_recorder_reset(void *dm_void)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
37*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
38*4882a593Smuzhiyun struct phydm_dig_recorder_strcut *dig_rc = &dig_t->dig_recorder_t;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "%s ======>\n", __func__);
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun odm_memory_set(dm, &dig_rc->igi_bitmap, 0,
43*4882a593Smuzhiyun sizeof(struct phydm_dig_recorder_strcut));
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
phydm_dig_recorder(void * dm_void,u8 igi_curr,u32 fa_cnt)46*4882a593Smuzhiyun void phydm_dig_recorder(void *dm_void, u8 igi_curr,
47*4882a593Smuzhiyun u32 fa_cnt)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
50*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
51*4882a593Smuzhiyun struct phydm_dig_recorder_strcut *dig_rc = &dig_t->dig_recorder_t;
52*4882a593Smuzhiyun u8 igi_pre = dig_rc->igi_history[0];
53*4882a593Smuzhiyun u8 igi_up = 0;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun if (!dm->is_linked)
56*4882a593Smuzhiyun return;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "%s ======>\n", __func__);
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun if (dm->first_connect) {
61*4882a593Smuzhiyun phydm_dig_recorder_reset(dm);
62*4882a593Smuzhiyun dig_rc->igi_history[0] = igi_curr;
63*4882a593Smuzhiyun dig_rc->fa_history[0] = fa_cnt;
64*4882a593Smuzhiyun return;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun if (igi_curr % 2)
68*4882a593Smuzhiyun igi_curr--;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun igi_pre = dig_rc->igi_history[0];
71*4882a593Smuzhiyun igi_up = (igi_curr > igi_pre) ? 1 : 0;
72*4882a593Smuzhiyun dig_rc->igi_bitmap = ((dig_rc->igi_bitmap << 1) & 0xfe) | igi_up;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun dig_rc->igi_history[3] = dig_rc->igi_history[2];
75*4882a593Smuzhiyun dig_rc->igi_history[2] = dig_rc->igi_history[1];
76*4882a593Smuzhiyun dig_rc->igi_history[1] = dig_rc->igi_history[0];
77*4882a593Smuzhiyun dig_rc->igi_history[0] = igi_curr;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun dig_rc->fa_history[3] = dig_rc->fa_history[2];
80*4882a593Smuzhiyun dig_rc->fa_history[2] = dig_rc->fa_history[1];
81*4882a593Smuzhiyun dig_rc->fa_history[1] = dig_rc->fa_history[0];
82*4882a593Smuzhiyun dig_rc->fa_history[0] = fa_cnt;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "igi_history[3:0] = {0x%x, 0x%x, 0x%x, 0x%x}\n",
85*4882a593Smuzhiyun dig_rc->igi_history[3], dig_rc->igi_history[2],
86*4882a593Smuzhiyun dig_rc->igi_history[1], dig_rc->igi_history[0]);
87*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "fa_history[3:0] = {%d, %d, %d, %d}\n",
88*4882a593Smuzhiyun dig_rc->fa_history[3], dig_rc->fa_history[2],
89*4882a593Smuzhiyun dig_rc->fa_history[1], dig_rc->fa_history[0]);
90*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "igi_bitmap = {%d, %d, %d, %d} = 0x%x\n",
91*4882a593Smuzhiyun (u8)((dig_rc->igi_bitmap & BIT(3)) >> 3),
92*4882a593Smuzhiyun (u8)((dig_rc->igi_bitmap & BIT(2)) >> 2),
93*4882a593Smuzhiyun (u8)((dig_rc->igi_bitmap & BIT(1)) >> 1),
94*4882a593Smuzhiyun (u8)(dig_rc->igi_bitmap & BIT(0)),
95*4882a593Smuzhiyun dig_rc->igi_bitmap);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
phydm_dig_damping_chk(void * dm_void)98*4882a593Smuzhiyun void phydm_dig_damping_chk(void *dm_void)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
101*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
102*4882a593Smuzhiyun struct phydm_dig_recorder_strcut *dig_rc = &dig_t->dig_recorder_t;
103*4882a593Smuzhiyun u8 igi_bitmap_4bit = dig_rc->igi_bitmap & 0xf;
104*4882a593Smuzhiyun u8 diff1 = 0, diff2 = 0;
105*4882a593Smuzhiyun u32 fa_low_th = dig_t->fa_th[0];
106*4882a593Smuzhiyun u32 fa_high_th = dig_t->fa_th[1];
107*4882a593Smuzhiyun u32 fa_high_th2 = dig_t->fa_th[2];
108*4882a593Smuzhiyun u8 fa_pattern_match = 0;
109*4882a593Smuzhiyun u32 time_tmp = 0;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun if (!dm->is_linked)
112*4882a593Smuzhiyun return;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "%s ======>\n", __func__);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /*@== Release Damping ================================================*/
117*4882a593Smuzhiyun if (dig_rc->damping_limit_en) {
118*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG,
119*4882a593Smuzhiyun "[Damping Limit!] limit_time=%d, phydm_sys_up_time=%d\n",
120*4882a593Smuzhiyun dig_rc->limit_time, dm->phydm_sys_up_time);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun time_tmp = dig_rc->limit_time + DIG_LIMIT_PERIOD;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun if (DIFF_2(dm->rssi_min, dig_rc->limit_rssi) > 3 ||
125*4882a593Smuzhiyun time_tmp < dm->phydm_sys_up_time) {
126*4882a593Smuzhiyun dig_rc->damping_limit_en = 0;
127*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "rssi_min=%d, limit_rssi=%d\n",
128*4882a593Smuzhiyun dm->rssi_min, dig_rc->limit_rssi);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun return;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /*@== Damping Pattern Check===========================================*/
134*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "fa_th{H, L}= {%d,%d}\n", fa_high_th, fa_low_th);
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun switch (igi_bitmap_4bit) {
137*4882a593Smuzhiyun case 0x5:
138*4882a593Smuzhiyun /*@ 4b'0101
139*4882a593Smuzhiyun * IGI:[3]down(0x24)->[2]up(0x26)->[1]down(0x24)->[0]up(0x26)->[new](Lock @ 0x26)
140*4882a593Smuzhiyun * FA: [3] >high1 ->[2] <low ->[1] >high1 ->[0] <low ->[new] <low
141*4882a593Smuzhiyun *
142*4882a593Smuzhiyun * IGI:[3]down(0x24)->[2]up(0x28)->[1]down(0x24)->[0]up(0x28)->[new](Lock @ 0x28)
143*4882a593Smuzhiyun * FA: [3] >high2 ->[2] <low ->[1] >high2 ->[0] <low ->[new] <low
144*4882a593Smuzhiyun */
145*4882a593Smuzhiyun if (dig_rc->igi_history[0] > dig_rc->igi_history[1])
146*4882a593Smuzhiyun diff1 = dig_rc->igi_history[0] - dig_rc->igi_history[1];
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun if (dig_rc->igi_history[2] > dig_rc->igi_history[3])
149*4882a593Smuzhiyun diff2 = dig_rc->igi_history[2] - dig_rc->igi_history[3];
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun if (dig_rc->fa_history[0] < fa_low_th &&
152*4882a593Smuzhiyun dig_rc->fa_history[1] > fa_high_th &&
153*4882a593Smuzhiyun dig_rc->fa_history[2] < fa_low_th &&
154*4882a593Smuzhiyun dig_rc->fa_history[3] > fa_high_th) {
155*4882a593Smuzhiyun /*@Check each fa element*/
156*4882a593Smuzhiyun fa_pattern_match = 1;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun break;
159*4882a593Smuzhiyun case 0x9:
160*4882a593Smuzhiyun /*@ 4b'1001
161*4882a593Smuzhiyun * IGI:[3]up(0x28)->[2]down(0x26)->[1]down(0x24)->[0]up(0x28)->[new](Lock @ 0x28)
162*4882a593Smuzhiyun * FA: [3] <low ->[2] <low ->[1] >high2 ->[0] <low ->[new] <low
163*4882a593Smuzhiyun */
164*4882a593Smuzhiyun if (dig_rc->igi_history[0] > dig_rc->igi_history[1])
165*4882a593Smuzhiyun diff1 = dig_rc->igi_history[0] - dig_rc->igi_history[1];
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun if (dig_rc->igi_history[2] < dig_rc->igi_history[3])
168*4882a593Smuzhiyun diff2 = dig_rc->igi_history[3] - dig_rc->igi_history[2];
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun if (dig_rc->fa_history[0] < fa_low_th &&
171*4882a593Smuzhiyun dig_rc->fa_history[1] > fa_high_th2 &&
172*4882a593Smuzhiyun dig_rc->fa_history[2] < fa_low_th &&
173*4882a593Smuzhiyun dig_rc->fa_history[3] < fa_low_th) {
174*4882a593Smuzhiyun /*@Check each fa element*/
175*4882a593Smuzhiyun fa_pattern_match = 1;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun break;
178*4882a593Smuzhiyun default:
179*4882a593Smuzhiyun break;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun if (diff1 >= 2 && diff2 >= 2 && fa_pattern_match) {
183*4882a593Smuzhiyun dig_rc->damping_limit_en = 1;
184*4882a593Smuzhiyun dig_rc->damping_limit_val = dig_rc->igi_history[0];
185*4882a593Smuzhiyun dig_rc->limit_time = dm->phydm_sys_up_time;
186*4882a593Smuzhiyun dig_rc->limit_rssi = dm->rssi_min;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG,
189*4882a593Smuzhiyun "[Start damping_limit!] IGI_dyn_min=0x%x, limit_time=%d, limit_rssi=%d\n",
190*4882a593Smuzhiyun dig_rc->damping_limit_val,
191*4882a593Smuzhiyun dig_rc->limit_time, dig_rc->limit_rssi);
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "damping_limit=%d\n", dig_rc->damping_limit_en);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun #endif
197*4882a593Smuzhiyun
phydm_fa_threshold_check(void * dm_void,boolean is_dfs_band)198*4882a593Smuzhiyun void phydm_fa_threshold_check(void *dm_void, boolean is_dfs_band)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
201*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun if (dig_t->is_dbg_fa_th) {
204*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "Manual Fix FA_th\n");
205*4882a593Smuzhiyun } else if (dm->is_linked) {
206*4882a593Smuzhiyun if (dm->rssi_min < 20) { /*@[PHYDM-252]*/
207*4882a593Smuzhiyun dig_t->fa_th[0] = 500;
208*4882a593Smuzhiyun dig_t->fa_th[1] = 750;
209*4882a593Smuzhiyun dig_t->fa_th[2] = 1000;
210*4882a593Smuzhiyun } else if (((dm->rx_tp >> 2) > dm->tx_tp) && /*Test RX TP*/
211*4882a593Smuzhiyun (dm->rx_tp < 10) && (dm->rx_tp > 1)) { /*TP=1~10Mb*/
212*4882a593Smuzhiyun dig_t->fa_th[0] = 125;
213*4882a593Smuzhiyun dig_t->fa_th[1] = 250;
214*4882a593Smuzhiyun dig_t->fa_th[2] = 500;
215*4882a593Smuzhiyun } else {
216*4882a593Smuzhiyun dig_t->fa_th[0] = 250;
217*4882a593Smuzhiyun dig_t->fa_th[1] = 500;
218*4882a593Smuzhiyun dig_t->fa_th[2] = 750;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun } else {
221*4882a593Smuzhiyun if (is_dfs_band) { /* @For DFS band and no link */
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun dig_t->fa_th[0] = 250;
224*4882a593Smuzhiyun dig_t->fa_th[1] = 1000;
225*4882a593Smuzhiyun dig_t->fa_th[2] = 2000;
226*4882a593Smuzhiyun } else {
227*4882a593Smuzhiyun dig_t->fa_th[0] = 2000;
228*4882a593Smuzhiyun dig_t->fa_th[1] = 4000;
229*4882a593Smuzhiyun dig_t->fa_th[2] = 5000;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "FA_th={%d,%d,%d}\n", dig_t->fa_th[0],
234*4882a593Smuzhiyun dig_t->fa_th[1], dig_t->fa_th[2]);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
phydm_set_big_jump_step(void * dm_void,u8 curr_igi)237*4882a593Smuzhiyun void phydm_set_big_jump_step(void *dm_void, u8 curr_igi)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun #if (RTL8822B_SUPPORT || RTL8197F_SUPPORT || RTL8192F_SUPPORT)
240*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
241*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
242*4882a593Smuzhiyun u8 step1[8] = {24, 30, 40, 50, 60, 70, 80, 90};
243*4882a593Smuzhiyun u8 big_jump_lmt = dig_t->big_jump_lmt[dig_t->agc_table_idx];
244*4882a593Smuzhiyun u8 i;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun if (dig_t->enable_adjust_big_jump == 0)
247*4882a593Smuzhiyun return;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun for (i = 0; i <= dig_t->big_jump_step1; i++) {
250*4882a593Smuzhiyun if ((curr_igi + step1[i]) > big_jump_lmt) {
251*4882a593Smuzhiyun if (i != 0)
252*4882a593Smuzhiyun i = i - 1;
253*4882a593Smuzhiyun break;
254*4882a593Smuzhiyun } else if (i == dig_t->big_jump_step1) {
255*4882a593Smuzhiyun break;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8822B)
259*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c8, 0xe, i);
260*4882a593Smuzhiyun else if (dm->support_ic_type & (ODM_RTL8197F | ODM_RTL8192F))
261*4882a593Smuzhiyun odm_set_bb_reg(dm, ODM_REG_BB_AGC_SET_2_11N, 0xe, i);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "Bigjump = %d (ori = 0x%x), LMT=0x%x\n", i,
264*4882a593Smuzhiyun dig_t->big_jump_step1, big_jump_lmt);
265*4882a593Smuzhiyun #endif
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
phydm_write_dig_reg_jgr3(void * dm_void,u8 igi)269*4882a593Smuzhiyun void phydm_write_dig_reg_jgr3(void *dm_void, u8 igi)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
272*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "%s===>\n", __func__);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /* Set IGI value */
277*4882a593Smuzhiyun if (!(dm->support_ic_type & ODM_IC_JGR3_SERIES))
278*4882a593Smuzhiyun return;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d70, ODM_BIT_IGI_11AC, igi);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_2SS))
283*4882a593Smuzhiyun if (dm->support_ic_type & PHYDM_IC_ABOVE_2SS)
284*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d70, ODM_BIT_IGI_B_11AC3, igi);
285*4882a593Smuzhiyun #endif
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_4SS))
288*4882a593Smuzhiyun if (dm->support_ic_type & PHYDM_IC_ABOVE_4SS) {
289*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d70, ODM_BIT_IGI_C_11AC3, igi);
290*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d70, ODM_BIT_IGI_D_11AC3, igi);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun #endif
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
phydm_get_igi_reg_val_jgr3(void * dm_void,enum bb_path path)295*4882a593Smuzhiyun u8 phydm_get_igi_reg_val_jgr3(void *dm_void, enum bb_path path)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
298*4882a593Smuzhiyun u32 val = 0;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "%s===>\n", __func__);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /* Set IGI value */
303*4882a593Smuzhiyun if (!(dm->support_ic_type & ODM_IC_JGR3_SERIES))
304*4882a593Smuzhiyun return (u8)val;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun if (path == BB_PATH_A)
307*4882a593Smuzhiyun val = odm_get_bb_reg(dm, R_0x1d70, ODM_BIT_IGI_11AC);
308*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_2SS))
309*4882a593Smuzhiyun else if (path == BB_PATH_B)
310*4882a593Smuzhiyun val = odm_get_bb_reg(dm, R_0x1d70, ODM_BIT_IGI_B_11AC3);
311*4882a593Smuzhiyun #endif
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_3SS))
314*4882a593Smuzhiyun else if (path == BB_PATH_C)
315*4882a593Smuzhiyun val = odm_get_bb_reg(dm, R_0x1d70, ODM_BIT_IGI_C_11AC3);
316*4882a593Smuzhiyun #endif
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_4SS))
319*4882a593Smuzhiyun else if (path == BB_PATH_D)
320*4882a593Smuzhiyun val = odm_get_bb_reg(dm, R_0x1d70, ODM_BIT_IGI_D_11AC3);
321*4882a593Smuzhiyun #endif
322*4882a593Smuzhiyun return (u8)val;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
phydm_fa_cnt_statistics_jgr3(void * dm_void)325*4882a593Smuzhiyun void phydm_fa_cnt_statistics_jgr3(void *dm_void)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
328*4882a593Smuzhiyun struct phydm_fa_struct *fa_t = &dm->false_alm_cnt;
329*4882a593Smuzhiyun u32 ret_value = 0;
330*4882a593Smuzhiyun u32 cck_enable = 0;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun if (!(dm->support_ic_type & ODM_IC_JGR3_SERIES))
333*4882a593Smuzhiyun return;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun ret_value = odm_get_bb_reg(dm, R_0x2d20, MASKDWORD);
336*4882a593Smuzhiyun fa_t->cnt_fast_fsync = ret_value & 0xffff;
337*4882a593Smuzhiyun fa_t->cnt_sb_search_fail = (ret_value & 0xffff0000) >> 16;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun ret_value = odm_get_bb_reg(dm, R_0x2d04, MASKDWORD);
340*4882a593Smuzhiyun fa_t->cnt_parity_fail = (ret_value & 0xffff0000) >> 16;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun ret_value = odm_get_bb_reg(dm, R_0x2d08, MASKDWORD);
343*4882a593Smuzhiyun fa_t->cnt_rate_illegal = ret_value & 0xffff;
344*4882a593Smuzhiyun fa_t->cnt_crc8_fail = (ret_value & 0xffff0000) >> 16;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun ret_value = odm_get_bb_reg(dm, R_0x2d10, MASKDWORD);
347*4882a593Smuzhiyun fa_t->cnt_mcs_fail = ret_value & 0xffff;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun /* read CCK CRC32 counter */
350*4882a593Smuzhiyun ret_value = odm_get_bb_reg(dm, R_0x2c04, MASKDWORD);
351*4882a593Smuzhiyun fa_t->cnt_cck_crc32_ok = ret_value & 0xffff;
352*4882a593Smuzhiyun fa_t->cnt_cck_crc32_error = (ret_value & 0xffff0000) >> 16;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /* read OFDM CRC32 counter */
355*4882a593Smuzhiyun ret_value = odm_get_bb_reg(dm, R_0x2c14, MASKDWORD);
356*4882a593Smuzhiyun fa_t->cnt_ofdm_crc32_ok = ret_value & 0xffff;
357*4882a593Smuzhiyun fa_t->cnt_ofdm_crc32_error = (ret_value & 0xffff0000) >> 16;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun /* read OFDM2 CRC32 counter */
360*4882a593Smuzhiyun ret_value = odm_get_bb_reg(dm, R_0x2c1c, MASKDWORD);
361*4882a593Smuzhiyun fa_t->cnt_ofdm2_crc32_ok = ret_value & 0xffff;
362*4882a593Smuzhiyun fa_t->cnt_ofdm2_crc32_error = (ret_value & 0xffff0000) >> 16;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun /* read HT CRC32 counter */
365*4882a593Smuzhiyun ret_value = odm_get_bb_reg(dm, R_0x2c10, MASKDWORD);
366*4882a593Smuzhiyun fa_t->cnt_ht_crc32_ok = ret_value & 0xffff;
367*4882a593Smuzhiyun fa_t->cnt_ht_crc32_error = (ret_value & 0xffff0000) >> 16;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /* read HT2 CRC32 counter */
370*4882a593Smuzhiyun ret_value = odm_get_bb_reg(dm, R_0x2c18, MASKDWORD);
371*4882a593Smuzhiyun fa_t->cnt_ht2_crc32_ok = ret_value & 0xffff;
372*4882a593Smuzhiyun fa_t->cnt_ht2_crc32_error = (ret_value & 0xffff0000) >> 16;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun /*for VHT part */
375*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8822C | ODM_RTL8812F |
376*4882a593Smuzhiyun ODM_RTL8814B)) {
377*4882a593Smuzhiyun /*read VHT CRC32 counter */
378*4882a593Smuzhiyun ret_value = odm_get_bb_reg(dm, R_0x2c0c, MASKDWORD);
379*4882a593Smuzhiyun fa_t->cnt_vht_crc32_ok = ret_value & 0xffff;
380*4882a593Smuzhiyun fa_t->cnt_vht_crc32_error = (ret_value & 0xffff0000) >> 16;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /*read VHT2 CRC32 counter */
383*4882a593Smuzhiyun ret_value = odm_get_bb_reg(dm, R_0x2c54, MASKDWORD);
384*4882a593Smuzhiyun fa_t->cnt_vht2_crc32_ok = ret_value & 0xffff;
385*4882a593Smuzhiyun fa_t->cnt_vht2_crc32_error = (ret_value & 0xffff0000) >> 16;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun ret_value = odm_get_bb_reg(dm, R_0x2d10, MASKDWORD);
388*4882a593Smuzhiyun fa_t->cnt_mcs_fail_vht = (ret_value & 0xffff0000) >> 16;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun ret_value = odm_get_bb_reg(dm, R_0x2d0c, MASKDWORD);
391*4882a593Smuzhiyun fa_t->cnt_crc8_fail_vhta = ret_value & 0xffff;
392*4882a593Smuzhiyun fa_t->cnt_crc8_fail_vhtb = (ret_value & 0xffff0000) >> 16;
393*4882a593Smuzhiyun } else {
394*4882a593Smuzhiyun fa_t->cnt_vht_crc32_error = 0;
395*4882a593Smuzhiyun fa_t->cnt_vht_crc32_ok = 0;
396*4882a593Smuzhiyun fa_t->cnt_vht2_crc32_error = 0;
397*4882a593Smuzhiyun fa_t->cnt_vht2_crc32_ok = 0;
398*4882a593Smuzhiyun fa_t->cnt_mcs_fail_vht = 0;
399*4882a593Smuzhiyun fa_t->cnt_crc8_fail_vhta = 0;
400*4882a593Smuzhiyun fa_t->cnt_crc8_fail_vhtb = 0;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /* @calculate OFDM FA counter instead of reading brk_cnt*/
404*4882a593Smuzhiyun fa_t->cnt_ofdm_fail = fa_t->cnt_parity_fail + fa_t->cnt_rate_illegal +
405*4882a593Smuzhiyun fa_t->cnt_crc8_fail + fa_t->cnt_mcs_fail +
406*4882a593Smuzhiyun fa_t->cnt_fast_fsync + fa_t->cnt_sb_search_fail +
407*4882a593Smuzhiyun fa_t->cnt_mcs_fail_vht + fa_t->cnt_crc8_fail_vhta;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun /* Read CCK FA counter */
410*4882a593Smuzhiyun fa_t->cnt_cck_fail = odm_get_bb_reg(dm, R_0x1a5c, MASKLWORD);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun /* read CCK/OFDM CCA counter */
413*4882a593Smuzhiyun ret_value = odm_get_bb_reg(dm, R_0x2c08, MASKDWORD);
414*4882a593Smuzhiyun fa_t->cnt_ofdm_cca = ((ret_value & 0xffff0000) >> 16);
415*4882a593Smuzhiyun fa_t->cnt_cck_cca = ret_value & 0xffff;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun /* @CCK RxIQ weighting = 1 => 0x1a14[9:8]=0x0 */
418*4882a593Smuzhiyun cck_enable = odm_get_bb_reg(dm, R_0x1a14, 0x300);
419*4882a593Smuzhiyun if (cck_enable == 0x0) { /* @if(*dm->band_type == ODM_BAND_2_4G) */
420*4882a593Smuzhiyun fa_t->cnt_all = fa_t->cnt_ofdm_fail + fa_t->cnt_cck_fail;
421*4882a593Smuzhiyun fa_t->cnt_cca_all = fa_t->cnt_cck_cca + fa_t->cnt_ofdm_cca;
422*4882a593Smuzhiyun } else {
423*4882a593Smuzhiyun fa_t->cnt_all = fa_t->cnt_ofdm_fail;
424*4882a593Smuzhiyun fa_t->cnt_cca_all = fa_t->cnt_ofdm_cca;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun #endif
429*4882a593Smuzhiyun
phydm_write_dig_reg_c50(void * dm_void,u8 igi)430*4882a593Smuzhiyun void phydm_write_dig_reg_c50(void *dm_void, u8 igi)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "%s===>\n", __func__);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun odm_set_bb_reg(dm, ODM_REG(IGI_A, dm), ODM_BIT(IGI, dm), igi);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_2SS))
439*4882a593Smuzhiyun if (dm->support_ic_type & PHYDM_IC_ABOVE_2SS)
440*4882a593Smuzhiyun odm_set_bb_reg(dm, ODM_REG(IGI_B, dm), ODM_BIT(IGI, dm), igi);
441*4882a593Smuzhiyun #endif
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_4SS))
444*4882a593Smuzhiyun if (dm->support_ic_type & PHYDM_IC_ABOVE_4SS) {
445*4882a593Smuzhiyun odm_set_bb_reg(dm, ODM_REG(IGI_C, dm), ODM_BIT(IGI, dm), igi);
446*4882a593Smuzhiyun odm_set_bb_reg(dm, ODM_REG(IGI_D, dm), ODM_BIT(IGI, dm), igi);
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun #endif
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
phydm_write_dig_reg(void * dm_void,u8 igi)451*4882a593Smuzhiyun void phydm_write_dig_reg(void *dm_void, u8 igi)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
454*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
455*4882a593Smuzhiyun u8 rf_gain = 0;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "%s===>\n", __func__);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
460*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
461*4882a593Smuzhiyun phydm_write_dig_reg_jgr3(dm, igi);
462*4882a593Smuzhiyun else
463*4882a593Smuzhiyun #endif
464*4882a593Smuzhiyun phydm_write_dig_reg_c50(dm, igi);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun #if (RTL8721D_SUPPORT)
467*4882a593Smuzhiyun if (dm->invalid_mode) {
468*4882a593Smuzhiyun if (igi <= 0x10)
469*4882a593Smuzhiyun rf_gain = 0xfa;
470*4882a593Smuzhiyun else if (igi <= 0x40)
471*4882a593Smuzhiyun rf_gain = 0xe3 + 0x20 - (igi >> 1);
472*4882a593Smuzhiyun else if (igi <= 0x50)
473*4882a593Smuzhiyun rf_gain = 0xcb - (igi >> 1);
474*4882a593Smuzhiyun else if (igi <= 0x5e)
475*4882a593Smuzhiyun rf_gain = 0x92 - (igi >> 1);
476*4882a593Smuzhiyun else if (igi <= 0x64)
477*4882a593Smuzhiyun rf_gain = 0x74 - (igi >> 1);
478*4882a593Smuzhiyun else
479*4882a593Smuzhiyun rf_gain = (0x3d > (igi >> 1)) ? (0x3d - (igi >> 1)) : 0;
480*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x850, 0x1fe0, rf_gain);
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun #endif
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun if (igi == dig_t->cur_ig_value)
485*4882a593Smuzhiyun dig_t->igi_trend = DIG_STABLE;
486*4882a593Smuzhiyun else if (igi > dig_t->cur_ig_value)
487*4882a593Smuzhiyun dig_t->igi_trend = DIG_INCREASING;
488*4882a593Smuzhiyun else
489*4882a593Smuzhiyun dig_t->igi_trend = DIG_DECREASING;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "Update IGI:0x%x -> 0x%x\n",
492*4882a593Smuzhiyun dig_t->cur_ig_value, igi);
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun dig_t->cur_ig_value = igi;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun
odm_write_dig(void * dm_void,u8 new_igi)497*4882a593Smuzhiyun void odm_write_dig(void *dm_void, u8 new_igi)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
500*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
501*4882a593Smuzhiyun struct phydm_adaptivity_struct *adaptivity = &dm->adaptivity;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "%s===>\n", __func__);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun /* @1 Check IGI by upper bound */
506*4882a593Smuzhiyun if (adaptivity->igi_lmt_en &&
507*4882a593Smuzhiyun new_igi > adaptivity->adapt_igi_up && dm->is_linked) {
508*4882a593Smuzhiyun new_igi = adaptivity->adapt_igi_up;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "Force Adaptivity Up-bound=((0x%x))\n",
511*4882a593Smuzhiyun new_igi);
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun #if (RTL8192F_SUPPORT)
515*4882a593Smuzhiyun if ((dm->support_ic_type & ODM_RTL8192F) &&
516*4882a593Smuzhiyun dm->cut_version == ODM_CUT_A &&
517*4882a593Smuzhiyun new_igi > 0x38) {
518*4882a593Smuzhiyun new_igi = 0x38;
519*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG,
520*4882a593Smuzhiyun "Force 92F Adaptivity Up-bound=((0x%x))\n", new_igi);
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun #endif
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun if (dig_t->cur_ig_value != new_igi) {
525*4882a593Smuzhiyun #if (RTL8822B_SUPPORT || RTL8197F_SUPPORT || RTL8192F_SUPPORT)
526*4882a593Smuzhiyun /* @Modify big jump step for 8822B and 8197F */
527*4882a593Smuzhiyun if (dm->support_ic_type &
528*4882a593Smuzhiyun (ODM_RTL8822B | ODM_RTL8197F | ODM_RTL8192F))
529*4882a593Smuzhiyun phydm_set_big_jump_step(dm, new_igi);
530*4882a593Smuzhiyun #endif
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun #if (ODM_PHY_STATUS_NEW_TYPE_SUPPORT)
533*4882a593Smuzhiyun /* Set IGI value of CCK for new CCK AGC */
534*4882a593Smuzhiyun if (dm->cck_new_agc &&
535*4882a593Smuzhiyun (dm->support_ic_type & PHYSTS_2ND_TYPE_IC))
536*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa0c, 0x3f00, (new_igi >> 1));
537*4882a593Smuzhiyun #endif
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun /*@Add by YuChen for USB IO too slow issue*/
540*4882a593Smuzhiyun if (!(dm->support_ic_type & ODM_IC_PWDB_EDCCA)) {
541*4882a593Smuzhiyun if (*dm->edcca_mode == PHYDM_EDCCA_ADAPT_MODE &&
542*4882a593Smuzhiyun new_igi < dig_t->cur_ig_value) {
543*4882a593Smuzhiyun dig_t->cur_ig_value = new_igi;
544*4882a593Smuzhiyun phydm_adaptivity(dm);
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun } else {
547*4882a593Smuzhiyun if (*dm->edcca_mode == PHYDM_EDCCA_ADAPT_MODE &&
548*4882a593Smuzhiyun new_igi > dig_t->cur_ig_value) {
549*4882a593Smuzhiyun dig_t->cur_ig_value = new_igi;
550*4882a593Smuzhiyun phydm_adaptivity(dm);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun phydm_write_dig_reg(dm, new_igi);
554*4882a593Smuzhiyun } else {
555*4882a593Smuzhiyun dig_t->igi_trend = DIG_STABLE;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "[%s]New_igi=((0x%x))\n\n",
559*4882a593Smuzhiyun ((dig_t->igi_trend == DIG_STABLE) ? "=" :
560*4882a593Smuzhiyun ((dig_t->igi_trend == DIG_INCREASING) ? "+" : "-")),
561*4882a593Smuzhiyun new_igi);
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun
phydm_get_igi_reg_val(void * dm_void,enum bb_path path)564*4882a593Smuzhiyun u8 phydm_get_igi_reg_val(void *dm_void, enum bb_path path)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
567*4882a593Smuzhiyun u32 val = 0;
568*4882a593Smuzhiyun u32 bit_map = ODM_BIT(IGI, dm);
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun switch (path) {
571*4882a593Smuzhiyun case BB_PATH_A:
572*4882a593Smuzhiyun val = odm_get_bb_reg(dm, ODM_REG(IGI_A, dm), bit_map);
573*4882a593Smuzhiyun break;
574*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_2SS))
575*4882a593Smuzhiyun case BB_PATH_B:
576*4882a593Smuzhiyun val = odm_get_bb_reg(dm, ODM_REG(IGI_B, dm), bit_map);
577*4882a593Smuzhiyun break;
578*4882a593Smuzhiyun #endif
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_3SS))
581*4882a593Smuzhiyun case BB_PATH_C:
582*4882a593Smuzhiyun val = odm_get_bb_reg(dm, ODM_REG(IGI_C, dm), bit_map);
583*4882a593Smuzhiyun break;
584*4882a593Smuzhiyun #endif
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_4SS))
587*4882a593Smuzhiyun case BB_PATH_D:
588*4882a593Smuzhiyun val = odm_get_bb_reg(dm, ODM_REG(IGI_D, dm), bit_map);
589*4882a593Smuzhiyun break;
590*4882a593Smuzhiyun #endif
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun default:
593*4882a593Smuzhiyun break;
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun return (u8)val;
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun
phydm_get_igi(void * dm_void,enum bb_path path)599*4882a593Smuzhiyun u8 phydm_get_igi(void *dm_void, enum bb_path path)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
602*4882a593Smuzhiyun u8 val = 0;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
605*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
606*4882a593Smuzhiyun val = phydm_get_igi_reg_val_jgr3(dm, path);
607*4882a593Smuzhiyun else
608*4882a593Smuzhiyun #endif
609*4882a593Smuzhiyun val = phydm_get_igi_reg_val(dm, path);
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun return val;
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
phydm_set_dig_val(void * dm_void,u32 * val_buf,u8 val_len)614*4882a593Smuzhiyun void phydm_set_dig_val(void *dm_void, u32 *val_buf, u8 val_len)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun if (val_len != 1) {
619*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API, "[Error][DIG]Need val_len=1\n");
620*4882a593Smuzhiyun return;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun odm_write_dig(dm, (u8)(*val_buf));
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
odm_pause_dig(void * dm_void,enum phydm_pause_type type,enum phydm_pause_level lv,u8 igi_input)626*4882a593Smuzhiyun void odm_pause_dig(void *dm_void, enum phydm_pause_type type,
627*4882a593Smuzhiyun enum phydm_pause_level lv, u8 igi_input)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
630*4882a593Smuzhiyun u8 rpt = false;
631*4882a593Smuzhiyun u32 igi = (u32)igi_input;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "[%s]type=%d, LV=%d, igi=0x%x\n", __func__, type,
634*4882a593Smuzhiyun lv, igi);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun switch (type) {
637*4882a593Smuzhiyun case PHYDM_PAUSE:
638*4882a593Smuzhiyun case PHYDM_PAUSE_NO_SET: {
639*4882a593Smuzhiyun rpt = phydm_pause_func(dm, F00_DIG, PHYDM_PAUSE, lv, 1, &igi);
640*4882a593Smuzhiyun break;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun case PHYDM_RESUME: {
644*4882a593Smuzhiyun rpt = phydm_pause_func(dm, F00_DIG, PHYDM_RESUME, lv, 1, &igi);
645*4882a593Smuzhiyun break;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun default:
648*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "Wrong type\n");
649*4882a593Smuzhiyun break;
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "DIG pause_result=%d\n", rpt);
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun boolean
phydm_dig_abort(void * dm_void)656*4882a593Smuzhiyun phydm_dig_abort(void *dm_void)
657*4882a593Smuzhiyun {
658*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
659*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
660*4882a593Smuzhiyun void *adapter = dm->adapter;
661*4882a593Smuzhiyun #endif
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun /* support_ability */
664*4882a593Smuzhiyun if ((!(dm->support_ability & ODM_BB_FA_CNT)) ||
665*4882a593Smuzhiyun (!(dm->support_ability & ODM_BB_DIG))) {
666*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "[DIG] Not Support\n");
667*4882a593Smuzhiyun return true;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun if (dm->pause_ability & ODM_BB_DIG) {
671*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "Return: Pause DIG in LV=%d\n",
672*4882a593Smuzhiyun dm->pause_lv_table.lv_dig);
673*4882a593Smuzhiyun return true;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun if (*dm->is_scan_in_process) {
677*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "Return: Scan in process\n");
678*4882a593Smuzhiyun return true;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun if (dm->dm_dig_table.fw_dig_enable) {
682*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "Return: FW DIG enable\n");
683*4882a593Smuzhiyun return true;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
687*4882a593Smuzhiyun #if OS_WIN_FROM_WIN7(OS_VERSION)
688*4882a593Smuzhiyun if (IsAPModeExist(adapter) && ((PADAPTER)(adapter))->bInHctTest) {
689*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, " Return: Is AP mode or In HCT Test\n");
690*4882a593Smuzhiyun return true;
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun #endif
693*4882a593Smuzhiyun #endif
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun return false;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun #ifdef PHYDM_HW_IGI
699*4882a593Smuzhiyun #ifdef BB_RAM_SUPPORT
phydm_rd_hwigi_pre_setting(void * dm_void,u32 * _used,char * output,u32 * _out_len)700*4882a593Smuzhiyun void phydm_rd_hwigi_pre_setting(void *dm_void, u32 *_used, char *output,
701*4882a593Smuzhiyun u32 *_out_len)
702*4882a593Smuzhiyun {
703*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
704*4882a593Smuzhiyun u32 used = *_used;
705*4882a593Smuzhiyun u32 out_len = *_out_len;
706*4882a593Smuzhiyun u8 igi_ofst = 0x0;
707*4882a593Smuzhiyun u32 t1, t2, t3 = 0x0;
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun igi_ofst = (u8)odm_get_bb_reg(dm, R_0x1e80, MASKBYTE0);
710*4882a593Smuzhiyun t1 = odm_get_bb_reg(dm, R_0x1e80, MASKBYTE1) * 400;
711*4882a593Smuzhiyun t2 = odm_get_bb_reg(dm, R_0x1e80, MASKBYTE2) * 400;
712*4882a593Smuzhiyun t3 = odm_get_bb_reg(dm, R_0x1e80, MASKBYTE3) * 400;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
715*4882a593Smuzhiyun "igi_offset:0x%x, t1:%d(ns), t2:%d(ns), t3:%d(ns)\n",
716*4882a593Smuzhiyun igi_ofst, t1, t2, t3);
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun
phydm_set_hwigi_pre_setting(void * dm_void,u8 igi_ofst,u8 t1,u8 t2,u8 t3)719*4882a593Smuzhiyun void phydm_set_hwigi_pre_setting(void *dm_void, u8 igi_ofst, u8 t1, u8 t2,
720*4882a593Smuzhiyun u8 t3)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
723*4882a593Smuzhiyun u32 reg_0x1e80 = 0;
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun reg_0x1e80 = igi_ofst + (t1 << 8) + (t2 << 16) + (t3 << 24);
726*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1e80, MASKDWORD, reg_0x1e80);
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun
phydm_rd_hwigi_table(void * dm_void,u8 macid,u32 * _used,char * output,u32 * _out_len)729*4882a593Smuzhiyun void phydm_rd_hwigi_table(void *dm_void, u8 macid, u32 *_used, char *output,
730*4882a593Smuzhiyun u32 *_out_len)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
733*4882a593Smuzhiyun u32 used = *_used;
734*4882a593Smuzhiyun u32 out_len = *_out_len;
735*4882a593Smuzhiyun boolean hwigi_en = false;
736*4882a593Smuzhiyun u8 hwigi = 0x0;
737*4882a593Smuzhiyun u8 hwigi_rx_offset = 0x0;
738*4882a593Smuzhiyun u32 reg_0x1e84 = 0x0;
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun reg_0x1e84 |= (macid & 0x3f) << 24; /*macid*/
741*4882a593Smuzhiyun reg_0x1e84 |= BIT(31); /*read_en*/
742*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1e84, MASKDWORD, reg_0x1e84);
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun hwigi_en = (boolean)odm_get_bb_reg(dm, R_0x2de8, BIT(15));
745*4882a593Smuzhiyun hwigi = (u8)odm_get_bb_reg(dm, R_0x2de8, 0x7f00);
746*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1e84, MASKDWORD, 0x0); /* disable rd/wt*/
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
749*4882a593Smuzhiyun "(macid:%d) hwigi_en:%d, hwigi:0x%x\n", macid, hwigi_en,
750*4882a593Smuzhiyun hwigi);
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun *_used = used;
753*4882a593Smuzhiyun *_out_len = out_len;
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun
phydm_wt_hwigi_table(void * dm_void,u8 macid,boolean hwigi_en,u8 hwigi)756*4882a593Smuzhiyun void phydm_wt_hwigi_table(void *dm_void, u8 macid, boolean hwigi_en, u8 hwigi)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
759*4882a593Smuzhiyun struct phydm_bb_ram_per_sta *dm_ram_per_sta = NULL;
760*4882a593Smuzhiyun u32 reg_0x1e84 = 0;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun if (macid > 63)
763*4882a593Smuzhiyun macid = 63;
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun dm_ram_per_sta = &dm->p_bb_ram_ctrl.pram_sta_ctrl[macid];
766*4882a593Smuzhiyun dm_ram_per_sta->hw_igi_en = hwigi_en;
767*4882a593Smuzhiyun dm_ram_per_sta->hw_igi = hwigi;
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun reg_0x1e84 = (dm_ram_per_sta->tx_pwr_offset0_en << 15) +
770*4882a593Smuzhiyun ((dm_ram_per_sta->tx_pwr_offset0 & 0x7f) << 8) +
771*4882a593Smuzhiyun (dm_ram_per_sta->tx_pwr_offset1_en << 23) +
772*4882a593Smuzhiyun ((dm_ram_per_sta->tx_pwr_offset1 & 0x7f) << 16);
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun reg_0x1e84 |= (hwigi_en << 7) + (hwigi & 0x7f);
775*4882a593Smuzhiyun reg_0x1e84 |= (macid & 0x3f) << 24;/*macid*/
776*4882a593Smuzhiyun reg_0x1e84 |= BIT(30); /*write_en*/
777*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1e84, MASKDWORD, reg_0x1e84);
778*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1e84, MASKDWORD, 0x80000000); /*read_en*/
779*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1e84, MASKDWORD, 0x0); /*disable rd/wt*/
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun
phydm_rst_hwigi(void * dm_void)782*4882a593Smuzhiyun void phydm_rst_hwigi(void *dm_void)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
785*4882a593Smuzhiyun struct phydm_bb_ram_per_sta *dm_ram_per_sta = NULL;
786*4882a593Smuzhiyun u32 reg_0x1e84 = 0;
787*4882a593Smuzhiyun u8 i = 0;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "reset hwigi!\n");
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun for (i = 0; i < 64; i++) {
792*4882a593Smuzhiyun dm_ram_per_sta = &dm->p_bb_ram_ctrl.pram_sta_ctrl[i];
793*4882a593Smuzhiyun dm_ram_per_sta->hw_igi_en = false;
794*4882a593Smuzhiyun dm_ram_per_sta->hw_igi = 0x0;
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun reg_0x1e84 = (dm_ram_per_sta->tx_pwr_offset0_en << 15) +
797*4882a593Smuzhiyun ((dm_ram_per_sta->tx_pwr_offset0 & 0x7f) << 8) +
798*4882a593Smuzhiyun (dm_ram_per_sta->tx_pwr_offset1_en << 23) +
799*4882a593Smuzhiyun ((dm_ram_per_sta->tx_pwr_offset1 & 0x7f) << 16);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun reg_0x1e84 |= (i & 0x3f) << 24;
802*4882a593Smuzhiyun reg_0x1e84 |= BIT(30);
803*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1e84, MASKDWORD, reg_0x1e84);
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1e84, MASKDWORD, 0x80000000);
807*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1e84, MASKDWORD, 0x0);
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
phydm_hwigi_init(void * dm_void)810*4882a593Smuzhiyun void phydm_hwigi_init(void *dm_void)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
813*4882a593Smuzhiyun struct phydm_bb_ram_ctrl *bb_ctrl = &dm->p_bb_ram_ctrl;
814*4882a593Smuzhiyun u8 igi_ofst = 0x0;
815*4882a593Smuzhiyun u8 t1 = 0x0;
816*4882a593Smuzhiyun u8 t2 = 0x0;
817*4882a593Smuzhiyun u8 t3 = 0x0;
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun t1 = 0x55; /*34 us*/
820*4882a593Smuzhiyun t3 = 0x55; /*34 us*/
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun bb_ctrl->hwigi_watchdog_en = false;
823*4882a593Smuzhiyun phydm_set_hwigi_pre_setting(dm, igi_ofst, t1, t2, t3);
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
phydm_hwigi(void * dm_void)826*4882a593Smuzhiyun void phydm_hwigi(void *dm_void)
827*4882a593Smuzhiyun {
828*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
829*4882a593Smuzhiyun struct cmn_sta_info *sta = NULL;
830*4882a593Smuzhiyun struct phydm_bb_ram_per_sta *dm_ram_per_sta = NULL;
831*4882a593Smuzhiyun struct rssi_info *rssi = NULL;
832*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
833*4882a593Smuzhiyun struct phydm_bb_ram_ctrl *bb_ctrl = &dm->p_bb_ram_ctrl;
834*4882a593Smuzhiyun u8 sta_cnt = 0;
835*4882a593Smuzhiyun u8 i = 0;
836*4882a593Smuzhiyun u8 hwigi = 0x0;
837*4882a593Smuzhiyun u8 macid = 0;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun if (!(bb_ctrl->hwigi_watchdog_en)) {
840*4882a593Smuzhiyun return;
841*4882a593Smuzhiyun } else if (dm->first_disconnect) {
842*4882a593Smuzhiyun phydm_rst_hwigi(dm);
843*4882a593Smuzhiyun return;
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun for (i = 0; i < ODM_ASSOCIATE_ENTRY_NUM; i++) {
847*4882a593Smuzhiyun sta = dm->phydm_sta_info[i];
848*4882a593Smuzhiyun if (is_sta_active(sta)) {
849*4882a593Smuzhiyun sta_cnt++;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun if (sta->mac_id > 63)
852*4882a593Smuzhiyun macid = 63;
853*4882a593Smuzhiyun else
854*4882a593Smuzhiyun macid = sta->mac_id;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun dm_ram_per_sta = &bb_ctrl->pram_sta_ctrl[macid];
857*4882a593Smuzhiyun rssi = &sta->rssi_stat;
858*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG,
859*4882a593Smuzhiyun "STA_id=%d, MACID=%d, RSSI=%d, hwigi_en=%d, hwigi=0x%x\n",
860*4882a593Smuzhiyun i, sta->mac_id, rssi->rssi,
861*4882a593Smuzhiyun dm_ram_per_sta->hw_igi_en,
862*4882a593Smuzhiyun dm_ram_per_sta->hw_igi);
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun hwigi = MAX_2((u8)(rssi->rssi + 10),
865*4882a593Smuzhiyun dig_t->cur_ig_value);
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun if (rssi->rssi + 10 > DIG_MAX_PERFORMANCE_MODE)
868*4882a593Smuzhiyun hwigi = DIG_MAX_PERFORMANCE_MODE;
869*4882a593Smuzhiyun else if (rssi->rssi + 10 < DIG_MIN_PERFORMANCE)
870*4882a593Smuzhiyun hwigi = DIG_MIN_PERFORMANCE;
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun if (dm_ram_per_sta->hw_igi == hwigi) {
873*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG,
874*4882a593Smuzhiyun "hwigi not change!\n");
875*4882a593Smuzhiyun return;
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG,
879*4882a593Smuzhiyun "hwigi update: ((0x%x)) -> ((0x%x))\n",
880*4882a593Smuzhiyun dm_ram_per_sta->hw_igi, hwigi);
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun phydm_wt_hwigi_table(dm, sta->mac_id, true, hwigi);
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun if (sta_cnt == dm->number_linked_client)
885*4882a593Smuzhiyun break;
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun
phydm_hwigi_dbg(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)890*4882a593Smuzhiyun void phydm_hwigi_dbg(void *dm_void, char input[][16], u32 *_used,
891*4882a593Smuzhiyun char *output, u32 *_out_len)
892*4882a593Smuzhiyun {
893*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
894*4882a593Smuzhiyun struct phydm_bb_ram_ctrl *bb_ctrl = &dm->p_bb_ram_ctrl;
895*4882a593Smuzhiyun char help[] = "-h";
896*4882a593Smuzhiyun u32 used = *_used;
897*4882a593Smuzhiyun u32 out_len = *_out_len;
898*4882a593Smuzhiyun u32 var1[7] = {0};
899*4882a593Smuzhiyun u8 i = 0;
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun if ((strcmp(input[1], help) == 0)) {
902*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
903*4882a593Smuzhiyun "Disable/Enable watchdog : {0/1}\n");
904*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
905*4882a593Smuzhiyun "Set hwigi pre-setting: {2} {IGI offset} {T1(after data tx)} {T2(after Rx)} {T3(after rsp tx)}\n");
906*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
907*4882a593Smuzhiyun "Set hwigi table: {3} {en} {value} {macid}\n");
908*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
909*4882a593Smuzhiyun "Read hwigi : {4} {macid(0~63), 255:all}\n");
910*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
911*4882a593Smuzhiyun "Reset all hwigi : {5}\n");
912*4882a593Smuzhiyun } else {
913*4882a593Smuzhiyun for (i = 0; i < 7; i++) {
914*4882a593Smuzhiyun if (input[i + 1])
915*4882a593Smuzhiyun PHYDM_SSCANF(input[i + 1], DCMD_DECIMAL,
916*4882a593Smuzhiyun &var1[i]);
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun switch (var1[0]) {
919*4882a593Smuzhiyun case 0:
920*4882a593Smuzhiyun case 1:
921*4882a593Smuzhiyun bb_ctrl->hwigi_watchdog_en = (var1[0]) ? true : false;
922*4882a593Smuzhiyun break;
923*4882a593Smuzhiyun case 2:
924*4882a593Smuzhiyun phydm_set_hwigi_pre_setting(dm, (u8)var1[1],
925*4882a593Smuzhiyun (u8)var1[2], (u8)var1[3],
926*4882a593Smuzhiyun (u8)var1[4]);
927*4882a593Smuzhiyun break;
928*4882a593Smuzhiyun case 3:
929*4882a593Smuzhiyun phydm_wt_hwigi_table(dm, (u8)var1[3], (boolean)var1[1],
930*4882a593Smuzhiyun (boolean)var1[2]);
931*4882a593Smuzhiyun break;
932*4882a593Smuzhiyun case 4:
933*4882a593Smuzhiyun phydm_rd_hwigi_pre_setting(dm, &used, output, &out_len);
934*4882a593Smuzhiyun if ((u8)var1[1] == 0xff)
935*4882a593Smuzhiyun for (i = 0; i < 64; i++)
936*4882a593Smuzhiyun phydm_rd_hwigi_table(dm, i, &used,
937*4882a593Smuzhiyun output, &out_len);
938*4882a593Smuzhiyun else
939*4882a593Smuzhiyun phydm_rd_hwigi_table(dm, (u8)var1[1], &used,
940*4882a593Smuzhiyun output, &out_len);
941*4882a593Smuzhiyun break;
942*4882a593Smuzhiyun case 5:
943*4882a593Smuzhiyun phydm_rst_hwigi(dm);
944*4882a593Smuzhiyun break;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun *_used = used;
948*4882a593Smuzhiyun *_out_len = out_len;
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun #endif
951*4882a593Smuzhiyun #endif
952*4882a593Smuzhiyun
phydm_dig_init(void * dm_void)953*4882a593Smuzhiyun void phydm_dig_init(void *dm_void)
954*4882a593Smuzhiyun {
955*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
956*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
957*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
958*4882a593Smuzhiyun struct phydm_fa_struct *false_alm_cnt = &dm->false_alm_cnt;
959*4882a593Smuzhiyun #endif
960*4882a593Smuzhiyun u32 ret_value = 0;
961*4882a593Smuzhiyun u8 i;
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun dig_t->dm_dig_max = DIG_MAX_BALANCE_MODE;
964*4882a593Smuzhiyun dig_t->dm_dig_min = DIG_MIN_PERFORMANCE;
965*4882a593Smuzhiyun dig_t->dig_max_of_min = DIG_MAX_OF_MIN_BALANCE_MODE;
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun dig_t->cur_ig_value = phydm_get_igi(dm, BB_PATH_A);
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun dig_t->fa_th[0] = 250;
970*4882a593Smuzhiyun dig_t->fa_th[1] = 500;
971*4882a593Smuzhiyun dig_t->fa_th[2] = 750;
972*4882a593Smuzhiyun dig_t->is_dbg_fa_th = false;
973*4882a593Smuzhiyun dig_t->igi_dyn_up_hit = false;
974*4882a593Smuzhiyun dig_t->fw_dig_enable = false;
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
977*4882a593Smuzhiyun /* @For RTL8881A */
978*4882a593Smuzhiyun false_alm_cnt->cnt_ofdm_fail_pre = 0;
979*4882a593Smuzhiyun #endif
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun dig_t->rx_gain_range_max = DIG_MAX_BALANCE_MODE;
982*4882a593Smuzhiyun dig_t->rx_gain_range_min = dig_t->cur_ig_value;
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun #if (RTL8822B_SUPPORT || RTL8197F_SUPPORT || RTL8192F_SUPPORT)
985*4882a593Smuzhiyun if (dm->support_ic_type &
986*4882a593Smuzhiyun (ODM_RTL8822B | ODM_RTL8197F | ODM_RTL8192F)) {
987*4882a593Smuzhiyun dig_t->enable_adjust_big_jump = 1;
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8822B)
990*4882a593Smuzhiyun ret_value = odm_get_bb_reg(dm, R_0x8c8, MASKLWORD);
991*4882a593Smuzhiyun else if (dm->support_ic_type & (ODM_RTL8197F | ODM_RTL8192F))
992*4882a593Smuzhiyun ret_value = odm_get_bb_reg(dm, R_0xc74, MASKLWORD);
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun dig_t->big_jump_step1 = (u8)(ret_value & 0xe) >> 1;
995*4882a593Smuzhiyun dig_t->big_jump_step2 = (u8)(ret_value & 0x30) >> 4;
996*4882a593Smuzhiyun dig_t->big_jump_step3 = (u8)(ret_value & 0xc0) >> 6;
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun for (i = 0; i < sizeof(dig_t->big_jump_lmt); i++) {
999*4882a593Smuzhiyun if (dig_t->big_jump_lmt[i] == 0)
1000*4882a593Smuzhiyun dig_t->big_jump_lmt[i] = 0x64;
1001*4882a593Smuzhiyun /* Set -10dBm as default value */
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun #endif
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun #ifdef PHYDM_TDMA_DIG_SUPPORT
1007*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
1008*4882a593Smuzhiyun dm->original_dig_restore = true;
1009*4882a593Smuzhiyun dm->tdma_dig_state_number = DIG_NUM_OF_TDMA_STATES;
1010*4882a593Smuzhiyun dm->tdma_dig_timer_ms = DIG_TIMER_MS;
1011*4882a593Smuzhiyun #endif
1012*4882a593Smuzhiyun dig_t->tdma_force_l_igi = 0xff;
1013*4882a593Smuzhiyun dig_t->tdma_force_h_igi = 0xff;
1014*4882a593Smuzhiyun #endif
1015*4882a593Smuzhiyun #ifdef CFG_DIG_DAMPING_CHK
1016*4882a593Smuzhiyun phydm_dig_recorder_reset(dm);
1017*4882a593Smuzhiyun dig_t->dig_dl_en = 1;
1018*4882a593Smuzhiyun #endif
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun #ifdef PHYDM_HW_IGI
1021*4882a593Smuzhiyun phydm_hwigi_init(dm);
1022*4882a593Smuzhiyun #endif
1023*4882a593Smuzhiyun }
phydm_dig_abs_boundary_decision(struct dm_struct * dm,boolean is_dfs_band)1024*4882a593Smuzhiyun void phydm_dig_abs_boundary_decision(struct dm_struct *dm, boolean is_dfs_band)
1025*4882a593Smuzhiyun {
1026*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
1027*4882a593Smuzhiyun struct phydm_adaptivity_struct *adapt = &dm->adaptivity;
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun if (is_dfs_band) {
1030*4882a593Smuzhiyun if (*dm->band_width == CHANNEL_WIDTH_20){
1031*4882a593Smuzhiyun if (dm->support_ic_type &
1032*4882a593Smuzhiyun (ODM_RTL8814A | ODM_RTL8812 | ODM_RTL8821 | ODM_RTL8822B)){
1033*4882a593Smuzhiyun if (odm_get_bb_reg(dm, R_0x8d8, BIT(27)) == 1)
1034*4882a593Smuzhiyun dig_t->dm_dig_min = DIG_MIN_DFS + 2;
1035*4882a593Smuzhiyun else
1036*4882a593Smuzhiyun dig_t->dm_dig_min = DIG_MIN_DFS;
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun else
1039*4882a593Smuzhiyun dig_t->dm_dig_min = DIG_MIN_DFS;
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun else
1042*4882a593Smuzhiyun dig_t->dm_dig_min = DIG_MIN_DFS;
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun dig_t->dig_max_of_min = DIG_MIN_DFS;
1045*4882a593Smuzhiyun dig_t->dm_dig_max = DIG_MAX_BALANCE_MODE;
1046*4882a593Smuzhiyun } else if (!dm->is_linked) {
1047*4882a593Smuzhiyun dig_t->dm_dig_max = DIG_MAX_COVERAGR;
1048*4882a593Smuzhiyun dig_t->dm_dig_min = DIG_MIN_COVERAGE;
1049*4882a593Smuzhiyun } else {
1050*4882a593Smuzhiyun if (*dm->bb_op_mode == PHYDM_BALANCE_MODE) {
1051*4882a593Smuzhiyun /*service > 2 devices*/
1052*4882a593Smuzhiyun dig_t->dm_dig_max = DIG_MAX_BALANCE_MODE;
1053*4882a593Smuzhiyun #if (DIG_HW == 1)
1054*4882a593Smuzhiyun dig_t->dig_max_of_min = DIG_MIN_COVERAGE;
1055*4882a593Smuzhiyun #else
1056*4882a593Smuzhiyun dig_t->dig_max_of_min = DIG_MAX_OF_MIN_BALANCE_MODE;
1057*4882a593Smuzhiyun #endif
1058*4882a593Smuzhiyun } else if (*dm->bb_op_mode == PHYDM_PERFORMANCE_MODE) {
1059*4882a593Smuzhiyun /*service 1 devices*/
1060*4882a593Smuzhiyun if (*dm->edcca_mode == PHYDM_EDCCA_ADAPT_MODE &&
1061*4882a593Smuzhiyun dm->support_ic_type & (ODM_RTL8197F | ODM_RTL8192F))
1062*4882a593Smuzhiyun /*dig_max shouldn't be too high because of adaptivity*/
1063*4882a593Smuzhiyun dig_t->dm_dig_max =
1064*4882a593Smuzhiyun MIN_2((adapt->th_l2h + 40),
1065*4882a593Smuzhiyun DIG_MAX_PERFORMANCE_MODE);
1066*4882a593Smuzhiyun else
1067*4882a593Smuzhiyun dig_t->dm_dig_max = DIG_MAX_PERFORMANCE_MODE;
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun dig_t->dig_max_of_min = DIG_MAX_OF_MIN_PERFORMANCE_MODE;
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun if (dm->support_ic_type &
1073*4882a593Smuzhiyun (ODM_RTL8814A | ODM_RTL8812 | ODM_RTL8821 | ODM_RTL8822B))
1074*4882a593Smuzhiyun dig_t->dm_dig_min = 0x1c;
1075*4882a593Smuzhiyun else if (dm->support_ic_type & ODM_RTL8197F)
1076*4882a593Smuzhiyun dig_t->dm_dig_min = 0x1e; /*@For HW setting*/
1077*4882a593Smuzhiyun else
1078*4882a593Smuzhiyun dig_t->dm_dig_min = DIG_MIN_PERFORMANCE;
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "Abs{Max, Min}={0x%x, 0x%x}, Max_of_min=0x%x\n",
1082*4882a593Smuzhiyun dig_t->dm_dig_max, dig_t->dm_dig_min, dig_t->dig_max_of_min);
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun
phydm_dig_dym_boundary_decision(struct dm_struct * dm,boolean is_dfs_band)1085*4882a593Smuzhiyun void phydm_dig_dym_boundary_decision(struct dm_struct *dm, boolean is_dfs_band)
1086*4882a593Smuzhiyun {
1087*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
1088*4882a593Smuzhiyun #ifdef CFG_DIG_DAMPING_CHK
1089*4882a593Smuzhiyun struct phydm_dig_recorder_strcut *dig_rc = &dig_t->dig_recorder_t;
1090*4882a593Smuzhiyun #endif
1091*4882a593Smuzhiyun u8 offset = 15, tmp_max = 0;
1092*4882a593Smuzhiyun u8 max_of_rssi_min = 0;
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "%s ======>\n", __func__);
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun if (!dm->is_linked) {
1097*4882a593Smuzhiyun /*@if no link, always stay at lower bound*/
1098*4882a593Smuzhiyun dig_t->rx_gain_range_max = dig_t->dig_max_of_min;
1099*4882a593Smuzhiyun dig_t->rx_gain_range_min = dig_t->dm_dig_min;
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "No-Link, Dyn{Max, Min}={0x%x, 0x%x}\n",
1102*4882a593Smuzhiyun dig_t->rx_gain_range_max, dig_t->rx_gain_range_min);
1103*4882a593Smuzhiyun return;
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "rssi_min=%d, ofst=%d\n", dm->rssi_min, offset);
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun /* @DIG lower bound */
1109*4882a593Smuzhiyun if (is_dfs_band)
1110*4882a593Smuzhiyun dig_t->rx_gain_range_min = dig_t->dm_dig_min;
1111*4882a593Smuzhiyun else if (dm->rssi_min > dig_t->dig_max_of_min)
1112*4882a593Smuzhiyun dig_t->rx_gain_range_min = dig_t->dig_max_of_min;
1113*4882a593Smuzhiyun else if (dm->rssi_min < dig_t->dm_dig_min)
1114*4882a593Smuzhiyun dig_t->rx_gain_range_min = dig_t->dm_dig_min;
1115*4882a593Smuzhiyun else
1116*4882a593Smuzhiyun dig_t->rx_gain_range_min = dm->rssi_min;
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun #ifdef CFG_DIG_DAMPING_CHK
1119*4882a593Smuzhiyun /*@Limit Dyn min by damping*/
1120*4882a593Smuzhiyun if (dig_t->dig_dl_en &&
1121*4882a593Smuzhiyun dig_rc->damping_limit_en &&
1122*4882a593Smuzhiyun dig_t->rx_gain_range_min < dig_rc->damping_limit_val) {
1123*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG,
1124*4882a593Smuzhiyun "[Limit by Damping] Dig_dyn_min=0x%x -> 0x%x\n",
1125*4882a593Smuzhiyun dig_t->rx_gain_range_min, dig_rc->damping_limit_val);
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun dig_t->rx_gain_range_min = dig_rc->damping_limit_val;
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun #endif
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun /* @DIG upper bound */
1132*4882a593Smuzhiyun tmp_max = dig_t->rx_gain_range_min + offset;
1133*4882a593Smuzhiyun if (dig_t->rx_gain_range_min != dm->rssi_min) {
1134*4882a593Smuzhiyun max_of_rssi_min = dm->rssi_min + offset;
1135*4882a593Smuzhiyun if (tmp_max > max_of_rssi_min)
1136*4882a593Smuzhiyun tmp_max = max_of_rssi_min;
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun if (tmp_max > dig_t->dm_dig_max)
1140*4882a593Smuzhiyun dig_t->rx_gain_range_max = dig_t->dm_dig_max;
1141*4882a593Smuzhiyun else if (tmp_max < dig_t->dm_dig_min)
1142*4882a593Smuzhiyun dig_t->rx_gain_range_max = dig_t->dm_dig_min;
1143*4882a593Smuzhiyun else
1144*4882a593Smuzhiyun dig_t->rx_gain_range_max = tmp_max;
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun #ifdef CONFIG_PHYDM_ANTENNA_DIVERSITY
1147*4882a593Smuzhiyun /* @1 Force Lower Bound for AntDiv */
1148*4882a593Smuzhiyun if (!dm->is_one_entry_only &&
1149*4882a593Smuzhiyun (dm->support_ability & ODM_BB_ANT_DIV) &&
1150*4882a593Smuzhiyun (dm->ant_div_type == CG_TRX_HW_ANTDIV ||
1151*4882a593Smuzhiyun dm->ant_div_type == CG_TRX_SMART_ANTDIV)) {
1152*4882a593Smuzhiyun if (dig_t->ant_div_rssi_max > dig_t->dig_max_of_min)
1153*4882a593Smuzhiyun dig_t->rx_gain_range_min = dig_t->dig_max_of_min;
1154*4882a593Smuzhiyun else
1155*4882a593Smuzhiyun dig_t->rx_gain_range_min = (u8)dig_t->ant_div_rssi_max;
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "Force Dyn-Min=0x%x, RSSI_max=0x%x\n",
1158*4882a593Smuzhiyun dig_t->rx_gain_range_min, dig_t->ant_div_rssi_max);
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun #endif
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "Dyn{Max, Min}={0x%x, 0x%x}\n",
1163*4882a593Smuzhiyun dig_t->rx_gain_range_max, dig_t->rx_gain_range_min);
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun
phydm_dig_abnormal_case(struct dm_struct * dm)1166*4882a593Smuzhiyun void phydm_dig_abnormal_case(struct dm_struct *dm)
1167*4882a593Smuzhiyun {
1168*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun /* @Abnormal lower bound case */
1171*4882a593Smuzhiyun if (dig_t->rx_gain_range_min > dig_t->rx_gain_range_max)
1172*4882a593Smuzhiyun dig_t->rx_gain_range_min = dig_t->rx_gain_range_max;
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "Abnoraml checked {Max, Min}={0x%x, 0x%x}\n",
1175*4882a593Smuzhiyun dig_t->rx_gain_range_max, dig_t->rx_gain_range_min);
1176*4882a593Smuzhiyun }
1177*4882a593Smuzhiyun
phydm_new_igi_by_fa(struct dm_struct * dm,u8 igi,u32 fa_cnt,u8 * step_size)1178*4882a593Smuzhiyun u8 phydm_new_igi_by_fa(struct dm_struct *dm, u8 igi, u32 fa_cnt, u8 *step_size)
1179*4882a593Smuzhiyun {
1180*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun if (fa_cnt > dig_t->fa_th[2])
1183*4882a593Smuzhiyun igi = igi + step_size[0];
1184*4882a593Smuzhiyun else if (fa_cnt > dig_t->fa_th[1])
1185*4882a593Smuzhiyun igi = igi + step_size[1];
1186*4882a593Smuzhiyun else if (fa_cnt < dig_t->fa_th[0])
1187*4882a593Smuzhiyun igi = igi - step_size[2];
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun return igi;
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun
phydm_get_new_igi(struct dm_struct * dm,u8 igi,u32 fa_cnt,boolean is_dfs_band)1192*4882a593Smuzhiyun u8 phydm_get_new_igi(struct dm_struct *dm, u8 igi, u32 fa_cnt,
1193*4882a593Smuzhiyun boolean is_dfs_band)
1194*4882a593Smuzhiyun {
1195*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
1196*4882a593Smuzhiyun u8 step[3] = {0};
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun if (dm->is_linked) {
1199*4882a593Smuzhiyun if (dm->pre_rssi_min <= dm->rssi_min) {
1200*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "pre_rssi_min <= rssi_min\n");
1201*4882a593Smuzhiyun step[0] = 2;
1202*4882a593Smuzhiyun step[1] = 1;
1203*4882a593Smuzhiyun step[2] = 2;
1204*4882a593Smuzhiyun } else {
1205*4882a593Smuzhiyun step[0] = 4;
1206*4882a593Smuzhiyun step[1] = 2;
1207*4882a593Smuzhiyun step[2] = 2;
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun } else {
1210*4882a593Smuzhiyun step[0] = 2;
1211*4882a593Smuzhiyun step[1] = 1;
1212*4882a593Smuzhiyun step[2] = 2;
1213*4882a593Smuzhiyun }
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "step = {-%d, +%d, +%d}\n", step[2], step[1],
1216*4882a593Smuzhiyun step[0]);
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun if (dm->first_connect) {
1219*4882a593Smuzhiyun if (is_dfs_band) {
1220*4882a593Smuzhiyun if (dm->rssi_min > DIG_MAX_DFS)
1221*4882a593Smuzhiyun igi = DIG_MAX_DFS;
1222*4882a593Smuzhiyun else
1223*4882a593Smuzhiyun igi = dm->rssi_min;
1224*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "DFS band:IgiMax=0x%x\n",
1225*4882a593Smuzhiyun dig_t->rx_gain_range_max);
1226*4882a593Smuzhiyun } else {
1227*4882a593Smuzhiyun igi = dig_t->rx_gain_range_min;
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
1231*4882a593Smuzhiyun #if (RTL8812A_SUPPORT)
1232*4882a593Smuzhiyun if (dm->support_ic_type == ODM_RTL8812)
1233*4882a593Smuzhiyun odm_config_bb_with_header_file(dm,
1234*4882a593Smuzhiyun CONFIG_BB_AGC_TAB_DIFF);
1235*4882a593Smuzhiyun #endif
1236*4882a593Smuzhiyun #endif
1237*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "First connect: foce IGI=0x%x\n", igi);
1238*4882a593Smuzhiyun } else if (dm->is_linked) {
1239*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "Adjust IGI @ linked\n");
1240*4882a593Smuzhiyun /* @4 Abnormal # beacon case */
1241*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
1242*4882a593Smuzhiyun if (dm->phy_dbg_info.num_qry_beacon_pkt < 5 &&
1243*4882a593Smuzhiyun fa_cnt < DM_DIG_FA_TH1 && dm->bsta_state &&
1244*4882a593Smuzhiyun dm->support_ic_type != ODM_RTL8723D &&
1245*4882a593Smuzhiyun dm->support_ic_type != ODM_RTL8822C) {
1246*4882a593Smuzhiyun dig_t->rx_gain_range_min = 0x1c;
1247*4882a593Smuzhiyun igi = dig_t->rx_gain_range_min;
1248*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "Beacon_num=%d,force igi=0x%x\n",
1249*4882a593Smuzhiyun dm->phy_dbg_info.num_qry_beacon_pkt, igi);
1250*4882a593Smuzhiyun } else {
1251*4882a593Smuzhiyun igi = phydm_new_igi_by_fa(dm, igi, fa_cnt, step);
1252*4882a593Smuzhiyun }
1253*4882a593Smuzhiyun #else
1254*4882a593Smuzhiyun igi = phydm_new_igi_by_fa(dm, igi, fa_cnt, step);
1255*4882a593Smuzhiyun #endif
1256*4882a593Smuzhiyun } else {
1257*4882a593Smuzhiyun /* @2 Before link */
1258*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "Adjust IGI before link\n");
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun if (dm->first_disconnect) {
1261*4882a593Smuzhiyun igi = dig_t->dm_dig_min;
1262*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG,
1263*4882a593Smuzhiyun "First disconnect:foce IGI to lower bound\n");
1264*4882a593Smuzhiyun } else {
1265*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "Pre_IGI=((0x%x)), FA=((%d))\n",
1266*4882a593Smuzhiyun igi, fa_cnt);
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun igi = phydm_new_igi_by_fa(dm, igi, fa_cnt, step);
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun /*@Check IGI by dyn-upper/lower bound */
1273*4882a593Smuzhiyun if (igi < dig_t->rx_gain_range_min)
1274*4882a593Smuzhiyun igi = dig_t->rx_gain_range_min;
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun if (igi >= dig_t->rx_gain_range_max) {
1277*4882a593Smuzhiyun igi = dig_t->rx_gain_range_max;
1278*4882a593Smuzhiyun dig_t->igi_dyn_up_hit = true;
1279*4882a593Smuzhiyun } else {
1280*4882a593Smuzhiyun dig_t->igi_dyn_up_hit = false;
1281*4882a593Smuzhiyun }
1282*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "igi_dyn_up_hit=%d\n",
1283*4882a593Smuzhiyun dig_t->igi_dyn_up_hit);
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "fa_cnt = %d, IGI: 0x%x -> 0x%x\n",
1286*4882a593Smuzhiyun fa_cnt, dig_t->cur_ig_value, igi);
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun return igi;
1289*4882a593Smuzhiyun }
1290*4882a593Smuzhiyun
phydm_dig_dfs_mode_en(void * dm_void)1291*4882a593Smuzhiyun boolean phydm_dig_dfs_mode_en(void *dm_void)
1292*4882a593Smuzhiyun {
1293*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1294*4882a593Smuzhiyun boolean dfs_mode_en = false;
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun /* @Modify lower bound for DFS band */
1297*4882a593Smuzhiyun if (dm->is_dfs_band) {
1298*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
1299*4882a593Smuzhiyun dfs_mode_en = true;
1300*4882a593Smuzhiyun #else
1301*4882a593Smuzhiyun if (phydm_dfs_master_enabled(dm))
1302*4882a593Smuzhiyun dfs_mode_en = true;
1303*4882a593Smuzhiyun #endif
1304*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "In DFS band\n");
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun return dfs_mode_en;
1307*4882a593Smuzhiyun }
1308*4882a593Smuzhiyun
phydm_dig(void * dm_void)1309*4882a593Smuzhiyun void phydm_dig(void *dm_void)
1310*4882a593Smuzhiyun {
1311*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1312*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
1313*4882a593Smuzhiyun struct phydm_fa_struct *fa = &dm->false_alm_cnt;
1314*4882a593Smuzhiyun #ifdef PHYDM_TDMA_DIG_SUPPORT
1315*4882a593Smuzhiyun struct phydm_fa_acc_struct *falm_cnt_acc = &dm->false_alm_cnt_acc;
1316*4882a593Smuzhiyun #endif
1317*4882a593Smuzhiyun u8 igi = dig_t->cur_ig_value;
1318*4882a593Smuzhiyun u8 new_igi = 0x20;
1319*4882a593Smuzhiyun u32 fa_cnt = fa->cnt_all;
1320*4882a593Smuzhiyun boolean dfs_mode_en = false;
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun #ifdef PHYDM_DCC_ENHANCE
1323*4882a593Smuzhiyun if (dm->dm_dcc_info.dcc_en)
1324*4882a593Smuzhiyun fa_cnt = fa->cnt_ofdm_fail; /*OFDM FA only*/
1325*4882a593Smuzhiyun #endif
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun #ifdef PHYDM_TDMA_DIG_SUPPORT
1328*4882a593Smuzhiyun if (!(dm->original_dig_restore)) {
1329*4882a593Smuzhiyun if (dig_t->cur_ig_value_tdma == 0)
1330*4882a593Smuzhiyun dig_t->cur_ig_value_tdma = dig_t->cur_ig_value;
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun igi = dig_t->cur_ig_value_tdma;
1333*4882a593Smuzhiyun fa_cnt = falm_cnt_acc->cnt_all_1sec;
1334*4882a593Smuzhiyun }
1335*4882a593Smuzhiyun #endif
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun if (phydm_dig_abort(dm)) {
1338*4882a593Smuzhiyun dig_t->cur_ig_value = phydm_get_igi(dm, BB_PATH_A);
1339*4882a593Smuzhiyun return;
1340*4882a593Smuzhiyun }
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "%s Start===>\n", __func__);
1343*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG,
1344*4882a593Smuzhiyun "is_linked=%d, RSSI=%d, 1stConnect=%d, 1stDisconnect=%d\n",
1345*4882a593Smuzhiyun dm->is_linked, dm->rssi_min,
1346*4882a593Smuzhiyun dm->first_connect, dm->first_disconnect);
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "DIG ((%s)) mode\n",
1349*4882a593Smuzhiyun (*dm->bb_op_mode ? "Balance" : "Performance"));
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun /*@DFS mode enable check*/
1352*4882a593Smuzhiyun dfs_mode_en = phydm_dig_dfs_mode_en(dm);
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun #ifdef CFG_DIG_DAMPING_CHK
1355*4882a593Smuzhiyun /*Record IGI History*/
1356*4882a593Smuzhiyun phydm_dig_recorder(dm, igi, fa_cnt);
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun /*@DIG Damping Check*/
1359*4882a593Smuzhiyun phydm_dig_damping_chk(dm);
1360*4882a593Smuzhiyun #endif
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun /*@Absolute Boundary Decision */
1363*4882a593Smuzhiyun phydm_dig_abs_boundary_decision(dm, dfs_mode_en);
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun /*@Dynamic Boundary Decision*/
1366*4882a593Smuzhiyun phydm_dig_dym_boundary_decision(dm, dfs_mode_en);
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun /*@Abnormal case check*/
1369*4882a593Smuzhiyun phydm_dig_abnormal_case(dm);
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun /*@FA threshold decision */
1372*4882a593Smuzhiyun phydm_fa_threshold_check(dm, dfs_mode_en);
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun /*Select new IGI by FA */
1375*4882a593Smuzhiyun new_igi = phydm_get_new_igi(dm, igi, fa_cnt, dfs_mode_en);
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun /* @1 Update status */
1378*4882a593Smuzhiyun #ifdef PHYDM_TDMA_DIG_SUPPORT
1379*4882a593Smuzhiyun if (!(dm->original_dig_restore)) {
1380*4882a593Smuzhiyun dig_t->cur_ig_value_tdma = new_igi;
1381*4882a593Smuzhiyun /*@It is possible fa_acc_1sec_tsf >= */
1382*4882a593Smuzhiyun /*@1sec while tdma_dig_state == 0*/
1383*4882a593Smuzhiyun if (dig_t->tdma_dig_state != 0)
1384*4882a593Smuzhiyun odm_write_dig(dm, dig_t->cur_ig_value_tdma);
1385*4882a593Smuzhiyun } else
1386*4882a593Smuzhiyun #endif
1387*4882a593Smuzhiyun odm_write_dig(dm, new_igi);
1388*4882a593Smuzhiyun }
1389*4882a593Smuzhiyun
phydm_dig_lps_32k(void * dm_void)1390*4882a593Smuzhiyun void phydm_dig_lps_32k(void *dm_void)
1391*4882a593Smuzhiyun {
1392*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1393*4882a593Smuzhiyun u8 current_igi = dm->rssi_min;
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun odm_write_dig(dm, current_igi);
1396*4882a593Smuzhiyun }
1397*4882a593Smuzhiyun
phydm_dig_by_rssi_lps(void * dm_void)1398*4882a593Smuzhiyun void phydm_dig_by_rssi_lps(void *dm_void)
1399*4882a593Smuzhiyun {
1400*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE | ODM_IOT))
1401*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1402*4882a593Smuzhiyun struct phydm_fa_struct *falm_cnt;
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun u8 rssi_lower = DIG_MIN_LPS; /* @0x1E or 0x1C */
1405*4882a593Smuzhiyun u8 current_igi = dm->rssi_min;
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun falm_cnt = &dm->false_alm_cnt;
1408*4882a593Smuzhiyun if (phydm_dig_abort(dm))
1409*4882a593Smuzhiyun return;
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun current_igi = current_igi + RSSI_OFFSET_DIG_LPS;
1412*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "%s==>\n", __func__);
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun /* Using FW PS mode to make IGI */
1415*4882a593Smuzhiyun /* @Adjust by FA in LPS MODE */
1416*4882a593Smuzhiyun if (falm_cnt->cnt_all > DM_DIG_FA_TH2_LPS)
1417*4882a593Smuzhiyun current_igi = current_igi + 4;
1418*4882a593Smuzhiyun else if (falm_cnt->cnt_all > DM_DIG_FA_TH1_LPS)
1419*4882a593Smuzhiyun current_igi = current_igi + 2;
1420*4882a593Smuzhiyun else if (falm_cnt->cnt_all < DM_DIG_FA_TH0_LPS)
1421*4882a593Smuzhiyun current_igi = current_igi - 2;
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun /* @Lower bound checking */
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun /* RSSI Lower bound check */
1426*4882a593Smuzhiyun if ((dm->rssi_min - 10) > DIG_MIN_LPS)
1427*4882a593Smuzhiyun rssi_lower = (dm->rssi_min - 10);
1428*4882a593Smuzhiyun else
1429*4882a593Smuzhiyun rssi_lower = DIG_MIN_LPS;
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun /* Upper and Lower Bound checking */
1432*4882a593Smuzhiyun if (current_igi > DIG_MAX_LPS)
1433*4882a593Smuzhiyun current_igi = DIG_MAX_LPS;
1434*4882a593Smuzhiyun else if (current_igi < rssi_lower)
1435*4882a593Smuzhiyun current_igi = rssi_lower;
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "fa_cnt_all=%d, rssi_min=%d, curr_igi=0x%x\n",
1438*4882a593Smuzhiyun falm_cnt->cnt_all, dm->rssi_min, current_igi);
1439*4882a593Smuzhiyun odm_write_dig(dm, current_igi);
1440*4882a593Smuzhiyun #endif
1441*4882a593Smuzhiyun }
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun /* @3============================================================
1444*4882a593Smuzhiyun * 3 FASLE ALARM CHECK
1445*4882a593Smuzhiyun * 3============================================================
1446*4882a593Smuzhiyun */
phydm_false_alarm_counter_reg_reset(void * dm_void)1447*4882a593Smuzhiyun void phydm_false_alarm_counter_reg_reset(void *dm_void)
1448*4882a593Smuzhiyun {
1449*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1450*4882a593Smuzhiyun struct phydm_fa_struct *falm_cnt = &dm->false_alm_cnt;
1451*4882a593Smuzhiyun #ifdef PHYDM_TDMA_DIG_SUPPORT
1452*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
1453*4882a593Smuzhiyun struct phydm_fa_acc_struct *falm_cnt_acc = &dm->false_alm_cnt_acc;
1454*4882a593Smuzhiyun #endif
1455*4882a593Smuzhiyun u32 false_alm_cnt = 0;
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun #ifdef PHYDM_TDMA_DIG_SUPPORT
1458*4882a593Smuzhiyun if (!(dm->original_dig_restore)) {
1459*4882a593Smuzhiyun if (dig_t->cur_ig_value_tdma == 0)
1460*4882a593Smuzhiyun dig_t->cur_ig_value_tdma = dig_t->cur_ig_value;
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun false_alm_cnt = falm_cnt_acc->cnt_all_1sec;
1463*4882a593Smuzhiyun } else
1464*4882a593Smuzhiyun #endif
1465*4882a593Smuzhiyun {
1466*4882a593Smuzhiyun false_alm_cnt = falm_cnt->cnt_all;
1467*4882a593Smuzhiyun }
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
1470*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
1471*4882a593Smuzhiyun /* @reset CCK FA counter */
1472*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1a2c, BIT(15) | BIT(14), 0);
1473*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1a2c, BIT(15) | BIT(14), 2);
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun /* @reset CCK CCA counter */
1476*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1a2c, BIT(13) | BIT(12), 0);
1477*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1a2c, BIT(13) | BIT(12), 2);
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun /* @Disable common rx clk gating => WLANBB-1106*/
1480*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d2c, BIT(31), 0);
1481*4882a593Smuzhiyun /* @reset OFDM CCA counter, OFDM FA counter*/
1482*4882a593Smuzhiyun phydm_reset_bb_hw_cnt(dm);
1483*4882a593Smuzhiyun /* @Enable common rx clk gating => WLANBB-1106*/
1484*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d2c, BIT(31), 1);
1485*4882a593Smuzhiyun }
1486*4882a593Smuzhiyun #endif
1487*4882a593Smuzhiyun #if (ODM_IC_11N_SERIES_SUPPORT)
1488*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_11N_SERIES) {
1489*4882a593Smuzhiyun /* @reset false alarm counter registers*/
1490*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc0c, BIT(31), 1);
1491*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc0c, BIT(31), 0);
1492*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xd00, BIT(27), 1);
1493*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xd00, BIT(27), 0);
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun /* @update ofdm counter*/
1496*4882a593Smuzhiyun /* @update page C counter*/
1497*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc00, BIT(31), 0);
1498*4882a593Smuzhiyun /* @update page D counter*/
1499*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xd00, BIT(31), 0);
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun /* @reset CCK CCA counter*/
1502*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa2c, BIT(13) | BIT(12), 0);
1503*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa2c, BIT(13) | BIT(12), 2);
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun /* @reset CCK FA counter*/
1506*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa2c, BIT(15) | BIT(14), 0);
1507*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa2c, BIT(15) | BIT(14), 2);
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun /* @reset CRC32 counter*/
1510*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xf14, BIT(16), 1);
1511*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xf14, BIT(16), 0);
1512*4882a593Smuzhiyun }
1513*4882a593Smuzhiyun #endif /* @#if (ODM_IC_11N_SERIES_SUPPORT) */
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun #if (ODM_IC_11AC_SERIES_SUPPORT)
1516*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
1517*4882a593Smuzhiyun #if (RTL8881A_SUPPORT)
1518*4882a593Smuzhiyun /* @Reset FA counter by enable/disable OFDM */
1519*4882a593Smuzhiyun if ((dm->support_ic_type == ODM_RTL8881A) &&
1520*4882a593Smuzhiyun false_alm_cnt->cnt_ofdm_fail_pre >= 0x7fff) {
1521*4882a593Smuzhiyun /* reset OFDM */
1522*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x808, BIT(29), 0);
1523*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x808, BIT(29), 1);
1524*4882a593Smuzhiyun false_alm_cnt->cnt_ofdm_fail_pre = 0;
1525*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_FA_CNT, "Reset FA_cnt\n");
1526*4882a593Smuzhiyun }
1527*4882a593Smuzhiyun #endif /* @#if (RTL8881A_SUPPORT) */
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun /* @reset OFDM FA countner */
1530*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x9a4, BIT(17), 1);
1531*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x9a4, BIT(17), 0);
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun /* @reset CCK FA counter */
1534*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa2c, BIT(15), 0);
1535*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa2c, BIT(15), 1);
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun /* @reset CCA counter */
1538*4882a593Smuzhiyun phydm_reset_bb_hw_cnt(dm);
1539*4882a593Smuzhiyun }
1540*4882a593Smuzhiyun #endif /* @#if (ODM_IC_11AC_SERIES_SUPPORT) */
1541*4882a593Smuzhiyun }
1542*4882a593Smuzhiyun
phydm_false_alarm_counter_reg_hold(void * dm_void)1543*4882a593Smuzhiyun void phydm_false_alarm_counter_reg_hold(void *dm_void)
1544*4882a593Smuzhiyun {
1545*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1546*4882a593Smuzhiyun
1547*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
1548*4882a593Smuzhiyun /* @hold cck counter */
1549*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1a2c, BIT(12), 1);
1550*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1a2c, BIT(14), 1);
1551*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11N_SERIES) {
1552*4882a593Smuzhiyun /*@hold ofdm counter*/
1553*4882a593Smuzhiyun /*@hold page C counter*/
1554*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc00, BIT(31), 1);
1555*4882a593Smuzhiyun /*@hold page D counter*/
1556*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xd00, BIT(31), 1);
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun /*@hold cck counter*/
1559*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa2c, BIT(12), 1);
1560*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa2c, BIT(14), 1);
1561*4882a593Smuzhiyun }
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun #if (ODM_IC_11N_SERIES_SUPPORT)
phydm_fa_cnt_statistics_n(void * dm_void)1565*4882a593Smuzhiyun void phydm_fa_cnt_statistics_n(void *dm_void)
1566*4882a593Smuzhiyun {
1567*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1568*4882a593Smuzhiyun struct phydm_fa_struct *fa_t = &dm->false_alm_cnt;
1569*4882a593Smuzhiyun u32 reg = 0;
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun if (!(dm->support_ic_type & ODM_IC_11N_SERIES))
1572*4882a593Smuzhiyun return;
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun /* @hold ofdm & cck counter */
1575*4882a593Smuzhiyun phydm_false_alarm_counter_reg_hold(dm);
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun reg = odm_get_bb_reg(dm, ODM_REG_OFDM_FA_TYPE1_11N, MASKDWORD);
1578*4882a593Smuzhiyun fa_t->cnt_fast_fsync = (reg & 0xffff);
1579*4882a593Smuzhiyun fa_t->cnt_sb_search_fail = ((reg & 0xffff0000) >> 16);
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun reg = odm_get_bb_reg(dm, ODM_REG_OFDM_FA_TYPE2_11N, MASKDWORD);
1582*4882a593Smuzhiyun fa_t->cnt_ofdm_cca = (reg & 0xffff);
1583*4882a593Smuzhiyun fa_t->cnt_parity_fail = ((reg & 0xffff0000) >> 16);
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun reg = odm_get_bb_reg(dm, ODM_REG_OFDM_FA_TYPE3_11N, MASKDWORD);
1586*4882a593Smuzhiyun fa_t->cnt_rate_illegal = (reg & 0xffff);
1587*4882a593Smuzhiyun fa_t->cnt_crc8_fail = ((reg & 0xffff0000) >> 16);
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun reg = odm_get_bb_reg(dm, ODM_REG_OFDM_FA_TYPE4_11N, MASKDWORD);
1590*4882a593Smuzhiyun fa_t->cnt_mcs_fail = (reg & 0xffff);
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun fa_t->cnt_ofdm_fail =
1593*4882a593Smuzhiyun fa_t->cnt_parity_fail + fa_t->cnt_rate_illegal +
1594*4882a593Smuzhiyun fa_t->cnt_crc8_fail + fa_t->cnt_mcs_fail +
1595*4882a593Smuzhiyun fa_t->cnt_fast_fsync + fa_t->cnt_sb_search_fail;
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun /* read CCK CRC32 counter */
1598*4882a593Smuzhiyun fa_t->cnt_cck_crc32_error = odm_get_bb_reg(dm, R_0xf84, MASKDWORD);
1599*4882a593Smuzhiyun fa_t->cnt_cck_crc32_ok = odm_get_bb_reg(dm, R_0xf88, MASKDWORD);
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun /* read OFDM CRC32 counter */
1602*4882a593Smuzhiyun reg = odm_get_bb_reg(dm, ODM_REG_OFDM_CRC32_CNT_11N, MASKDWORD);
1603*4882a593Smuzhiyun fa_t->cnt_ofdm_crc32_error = (reg & 0xffff0000) >> 16;
1604*4882a593Smuzhiyun fa_t->cnt_ofdm_crc32_ok = reg & 0xffff;
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun /* read OFDM2 CRC32 counter */
1607*4882a593Smuzhiyun reg = odm_get_bb_reg(dm, R_0xf9c, MASKDWORD);
1608*4882a593Smuzhiyun fa_t->cnt_ofdm_crc32_error = (reg & 0xffff0000) >> 16;
1609*4882a593Smuzhiyun fa_t->cnt_ofdm2_crc32_ok = reg & 0xffff;
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun /* read HT CRC32 counter */
1612*4882a593Smuzhiyun reg = odm_get_bb_reg(dm, ODM_REG_HT_CRC32_CNT_11N, MASKDWORD);
1613*4882a593Smuzhiyun fa_t->cnt_ht_crc32_error = (reg & 0xffff0000) >> 16;
1614*4882a593Smuzhiyun fa_t->cnt_ht_crc32_ok = reg & 0xffff;
1615*4882a593Smuzhiyun
1616*4882a593Smuzhiyun /* read HT2 CRC32 counter */
1617*4882a593Smuzhiyun reg = odm_get_bb_reg(dm, R_0xf98, MASKDWORD);
1618*4882a593Smuzhiyun fa_t->cnt_ht_crc32_error = (reg & 0xffff0000) >> 16;
1619*4882a593Smuzhiyun fa_t->cnt_ht2_crc32_ok = reg & 0xffff;
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun /* read VHT CRC32 counter */
1622*4882a593Smuzhiyun fa_t->cnt_vht_crc32_error = 0;
1623*4882a593Smuzhiyun fa_t->cnt_vht_crc32_ok = 0;
1624*4882a593Smuzhiyun
1625*4882a593Smuzhiyun #if (RTL8723D_SUPPORT)
1626*4882a593Smuzhiyun if (dm->support_ic_type == ODM_RTL8723D) {
1627*4882a593Smuzhiyun /* read HT CRC32 agg counter */
1628*4882a593Smuzhiyun reg = odm_get_bb_reg(dm, R_0xfb8, MASKDWORD);
1629*4882a593Smuzhiyun fa_t->cnt_ht_crc32_error_agg = (reg & 0xffff0000) >> 16;
1630*4882a593Smuzhiyun fa_t->cnt_ht_crc32_ok_agg = reg & 0xffff;
1631*4882a593Smuzhiyun }
1632*4882a593Smuzhiyun #endif
1633*4882a593Smuzhiyun
1634*4882a593Smuzhiyun #if (RTL8188E_SUPPORT)
1635*4882a593Smuzhiyun if (dm->support_ic_type == ODM_RTL8188E) {
1636*4882a593Smuzhiyun reg = odm_get_bb_reg(dm, ODM_REG_SC_CNT_11N, MASKDWORD);
1637*4882a593Smuzhiyun fa_t->cnt_bw_lsc = (reg & 0xffff);
1638*4882a593Smuzhiyun fa_t->cnt_bw_usc = ((reg & 0xffff0000) >> 16);
1639*4882a593Smuzhiyun }
1640*4882a593Smuzhiyun #endif
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun reg = odm_get_bb_reg(dm, ODM_REG_CCK_FA_LSB_11N, MASKBYTE0);
1643*4882a593Smuzhiyun fa_t->cnt_cck_fail = reg;
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun reg = odm_get_bb_reg(dm, ODM_REG_CCK_FA_MSB_11N, MASKBYTE3);
1646*4882a593Smuzhiyun fa_t->cnt_cck_fail += (reg & 0xff) << 8;
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun reg = odm_get_bb_reg(dm, ODM_REG_CCK_CCA_CNT_11N, MASKDWORD);
1649*4882a593Smuzhiyun fa_t->cnt_cck_cca = ((reg & 0xFF) << 8) | ((reg & 0xFF00) >> 8);
1650*4882a593Smuzhiyun
1651*4882a593Smuzhiyun fa_t->cnt_all_pre = fa_t->cnt_all;
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun fa_t->cnt_all = fa_t->cnt_fast_fsync +
1654*4882a593Smuzhiyun fa_t->cnt_sb_search_fail +
1655*4882a593Smuzhiyun fa_t->cnt_parity_fail +
1656*4882a593Smuzhiyun fa_t->cnt_rate_illegal +
1657*4882a593Smuzhiyun fa_t->cnt_crc8_fail +
1658*4882a593Smuzhiyun fa_t->cnt_mcs_fail +
1659*4882a593Smuzhiyun fa_t->cnt_cck_fail;
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun fa_t->cnt_cca_all = fa_t->cnt_ofdm_cca + fa_t->cnt_cck_cca;
1662*4882a593Smuzhiyun }
1663*4882a593Smuzhiyun #endif
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun #if (ODM_IC_11AC_SERIES_SUPPORT)
phydm_fa_cnt_statistics_ac(void * dm_void)1666*4882a593Smuzhiyun void phydm_fa_cnt_statistics_ac(void *dm_void)
1667*4882a593Smuzhiyun {
1668*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1669*4882a593Smuzhiyun struct phydm_fa_struct *fa_t = &dm->false_alm_cnt;
1670*4882a593Smuzhiyun u32 ret_value = 0;
1671*4882a593Smuzhiyun u32 cck_enable = 0;
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun if (!(dm->support_ic_type & ODM_IC_11AC_SERIES))
1674*4882a593Smuzhiyun return;
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun ret_value = odm_get_bb_reg(dm, ODM_REG_OFDM_FA_TYPE1_11AC, MASKDWORD);
1677*4882a593Smuzhiyun fa_t->cnt_fast_fsync = (ret_value & 0xffff0000) >> 16;
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun ret_value = odm_get_bb_reg(dm, ODM_REG_OFDM_FA_TYPE2_11AC, MASKDWORD);
1680*4882a593Smuzhiyun fa_t->cnt_sb_search_fail = ret_value & 0xffff;
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun ret_value = odm_get_bb_reg(dm, ODM_REG_OFDM_FA_TYPE3_11AC, MASKDWORD);
1683*4882a593Smuzhiyun fa_t->cnt_parity_fail = ret_value & 0xffff;
1684*4882a593Smuzhiyun fa_t->cnt_rate_illegal = (ret_value & 0xffff0000) >> 16;
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun ret_value = odm_get_bb_reg(dm, ODM_REG_OFDM_FA_TYPE4_11AC, MASKDWORD);
1687*4882a593Smuzhiyun fa_t->cnt_crc8_fail = ret_value & 0xffff;
1688*4882a593Smuzhiyun fa_t->cnt_mcs_fail = (ret_value & 0xffff0000) >> 16;
1689*4882a593Smuzhiyun
1690*4882a593Smuzhiyun ret_value = odm_get_bb_reg(dm, ODM_REG_OFDM_FA_TYPE5_11AC, MASKDWORD);
1691*4882a593Smuzhiyun fa_t->cnt_crc8_fail_vhta = ret_value & 0xffff;
1692*4882a593Smuzhiyun fa_t->cnt_crc8_fail_vhtb = ret_value & 0xffff0000 >> 16;
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun ret_value = odm_get_bb_reg(dm, ODM_REG_OFDM_FA_TYPE6_11AC, MASKDWORD);
1695*4882a593Smuzhiyun fa_t->cnt_mcs_fail_vht = ret_value & 0xffff;
1696*4882a593Smuzhiyun
1697*4882a593Smuzhiyun /* read OFDM FA counter */
1698*4882a593Smuzhiyun fa_t->cnt_ofdm_fail = odm_get_bb_reg(dm, R_0xf48, MASKLWORD);
1699*4882a593Smuzhiyun
1700*4882a593Smuzhiyun /* Read CCK FA counter */
1701*4882a593Smuzhiyun fa_t->cnt_cck_fail = odm_get_bb_reg(dm, ODM_REG_CCK_FA_11AC, MASKLWORD);
1702*4882a593Smuzhiyun
1703*4882a593Smuzhiyun /* read CCK/OFDM CCA counter */
1704*4882a593Smuzhiyun ret_value = odm_get_bb_reg(dm, ODM_REG_CCK_CCA_CNT_11AC, MASKDWORD);
1705*4882a593Smuzhiyun fa_t->cnt_ofdm_cca = (ret_value & 0xffff0000) >> 16;
1706*4882a593Smuzhiyun fa_t->cnt_cck_cca = ret_value & 0xffff;
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun /* read CCK CRC32 counter */
1709*4882a593Smuzhiyun ret_value = odm_get_bb_reg(dm, ODM_REG_CCK_CRC32_CNT_11AC, MASKDWORD);
1710*4882a593Smuzhiyun fa_t->cnt_cck_crc32_error = (ret_value & 0xffff0000) >> 16;
1711*4882a593Smuzhiyun fa_t->cnt_cck_crc32_ok = ret_value & 0xffff;
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun /* read OFDM CRC32 counter */
1714*4882a593Smuzhiyun ret_value = odm_get_bb_reg(dm, ODM_REG_OFDM_CRC32_CNT_11AC, MASKDWORD);
1715*4882a593Smuzhiyun fa_t->cnt_ofdm_crc32_error = (ret_value & 0xffff0000) >> 16;
1716*4882a593Smuzhiyun fa_t->cnt_ofdm_crc32_ok = ret_value & 0xffff;
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun /* read OFDM2 CRC32 counter */
1719*4882a593Smuzhiyun ret_value = odm_get_bb_reg(dm, R_0xf1c, MASKDWORD);
1720*4882a593Smuzhiyun fa_t->cnt_ofdm2_crc32_ok = ret_value & 0xffff;
1721*4882a593Smuzhiyun fa_t->cnt_ofdm2_crc32_error = (ret_value & 0xffff0000) >> 16;
1722*4882a593Smuzhiyun
1723*4882a593Smuzhiyun /* read HT CRC32 counter */
1724*4882a593Smuzhiyun ret_value = odm_get_bb_reg(dm, ODM_REG_HT_CRC32_CNT_11AC, MASKDWORD);
1725*4882a593Smuzhiyun fa_t->cnt_ht_crc32_error = (ret_value & 0xffff0000) >> 16;
1726*4882a593Smuzhiyun fa_t->cnt_ht_crc32_ok = ret_value & 0xffff;
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun /* read HT2 CRC32 counter */
1729*4882a593Smuzhiyun ret_value = odm_get_bb_reg(dm, R_0xf18, MASKDWORD);
1730*4882a593Smuzhiyun fa_t->cnt_ht2_crc32_ok = ret_value & 0xffff;
1731*4882a593Smuzhiyun fa_t->cnt_ht2_crc32_error = (ret_value & 0xffff0000) >> 16;
1732*4882a593Smuzhiyun
1733*4882a593Smuzhiyun /* read VHT CRC32 counter */
1734*4882a593Smuzhiyun ret_value = odm_get_bb_reg(dm, ODM_REG_VHT_CRC32_CNT_11AC, MASKDWORD);
1735*4882a593Smuzhiyun fa_t->cnt_vht_crc32_error = (ret_value & 0xffff0000) >> 16;
1736*4882a593Smuzhiyun fa_t->cnt_vht_crc32_ok = ret_value & 0xffff;
1737*4882a593Smuzhiyun
1738*4882a593Smuzhiyun /*read VHT2 CRC32 counter */
1739*4882a593Smuzhiyun ret_value = odm_get_bb_reg(dm, R_0xf54, MASKDWORD);
1740*4882a593Smuzhiyun fa_t->cnt_vht2_crc32_ok = ret_value & 0xffff;
1741*4882a593Smuzhiyun fa_t->cnt_vht2_crc32_error = (ret_value & 0xffff0000) >> 16;
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun #if (RTL8881A_SUPPORT)
1744*4882a593Smuzhiyun if (dm->support_ic_type == ODM_RTL8881A) {
1745*4882a593Smuzhiyun u32 tmp = 0;
1746*4882a593Smuzhiyun
1747*4882a593Smuzhiyun if (fa_t->cnt_ofdm_fail >= fa_t->cnt_ofdm_fail_pre) {
1748*4882a593Smuzhiyun tmp = fa_t->cnt_ofdm_fail_pre;
1749*4882a593Smuzhiyun fa_t->cnt_ofdm_fail_pre = fa_t->cnt_ofdm_fail;
1750*4882a593Smuzhiyun fa_t->cnt_ofdm_fail = fa_t->cnt_ofdm_fail - tmp;
1751*4882a593Smuzhiyun } else {
1752*4882a593Smuzhiyun fa_t->cnt_ofdm_fail_pre = fa_t->cnt_ofdm_fail;
1753*4882a593Smuzhiyun }
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_FA_CNT,
1756*4882a593Smuzhiyun "[8881]cnt_ofdm_fail{curr,pre}={%d,%d}\n",
1757*4882a593Smuzhiyun fa_t->cnt_ofdm_fail_pre, tmp);
1758*4882a593Smuzhiyun }
1759*4882a593Smuzhiyun #endif
1760*4882a593Smuzhiyun
1761*4882a593Smuzhiyun cck_enable = odm_get_bb_reg(dm, ODM_REG_BB_RX_PATH_11AC, BIT(28));
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun if (cck_enable) { /* @if(*dm->band_type == ODM_BAND_2_4G) */
1764*4882a593Smuzhiyun fa_t->cnt_all = fa_t->cnt_ofdm_fail + fa_t->cnt_cck_fail;
1765*4882a593Smuzhiyun fa_t->cnt_cca_all = fa_t->cnt_cck_cca + fa_t->cnt_ofdm_cca;
1766*4882a593Smuzhiyun } else {
1767*4882a593Smuzhiyun fa_t->cnt_all = fa_t->cnt_ofdm_fail;
1768*4882a593Smuzhiyun fa_t->cnt_cca_all = fa_t->cnt_ofdm_cca;
1769*4882a593Smuzhiyun }
1770*4882a593Smuzhiyun }
1771*4882a593Smuzhiyun #endif
1772*4882a593Smuzhiyun
phydm_get_edcca_report(void * dm_void)1773*4882a593Smuzhiyun u32 phydm_get_edcca_report(void *dm_void)
1774*4882a593Smuzhiyun {
1775*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1776*4882a593Smuzhiyun struct phydm_fa_struct *fa_t = &dm->false_alm_cnt;
1777*4882a593Smuzhiyun u32 dbg_port = dm->adaptivity.adaptivity_dbg_port;
1778*4882a593Smuzhiyun u32 val = 0;
1779*4882a593Smuzhiyun
1780*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8723D) {
1781*4882a593Smuzhiyun val = odm_get_bb_reg(dm, R_0x9a0, BIT(29));
1782*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
1783*4882a593Smuzhiyun val = odm_get_bb_reg(dm, R_0x2d38, BIT(24));
1784*4882a593Smuzhiyun } else if (phydm_set_bb_dbg_port(dm, DBGPORT_PRI_1, dbg_port)) {
1785*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8723B | ODM_RTL8188E))
1786*4882a593Smuzhiyun val = (phydm_get_bb_dbg_port_val(dm) & BIT(30)) >> 30;
1787*4882a593Smuzhiyun else
1788*4882a593Smuzhiyun val = (phydm_get_bb_dbg_port_val(dm) & BIT(29)) >> 29;
1789*4882a593Smuzhiyun phydm_release_bb_dbg_port(dm);
1790*4882a593Smuzhiyun }
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun return val;
1793*4882a593Smuzhiyun }
1794*4882a593Smuzhiyun
phydm_get_dbg_port_info(void * dm_void)1795*4882a593Smuzhiyun void phydm_get_dbg_port_info(void *dm_void)
1796*4882a593Smuzhiyun {
1797*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1798*4882a593Smuzhiyun struct phydm_fa_struct *fa_t = &dm->false_alm_cnt;
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
1801*4882a593Smuzhiyun fa_t->dbg_port0 = odm_get_bb_reg(dm, R_0x2db4, MASKDWORD);
1802*4882a593Smuzhiyun } else {
1803*4882a593Smuzhiyun /*set debug port to 0x0*/
1804*4882a593Smuzhiyun if (phydm_set_bb_dbg_port(dm, DBGPORT_PRI_1, 0x0)) {
1805*4882a593Smuzhiyun fa_t->dbg_port0 = phydm_get_bb_dbg_port_val(dm);
1806*4882a593Smuzhiyun phydm_release_bb_dbg_port(dm);
1807*4882a593Smuzhiyun }
1808*4882a593Smuzhiyun }
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun fa_t->edcca_flag = (boolean)phydm_get_edcca_report(dm);
1811*4882a593Smuzhiyun
1812*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_FA_CNT, "FA_Cnt: Dbg port 0x0 = 0x%x, EDCCA = %d\n",
1813*4882a593Smuzhiyun fa_t->dbg_port0, fa_t->edcca_flag);
1814*4882a593Smuzhiyun }
1815*4882a593Smuzhiyun
phydm_set_crc32_cnt2_rate(void * dm_void,u8 rate_idx)1816*4882a593Smuzhiyun void phydm_set_crc32_cnt2_rate(void *dm_void, u8 rate_idx)
1817*4882a593Smuzhiyun {
1818*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1819*4882a593Smuzhiyun struct phydm_fa_struct *fa_t = &dm->false_alm_cnt;
1820*4882a593Smuzhiyun boolean is_ofdm_rate = phydm_is_ofdm_rate(dm, rate_idx);
1821*4882a593Smuzhiyun boolean is_ht_rate = phydm_is_ht_rate(dm, rate_idx);
1822*4882a593Smuzhiyun boolean is_vht_rate = phydm_is_vht_rate(dm, rate_idx);
1823*4882a593Smuzhiyun u32 reg_addr = 0x0;
1824*4882a593Smuzhiyun u32 ofdm_rate_bitmask = 0x0;
1825*4882a593Smuzhiyun u32 ht_mcs_bitmask = 0x0;
1826*4882a593Smuzhiyun u32 vht_mcs_bitmask = 0x0;
1827*4882a593Smuzhiyun u32 vht_ss_bitmask = 0x0;
1828*4882a593Smuzhiyun u8 rate = 0x0;
1829*4882a593Smuzhiyun u8 ss = 0x0;
1830*4882a593Smuzhiyun
1831*4882a593Smuzhiyun if (!is_ofdm_rate && !is_ht_rate && !is_vht_rate)
1832*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_FA_CNT,
1833*4882a593Smuzhiyun "[FA CNT] rate_idx = (0x%x) is not supported !\n",
1834*4882a593Smuzhiyun rate_idx);
1835*4882a593Smuzhiyun
1836*4882a593Smuzhiyun switch (dm->ic_ip_series) {
1837*4882a593Smuzhiyun case PHYDM_IC_N:
1838*4882a593Smuzhiyun reg_addr = R_0xf04;
1839*4882a593Smuzhiyun ofdm_rate_bitmask = 0x0000f000;
1840*4882a593Smuzhiyun ht_mcs_bitmask = 0x007f0000;
1841*4882a593Smuzhiyun break;
1842*4882a593Smuzhiyun case PHYDM_IC_AC:
1843*4882a593Smuzhiyun reg_addr = R_0xb04;
1844*4882a593Smuzhiyun ofdm_rate_bitmask = 0x0000f000;
1845*4882a593Smuzhiyun ht_mcs_bitmask = 0x007f0000;
1846*4882a593Smuzhiyun vht_mcs_bitmask = 0x0f000000;
1847*4882a593Smuzhiyun vht_ss_bitmask = 0x30000000;
1848*4882a593Smuzhiyun break;
1849*4882a593Smuzhiyun case PHYDM_IC_JGR3:
1850*4882a593Smuzhiyun reg_addr = R_0x1eb8;
1851*4882a593Smuzhiyun ofdm_rate_bitmask = 0x00000f00;
1852*4882a593Smuzhiyun ht_mcs_bitmask = 0x007f0000;
1853*4882a593Smuzhiyun vht_mcs_bitmask = 0x0000f000;
1854*4882a593Smuzhiyun vht_ss_bitmask = 0x000000c0;
1855*4882a593Smuzhiyun break;
1856*4882a593Smuzhiyun default:
1857*4882a593Smuzhiyun break;
1858*4882a593Smuzhiyun }
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun if (is_ofdm_rate) {
1861*4882a593Smuzhiyun rate = phydm_legacy_rate_2_spec_rate(dm, rate_idx);
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun odm_set_bb_reg(dm, reg_addr, ofdm_rate_bitmask, rate);
1864*4882a593Smuzhiyun fa_t->ofdm2_rate_idx = rate_idx;
1865*4882a593Smuzhiyun } else if (is_ht_rate) {
1866*4882a593Smuzhiyun rate = phydm_rate_2_rate_digit(dm, rate_idx);
1867*4882a593Smuzhiyun
1868*4882a593Smuzhiyun odm_set_bb_reg(dm, reg_addr, ht_mcs_bitmask, rate);
1869*4882a593Smuzhiyun fa_t->ht2_rate_idx = rate_idx;
1870*4882a593Smuzhiyun } else if (is_vht_rate) {
1871*4882a593Smuzhiyun rate = phydm_rate_2_rate_digit(dm, rate_idx);
1872*4882a593Smuzhiyun ss = phydm_rate_to_num_ss(dm, rate_idx);
1873*4882a593Smuzhiyun
1874*4882a593Smuzhiyun odm_set_bb_reg(dm, reg_addr, vht_mcs_bitmask, rate);
1875*4882a593Smuzhiyun odm_set_bb_reg(dm, reg_addr, vht_ss_bitmask, ss - 1);
1876*4882a593Smuzhiyun fa_t->vht2_rate_idx = rate_idx;
1877*4882a593Smuzhiyun }
1878*4882a593Smuzhiyun }
1879*4882a593Smuzhiyun
phydm_false_alarm_counter_statistics(void * dm_void)1880*4882a593Smuzhiyun void phydm_false_alarm_counter_statistics(void *dm_void)
1881*4882a593Smuzhiyun {
1882*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1883*4882a593Smuzhiyun struct phydm_fa_struct *fa_t = &dm->false_alm_cnt;
1884*4882a593Smuzhiyun char dbg_buf[PHYDM_SNPRINT_SIZE] = {0};
1885*4882a593Smuzhiyun u32 tmp = 0;
1886*4882a593Smuzhiyun
1887*4882a593Smuzhiyun if (!(dm->support_ability & ODM_BB_FA_CNT))
1888*4882a593Smuzhiyun return;
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_FA_CNT, "%s======>\n", __func__);
1891*4882a593Smuzhiyun
1892*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
1893*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
1894*4882a593Smuzhiyun phydm_fa_cnt_statistics_jgr3(dm);
1895*4882a593Smuzhiyun #endif
1896*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11N_SERIES) {
1897*4882a593Smuzhiyun #if (ODM_IC_11N_SERIES_SUPPORT)
1898*4882a593Smuzhiyun phydm_fa_cnt_statistics_n(dm);
1899*4882a593Smuzhiyun #endif
1900*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
1901*4882a593Smuzhiyun #if (ODM_IC_11AC_SERIES_SUPPORT)
1902*4882a593Smuzhiyun phydm_fa_cnt_statistics_ac(dm);
1903*4882a593Smuzhiyun #endif
1904*4882a593Smuzhiyun }
1905*4882a593Smuzhiyun
1906*4882a593Smuzhiyun phydm_get_dbg_port_info(dm);
1907*4882a593Smuzhiyun phydm_false_alarm_counter_reg_reset(dm_void);
1908*4882a593Smuzhiyun
1909*4882a593Smuzhiyun fa_t->time_fa_all = fa_t->cnt_fast_fsync * 12 +
1910*4882a593Smuzhiyun fa_t->cnt_sb_search_fail * 12 +
1911*4882a593Smuzhiyun fa_t->cnt_parity_fail * 28 +
1912*4882a593Smuzhiyun fa_t->cnt_rate_illegal * 28 +
1913*4882a593Smuzhiyun fa_t->cnt_crc8_fail * 20 +
1914*4882a593Smuzhiyun fa_t->cnt_crc8_fail_vhta * 28 +
1915*4882a593Smuzhiyun fa_t->cnt_mcs_fail_vht * 36 +
1916*4882a593Smuzhiyun fa_t->cnt_mcs_fail * 32 +
1917*4882a593Smuzhiyun fa_t->cnt_cck_fail * 80;
1918*4882a593Smuzhiyun
1919*4882a593Smuzhiyun fa_t->cnt_crc32_error_all = fa_t->cnt_vht_crc32_error +
1920*4882a593Smuzhiyun fa_t->cnt_ht_crc32_error +
1921*4882a593Smuzhiyun fa_t->cnt_ofdm_crc32_error +
1922*4882a593Smuzhiyun fa_t->cnt_cck_crc32_error;
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun fa_t->cnt_crc32_ok_all = fa_t->cnt_vht_crc32_ok +
1925*4882a593Smuzhiyun fa_t->cnt_ht_crc32_ok +
1926*4882a593Smuzhiyun fa_t->cnt_ofdm_crc32_ok +
1927*4882a593Smuzhiyun fa_t->cnt_cck_crc32_ok;
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_FA_CNT,
1930*4882a593Smuzhiyun "[CCA Cnt] {CCK, OFDM, Total} = {%d, %d, %d}\n",
1931*4882a593Smuzhiyun fa_t->cnt_cck_cca, fa_t->cnt_ofdm_cca, fa_t->cnt_cca_all);
1932*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_FA_CNT,
1933*4882a593Smuzhiyun "[FA Cnt] {CCK, OFDM, Total} = {%d, %d, %d}\n",
1934*4882a593Smuzhiyun fa_t->cnt_cck_fail, fa_t->cnt_ofdm_fail, fa_t->cnt_all);
1935*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_FA_CNT,
1936*4882a593Smuzhiyun "[OFDM FA] Parity=%d, Rate=%d, Fast_Fsync=%d, SBD=%d\n",
1937*4882a593Smuzhiyun fa_t->cnt_parity_fail, fa_t->cnt_rate_illegal,
1938*4882a593Smuzhiyun fa_t->cnt_fast_fsync, fa_t->cnt_sb_search_fail);
1939*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_FA_CNT, "[HT FA] CRC8=%d, MCS=%d\n",
1940*4882a593Smuzhiyun fa_t->cnt_crc8_fail, fa_t->cnt_mcs_fail);
1941*4882a593Smuzhiyun #if (ODM_IC_11AC_SERIES_SUPPORT || defined(PHYDM_IC_JGR3_SERIES_SUPPORT))
1942*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_IC_11AC_SERIES | ODM_IC_JGR3_SERIES)) {
1943*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_FA_CNT,
1944*4882a593Smuzhiyun "[VHT FA] SIGA_CRC8=%d, SIGB_CRC8=%d, MCS=%d\n",
1945*4882a593Smuzhiyun fa_t->cnt_crc8_fail_vhta, fa_t->cnt_crc8_fail_vhtb,
1946*4882a593Smuzhiyun fa_t->cnt_mcs_fail_vht);
1947*4882a593Smuzhiyun }
1948*4882a593Smuzhiyun #endif
1949*4882a593Smuzhiyun
1950*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_FA_CNT,
1951*4882a593Smuzhiyun "[CRC32 OK Cnt] {CCK, OFDM, HT, VHT, Total} = {%d, %d, %d, %d, %d}\n",
1952*4882a593Smuzhiyun fa_t->cnt_cck_crc32_ok, fa_t->cnt_ofdm_crc32_ok,
1953*4882a593Smuzhiyun fa_t->cnt_ht_crc32_ok, fa_t->cnt_vht_crc32_ok,
1954*4882a593Smuzhiyun fa_t->cnt_crc32_ok_all);
1955*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_FA_CNT,
1956*4882a593Smuzhiyun "[CRC32 Err Cnt] {CCK, OFDM, HT, VHT, Total} = {%d, %d, %d, %d, %d}\n",
1957*4882a593Smuzhiyun fa_t->cnt_cck_crc32_error, fa_t->cnt_ofdm_crc32_error,
1958*4882a593Smuzhiyun fa_t->cnt_ht_crc32_error, fa_t->cnt_vht_crc32_error,
1959*4882a593Smuzhiyun fa_t->cnt_crc32_error_all);
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun if (fa_t->ofdm2_rate_idx) {
1962*4882a593Smuzhiyun tmp = fa_t->cnt_ofdm2_crc32_error + fa_t->cnt_ofdm2_crc32_ok;
1963*4882a593Smuzhiyun fa_t->ofdm2_pcr = (u8)PHYDM_DIV(fa_t->cnt_ofdm2_crc32_ok * 100,
1964*4882a593Smuzhiyun tmp);
1965*4882a593Smuzhiyun phydm_print_rate_2_buff(dm, fa_t->ofdm2_rate_idx, dbg_buf,
1966*4882a593Smuzhiyun PHYDM_SNPRINT_SIZE);
1967*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_FA_CNT,
1968*4882a593Smuzhiyun "[OFDM:%s CRC32 Cnt] {error, ok}= {%d, %d} (%d percent)\n",
1969*4882a593Smuzhiyun dbg_buf, fa_t->cnt_ofdm2_crc32_error,
1970*4882a593Smuzhiyun fa_t->cnt_ofdm2_crc32_ok, fa_t->ofdm2_pcr);
1971*4882a593Smuzhiyun } else {
1972*4882a593Smuzhiyun phydm_set_crc32_cnt2_rate(dm, ODM_RATE6M);
1973*4882a593Smuzhiyun }
1974*4882a593Smuzhiyun
1975*4882a593Smuzhiyun if (fa_t->ht2_rate_idx) {
1976*4882a593Smuzhiyun tmp = fa_t->cnt_ht2_crc32_error + fa_t->cnt_ht2_crc32_ok;
1977*4882a593Smuzhiyun fa_t->ht2_pcr = (u8)PHYDM_DIV(fa_t->cnt_ht2_crc32_ok * 100,
1978*4882a593Smuzhiyun tmp);
1979*4882a593Smuzhiyun phydm_print_rate_2_buff(dm, fa_t->ht2_rate_idx, dbg_buf,
1980*4882a593Smuzhiyun PHYDM_SNPRINT_SIZE);
1981*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_FA_CNT,
1982*4882a593Smuzhiyun "[HT:%s CRC32 Cnt] {error, ok}= {%d, %d} (%d percent)\n",
1983*4882a593Smuzhiyun dbg_buf, fa_t->cnt_ht2_crc32_error,
1984*4882a593Smuzhiyun fa_t->cnt_ht2_crc32_ok, fa_t->ht2_pcr);
1985*4882a593Smuzhiyun } else {
1986*4882a593Smuzhiyun phydm_set_crc32_cnt2_rate(dm, ODM_RATEMCS0);
1987*4882a593Smuzhiyun }
1988*4882a593Smuzhiyun
1989*4882a593Smuzhiyun #if (ODM_IC_11AC_SERIES_SUPPORT || defined(PHYDM_IC_JGR3_SERIES_SUPPORT))
1990*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_IC_11AC_SERIES | ODM_IC_JGR3_SERIES)) {
1991*4882a593Smuzhiyun if (fa_t->vht2_rate_idx) {
1992*4882a593Smuzhiyun tmp = fa_t->cnt_vht2_crc32_error +
1993*4882a593Smuzhiyun fa_t->cnt_vht2_crc32_ok;
1994*4882a593Smuzhiyun fa_t->vht2_pcr = (u8)PHYDM_DIV(fa_t->cnt_vht2_crc32_ok *
1995*4882a593Smuzhiyun 100, tmp);
1996*4882a593Smuzhiyun phydm_print_rate_2_buff(dm, fa_t->vht2_rate_idx,
1997*4882a593Smuzhiyun dbg_buf, PHYDM_SNPRINT_SIZE);
1998*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_FA_CNT,
1999*4882a593Smuzhiyun "[VHT:%s CRC32 Cnt] {error, ok}= {%d, %d} (%d percent)\n",
2000*4882a593Smuzhiyun dbg_buf, fa_t->cnt_vht2_crc32_error,
2001*4882a593Smuzhiyun fa_t->cnt_vht2_crc32_ok, fa_t->vht2_pcr);
2002*4882a593Smuzhiyun } else {
2003*4882a593Smuzhiyun phydm_set_crc32_cnt2_rate(dm, ODM_RATEVHTSS1MCS0);
2004*4882a593Smuzhiyun }
2005*4882a593Smuzhiyun }
2006*4882a593Smuzhiyun #endif
2007*4882a593Smuzhiyun }
2008*4882a593Smuzhiyun
phydm_fill_fw_dig_info(void * dm_void,boolean * enable,u8 * para4,u8 * para8)2009*4882a593Smuzhiyun void phydm_fill_fw_dig_info(void *dm_void, boolean *enable,
2010*4882a593Smuzhiyun u8 *para4, u8 *para8) {
2011*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2012*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
2013*4882a593Smuzhiyun
2014*4882a593Smuzhiyun dig_t->fw_dig_enable = *enable;
2015*4882a593Smuzhiyun para8[0] = dig_t->rx_gain_range_max;
2016*4882a593Smuzhiyun para8[1] = dig_t->rx_gain_range_min;
2017*4882a593Smuzhiyun para8[2] = dm->number_linked_client;
2018*4882a593Smuzhiyun para4[0] = (u8)DIG_LPS_MODE;
2019*4882a593Smuzhiyun }
2020*4882a593Smuzhiyun
phydm_crc32_cnt_dbg(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)2021*4882a593Smuzhiyun void phydm_crc32_cnt_dbg(void *dm_void, char input[][16], u32 *_used,
2022*4882a593Smuzhiyun char *output, u32 *_out_len)
2023*4882a593Smuzhiyun {
2024*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2025*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
2026*4882a593Smuzhiyun char help[] = "-h";
2027*4882a593Smuzhiyun u32 var1[10] = {0};
2028*4882a593Smuzhiyun u32 used = *_used;
2029*4882a593Smuzhiyun u32 out_len = *_out_len;
2030*4882a593Smuzhiyun u8 i = 0;
2031*4882a593Smuzhiyun u8 rate = 0x0;
2032*4882a593Smuzhiyun
2033*4882a593Smuzhiyun if ((strcmp(input[1], help) == 0)) {
2034*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
2035*4882a593Smuzhiyun "[CRC32 Cnt] {rate_idx}\n");
2036*4882a593Smuzhiyun } else {
2037*4882a593Smuzhiyun PHYDM_SSCANF(input[1], DCMD_DECIMAL, &var1[0]);
2038*4882a593Smuzhiyun rate = (u8)var1[0];
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
2041*4882a593Smuzhiyun "{rate}={0x%x}", rate);
2042*4882a593Smuzhiyun
2043*4882a593Smuzhiyun phydm_set_crc32_cnt2_rate(dm, rate);
2044*4882a593Smuzhiyun }
2045*4882a593Smuzhiyun *_used = used;
2046*4882a593Smuzhiyun *_out_len = out_len;
2047*4882a593Smuzhiyun }
2048*4882a593Smuzhiyun
2049*4882a593Smuzhiyun #ifdef PHYDM_TDMA_DIG_SUPPORT
phydm_set_tdma_dig_timer(void * dm_void)2050*4882a593Smuzhiyun void phydm_set_tdma_dig_timer(void *dm_void)
2051*4882a593Smuzhiyun {
2052*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2053*4882a593Smuzhiyun u32 delta_time_us = dm->tdma_dig_timer_ms * 1000;
2054*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
2055*4882a593Smuzhiyun u32 timeout = 0;
2056*4882a593Smuzhiyun u32 current_time_stamp, diff_time_stamp, regb0 = 0;
2057*4882a593Smuzhiyun
2058*4882a593Smuzhiyun /*some IC has no FREERUN_CUNT register, like 92E*/
2059*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8197F)
2060*4882a593Smuzhiyun current_time_stamp = odm_get_bb_reg(dm, R_0x568, 0xffffffff);
2061*4882a593Smuzhiyun else
2062*4882a593Smuzhiyun return;
2063*4882a593Smuzhiyun
2064*4882a593Smuzhiyun timeout = current_time_stamp + delta_time_us;
2065*4882a593Smuzhiyun
2066*4882a593Smuzhiyun diff_time_stamp = current_time_stamp - dig_t->cur_timestamp;
2067*4882a593Smuzhiyun dig_t->pre_timestamp = dig_t->cur_timestamp;
2068*4882a593Smuzhiyun dig_t->cur_timestamp = current_time_stamp;
2069*4882a593Smuzhiyun
2070*4882a593Smuzhiyun /*@HIMR0, it shows HW interrupt mask*/
2071*4882a593Smuzhiyun regb0 = odm_get_bb_reg(dm, R_0xb0, 0xffffffff);
2072*4882a593Smuzhiyun
2073*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "Set next timer\n");
2074*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG,
2075*4882a593Smuzhiyun "curr_time_stamp=%d, delta_time_us=%d\n",
2076*4882a593Smuzhiyun current_time_stamp, delta_time_us);
2077*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG,
2078*4882a593Smuzhiyun "timeout=%d, diff_time_stamp=%d, Reg0xb0 = 0x%x\n",
2079*4882a593Smuzhiyun timeout, diff_time_stamp, regb0);
2080*4882a593Smuzhiyun
2081*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8197F) /*REG_PS_TIMER2*/
2082*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x588, 0xffffffff, timeout);
2083*4882a593Smuzhiyun else {
2084*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "NOT 97F, NOT start\n");
2085*4882a593Smuzhiyun return;
2086*4882a593Smuzhiyun }
2087*4882a593Smuzhiyun }
2088*4882a593Smuzhiyun
phydm_tdma_dig_timer_check(void * dm_void)2089*4882a593Smuzhiyun void phydm_tdma_dig_timer_check(void *dm_void)
2090*4882a593Smuzhiyun {
2091*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2092*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
2093*4882a593Smuzhiyun
2094*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "tdma_dig_cnt=%d, pre_tdma_dig_cnt=%d\n",
2095*4882a593Smuzhiyun dig_t->tdma_dig_cnt, dig_t->pre_tdma_dig_cnt);
2096*4882a593Smuzhiyun
2097*4882a593Smuzhiyun if (dig_t->tdma_dig_cnt == 0 ||
2098*4882a593Smuzhiyun dig_t->tdma_dig_cnt == dig_t->pre_tdma_dig_cnt) {
2099*4882a593Smuzhiyun if (dm->support_ability & ODM_BB_DIG) {
2100*4882a593Smuzhiyun #ifdef IS_USE_NEW_TDMA
2101*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8198F | ODM_RTL8814B |
2102*4882a593Smuzhiyun ODM_RTL8812F | ODM_RTL8822B | ODM_RTL8192F |
2103*4882a593Smuzhiyun ODM_RTL8821C | ODM_RTL8197G | ODM_RTL8822C |
2104*4882a593Smuzhiyun ODM_RTL8723D)) {
2105*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG,
2106*4882a593Smuzhiyun "Check fail, Restart timer\n\n");
2107*4882a593Smuzhiyun phydm_false_alarm_counter_reset(dm);
2108*4882a593Smuzhiyun odm_set_timer(dm, &dm->tdma_dig_timer,
2109*4882a593Smuzhiyun dm->tdma_dig_timer_ms);
2110*4882a593Smuzhiyun } else {
2111*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG,
2112*4882a593Smuzhiyun "Not support TDMADIG, no SW timer\n");
2113*4882a593Smuzhiyun }
2114*4882a593Smuzhiyun #else
2115*4882a593Smuzhiyun /*@if interrupt mask info is got.*/
2116*4882a593Smuzhiyun /*Reg0xb0 is no longer needed*/
2117*4882a593Smuzhiyun #if 0
2118*4882a593Smuzhiyun /*regb0 = odm_get_bb_reg(dm, R_0xb0, bMaskDWord);*/
2119*4882a593Smuzhiyun #endif
2120*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG,
2121*4882a593Smuzhiyun "Check fail, Mask[0]=0x%x, restart timer\n",
2122*4882a593Smuzhiyun *dm->interrupt_mask);
2123*4882a593Smuzhiyun
2124*4882a593Smuzhiyun phydm_tdma_dig_add_interrupt_mask_handler(dm);
2125*4882a593Smuzhiyun phydm_enable_rx_related_interrupt_handler(dm);
2126*4882a593Smuzhiyun phydm_set_tdma_dig_timer(dm);
2127*4882a593Smuzhiyun #endif
2128*4882a593Smuzhiyun }
2129*4882a593Smuzhiyun } else {
2130*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "Check pass, update pre_tdma_dig_cnt\n");
2131*4882a593Smuzhiyun }
2132*4882a593Smuzhiyun
2133*4882a593Smuzhiyun dig_t->pre_tdma_dig_cnt = dig_t->tdma_dig_cnt;
2134*4882a593Smuzhiyun }
2135*4882a593Smuzhiyun
2136*4882a593Smuzhiyun /*@different IC/team may use different timer for tdma-dig*/
phydm_tdma_dig_add_interrupt_mask_handler(void * dm_void)2137*4882a593Smuzhiyun void phydm_tdma_dig_add_interrupt_mask_handler(void *dm_void)
2138*4882a593Smuzhiyun {
2139*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2140*4882a593Smuzhiyun
2141*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == (ODM_AP))
2142*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8197F) {
2143*4882a593Smuzhiyun /*@HAL_INT_TYPE_PSTIMEOUT2*/
2144*4882a593Smuzhiyun phydm_add_interrupt_mask_handler(dm, HAL_INT_TYPE_PSTIMEOUT2);
2145*4882a593Smuzhiyun }
2146*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE == (ODM_WIN))
2147*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE == (ODM_CE))
2148*4882a593Smuzhiyun #endif
2149*4882a593Smuzhiyun }
2150*4882a593Smuzhiyun
2151*4882a593Smuzhiyun /* will be triggered by HW timer*/
phydm_tdma_dig(void * dm_void)2152*4882a593Smuzhiyun void phydm_tdma_dig(void *dm_void)
2153*4882a593Smuzhiyun {
2154*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2155*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
2156*4882a593Smuzhiyun struct phydm_fa_struct *falm_cnt = &dm->false_alm_cnt;
2157*4882a593Smuzhiyun u32 reg_c50 = 0;
2158*4882a593Smuzhiyun
2159*4882a593Smuzhiyun #if (RTL8198F_SUPPORT || RTL8814B_SUPPORT || RTL8812F_SUPPORT ||\
2160*4882a593Smuzhiyun RTL8822B_SUPPORT || RTL8192F_SUPPORT || RTL8821C_SUPPORT)
2161*4882a593Smuzhiyun #ifdef IS_USE_NEW_TDMA
2162*4882a593Smuzhiyun if (dm->support_ic_type &
2163*4882a593Smuzhiyun (ODM_RTL8198F | ODM_RTL8814B | ODM_RTL8812F | ODM_RTL8822B |
2164*4882a593Smuzhiyun ODM_RTL8192F | ODM_RTL8821C)) {
2165*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "98F/14B/12F/22B/92F/21C, new tdma\n");
2166*4882a593Smuzhiyun return;
2167*4882a593Smuzhiyun }
2168*4882a593Smuzhiyun #endif
2169*4882a593Smuzhiyun #endif
2170*4882a593Smuzhiyun reg_c50 = odm_get_bb_reg(dm, R_0xc50, MASKBYTE0);
2171*4882a593Smuzhiyun
2172*4882a593Smuzhiyun dig_t->tdma_dig_state =
2173*4882a593Smuzhiyun dig_t->tdma_dig_cnt % dm->tdma_dig_state_number;
2174*4882a593Smuzhiyun
2175*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "tdma_dig_state=%d, regc50=0x%x\n",
2176*4882a593Smuzhiyun dig_t->tdma_dig_state, reg_c50);
2177*4882a593Smuzhiyun
2178*4882a593Smuzhiyun dig_t->tdma_dig_cnt++;
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun if (dig_t->tdma_dig_state == 1) {
2181*4882a593Smuzhiyun /* update IGI from tdma_dig_state == 0*/
2182*4882a593Smuzhiyun if (dig_t->cur_ig_value_tdma == 0)
2183*4882a593Smuzhiyun dig_t->cur_ig_value_tdma = dig_t->cur_ig_value;
2184*4882a593Smuzhiyun
2185*4882a593Smuzhiyun odm_write_dig(dm, dig_t->cur_ig_value_tdma);
2186*4882a593Smuzhiyun phydm_tdma_false_alarm_counter_check(dm);
2187*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "tdma_dig_state=%d, reset FA counter\n",
2188*4882a593Smuzhiyun dig_t->tdma_dig_state);
2189*4882a593Smuzhiyun
2190*4882a593Smuzhiyun } else if (dig_t->tdma_dig_state == 0) {
2191*4882a593Smuzhiyun /* update dig_t->CurIGValue,*/
2192*4882a593Smuzhiyun /* @it may different from dig_t->cur_ig_value_tdma */
2193*4882a593Smuzhiyun /* TDMA IGI upperbond @ L-state = */
2194*4882a593Smuzhiyun /* rf_ft_var.tdma_dig_low_upper_bond = 0x26 */
2195*4882a593Smuzhiyun
2196*4882a593Smuzhiyun if (dig_t->cur_ig_value >= dm->tdma_dig_low_upper_bond)
2197*4882a593Smuzhiyun dig_t->low_ig_value = dm->tdma_dig_low_upper_bond;
2198*4882a593Smuzhiyun else
2199*4882a593Smuzhiyun dig_t->low_ig_value = dig_t->cur_ig_value;
2200*4882a593Smuzhiyun
2201*4882a593Smuzhiyun odm_write_dig(dm, dig_t->low_ig_value);
2202*4882a593Smuzhiyun phydm_tdma_false_alarm_counter_check(dm);
2203*4882a593Smuzhiyun } else {
2204*4882a593Smuzhiyun phydm_tdma_false_alarm_counter_check(dm);
2205*4882a593Smuzhiyun }
2206*4882a593Smuzhiyun }
2207*4882a593Smuzhiyun
2208*4882a593Smuzhiyun /*@============================================================*/
2209*4882a593Smuzhiyun /*@FASLE ALARM CHECK*/
2210*4882a593Smuzhiyun /*@============================================================*/
phydm_tdma_false_alarm_counter_check(void * dm_void)2211*4882a593Smuzhiyun void phydm_tdma_false_alarm_counter_check(void *dm_void)
2212*4882a593Smuzhiyun {
2213*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2214*4882a593Smuzhiyun struct phydm_fa_struct *falm_cnt = &dm->false_alm_cnt;
2215*4882a593Smuzhiyun struct phydm_fa_acc_struct *falm_cnt_acc = &dm->false_alm_cnt_acc;
2216*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
2217*4882a593Smuzhiyun boolean rssi_dump_en = 0;
2218*4882a593Smuzhiyun u32 timestamp = 0;
2219*4882a593Smuzhiyun u8 tdma_dig_state_number = 0;
2220*4882a593Smuzhiyun u32 start_th = 0;
2221*4882a593Smuzhiyun
2222*4882a593Smuzhiyun if (dig_t->tdma_dig_state == 1)
2223*4882a593Smuzhiyun phydm_false_alarm_counter_reset(dm);
2224*4882a593Smuzhiyun /* Reset FalseAlarmCounterStatistics */
2225*4882a593Smuzhiyun /* @fa_acc_1sec_tsf = fa_acc_1sec_tsf, keep */
2226*4882a593Smuzhiyun /* @fa_end_tsf = fa_start_tsf = TSF */
2227*4882a593Smuzhiyun else {
2228*4882a593Smuzhiyun phydm_false_alarm_counter_statistics(dm);
2229*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8197F) /*REG_FREERUN_CNT*/
2230*4882a593Smuzhiyun timestamp = odm_get_bb_reg(dm, R_0x568, bMaskDWord);
2231*4882a593Smuzhiyun else {
2232*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "NOT 97F! NOT start\n");
2233*4882a593Smuzhiyun return;
2234*4882a593Smuzhiyun }
2235*4882a593Smuzhiyun dig_t->fa_end_timestamp = timestamp;
2236*4882a593Smuzhiyun dig_t->fa_acc_1sec_timestamp +=
2237*4882a593Smuzhiyun (dig_t->fa_end_timestamp - dig_t->fa_start_timestamp);
2238*4882a593Smuzhiyun
2239*4882a593Smuzhiyun /*prevent dumb*/
2240*4882a593Smuzhiyun if (dm->tdma_dig_state_number == 1)
2241*4882a593Smuzhiyun dm->tdma_dig_state_number = 2;
2242*4882a593Smuzhiyun
2243*4882a593Smuzhiyun tdma_dig_state_number = dm->tdma_dig_state_number;
2244*4882a593Smuzhiyun dig_t->sec_factor =
2245*4882a593Smuzhiyun tdma_dig_state_number / (tdma_dig_state_number - 1);
2246*4882a593Smuzhiyun
2247*4882a593Smuzhiyun /*@1sec = 1000000us*/
2248*4882a593Smuzhiyun if (dig_t->sec_factor)
2249*4882a593Smuzhiyun start_th = (u32)(1000000 / dig_t->sec_factor);
2250*4882a593Smuzhiyun
2251*4882a593Smuzhiyun if (dig_t->fa_acc_1sec_timestamp >= start_th) {
2252*4882a593Smuzhiyun rssi_dump_en = 1;
2253*4882a593Smuzhiyun phydm_false_alarm_counter_acc(dm, rssi_dump_en);
2254*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG,
2255*4882a593Smuzhiyun "sec_factor=%d, total FA=%d, is_linked=%d\n",
2256*4882a593Smuzhiyun dig_t->sec_factor, falm_cnt_acc->cnt_all,
2257*4882a593Smuzhiyun dm->is_linked);
2258*4882a593Smuzhiyun
2259*4882a593Smuzhiyun phydm_noisy_detection(dm);
2260*4882a593Smuzhiyun #ifdef PHYDM_SUPPORT_CCKPD
2261*4882a593Smuzhiyun phydm_cck_pd_th(dm);
2262*4882a593Smuzhiyun #endif
2263*4882a593Smuzhiyun phydm_dig(dm);
2264*4882a593Smuzhiyun phydm_false_alarm_counter_acc_reset(dm);
2265*4882a593Smuzhiyun
2266*4882a593Smuzhiyun /* Reset FalseAlarmCounterStatistics */
2267*4882a593Smuzhiyun /* @fa_end_tsf = fa_start_tsf = TSF, keep */
2268*4882a593Smuzhiyun /* @fa_acc_1sec_tsf = 0 */
2269*4882a593Smuzhiyun phydm_false_alarm_counter_reset(dm);
2270*4882a593Smuzhiyun } else {
2271*4882a593Smuzhiyun phydm_false_alarm_counter_acc(dm, rssi_dump_en);
2272*4882a593Smuzhiyun }
2273*4882a593Smuzhiyun }
2274*4882a593Smuzhiyun }
2275*4882a593Smuzhiyun
phydm_false_alarm_counter_acc(void * dm_void,boolean rssi_dump_en)2276*4882a593Smuzhiyun void phydm_false_alarm_counter_acc(void *dm_void, boolean rssi_dump_en)
2277*4882a593Smuzhiyun {
2278*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2279*4882a593Smuzhiyun struct phydm_fa_struct *falm_cnt = &dm->false_alm_cnt;
2280*4882a593Smuzhiyun struct phydm_fa_acc_struct *falm_cnt_acc = &dm->false_alm_cnt_acc;
2281*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
2282*4882a593Smuzhiyun
2283*4882a593Smuzhiyun falm_cnt_acc->cnt_parity_fail += falm_cnt->cnt_parity_fail;
2284*4882a593Smuzhiyun falm_cnt_acc->cnt_rate_illegal += falm_cnt->cnt_rate_illegal;
2285*4882a593Smuzhiyun falm_cnt_acc->cnt_crc8_fail += falm_cnt->cnt_crc8_fail;
2286*4882a593Smuzhiyun falm_cnt_acc->cnt_mcs_fail += falm_cnt->cnt_mcs_fail;
2287*4882a593Smuzhiyun falm_cnt_acc->cnt_ofdm_fail += falm_cnt->cnt_ofdm_fail;
2288*4882a593Smuzhiyun falm_cnt_acc->cnt_cck_fail += falm_cnt->cnt_cck_fail;
2289*4882a593Smuzhiyun falm_cnt_acc->cnt_all += falm_cnt->cnt_all;
2290*4882a593Smuzhiyun falm_cnt_acc->cnt_fast_fsync += falm_cnt->cnt_fast_fsync;
2291*4882a593Smuzhiyun falm_cnt_acc->cnt_sb_search_fail += falm_cnt->cnt_sb_search_fail;
2292*4882a593Smuzhiyun falm_cnt_acc->cnt_ofdm_cca += falm_cnt->cnt_ofdm_cca;
2293*4882a593Smuzhiyun falm_cnt_acc->cnt_cck_cca += falm_cnt->cnt_cck_cca;
2294*4882a593Smuzhiyun falm_cnt_acc->cnt_cca_all += falm_cnt->cnt_cca_all;
2295*4882a593Smuzhiyun falm_cnt_acc->cnt_cck_crc32_error += falm_cnt->cnt_cck_crc32_error;
2296*4882a593Smuzhiyun falm_cnt_acc->cnt_cck_crc32_ok += falm_cnt->cnt_cck_crc32_ok;
2297*4882a593Smuzhiyun falm_cnt_acc->cnt_ofdm_crc32_error += falm_cnt->cnt_ofdm_crc32_error;
2298*4882a593Smuzhiyun falm_cnt_acc->cnt_ofdm_crc32_ok += falm_cnt->cnt_ofdm_crc32_ok;
2299*4882a593Smuzhiyun falm_cnt_acc->cnt_ht_crc32_error += falm_cnt->cnt_ht_crc32_error;
2300*4882a593Smuzhiyun falm_cnt_acc->cnt_ht_crc32_ok += falm_cnt->cnt_ht_crc32_ok;
2301*4882a593Smuzhiyun falm_cnt_acc->cnt_vht_crc32_error += falm_cnt->cnt_vht_crc32_error;
2302*4882a593Smuzhiyun falm_cnt_acc->cnt_vht_crc32_ok += falm_cnt->cnt_vht_crc32_ok;
2303*4882a593Smuzhiyun falm_cnt_acc->cnt_crc32_error_all += falm_cnt->cnt_crc32_error_all;
2304*4882a593Smuzhiyun falm_cnt_acc->cnt_crc32_ok_all += falm_cnt->cnt_crc32_ok_all;
2305*4882a593Smuzhiyun
2306*4882a593Smuzhiyun if (rssi_dump_en == 1) {
2307*4882a593Smuzhiyun falm_cnt_acc->cnt_all_1sec =
2308*4882a593Smuzhiyun falm_cnt_acc->cnt_all * dig_t->sec_factor;
2309*4882a593Smuzhiyun falm_cnt_acc->cnt_cca_all_1sec =
2310*4882a593Smuzhiyun falm_cnt_acc->cnt_cca_all * dig_t->sec_factor;
2311*4882a593Smuzhiyun falm_cnt_acc->cnt_cck_fail_1sec =
2312*4882a593Smuzhiyun falm_cnt_acc->cnt_cck_fail * dig_t->sec_factor;
2313*4882a593Smuzhiyun }
2314*4882a593Smuzhiyun }
2315*4882a593Smuzhiyun
phydm_false_alarm_counter_acc_reset(void * dm_void)2316*4882a593Smuzhiyun void phydm_false_alarm_counter_acc_reset(void *dm_void)
2317*4882a593Smuzhiyun {
2318*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2319*4882a593Smuzhiyun struct phydm_fa_acc_struct *falm_cnt_acc = NULL;
2320*4882a593Smuzhiyun
2321*4882a593Smuzhiyun #ifdef IS_USE_NEW_TDMA
2322*4882a593Smuzhiyun struct phydm_fa_acc_struct *falm_cnt_acc_low = NULL;
2323*4882a593Smuzhiyun u32 tmp_cca_1sec = 0;
2324*4882a593Smuzhiyun u32 tmp_fa_1sec = 0;
2325*4882a593Smuzhiyun
2326*4882a593Smuzhiyun /*@clear L-fa_acc struct*/
2327*4882a593Smuzhiyun falm_cnt_acc_low = &dm->false_alm_cnt_acc_low;
2328*4882a593Smuzhiyun tmp_cca_1sec = falm_cnt_acc_low->cnt_cca_all_1sec;
2329*4882a593Smuzhiyun tmp_fa_1sec = falm_cnt_acc_low->cnt_all_1sec;
2330*4882a593Smuzhiyun odm_memory_set(dm, falm_cnt_acc_low, 0, sizeof(dm->false_alm_cnt_acc));
2331*4882a593Smuzhiyun falm_cnt_acc_low->cnt_cca_all_1sec = tmp_cca_1sec;
2332*4882a593Smuzhiyun falm_cnt_acc_low->cnt_all_1sec = tmp_fa_1sec;
2333*4882a593Smuzhiyun
2334*4882a593Smuzhiyun /*@clear H-fa_acc struct*/
2335*4882a593Smuzhiyun falm_cnt_acc = &dm->false_alm_cnt_acc;
2336*4882a593Smuzhiyun tmp_cca_1sec = falm_cnt_acc->cnt_cca_all_1sec;
2337*4882a593Smuzhiyun tmp_fa_1sec = falm_cnt_acc->cnt_all_1sec;
2338*4882a593Smuzhiyun odm_memory_set(dm, falm_cnt_acc, 0, sizeof(dm->false_alm_cnt_acc));
2339*4882a593Smuzhiyun falm_cnt_acc->cnt_cca_all_1sec = tmp_cca_1sec;
2340*4882a593Smuzhiyun falm_cnt_acc->cnt_all_1sec = tmp_fa_1sec;
2341*4882a593Smuzhiyun #else
2342*4882a593Smuzhiyun falm_cnt_acc = &dm->false_alm_cnt_acc;
2343*4882a593Smuzhiyun /* @Cnt_all_for_rssi_dump & Cnt_CCA_all_for_rssi_dump */
2344*4882a593Smuzhiyun /* @do NOT need to be reset */
2345*4882a593Smuzhiyun odm_memory_set(dm, falm_cnt_acc, 0, sizeof(falm_cnt_acc));
2346*4882a593Smuzhiyun #endif
2347*4882a593Smuzhiyun }
2348*4882a593Smuzhiyun
phydm_false_alarm_counter_reset(void * dm_void)2349*4882a593Smuzhiyun void phydm_false_alarm_counter_reset(void *dm_void)
2350*4882a593Smuzhiyun {
2351*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2352*4882a593Smuzhiyun struct phydm_fa_struct *falm_cnt;
2353*4882a593Smuzhiyun struct phydm_dig_struct *dig_t;
2354*4882a593Smuzhiyun u32 timestamp;
2355*4882a593Smuzhiyun
2356*4882a593Smuzhiyun falm_cnt = &dm->false_alm_cnt;
2357*4882a593Smuzhiyun dig_t = &dm->dm_dig_table;
2358*4882a593Smuzhiyun
2359*4882a593Smuzhiyun memset(falm_cnt, 0, sizeof(dm->false_alm_cnt));
2360*4882a593Smuzhiyun phydm_false_alarm_counter_reg_reset(dm);
2361*4882a593Smuzhiyun
2362*4882a593Smuzhiyun #ifdef IS_USE_NEW_TDMA
2363*4882a593Smuzhiyun return;
2364*4882a593Smuzhiyun #endif
2365*4882a593Smuzhiyun if (dig_t->tdma_dig_state != 1)
2366*4882a593Smuzhiyun dig_t->fa_acc_1sec_timestamp = 0;
2367*4882a593Smuzhiyun else
2368*4882a593Smuzhiyun dig_t->fa_acc_1sec_timestamp = dig_t->fa_acc_1sec_timestamp;
2369*4882a593Smuzhiyun
2370*4882a593Smuzhiyun /*REG_FREERUN_CNT*/
2371*4882a593Smuzhiyun timestamp = odm_get_bb_reg(dm, R_0x568, bMaskDWord);
2372*4882a593Smuzhiyun dig_t->fa_start_timestamp = timestamp;
2373*4882a593Smuzhiyun dig_t->fa_end_timestamp = timestamp;
2374*4882a593Smuzhiyun }
2375*4882a593Smuzhiyun
phydm_tdma_dig_para_upd(void * dm_void,enum upd_type type,u8 input)2376*4882a593Smuzhiyun void phydm_tdma_dig_para_upd(void *dm_void, enum upd_type type, u8 input)
2377*4882a593Smuzhiyun {
2378*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2379*4882a593Smuzhiyun
2380*4882a593Smuzhiyun switch (type) {
2381*4882a593Smuzhiyun case ENABLE_TDMA:
2382*4882a593Smuzhiyun dm->original_dig_restore = !((boolean)input);
2383*4882a593Smuzhiyun break;
2384*4882a593Smuzhiyun case MODE_DECISION:
2385*4882a593Smuzhiyun if (input == (u8)MODE_PERFORMANCE)
2386*4882a593Smuzhiyun dm->tdma_dig_state_number = DIG_NUM_OF_TDMA_STATES + 2;
2387*4882a593Smuzhiyun else if (input == (u8)MODE_COVERAGE)
2388*4882a593Smuzhiyun dm->tdma_dig_state_number = DIG_NUM_OF_TDMA_STATES;
2389*4882a593Smuzhiyun else
2390*4882a593Smuzhiyun dm->tdma_dig_state_number = DIG_NUM_OF_TDMA_STATES;
2391*4882a593Smuzhiyun break;
2392*4882a593Smuzhiyun }
2393*4882a593Smuzhiyun }
2394*4882a593Smuzhiyun
2395*4882a593Smuzhiyun #ifdef IS_USE_NEW_TDMA
2396*4882a593Smuzhiyun #if defined(CONFIG_RTL_TRIBAND_SUPPORT) && defined(CONFIG_USB_HCI)
pre_phydm_tdma_dig_cbk(unsigned long task_dm)2397*4882a593Smuzhiyun static void pre_phydm_tdma_dig_cbk(unsigned long task_dm)
2398*4882a593Smuzhiyun {
2399*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)task_dm;
2400*4882a593Smuzhiyun struct rtl8192cd_priv *priv = dm->priv;
2401*4882a593Smuzhiyun struct priv_shared_info *pshare = priv->pshare;
2402*4882a593Smuzhiyun
2403*4882a593Smuzhiyun if (!(priv->drv_state & DRV_STATE_OPEN))
2404*4882a593Smuzhiyun return;
2405*4882a593Smuzhiyun
2406*4882a593Smuzhiyun if (pshare->bDriverStopped || pshare->bSurpriseRemoved) {
2407*4882a593Smuzhiyun printk("[%s] bDriverStopped(%d) OR bSurpriseRemoved(%d)\n",
2408*4882a593Smuzhiyun __FUNCTION__, pshare->bDriverStopped,
2409*4882a593Smuzhiyun pshare->bSurpriseRemoved);
2410*4882a593Smuzhiyun return;
2411*4882a593Smuzhiyun }
2412*4882a593Smuzhiyun
2413*4882a593Smuzhiyun rtw_enqueue_timer_event(priv, &pshare->tdma_dig_event,
2414*4882a593Smuzhiyun ENQUEUE_TO_TAIL);
2415*4882a593Smuzhiyun }
2416*4882a593Smuzhiyun
phydm_tdma_dig_timers_usb(void * dm_void,u8 state)2417*4882a593Smuzhiyun void phydm_tdma_dig_timers_usb(void *dm_void, u8 state)
2418*4882a593Smuzhiyun {
2419*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2420*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
2421*4882a593Smuzhiyun
2422*4882a593Smuzhiyun if (state == INIT_TDMA_DIG_TIMMER) {
2423*4882a593Smuzhiyun struct rtl8192cd_priv *priv = dm->priv;
2424*4882a593Smuzhiyun
2425*4882a593Smuzhiyun init_timer(&dm->tdma_dig_timer);
2426*4882a593Smuzhiyun dm->tdma_dig_timer.data = (unsigned long)dm;
2427*4882a593Smuzhiyun dm->tdma_dig_timer.function = pre_phydm_tdma_dig_cbk;
2428*4882a593Smuzhiyun INIT_TIMER_EVENT_ENTRY(&priv->pshare->tdma_dig_event,
2429*4882a593Smuzhiyun phydm_tdma_dig_cbk,
2430*4882a593Smuzhiyun (unsigned long)dm);
2431*4882a593Smuzhiyun } else if (state == CANCEL_TDMA_DIG_TIMMER) {
2432*4882a593Smuzhiyun odm_cancel_timer(dm, &dm->tdma_dig_timer);
2433*4882a593Smuzhiyun } else if (state == RELEASE_TDMA_DIG_TIMMER) {
2434*4882a593Smuzhiyun odm_release_timer(dm, &dm->tdma_dig_timer);
2435*4882a593Smuzhiyun }
2436*4882a593Smuzhiyun }
2437*4882a593Smuzhiyun #endif /* defined(CONFIG_RTL_TRIBAND_SUPPORT) && defined(CONFIG_USB_HCI) */
2438*4882a593Smuzhiyun
phydm_tdma_dig_timers(void * dm_void,u8 state)2439*4882a593Smuzhiyun void phydm_tdma_dig_timers(void *dm_void, u8 state)
2440*4882a593Smuzhiyun {
2441*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2442*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
2443*4882a593Smuzhiyun #if defined(CONFIG_RTL_TRIBAND_SUPPORT) && defined(CONFIG_USB_HCI)
2444*4882a593Smuzhiyun struct rtl8192cd_priv *priv = dm->priv;
2445*4882a593Smuzhiyun
2446*4882a593Smuzhiyun if (priv->hci_type == RTL_HCI_USB) {
2447*4882a593Smuzhiyun phydm_tdma_dig_timers_usb(dm_void, state);
2448*4882a593Smuzhiyun return;
2449*4882a593Smuzhiyun }
2450*4882a593Smuzhiyun #endif /* defined(CONFIG_RTL_TRIBAND_SUPPORT) && defined(CONFIG_USB_HCI) */
2451*4882a593Smuzhiyun
2452*4882a593Smuzhiyun if (state == INIT_TDMA_DIG_TIMMER)
2453*4882a593Smuzhiyun odm_initialize_timer(dm, &dm->tdma_dig_timer,
2454*4882a593Smuzhiyun (void *)phydm_tdma_dig_cbk,
2455*4882a593Smuzhiyun NULL, "phydm_tdma_dig_timer");
2456*4882a593Smuzhiyun else if (state == CANCEL_TDMA_DIG_TIMMER)
2457*4882a593Smuzhiyun odm_cancel_timer(dm, &dm->tdma_dig_timer);
2458*4882a593Smuzhiyun else if (state == RELEASE_TDMA_DIG_TIMMER)
2459*4882a593Smuzhiyun odm_release_timer(dm, &dm->tdma_dig_timer);
2460*4882a593Smuzhiyun }
2461*4882a593Smuzhiyun
get_new_igi_bound(struct dm_struct * dm,u8 igi,u32 fa_cnt,u8 * rx_gain_max,u8 * rx_gain_min,boolean is_dfs_band)2462*4882a593Smuzhiyun u8 get_new_igi_bound(struct dm_struct *dm, u8 igi, u32 fa_cnt, u8 *rx_gain_max,
2463*4882a593Smuzhiyun u8 *rx_gain_min, boolean is_dfs_band)
2464*4882a593Smuzhiyun {
2465*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
2466*4882a593Smuzhiyun u8 step[3] = {0};
2467*4882a593Smuzhiyun u8 cur_igi = igi;
2468*4882a593Smuzhiyun
2469*4882a593Smuzhiyun if (dm->is_linked) {
2470*4882a593Smuzhiyun if (dm->pre_rssi_min <= dm->rssi_min) {
2471*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "pre_rssi_min <= rssi_min\n");
2472*4882a593Smuzhiyun step[0] = 2;
2473*4882a593Smuzhiyun step[1] = 1;
2474*4882a593Smuzhiyun step[2] = 2;
2475*4882a593Smuzhiyun } else {
2476*4882a593Smuzhiyun step[0] = 4;
2477*4882a593Smuzhiyun step[1] = 2;
2478*4882a593Smuzhiyun step[2] = 2;
2479*4882a593Smuzhiyun }
2480*4882a593Smuzhiyun } else {
2481*4882a593Smuzhiyun step[0] = 2;
2482*4882a593Smuzhiyun step[1] = 1;
2483*4882a593Smuzhiyun step[2] = 2;
2484*4882a593Smuzhiyun }
2485*4882a593Smuzhiyun
2486*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "step = {-%d, +%d, +%d}\n", step[2], step[1],
2487*4882a593Smuzhiyun step[0]);
2488*4882a593Smuzhiyun
2489*4882a593Smuzhiyun if (dm->first_connect) {
2490*4882a593Smuzhiyun if (is_dfs_band) {
2491*4882a593Smuzhiyun if (dm->rssi_min > DIG_MAX_DFS)
2492*4882a593Smuzhiyun igi = DIG_MAX_DFS;
2493*4882a593Smuzhiyun else
2494*4882a593Smuzhiyun igi = dm->rssi_min;
2495*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "DFS band:IgiMax=0x%x\n",
2496*4882a593Smuzhiyun *rx_gain_max);
2497*4882a593Smuzhiyun } else {
2498*4882a593Smuzhiyun igi = *rx_gain_min;
2499*4882a593Smuzhiyun }
2500*4882a593Smuzhiyun
2501*4882a593Smuzhiyun #if 0
2502*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
2503*4882a593Smuzhiyun #if (RTL8812A_SUPPORT)
2504*4882a593Smuzhiyun if (dm->support_ic_type == ODM_RTL8812)
2505*4882a593Smuzhiyun odm_config_bb_with_header_file(dm,
2506*4882a593Smuzhiyun CONFIG_BB_AGC_TAB_DIFF);
2507*4882a593Smuzhiyun #endif
2508*4882a593Smuzhiyun #endif
2509*4882a593Smuzhiyun #endif
2510*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "First connect: foce IGI=0x%x\n", igi);
2511*4882a593Smuzhiyun } else {
2512*4882a593Smuzhiyun /* @2 Before link */
2513*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "Adjust IGI before link\n");
2514*4882a593Smuzhiyun
2515*4882a593Smuzhiyun if (dm->first_disconnect) {
2516*4882a593Smuzhiyun igi = dig_t->dm_dig_min;
2517*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG,
2518*4882a593Smuzhiyun "First disconnect:foce IGI to lower bound\n");
2519*4882a593Smuzhiyun } else {
2520*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "Pre_IGI=((0x%x)), FA=((%d))\n",
2521*4882a593Smuzhiyun igi, fa_cnt);
2522*4882a593Smuzhiyun
2523*4882a593Smuzhiyun igi = phydm_new_igi_by_fa(dm, igi, fa_cnt, step);
2524*4882a593Smuzhiyun }
2525*4882a593Smuzhiyun }
2526*4882a593Smuzhiyun /*@Check IGI by dyn-upper/lower bound */
2527*4882a593Smuzhiyun if (igi < *rx_gain_min)
2528*4882a593Smuzhiyun igi = *rx_gain_min;
2529*4882a593Smuzhiyun
2530*4882a593Smuzhiyun if (igi > *rx_gain_max)
2531*4882a593Smuzhiyun igi = *rx_gain_max;
2532*4882a593Smuzhiyun
2533*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "fa_cnt = %d, IGI: 0x%x -> 0x%x\n",
2534*4882a593Smuzhiyun fa_cnt, cur_igi, igi);
2535*4882a593Smuzhiyun
2536*4882a593Smuzhiyun return igi;
2537*4882a593Smuzhiyun }
2538*4882a593Smuzhiyun
phydm_write_tdma_dig(void * dm_void,u8 new_igi)2539*4882a593Smuzhiyun void phydm_write_tdma_dig(void *dm_void, u8 new_igi)
2540*4882a593Smuzhiyun {
2541*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2542*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
2543*4882a593Smuzhiyun struct phydm_adaptivity_struct *adaptivity = &dm->adaptivity;
2544*4882a593Smuzhiyun
2545*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "%s===>\n", __func__);
2546*4882a593Smuzhiyun #if 0
2547*4882a593Smuzhiyun /* @1 Check IGI by upper bound */
2548*4882a593Smuzhiyun if (adaptivity->igi_lmt_en &&
2549*4882a593Smuzhiyun new_igi > adaptivity->adapt_igi_up && dm->is_linked) {
2550*4882a593Smuzhiyun new_igi = adaptivity->adapt_igi_up;
2551*4882a593Smuzhiyun
2552*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "Force Adaptivity Up-bound=((0x%x))\n",
2553*4882a593Smuzhiyun new_igi);
2554*4882a593Smuzhiyun }
2555*4882a593Smuzhiyun #endif
2556*4882a593Smuzhiyun phydm_write_dig_reg(dm, new_igi);
2557*4882a593Smuzhiyun
2558*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "New %s-IGI=((0x%x))\n",
2559*4882a593Smuzhiyun (dig_t->tdma_dig_state == TDMA_DIG_LOW_STATE) ? "L" : "H",
2560*4882a593Smuzhiyun new_igi);
2561*4882a593Smuzhiyun }
2562*4882a593Smuzhiyun
phydm_tdma_dig_new(void * dm_void)2563*4882a593Smuzhiyun void phydm_tdma_dig_new(void *dm_void)
2564*4882a593Smuzhiyun {
2565*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2566*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
2567*4882a593Smuzhiyun
2568*4882a593Smuzhiyun if (phydm_dig_abort(dm) || dm->original_dig_restore)
2569*4882a593Smuzhiyun return;
2570*4882a593Smuzhiyun /*@
2571*4882a593Smuzhiyun *PHYDM_DBG(dm, DBG_DIG, "timer callback =======> tdma_dig_state=%d\n");
2572*4882a593Smuzhiyun * dig_t->tdma_dig_state);
2573*4882a593Smuzhiyun *PHYDM_DBG(dm, DBG_DIG, "tdma_h_igi=0x%x, tdma_l_igi=0x%x\n",
2574*4882a593Smuzhiyun * dig_t->cur_ig_value_tdma,
2575*4882a593Smuzhiyun * dig_t->low_ig_value);
2576*4882a593Smuzhiyun */
2577*4882a593Smuzhiyun phydm_tdma_fa_cnt_chk(dm);
2578*4882a593Smuzhiyun
2579*4882a593Smuzhiyun /*@prevent dumb*/
2580*4882a593Smuzhiyun if (dm->tdma_dig_state_number < 2)
2581*4882a593Smuzhiyun dm->tdma_dig_state_number = 2;
2582*4882a593Smuzhiyun
2583*4882a593Smuzhiyun /*@update state*/
2584*4882a593Smuzhiyun dig_t->tdma_dig_cnt++;
2585*4882a593Smuzhiyun dig_t->tdma_dig_state = dig_t->tdma_dig_cnt % dm->tdma_dig_state_number;
2586*4882a593Smuzhiyun
2587*4882a593Smuzhiyun /*@
2588*4882a593Smuzhiyun *PHYDM_DBG(dm, DBG_DIG, "enter state %d, dig count %d\n",
2589*4882a593Smuzhiyun * dig_t->tdma_dig_state, dig_t->tdma_dig_cnt);
2590*4882a593Smuzhiyun */
2591*4882a593Smuzhiyun
2592*4882a593Smuzhiyun if (dig_t->tdma_dig_state == TDMA_DIG_LOW_STATE)
2593*4882a593Smuzhiyun odm_write_dig(dm, dig_t->low_ig_value);
2594*4882a593Smuzhiyun else if (dig_t->tdma_dig_state >= TDMA_DIG_HIGH_STATE)
2595*4882a593Smuzhiyun odm_write_dig(dm, dig_t->cur_ig_value_tdma);
2596*4882a593Smuzhiyun
2597*4882a593Smuzhiyun odm_set_timer(dm, &dm->tdma_dig_timer, dm->tdma_dig_timer_ms);
2598*4882a593Smuzhiyun }
2599*4882a593Smuzhiyun
2600*4882a593Smuzhiyun /*@callback function triggered by SW timer*/
2601*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
phydm_tdma_dig_cbk(struct phydm_timer_list * timer)2602*4882a593Smuzhiyun void phydm_tdma_dig_cbk(struct phydm_timer_list *timer)
2603*4882a593Smuzhiyun {
2604*4882a593Smuzhiyun void *adapter = (void *)timer->Adapter;
2605*4882a593Smuzhiyun HAL_DATA_TYPE *hal_data = GET_HAL_DATA(((PADAPTER)adapter));
2606*4882a593Smuzhiyun struct dm_struct *dm = &hal_data->DM_OutSrcs;
2607*4882a593Smuzhiyun
2608*4882a593Smuzhiyun #if DEV_BUS_TYPE == RT_PCI_INTERFACE
2609*4882a593Smuzhiyun #if USE_WORKITEM
2610*4882a593Smuzhiyun odm_schedule_work_item(&dm->phydm_tdma_dig_workitem);
2611*4882a593Smuzhiyun #else
2612*4882a593Smuzhiyun phydm_tdma_dig_new(dm);
2613*4882a593Smuzhiyun #endif
2614*4882a593Smuzhiyun #else
2615*4882a593Smuzhiyun odm_schedule_work_item(&dm->phydm_tdma_dig_workitem);
2616*4882a593Smuzhiyun #endif
2617*4882a593Smuzhiyun }
2618*4882a593Smuzhiyun
phydm_tdma_dig_workitem_callback(void * context)2619*4882a593Smuzhiyun void phydm_tdma_dig_workitem_callback(void *context)
2620*4882a593Smuzhiyun {
2621*4882a593Smuzhiyun void *adapter = (void *)context;
2622*4882a593Smuzhiyun HAL_DATA_TYPE *hal_data = GET_HAL_DATA(((PADAPTER)adapter));
2623*4882a593Smuzhiyun struct dm_struct *dm = &hal_data->DM_OutSrc;
2624*4882a593Smuzhiyun
2625*4882a593Smuzhiyun phydm_tdma_dig_new(dm);
2626*4882a593Smuzhiyun }
2627*4882a593Smuzhiyun
2628*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE == ODM_CE)
phydm_tdma_dig_cbk(void * dm_void)2629*4882a593Smuzhiyun void phydm_tdma_dig_cbk(void *dm_void)
2630*4882a593Smuzhiyun {
2631*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2632*4882a593Smuzhiyun void *padapter = dm->adapter;
2633*4882a593Smuzhiyun
2634*4882a593Smuzhiyun if (dm->support_interface == ODM_ITRF_PCIE)
2635*4882a593Smuzhiyun phydm_tdma_dig_workitem_callback(dm);
2636*4882a593Smuzhiyun /* @Can't do I/O in timer callback*/
2637*4882a593Smuzhiyun else
2638*4882a593Smuzhiyun phydm_run_in_thread_cmd(dm, phydm_tdma_dig_workitem_callback,
2639*4882a593Smuzhiyun dm);
2640*4882a593Smuzhiyun }
2641*4882a593Smuzhiyun
phydm_tdma_dig_workitem_callback(void * dm_void)2642*4882a593Smuzhiyun void phydm_tdma_dig_workitem_callback(void *dm_void)
2643*4882a593Smuzhiyun {
2644*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2645*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
2646*4882a593Smuzhiyun
2647*4882a593Smuzhiyun if (phydm_dig_abort(dm) || (dm->original_dig_restore))
2648*4882a593Smuzhiyun return;
2649*4882a593Smuzhiyun /*@
2650*4882a593Smuzhiyun *PHYDM_DBG(dm, DBG_DIG, "timer callback =======> tdma_dig_state=%d\n");
2651*4882a593Smuzhiyun * dig_t->tdma_dig_state);
2652*4882a593Smuzhiyun *PHYDM_DBG(dm, DBG_DIG, "tdma_h_igi=0x%x, tdma_l_igi=0x%x\n",
2653*4882a593Smuzhiyun * dig_t->cur_ig_value_tdma,
2654*4882a593Smuzhiyun * dig_t->low_ig_value);
2655*4882a593Smuzhiyun */
2656*4882a593Smuzhiyun phydm_tdma_fa_cnt_chk(dm);
2657*4882a593Smuzhiyun
2658*4882a593Smuzhiyun /*@prevent dumb*/
2659*4882a593Smuzhiyun if (dm->tdma_dig_state_number < 2)
2660*4882a593Smuzhiyun dm->tdma_dig_state_number = 2;
2661*4882a593Smuzhiyun
2662*4882a593Smuzhiyun /*@update state*/
2663*4882a593Smuzhiyun dig_t->tdma_dig_cnt++;
2664*4882a593Smuzhiyun dig_t->tdma_dig_state = dig_t->tdma_dig_cnt % dm->tdma_dig_state_number;
2665*4882a593Smuzhiyun
2666*4882a593Smuzhiyun /*@
2667*4882a593Smuzhiyun *PHYDM_DBG(dm, DBG_DIG, "enter state %d, dig count %d\n",
2668*4882a593Smuzhiyun * dig_t->tdma_dig_state, dig_t->tdma_dig_cnt);
2669*4882a593Smuzhiyun */
2670*4882a593Smuzhiyun
2671*4882a593Smuzhiyun if (dig_t->tdma_dig_state == TDMA_DIG_LOW_STATE)
2672*4882a593Smuzhiyun odm_write_dig(dm, dig_t->low_ig_value);
2673*4882a593Smuzhiyun else if (dig_t->tdma_dig_state >= TDMA_DIG_HIGH_STATE)
2674*4882a593Smuzhiyun odm_write_dig(dm, dig_t->cur_ig_value_tdma);
2675*4882a593Smuzhiyun
2676*4882a593Smuzhiyun odm_set_timer(dm, &dm->tdma_dig_timer, dm->tdma_dig_timer_ms);
2677*4882a593Smuzhiyun }
2678*4882a593Smuzhiyun #else
phydm_tdma_dig_cbk(void * dm_void)2679*4882a593Smuzhiyun void phydm_tdma_dig_cbk(void *dm_void)
2680*4882a593Smuzhiyun {
2681*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2682*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
2683*4882a593Smuzhiyun
2684*4882a593Smuzhiyun if (phydm_dig_abort(dm) || dm->original_dig_restore)
2685*4882a593Smuzhiyun return;
2686*4882a593Smuzhiyun /*@
2687*4882a593Smuzhiyun *PHYDM_DBG(dm, DBG_DIG, "timer callback =======> tdma_dig_state=%d\n");
2688*4882a593Smuzhiyun * dig_t->tdma_dig_state);
2689*4882a593Smuzhiyun *PHYDM_DBG(dm, DBG_DIG, "tdma_h_igi=0x%x, tdma_l_igi=0x%x\n",
2690*4882a593Smuzhiyun * dig_t->cur_ig_value_tdma,
2691*4882a593Smuzhiyun * dig_t->low_ig_value);
2692*4882a593Smuzhiyun */
2693*4882a593Smuzhiyun phydm_tdma_fa_cnt_chk(dm);
2694*4882a593Smuzhiyun
2695*4882a593Smuzhiyun /*@prevent dumb*/
2696*4882a593Smuzhiyun if (dm->tdma_dig_state_number < 2)
2697*4882a593Smuzhiyun dm->tdma_dig_state_number = 2;
2698*4882a593Smuzhiyun
2699*4882a593Smuzhiyun /*@update state*/
2700*4882a593Smuzhiyun dig_t->tdma_dig_cnt++;
2701*4882a593Smuzhiyun dig_t->tdma_dig_state = dig_t->tdma_dig_cnt % dm->tdma_dig_state_number;
2702*4882a593Smuzhiyun
2703*4882a593Smuzhiyun /*@
2704*4882a593Smuzhiyun *PHYDM_DBG(dm, DBG_DIG, "enter state %d, dig count %d\n",
2705*4882a593Smuzhiyun * dig_t->tdma_dig_state, dig_t->tdma_dig_cnt);
2706*4882a593Smuzhiyun */
2707*4882a593Smuzhiyun
2708*4882a593Smuzhiyun if (dig_t->tdma_dig_state == TDMA_DIG_LOW_STATE)
2709*4882a593Smuzhiyun phydm_write_tdma_dig(dm, dig_t->low_ig_value);
2710*4882a593Smuzhiyun else if (dig_t->tdma_dig_state >= TDMA_DIG_HIGH_STATE)
2711*4882a593Smuzhiyun phydm_write_tdma_dig(dm, dig_t->cur_ig_value_tdma);
2712*4882a593Smuzhiyun
2713*4882a593Smuzhiyun odm_set_timer(dm, &dm->tdma_dig_timer, dm->tdma_dig_timer_ms);
2714*4882a593Smuzhiyun }
2715*4882a593Smuzhiyun #endif
2716*4882a593Smuzhiyun /*@============================================================*/
2717*4882a593Smuzhiyun /*@FASLE ALARM CHECK*/
2718*4882a593Smuzhiyun /*@============================================================*/
phydm_tdma_fa_cnt_chk(void * dm_void)2719*4882a593Smuzhiyun void phydm_tdma_fa_cnt_chk(void *dm_void)
2720*4882a593Smuzhiyun {
2721*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2722*4882a593Smuzhiyun struct phydm_fa_struct *falm_cnt = &dm->false_alm_cnt;
2723*4882a593Smuzhiyun struct phydm_fa_acc_struct *fa_t_acc = &dm->false_alm_cnt_acc;
2724*4882a593Smuzhiyun struct phydm_fa_acc_struct *fa_t_acc_low = &dm->false_alm_cnt_acc_low;
2725*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
2726*4882a593Smuzhiyun boolean tdma_dig_block_1sec_flag = false;
2727*4882a593Smuzhiyun u32 timestamp = 0;
2728*4882a593Smuzhiyun u8 states_per_block = dm->tdma_dig_state_number;
2729*4882a593Smuzhiyun u8 cur_tdma_dig_state = 0;
2730*4882a593Smuzhiyun u32 start_th = 0;
2731*4882a593Smuzhiyun u8 state_diff = 0;
2732*4882a593Smuzhiyun u32 tdma_dig_block_period_ms = 0;
2733*4882a593Smuzhiyun u32 tdma_dig_block_cnt_thd = 0;
2734*4882a593Smuzhiyun u32 timestamp_diff = 0;
2735*4882a593Smuzhiyun
2736*4882a593Smuzhiyun /*@calculate duration of a tdma block*/
2737*4882a593Smuzhiyun tdma_dig_block_period_ms = dm->tdma_dig_timer_ms * states_per_block;
2738*4882a593Smuzhiyun
2739*4882a593Smuzhiyun /*@
2740*4882a593Smuzhiyun *caution!ONE_SEC_MS must be divisible by tdma_dig_block_period_ms,
2741*4882a593Smuzhiyun *or FA will be fewer.
2742*4882a593Smuzhiyun */
2743*4882a593Smuzhiyun tdma_dig_block_cnt_thd = ONE_SEC_MS / tdma_dig_block_period_ms;
2744*4882a593Smuzhiyun
2745*4882a593Smuzhiyun /*@tdma_dig_state == 0, collect H-state FA, else, collect L-state FA*/
2746*4882a593Smuzhiyun if (dig_t->tdma_dig_state == TDMA_DIG_LOW_STATE)
2747*4882a593Smuzhiyun cur_tdma_dig_state = TDMA_DIG_LOW_STATE;
2748*4882a593Smuzhiyun else if (dig_t->tdma_dig_state >= TDMA_DIG_HIGH_STATE)
2749*4882a593Smuzhiyun cur_tdma_dig_state = TDMA_DIG_HIGH_STATE;
2750*4882a593Smuzhiyun /*@
2751*4882a593Smuzhiyun *PHYDM_DBG(dm, DBG_DIG, "in state %d, dig count %d\n",
2752*4882a593Smuzhiyun * cur_tdma_dig_state, dig_t->tdma_dig_cnt);
2753*4882a593Smuzhiyun */
2754*4882a593Smuzhiyun if (cur_tdma_dig_state == 0) {
2755*4882a593Smuzhiyun /*@L-state indicates next block*/
2756*4882a593Smuzhiyun dig_t->tdma_dig_block_cnt++;
2757*4882a593Smuzhiyun
2758*4882a593Smuzhiyun /*@1sec dump check*/
2759*4882a593Smuzhiyun if (dig_t->tdma_dig_block_cnt >= tdma_dig_block_cnt_thd)
2760*4882a593Smuzhiyun tdma_dig_block_1sec_flag = true;
2761*4882a593Smuzhiyun
2762*4882a593Smuzhiyun /*@
2763*4882a593Smuzhiyun *PHYDM_DBG(dm, DBG_DIG,"[L-state] tdma_dig_block_cnt=%d\n",
2764*4882a593Smuzhiyun * dig_t->tdma_dig_block_cnt);
2765*4882a593Smuzhiyun */
2766*4882a593Smuzhiyun
2767*4882a593Smuzhiyun /*@collect FA till this block end*/
2768*4882a593Smuzhiyun phydm_false_alarm_counter_statistics(dm);
2769*4882a593Smuzhiyun phydm_fa_cnt_acc(dm, tdma_dig_block_1sec_flag,
2770*4882a593Smuzhiyun cur_tdma_dig_state);
2771*4882a593Smuzhiyun /*@1s L-FA collect end*/
2772*4882a593Smuzhiyun
2773*4882a593Smuzhiyun /*@1sec dump reached*/
2774*4882a593Smuzhiyun if (tdma_dig_block_1sec_flag) {
2775*4882a593Smuzhiyun /*@L-DIG*/
2776*4882a593Smuzhiyun phydm_noisy_detection(dm);
2777*4882a593Smuzhiyun #ifdef PHYDM_SUPPORT_CCKPD
2778*4882a593Smuzhiyun phydm_cck_pd_th(dm);
2779*4882a593Smuzhiyun #endif
2780*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "run tdma L-state dig ====>\n");
2781*4882a593Smuzhiyun phydm_tdma_low_dig(dm);
2782*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "\n\n");
2783*4882a593Smuzhiyun }
2784*4882a593Smuzhiyun } else if (cur_tdma_dig_state == 1) {
2785*4882a593Smuzhiyun /*@1sec dump check*/
2786*4882a593Smuzhiyun if (dig_t->tdma_dig_block_cnt >= tdma_dig_block_cnt_thd)
2787*4882a593Smuzhiyun tdma_dig_block_1sec_flag = true;
2788*4882a593Smuzhiyun
2789*4882a593Smuzhiyun /*@
2790*4882a593Smuzhiyun *PHYDM_DBG(dm, DBG_DIG,"[H-state] tdma_dig_block_cnt=%d\n",
2791*4882a593Smuzhiyun * dig_t->tdma_dig_block_cnt);
2792*4882a593Smuzhiyun */
2793*4882a593Smuzhiyun
2794*4882a593Smuzhiyun /*@collect FA till this block end*/
2795*4882a593Smuzhiyun phydm_false_alarm_counter_statistics(dm);
2796*4882a593Smuzhiyun phydm_fa_cnt_acc(dm, tdma_dig_block_1sec_flag,
2797*4882a593Smuzhiyun cur_tdma_dig_state);
2798*4882a593Smuzhiyun /*@1s H-FA collect end*/
2799*4882a593Smuzhiyun
2800*4882a593Smuzhiyun /*@1sec dump reached*/
2801*4882a593Smuzhiyun state_diff = dm->tdma_dig_state_number - dig_t->tdma_dig_state;
2802*4882a593Smuzhiyun if (tdma_dig_block_1sec_flag && state_diff == 1) {
2803*4882a593Smuzhiyun /*@H-DIG*/
2804*4882a593Smuzhiyun phydm_noisy_detection(dm);
2805*4882a593Smuzhiyun #ifdef PHYDM_SUPPORT_CCKPD
2806*4882a593Smuzhiyun phydm_cck_pd_th(dm);
2807*4882a593Smuzhiyun #endif
2808*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "run tdma H-state dig ====>\n");
2809*4882a593Smuzhiyun phydm_tdma_high_dig(dm);
2810*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "\n\n");
2811*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "1 sec reached, is_linked=%d\n",
2812*4882a593Smuzhiyun dm->is_linked);
2813*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "1 sec L-CCA=%d, L-FA=%d\n",
2814*4882a593Smuzhiyun fa_t_acc_low->cnt_cca_all_1sec,
2815*4882a593Smuzhiyun fa_t_acc_low->cnt_all_1sec);
2816*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "1 sec H-CCA=%d, H-FA=%d\n",
2817*4882a593Smuzhiyun fa_t_acc->cnt_cca_all_1sec,
2818*4882a593Smuzhiyun fa_t_acc->cnt_all_1sec);
2819*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG,
2820*4882a593Smuzhiyun "1 sec TOTAL-CCA=%d, TOTAL-FA=%d\n\n",
2821*4882a593Smuzhiyun fa_t_acc->cnt_cca_all +
2822*4882a593Smuzhiyun fa_t_acc_low->cnt_cca_all,
2823*4882a593Smuzhiyun fa_t_acc->cnt_all + fa_t_acc_low->cnt_all);
2824*4882a593Smuzhiyun
2825*4882a593Smuzhiyun /*@Reset AccFalseAlarmCounterStatistics */
2826*4882a593Smuzhiyun phydm_false_alarm_counter_acc_reset(dm);
2827*4882a593Smuzhiyun dig_t->tdma_dig_block_cnt = 0;
2828*4882a593Smuzhiyun }
2829*4882a593Smuzhiyun }
2830*4882a593Smuzhiyun /*@Reset FalseAlarmCounterStatistics */
2831*4882a593Smuzhiyun phydm_false_alarm_counter_reset(dm);
2832*4882a593Smuzhiyun }
2833*4882a593Smuzhiyun
phydm_tdma_low_dig(void * dm_void)2834*4882a593Smuzhiyun void phydm_tdma_low_dig(void *dm_void)
2835*4882a593Smuzhiyun {
2836*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2837*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
2838*4882a593Smuzhiyun struct phydm_fa_struct *falm_cnt = &dm->false_alm_cnt;
2839*4882a593Smuzhiyun struct phydm_fa_acc_struct *falm_cnt_acc = &dm->false_alm_cnt_acc_low;
2840*4882a593Smuzhiyun #ifdef CFG_DIG_DAMPING_CHK
2841*4882a593Smuzhiyun struct phydm_dig_recorder_strcut *dig_rc = &dig_t->dig_recorder_t;
2842*4882a593Smuzhiyun #endif
2843*4882a593Smuzhiyun u8 igi = dig_t->cur_ig_value;
2844*4882a593Smuzhiyun u8 new_igi = 0x20;
2845*4882a593Smuzhiyun u8 tdma_l_igi = dig_t->low_ig_value;
2846*4882a593Smuzhiyun u8 tdma_l_dym_min = dig_t->tdma_rx_gain_min[TDMA_DIG_LOW_STATE];
2847*4882a593Smuzhiyun u8 tdma_l_dym_max = dig_t->tdma_rx_gain_max[TDMA_DIG_LOW_STATE];
2848*4882a593Smuzhiyun u32 fa_cnt = falm_cnt->cnt_all;
2849*4882a593Smuzhiyun boolean dfs_mode_en = false, is_performance = true;
2850*4882a593Smuzhiyun u8 rssi_min = dm->rssi_min;
2851*4882a593Smuzhiyun u8 igi_upper_rssi_min = 0;
2852*4882a593Smuzhiyun u8 offset = 15;
2853*4882a593Smuzhiyun
2854*4882a593Smuzhiyun if (!(dm->original_dig_restore)) {
2855*4882a593Smuzhiyun if (tdma_l_igi == 0)
2856*4882a593Smuzhiyun tdma_l_igi = igi;
2857*4882a593Smuzhiyun
2858*4882a593Smuzhiyun fa_cnt = falm_cnt_acc->cnt_all_1sec;
2859*4882a593Smuzhiyun }
2860*4882a593Smuzhiyun
2861*4882a593Smuzhiyun if (phydm_dig_abort(dm)) {
2862*4882a593Smuzhiyun dig_t->low_ig_value = phydm_get_igi(dm, BB_PATH_A);
2863*4882a593Smuzhiyun return;
2864*4882a593Smuzhiyun }
2865*4882a593Smuzhiyun
2866*4882a593Smuzhiyun /*@Mode Decision*/
2867*4882a593Smuzhiyun dfs_mode_en = false;
2868*4882a593Smuzhiyun is_performance = true;
2869*4882a593Smuzhiyun
2870*4882a593Smuzhiyun /* @Abs Boundary Decision*/
2871*4882a593Smuzhiyun dig_t->dm_dig_max = DIG_MAX_COVERAGR; //0x26
2872*4882a593Smuzhiyun dig_t->dm_dig_min = DIG_MIN_PERFORMANCE; //0x20
2873*4882a593Smuzhiyun dig_t->dig_max_of_min = DIG_MAX_OF_MIN_COVERAGE; //0x22
2874*4882a593Smuzhiyun
2875*4882a593Smuzhiyun if (dm->is_dfs_band) {
2876*4882a593Smuzhiyun if (*dm->band_width == CHANNEL_WIDTH_20){
2877*4882a593Smuzhiyun if (dm->support_ic_type &
2878*4882a593Smuzhiyun (ODM_RTL8814A | ODM_RTL8812 | ODM_RTL8821 | ODM_RTL8822B)){
2879*4882a593Smuzhiyun if (odm_get_bb_reg(dm, R_0x8d8, BIT(27)) == 1)
2880*4882a593Smuzhiyun dig_t->dm_dig_min = DIG_MIN_DFS + 2;
2881*4882a593Smuzhiyun else
2882*4882a593Smuzhiyun dig_t->dm_dig_min = DIG_MIN_DFS;
2883*4882a593Smuzhiyun }
2884*4882a593Smuzhiyun else
2885*4882a593Smuzhiyun dig_t->dm_dig_min = DIG_MIN_DFS;
2886*4882a593Smuzhiyun }
2887*4882a593Smuzhiyun else
2888*4882a593Smuzhiyun dig_t->dm_dig_min = DIG_MIN_DFS;
2889*4882a593Smuzhiyun
2890*4882a593Smuzhiyun } else {
2891*4882a593Smuzhiyun #if 0
2892*4882a593Smuzhiyun if (dm->support_ic_type &
2893*4882a593Smuzhiyun (ODM_RTL8814A | ODM_RTL8812 | ODM_RTL8821 | ODM_RTL8822B))
2894*4882a593Smuzhiyun dig_t->dm_dig_min = 0x1c;
2895*4882a593Smuzhiyun else if (dm->support_ic_type & ODM_RTL8197F)
2896*4882a593Smuzhiyun dig_t->dm_dig_min = 0x1e; /*@For HW setting*/
2897*4882a593Smuzhiyun #endif
2898*4882a593Smuzhiyun }
2899*4882a593Smuzhiyun
2900*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "Abs{Max, Min}={0x%x, 0x%x}, Max_of_min=0x%x\n",
2901*4882a593Smuzhiyun dig_t->dm_dig_max, dig_t->dm_dig_min, dig_t->dig_max_of_min);
2902*4882a593Smuzhiyun
2903*4882a593Smuzhiyun /* @Dyn Boundary by RSSI*/
2904*4882a593Smuzhiyun if (!dm->is_linked) {
2905*4882a593Smuzhiyun /*@if no link, always stay at lower bound*/
2906*4882a593Smuzhiyun tdma_l_dym_max = 0x26;
2907*4882a593Smuzhiyun tdma_l_dym_min = dig_t->dm_dig_min;
2908*4882a593Smuzhiyun
2909*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "No-Link, Dyn{Max, Min}={0x%x, 0x%x}\n",
2910*4882a593Smuzhiyun tdma_l_dym_max, tdma_l_dym_min);
2911*4882a593Smuzhiyun } else {
2912*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "rssi_min=%d, ofst=%d\n",
2913*4882a593Smuzhiyun dm->rssi_min, offset);
2914*4882a593Smuzhiyun
2915*4882a593Smuzhiyun /* @DIG lower bound in L-state*/
2916*4882a593Smuzhiyun tdma_l_dym_min = dig_t->dm_dig_min;
2917*4882a593Smuzhiyun if (dm->is_dfs_band)
2918*4882a593Smuzhiyun tdma_l_dym_min = DIG_MIN_DFS;
2919*4882a593Smuzhiyun /*@
2920*4882a593Smuzhiyun *#ifdef CFG_DIG_DAMPING_CHK
2921*4882a593Smuzhiyun *@Limit Dyn min by damping
2922*4882a593Smuzhiyun *if (dig_t->dig_dl_en &&
2923*4882a593Smuzhiyun * dig_rc->damping_limit_en &&
2924*4882a593Smuzhiyun * tdma_l_dym_min < dig_rc->damping_limit_val) {
2925*4882a593Smuzhiyun * PHYDM_DBG(dm, DBG_DIG,
2926*4882a593Smuzhiyun * "[Limit by Damping] dyn_min=0x%x -> 0x%x\n",
2927*4882a593Smuzhiyun * tdma_l_dym_min, dig_rc->damping_limit_val);
2928*4882a593Smuzhiyun *
2929*4882a593Smuzhiyun * tdma_l_dym_min = dig_rc->damping_limit_val;
2930*4882a593Smuzhiyun *}
2931*4882a593Smuzhiyun *#endif
2932*4882a593Smuzhiyun */
2933*4882a593Smuzhiyun
2934*4882a593Smuzhiyun /*@DIG upper bound in L-state*/
2935*4882a593Smuzhiyun igi_upper_rssi_min = rssi_min + offset;
2936*4882a593Smuzhiyun if (igi_upper_rssi_min > dig_t->dm_dig_max)
2937*4882a593Smuzhiyun tdma_l_dym_max = dig_t->dm_dig_max;
2938*4882a593Smuzhiyun else if (igi_upper_rssi_min < dig_t->dm_dig_min)
2939*4882a593Smuzhiyun tdma_l_dym_max = dig_t->dm_dig_min;
2940*4882a593Smuzhiyun else
2941*4882a593Smuzhiyun tdma_l_dym_max = igi_upper_rssi_min;
2942*4882a593Smuzhiyun
2943*4882a593Smuzhiyun /* @1 Force Lower Bound for AntDiv */
2944*4882a593Smuzhiyun /*@
2945*4882a593Smuzhiyun *if (!dm->is_one_entry_only &&
2946*4882a593Smuzhiyun *(dm->support_ability & ODM_BB_ANT_DIV) &&
2947*4882a593Smuzhiyun *(dm->ant_div_type == CG_TRX_HW_ANTDIV ||
2948*4882a593Smuzhiyun *dm->ant_div_type == CG_TRX_SMART_ANTDIV)) {
2949*4882a593Smuzhiyun *if (dig_t->ant_div_rssi_max > dig_t->dig_max_of_min)
2950*4882a593Smuzhiyun * dig_t->rx_gain_range_min = dig_t->dig_max_of_min;
2951*4882a593Smuzhiyun *else
2952*4882a593Smuzhiyun * dig_t->rx_gain_range_min = (u8)dig_t->ant_div_rssi_max;
2953*4882a593Smuzhiyun *
2954*4882a593Smuzhiyun *PHYDM_DBG(dm, DBG_DIG, "Force Dyn-Min=0x%x, RSSI_max=0x%x\n",
2955*4882a593Smuzhiyun * dig_t->rx_gain_range_min, dig_t->ant_div_rssi_max);
2956*4882a593Smuzhiyun *}
2957*4882a593Smuzhiyun */
2958*4882a593Smuzhiyun
2959*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "Dyn{Max, Min}={0x%x, 0x%x}\n",
2960*4882a593Smuzhiyun tdma_l_dym_max, tdma_l_dym_min);
2961*4882a593Smuzhiyun }
2962*4882a593Smuzhiyun
2963*4882a593Smuzhiyun /*@Abnormal Case Check*/
2964*4882a593Smuzhiyun /*@Abnormal lower bound case*/
2965*4882a593Smuzhiyun if (tdma_l_dym_min > tdma_l_dym_max)
2966*4882a593Smuzhiyun tdma_l_dym_min = tdma_l_dym_max;
2967*4882a593Smuzhiyun
2968*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG,
2969*4882a593Smuzhiyun "Abnoraml chk, force {Max, Min}={0x%x, 0x%x}\n",
2970*4882a593Smuzhiyun tdma_l_dym_max, tdma_l_dym_min);
2971*4882a593Smuzhiyun
2972*4882a593Smuzhiyun /*@False Alarm Threshold Decision*/
2973*4882a593Smuzhiyun phydm_fa_threshold_check(dm, dfs_mode_en);
2974*4882a593Smuzhiyun
2975*4882a593Smuzhiyun /*@Adjust Initial Gain by False Alarm*/
2976*4882a593Smuzhiyun /*Select new IGI by FA */
2977*4882a593Smuzhiyun if (!(dm->original_dig_restore)) {
2978*4882a593Smuzhiyun tdma_l_igi = get_new_igi_bound(dm, tdma_l_igi, fa_cnt,
2979*4882a593Smuzhiyun &tdma_l_dym_max,
2980*4882a593Smuzhiyun &tdma_l_dym_min,
2981*4882a593Smuzhiyun dfs_mode_en);
2982*4882a593Smuzhiyun } else {
2983*4882a593Smuzhiyun new_igi = phydm_get_new_igi(dm, igi, fa_cnt, dfs_mode_en);
2984*4882a593Smuzhiyun }
2985*4882a593Smuzhiyun
2986*4882a593Smuzhiyun /*Update status*/
2987*4882a593Smuzhiyun if (!(dm->original_dig_restore)) {
2988*4882a593Smuzhiyun if (dig_t->tdma_force_l_igi == 0xff)
2989*4882a593Smuzhiyun dig_t->low_ig_value = tdma_l_igi;
2990*4882a593Smuzhiyun else
2991*4882a593Smuzhiyun dig_t->low_ig_value = dig_t->tdma_force_l_igi;
2992*4882a593Smuzhiyun dig_t->tdma_rx_gain_min[TDMA_DIG_LOW_STATE] = tdma_l_dym_min;
2993*4882a593Smuzhiyun dig_t->tdma_rx_gain_max[TDMA_DIG_LOW_STATE] = tdma_l_dym_max;
2994*4882a593Smuzhiyun #if 0
2995*4882a593Smuzhiyun /*odm_write_dig(dm, tdma_l_igi);*/
2996*4882a593Smuzhiyun #endif
2997*4882a593Smuzhiyun } else {
2998*4882a593Smuzhiyun odm_write_dig(dm, new_igi);
2999*4882a593Smuzhiyun }
3000*4882a593Smuzhiyun }
3001*4882a593Smuzhiyun
phydm_tdma_high_dig(void * dm_void)3002*4882a593Smuzhiyun void phydm_tdma_high_dig(void *dm_void)
3003*4882a593Smuzhiyun {
3004*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
3005*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
3006*4882a593Smuzhiyun struct phydm_fa_struct *falm_cnt = &dm->false_alm_cnt;
3007*4882a593Smuzhiyun struct phydm_fa_acc_struct *falm_cnt_acc = &dm->false_alm_cnt_acc;
3008*4882a593Smuzhiyun #ifdef CFG_DIG_DAMPING_CHK
3009*4882a593Smuzhiyun struct phydm_dig_recorder_strcut *dig_rc = &dig_t->dig_recorder_t;
3010*4882a593Smuzhiyun #endif
3011*4882a593Smuzhiyun u8 igi = dig_t->cur_ig_value;
3012*4882a593Smuzhiyun u8 new_igi = 0x20;
3013*4882a593Smuzhiyun u8 tdma_h_igi = dig_t->cur_ig_value_tdma;
3014*4882a593Smuzhiyun u8 tdma_h_dym_min = dig_t->tdma_rx_gain_min[TDMA_DIG_HIGH_STATE];
3015*4882a593Smuzhiyun u8 tdma_h_dym_max = dig_t->tdma_rx_gain_max[TDMA_DIG_HIGH_STATE];
3016*4882a593Smuzhiyun u32 fa_cnt = falm_cnt->cnt_all;
3017*4882a593Smuzhiyun boolean dfs_mode_en = false, is_performance = true;
3018*4882a593Smuzhiyun u8 rssi_min = dm->rssi_min;
3019*4882a593Smuzhiyun u8 igi_upper_rssi_min = 0;
3020*4882a593Smuzhiyun u8 offset = 15;
3021*4882a593Smuzhiyun
3022*4882a593Smuzhiyun if (!(dm->original_dig_restore)) {
3023*4882a593Smuzhiyun if (tdma_h_igi == 0)
3024*4882a593Smuzhiyun tdma_h_igi = igi;
3025*4882a593Smuzhiyun
3026*4882a593Smuzhiyun fa_cnt = falm_cnt_acc->cnt_all_1sec;
3027*4882a593Smuzhiyun }
3028*4882a593Smuzhiyun
3029*4882a593Smuzhiyun if (phydm_dig_abort(dm)) {
3030*4882a593Smuzhiyun dig_t->cur_ig_value_tdma = phydm_get_igi(dm, BB_PATH_A);
3031*4882a593Smuzhiyun return;
3032*4882a593Smuzhiyun }
3033*4882a593Smuzhiyun
3034*4882a593Smuzhiyun /*@Mode Decision*/
3035*4882a593Smuzhiyun dfs_mode_en = false;
3036*4882a593Smuzhiyun is_performance = true;
3037*4882a593Smuzhiyun
3038*4882a593Smuzhiyun /*@Abs Boundary Decision*/
3039*4882a593Smuzhiyun dig_t->dig_max_of_min = DIG_MAX_OF_MIN_BALANCE_MODE; // 0x2a
3040*4882a593Smuzhiyun
3041*4882a593Smuzhiyun if (!dm->is_linked) {
3042*4882a593Smuzhiyun dig_t->dm_dig_max = DIG_MAX_COVERAGR;
3043*4882a593Smuzhiyun dig_t->dm_dig_min = DIG_MIN_PERFORMANCE; // 0x20
3044*4882a593Smuzhiyun } else if (dm->is_dfs_band) {
3045*4882a593Smuzhiyun if (*dm->band_width == CHANNEL_WIDTH_20){
3046*4882a593Smuzhiyun if (dm->support_ic_type &
3047*4882a593Smuzhiyun (ODM_RTL8814A | ODM_RTL8812 | ODM_RTL8821 | ODM_RTL8822B)){
3048*4882a593Smuzhiyun if (odm_get_bb_reg(dm, R_0x8d8, BIT(27)) == 1)
3049*4882a593Smuzhiyun dig_t->dm_dig_min = DIG_MIN_DFS + 2;
3050*4882a593Smuzhiyun else
3051*4882a593Smuzhiyun dig_t->dm_dig_min = DIG_MIN_DFS;
3052*4882a593Smuzhiyun }
3053*4882a593Smuzhiyun else
3054*4882a593Smuzhiyun dig_t->dm_dig_min = DIG_MIN_DFS;
3055*4882a593Smuzhiyun }
3056*4882a593Smuzhiyun else
3057*4882a593Smuzhiyun dig_t->dm_dig_min = DIG_MIN_DFS;
3058*4882a593Smuzhiyun
3059*4882a593Smuzhiyun dig_t->dig_max_of_min = DIG_MAX_OF_MIN_BALANCE_MODE;
3060*4882a593Smuzhiyun dig_t->dm_dig_max = DIG_MAX_BALANCE_MODE;
3061*4882a593Smuzhiyun } else {
3062*4882a593Smuzhiyun if (*dm->bb_op_mode == PHYDM_BALANCE_MODE) {
3063*4882a593Smuzhiyun /*service > 2 devices*/
3064*4882a593Smuzhiyun dig_t->dm_dig_max = DIG_MAX_BALANCE_MODE;
3065*4882a593Smuzhiyun #if (DIG_HW == 1)
3066*4882a593Smuzhiyun dig_t->dig_max_of_min = DIG_MIN_COVERAGE;
3067*4882a593Smuzhiyun #else
3068*4882a593Smuzhiyun dig_t->dig_max_of_min = DIG_MAX_OF_MIN_BALANCE_MODE;
3069*4882a593Smuzhiyun #endif
3070*4882a593Smuzhiyun } else if (*dm->bb_op_mode == PHYDM_PERFORMANCE_MODE) {
3071*4882a593Smuzhiyun /*service 1 devices*/
3072*4882a593Smuzhiyun dig_t->dm_dig_max = DIG_MAX_PERFORMANCE_MODE;
3073*4882a593Smuzhiyun dig_t->dig_max_of_min = DIG_MAX_OF_MIN_PERFORMANCE_MODE;
3074*4882a593Smuzhiyun }
3075*4882a593Smuzhiyun
3076*4882a593Smuzhiyun #if 0
3077*4882a593Smuzhiyun if (dm->support_ic_type &
3078*4882a593Smuzhiyun (ODM_RTL8814A | ODM_RTL8812 | ODM_RTL8821 | ODM_RTL8822B))
3079*4882a593Smuzhiyun dig_t->dm_dig_min = 0x1c;
3080*4882a593Smuzhiyun else if (dm->support_ic_type & ODM_RTL8197F)
3081*4882a593Smuzhiyun dig_t->dm_dig_min = 0x1e; /*@For HW setting*/
3082*4882a593Smuzhiyun else
3083*4882a593Smuzhiyun #endif
3084*4882a593Smuzhiyun dig_t->dm_dig_min = DIG_MIN_PERFORMANCE;
3085*4882a593Smuzhiyun }
3086*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "Abs{Max, Min}={0x%x, 0x%x}, Max_of_min=0x%x\n",
3087*4882a593Smuzhiyun dig_t->dm_dig_max, dig_t->dm_dig_min, dig_t->dig_max_of_min);
3088*4882a593Smuzhiyun
3089*4882a593Smuzhiyun /*@Dyn Boundary by RSSI*/
3090*4882a593Smuzhiyun if (!dm->is_linked) {
3091*4882a593Smuzhiyun /*@if no link, always stay at lower bound*/
3092*4882a593Smuzhiyun tdma_h_dym_max = dig_t->dig_max_of_min;
3093*4882a593Smuzhiyun tdma_h_dym_min = dig_t->dm_dig_min;
3094*4882a593Smuzhiyun
3095*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "No-Link, Dyn{Max, Min}={0x%x, 0x%x}\n",
3096*4882a593Smuzhiyun tdma_h_dym_max, tdma_h_dym_min);
3097*4882a593Smuzhiyun } else {
3098*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "rssi_min=%d, ofst=%d\n",
3099*4882a593Smuzhiyun dm->rssi_min, offset);
3100*4882a593Smuzhiyun
3101*4882a593Smuzhiyun /* @DIG lower bound in H-state*/
3102*4882a593Smuzhiyun if (dm->is_dfs_band)
3103*4882a593Smuzhiyun tdma_h_dym_min = DIG_MIN_DFS;
3104*4882a593Smuzhiyun else if (rssi_min < dig_t->dm_dig_min)
3105*4882a593Smuzhiyun tdma_h_dym_min = dig_t->dm_dig_min;
3106*4882a593Smuzhiyun else
3107*4882a593Smuzhiyun tdma_h_dym_min = rssi_min; // turbo not considered yet
3108*4882a593Smuzhiyun
3109*4882a593Smuzhiyun #ifdef CFG_DIG_DAMPING_CHK
3110*4882a593Smuzhiyun /*@Limit Dyn min by damping*/
3111*4882a593Smuzhiyun if (dig_t->dig_dl_en &&
3112*4882a593Smuzhiyun dig_rc->damping_limit_en &&
3113*4882a593Smuzhiyun tdma_h_dym_min < dig_rc->damping_limit_val) {
3114*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG,
3115*4882a593Smuzhiyun "[Limit by Damping] dyn_min=0x%x -> 0x%x\n",
3116*4882a593Smuzhiyun tdma_h_dym_min, dig_rc->damping_limit_val);
3117*4882a593Smuzhiyun
3118*4882a593Smuzhiyun tdma_h_dym_min = dig_rc->damping_limit_val;
3119*4882a593Smuzhiyun }
3120*4882a593Smuzhiyun #endif
3121*4882a593Smuzhiyun
3122*4882a593Smuzhiyun /*@DIG upper bound in H-state*/
3123*4882a593Smuzhiyun igi_upper_rssi_min = rssi_min + offset;
3124*4882a593Smuzhiyun if (igi_upper_rssi_min > dig_t->dm_dig_max)
3125*4882a593Smuzhiyun tdma_h_dym_max = dig_t->dm_dig_max;
3126*4882a593Smuzhiyun else
3127*4882a593Smuzhiyun tdma_h_dym_max = igi_upper_rssi_min;
3128*4882a593Smuzhiyun
3129*4882a593Smuzhiyun /* @1 Force Lower Bound for AntDiv */
3130*4882a593Smuzhiyun /*@
3131*4882a593Smuzhiyun *if (!dm->is_one_entry_only &&
3132*4882a593Smuzhiyun *(dm->support_ability & ODM_BB_ANT_DIV) &&
3133*4882a593Smuzhiyun *(dm->ant_div_type == CG_TRX_HW_ANTDIV ||
3134*4882a593Smuzhiyun *dm->ant_div_type == CG_TRX_SMART_ANTDIV)) {
3135*4882a593Smuzhiyun * if (dig_t->ant_div_rssi_max > dig_t->dig_max_of_min)
3136*4882a593Smuzhiyun * dig_t->rx_gain_range_min = dig_t->dig_max_of_min;
3137*4882a593Smuzhiyun * else
3138*4882a593Smuzhiyun * dig_t->rx_gain_range_min = (u8)dig_t->ant_div_rssi_max;
3139*4882a593Smuzhiyun */
3140*4882a593Smuzhiyun /*@
3141*4882a593Smuzhiyun *PHYDM_DBG(dm, DBG_DIG, "Force Dyn-Min=0x%x, RSSI_max=0x%x\n",
3142*4882a593Smuzhiyun * dig_t->rx_gain_range_min, dig_t->ant_div_rssi_max);
3143*4882a593Smuzhiyun *}
3144*4882a593Smuzhiyun */
3145*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "Dyn{Max, Min}={0x%x, 0x%x}\n",
3146*4882a593Smuzhiyun tdma_h_dym_max, tdma_h_dym_min);
3147*4882a593Smuzhiyun }
3148*4882a593Smuzhiyun
3149*4882a593Smuzhiyun /*@Abnormal Case Check*/
3150*4882a593Smuzhiyun /*@Abnormal low higher bound case*/
3151*4882a593Smuzhiyun if (tdma_h_dym_max < dig_t->dm_dig_min)
3152*4882a593Smuzhiyun tdma_h_dym_max = dig_t->dm_dig_min;
3153*4882a593Smuzhiyun /*@Abnormal lower bound case*/
3154*4882a593Smuzhiyun if (tdma_h_dym_min > tdma_h_dym_max)
3155*4882a593Smuzhiyun tdma_h_dym_min = tdma_h_dym_max;
3156*4882a593Smuzhiyun
3157*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG, "Abnoraml chk, force {Max, Min}={0x%x, 0x%x}\n",
3158*4882a593Smuzhiyun tdma_h_dym_max, tdma_h_dym_min);
3159*4882a593Smuzhiyun
3160*4882a593Smuzhiyun /*@False Alarm Threshold Decision*/
3161*4882a593Smuzhiyun phydm_fa_threshold_check(dm, dfs_mode_en);
3162*4882a593Smuzhiyun
3163*4882a593Smuzhiyun /*@Adjust Initial Gain by False Alarm*/
3164*4882a593Smuzhiyun /*Select new IGI by FA */
3165*4882a593Smuzhiyun if (!(dm->original_dig_restore)) {
3166*4882a593Smuzhiyun tdma_h_igi = get_new_igi_bound(dm, tdma_h_igi, fa_cnt,
3167*4882a593Smuzhiyun &tdma_h_dym_max,
3168*4882a593Smuzhiyun &tdma_h_dym_min,
3169*4882a593Smuzhiyun dfs_mode_en);
3170*4882a593Smuzhiyun } else {
3171*4882a593Smuzhiyun new_igi = phydm_get_new_igi(dm, igi, fa_cnt, dfs_mode_en);
3172*4882a593Smuzhiyun }
3173*4882a593Smuzhiyun
3174*4882a593Smuzhiyun /*Update status*/
3175*4882a593Smuzhiyun if (!(dm->original_dig_restore)) {
3176*4882a593Smuzhiyun if (dig_t->tdma_force_h_igi == 0xff)
3177*4882a593Smuzhiyun dig_t->cur_ig_value_tdma = tdma_h_igi;
3178*4882a593Smuzhiyun else
3179*4882a593Smuzhiyun dig_t->cur_ig_value_tdma = dig_t->tdma_force_h_igi;
3180*4882a593Smuzhiyun dig_t->tdma_rx_gain_min[TDMA_DIG_HIGH_STATE] = tdma_h_dym_min;
3181*4882a593Smuzhiyun dig_t->tdma_rx_gain_max[TDMA_DIG_HIGH_STATE] = tdma_h_dym_max;
3182*4882a593Smuzhiyun #if 0
3183*4882a593Smuzhiyun /*odm_write_dig(dm, tdma_h_igi);*/
3184*4882a593Smuzhiyun #endif
3185*4882a593Smuzhiyun } else {
3186*4882a593Smuzhiyun odm_write_dig(dm, new_igi);
3187*4882a593Smuzhiyun }
3188*4882a593Smuzhiyun }
3189*4882a593Smuzhiyun
phydm_fa_cnt_acc(void * dm_void,boolean tdma_dig_block_1sec_flag,u8 cur_tdma_dig_state)3190*4882a593Smuzhiyun void phydm_fa_cnt_acc(void *dm_void, boolean tdma_dig_block_1sec_flag,
3191*4882a593Smuzhiyun u8 cur_tdma_dig_state)
3192*4882a593Smuzhiyun {
3193*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
3194*4882a593Smuzhiyun struct phydm_fa_struct *falm_cnt = &dm->false_alm_cnt;
3195*4882a593Smuzhiyun struct phydm_fa_acc_struct *falm_cnt_acc = NULL;
3196*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
3197*4882a593Smuzhiyun u8 factor_num = 0;
3198*4882a593Smuzhiyun u8 factor_denum = 1;
3199*4882a593Smuzhiyun u8 total_state_number = 0;
3200*4882a593Smuzhiyun
3201*4882a593Smuzhiyun if (cur_tdma_dig_state == TDMA_DIG_LOW_STATE)
3202*4882a593Smuzhiyun falm_cnt_acc = &dm->false_alm_cnt_acc_low;
3203*4882a593Smuzhiyun else if (cur_tdma_dig_state == TDMA_DIG_HIGH_STATE)
3204*4882a593Smuzhiyun
3205*4882a593Smuzhiyun falm_cnt_acc = &dm->false_alm_cnt_acc;
3206*4882a593Smuzhiyun /*@
3207*4882a593Smuzhiyun *PHYDM_DBG(dm, DBG_DIG,
3208*4882a593Smuzhiyun * "[%s] ==> dig_state=%d, one_sec=%d\n", __func__,
3209*4882a593Smuzhiyun * cur_tdma_dig_state, tdma_dig_block_1sec_flag);
3210*4882a593Smuzhiyun */
3211*4882a593Smuzhiyun falm_cnt_acc->cnt_parity_fail += falm_cnt->cnt_parity_fail;
3212*4882a593Smuzhiyun falm_cnt_acc->cnt_rate_illegal += falm_cnt->cnt_rate_illegal;
3213*4882a593Smuzhiyun falm_cnt_acc->cnt_crc8_fail += falm_cnt->cnt_crc8_fail;
3214*4882a593Smuzhiyun falm_cnt_acc->cnt_mcs_fail += falm_cnt->cnt_mcs_fail;
3215*4882a593Smuzhiyun falm_cnt_acc->cnt_ofdm_fail += falm_cnt->cnt_ofdm_fail;
3216*4882a593Smuzhiyun falm_cnt_acc->cnt_cck_fail += falm_cnt->cnt_cck_fail;
3217*4882a593Smuzhiyun falm_cnt_acc->cnt_all += falm_cnt->cnt_all;
3218*4882a593Smuzhiyun falm_cnt_acc->cnt_fast_fsync += falm_cnt->cnt_fast_fsync;
3219*4882a593Smuzhiyun falm_cnt_acc->cnt_sb_search_fail += falm_cnt->cnt_sb_search_fail;
3220*4882a593Smuzhiyun falm_cnt_acc->cnt_ofdm_cca += falm_cnt->cnt_ofdm_cca;
3221*4882a593Smuzhiyun falm_cnt_acc->cnt_cck_cca += falm_cnt->cnt_cck_cca;
3222*4882a593Smuzhiyun falm_cnt_acc->cnt_cca_all += falm_cnt->cnt_cca_all;
3223*4882a593Smuzhiyun falm_cnt_acc->cnt_cck_crc32_error += falm_cnt->cnt_cck_crc32_error;
3224*4882a593Smuzhiyun falm_cnt_acc->cnt_cck_crc32_ok += falm_cnt->cnt_cck_crc32_ok;
3225*4882a593Smuzhiyun falm_cnt_acc->cnt_ofdm_crc32_error += falm_cnt->cnt_ofdm_crc32_error;
3226*4882a593Smuzhiyun falm_cnt_acc->cnt_ofdm_crc32_ok += falm_cnt->cnt_ofdm_crc32_ok;
3227*4882a593Smuzhiyun falm_cnt_acc->cnt_ht_crc32_error += falm_cnt->cnt_ht_crc32_error;
3228*4882a593Smuzhiyun falm_cnt_acc->cnt_ht_crc32_ok += falm_cnt->cnt_ht_crc32_ok;
3229*4882a593Smuzhiyun falm_cnt_acc->cnt_vht_crc32_error += falm_cnt->cnt_vht_crc32_error;
3230*4882a593Smuzhiyun falm_cnt_acc->cnt_vht_crc32_ok += falm_cnt->cnt_vht_crc32_ok;
3231*4882a593Smuzhiyun falm_cnt_acc->cnt_crc32_error_all += falm_cnt->cnt_crc32_error_all;
3232*4882a593Smuzhiyun falm_cnt_acc->cnt_crc32_ok_all += falm_cnt->cnt_crc32_ok_all;
3233*4882a593Smuzhiyun
3234*4882a593Smuzhiyun /*@
3235*4882a593Smuzhiyun *PHYDM_DBG(dm, DBG_DIG,
3236*4882a593Smuzhiyun * "[CCA Cnt] {CCK, OFDM, Total} = {%d, %d, %d}\n",
3237*4882a593Smuzhiyun * falm_cnt->cnt_cck_cca,
3238*4882a593Smuzhiyun * falm_cnt->cnt_ofdm_cca,
3239*4882a593Smuzhiyun * falm_cnt->cnt_cca_all);
3240*4882a593Smuzhiyun *PHYDM_DBG(dm, DBG_DIG,
3241*4882a593Smuzhiyun * "[FA Cnt] {CCK, OFDM, Total} = {%d, %d, %d}\n",
3242*4882a593Smuzhiyun * falm_cnt->cnt_cck_fail,
3243*4882a593Smuzhiyun * falm_cnt->cnt_ofdm_fail,
3244*4882a593Smuzhiyun * falm_cnt->cnt_all);
3245*4882a593Smuzhiyun */
3246*4882a593Smuzhiyun if (tdma_dig_block_1sec_flag) {
3247*4882a593Smuzhiyun total_state_number = dm->tdma_dig_state_number;
3248*4882a593Smuzhiyun
3249*4882a593Smuzhiyun if (cur_tdma_dig_state == TDMA_DIG_HIGH_STATE) {
3250*4882a593Smuzhiyun factor_num = total_state_number;
3251*4882a593Smuzhiyun factor_denum = total_state_number - 1;
3252*4882a593Smuzhiyun } else if (cur_tdma_dig_state == TDMA_DIG_LOW_STATE) {
3253*4882a593Smuzhiyun factor_num = total_state_number;
3254*4882a593Smuzhiyun factor_denum = 1;
3255*4882a593Smuzhiyun }
3256*4882a593Smuzhiyun
3257*4882a593Smuzhiyun falm_cnt_acc->cnt_all_1sec =
3258*4882a593Smuzhiyun falm_cnt_acc->cnt_all * factor_num / factor_denum;
3259*4882a593Smuzhiyun falm_cnt_acc->cnt_cca_all_1sec =
3260*4882a593Smuzhiyun falm_cnt_acc->cnt_cca_all * factor_num / factor_denum;
3261*4882a593Smuzhiyun falm_cnt_acc->cnt_cck_fail_1sec =
3262*4882a593Smuzhiyun falm_cnt_acc->cnt_cck_fail * factor_num / factor_denum;
3263*4882a593Smuzhiyun
3264*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG,
3265*4882a593Smuzhiyun "[ACC CCA Cnt] {CCK, OFDM, Total} = {%d, %d, %d}\n",
3266*4882a593Smuzhiyun falm_cnt_acc->cnt_cck_cca,
3267*4882a593Smuzhiyun falm_cnt_acc->cnt_ofdm_cca,
3268*4882a593Smuzhiyun falm_cnt_acc->cnt_cca_all);
3269*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_DIG,
3270*4882a593Smuzhiyun "[ACC FA Cnt] {CCK, OFDM, Total} = {%d, %d, %d}\n\n",
3271*4882a593Smuzhiyun falm_cnt_acc->cnt_cck_fail,
3272*4882a593Smuzhiyun falm_cnt_acc->cnt_ofdm_fail,
3273*4882a593Smuzhiyun falm_cnt_acc->cnt_all);
3274*4882a593Smuzhiyun
3275*4882a593Smuzhiyun }
3276*4882a593Smuzhiyun }
3277*4882a593Smuzhiyun #endif /*@#ifdef IS_USE_NEW_TDMA*/
3278*4882a593Smuzhiyun #endif /*@#ifdef PHYDM_TDMA_DIG_SUPPORT*/
3279*4882a593Smuzhiyun
phydm_dig_debug(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)3280*4882a593Smuzhiyun void phydm_dig_debug(void *dm_void, char input[][16], u32 *_used, char *output,
3281*4882a593Smuzhiyun u32 *_out_len)
3282*4882a593Smuzhiyun {
3283*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
3284*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
3285*4882a593Smuzhiyun char help[] = "-h";
3286*4882a593Smuzhiyun u32 var1[10] = {0};
3287*4882a593Smuzhiyun u32 used = *_used;
3288*4882a593Smuzhiyun u32 out_len = *_out_len;
3289*4882a593Smuzhiyun u8 i = 0;
3290*4882a593Smuzhiyun
3291*4882a593Smuzhiyun if ((strcmp(input[1], help) == 0)) {
3292*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
3293*4882a593Smuzhiyun "{0} {en} fa_th[0] fa_th[1] fa_th[2]\n");
3294*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
3295*4882a593Smuzhiyun "{1} {Damping Limit en}\n");
3296*4882a593Smuzhiyun #ifdef PHYDM_TDMA_DIG_SUPPORT
3297*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
3298*4882a593Smuzhiyun "{2} {original_dig_restore = %d}\n",
3299*4882a593Smuzhiyun dm->original_dig_restore);
3300*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
3301*4882a593Smuzhiyun "{3} {tdma_dig_timer_ms = %d}\n",
3302*4882a593Smuzhiyun dm->tdma_dig_timer_ms);
3303*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
3304*4882a593Smuzhiyun "{4} {tdma_dig_state_number = %d}\n",
3305*4882a593Smuzhiyun dm->tdma_dig_state_number);
3306*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
3307*4882a593Smuzhiyun "{5} {0:L-state,1:H-state} {force IGI} (L,H)=(%2x,%2x)\n",
3308*4882a593Smuzhiyun dig_t->tdma_force_l_igi, dig_t->tdma_force_h_igi);
3309*4882a593Smuzhiyun #endif
3310*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
3311*4882a593Smuzhiyun "{6} {fw_dig_en}\n");
3312*4882a593Smuzhiyun } else {
3313*4882a593Smuzhiyun PHYDM_SSCANF(input[1], DCMD_DECIMAL, &var1[0]);
3314*4882a593Smuzhiyun
3315*4882a593Smuzhiyun for (i = 1; i < 10; i++)
3316*4882a593Smuzhiyun PHYDM_SSCANF(input[i + 1], DCMD_DECIMAL, &var1[i]);
3317*4882a593Smuzhiyun
3318*4882a593Smuzhiyun if (var1[0] == 0) {
3319*4882a593Smuzhiyun if (var1[1] == 1) {
3320*4882a593Smuzhiyun dig_t->is_dbg_fa_th = true;
3321*4882a593Smuzhiyun dig_t->fa_th[0] = (u16)var1[2];
3322*4882a593Smuzhiyun dig_t->fa_th[1] = (u16)var1[3];
3323*4882a593Smuzhiyun dig_t->fa_th[2] = (u16)var1[4];
3324*4882a593Smuzhiyun
3325*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used,
3326*4882a593Smuzhiyun out_len - used,
3327*4882a593Smuzhiyun "Set DIG fa_th[0:2]= {%d, %d, %d}\n",
3328*4882a593Smuzhiyun dig_t->fa_th[0], dig_t->fa_th[1],
3329*4882a593Smuzhiyun dig_t->fa_th[2]);
3330*4882a593Smuzhiyun } else {
3331*4882a593Smuzhiyun dig_t->is_dbg_fa_th = false;
3332*4882a593Smuzhiyun }
3333*4882a593Smuzhiyun #ifdef PHYDM_TDMA_DIG_SUPPORT
3334*4882a593Smuzhiyun } else if (var1[0] == 2) {
3335*4882a593Smuzhiyun dm->original_dig_restore = (u8)var1[1];
3336*4882a593Smuzhiyun if (dm->original_dig_restore == 1) {
3337*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used,
3338*4882a593Smuzhiyun out_len - used, "Disable TDMA-DIG\n");
3339*4882a593Smuzhiyun } else {
3340*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used,
3341*4882a593Smuzhiyun out_len - used, "Enable TDMA-DIG\n");
3342*4882a593Smuzhiyun }
3343*4882a593Smuzhiyun } else if (var1[0] == 3) {
3344*4882a593Smuzhiyun dm->tdma_dig_timer_ms = (u8)var1[1];
3345*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used,
3346*4882a593Smuzhiyun out_len - used, "tdma_dig_timer_ms = %d\n",
3347*4882a593Smuzhiyun dm->tdma_dig_timer_ms);
3348*4882a593Smuzhiyun } else if (var1[0] == 4) {
3349*4882a593Smuzhiyun dm->tdma_dig_state_number = (u8)var1[1];
3350*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used,
3351*4882a593Smuzhiyun out_len - used, "tdma_dig_state_number = %d\n",
3352*4882a593Smuzhiyun dm->tdma_dig_state_number);
3353*4882a593Smuzhiyun } else if (var1[0] == 5) {
3354*4882a593Smuzhiyun PHYDM_SSCANF(input[3], DCMD_HEX, &var1[2]);
3355*4882a593Smuzhiyun if (var1[1] == 0) {
3356*4882a593Smuzhiyun dig_t->tdma_force_l_igi = (u8)var1[2];
3357*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used,
3358*4882a593Smuzhiyun out_len - used,
3359*4882a593Smuzhiyun "force L-state IGI = %2x\n",
3360*4882a593Smuzhiyun dig_t->tdma_force_l_igi);
3361*4882a593Smuzhiyun } else if (var1[1] == 1) {
3362*4882a593Smuzhiyun dig_t->tdma_force_h_igi = (u8)var1[2];
3363*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used,
3364*4882a593Smuzhiyun out_len - used,
3365*4882a593Smuzhiyun "force H-state IGI = %2x\n",
3366*4882a593Smuzhiyun dig_t->tdma_force_h_igi);
3367*4882a593Smuzhiyun }
3368*4882a593Smuzhiyun #endif
3369*4882a593Smuzhiyun }
3370*4882a593Smuzhiyun
3371*4882a593Smuzhiyun #ifdef CFG_DIG_DAMPING_CHK
3372*4882a593Smuzhiyun else if (var1[0] == 1) {
3373*4882a593Smuzhiyun dig_t->dig_dl_en = (u8)var1[1];
3374*4882a593Smuzhiyun /*@*/
3375*4882a593Smuzhiyun }
3376*4882a593Smuzhiyun #endif
3377*4882a593Smuzhiyun else if (var1[0] == 6) {
3378*4882a593Smuzhiyun phydm_fw_dm_ctrl_en(dm, F00_DIG, (boolean)var1[1]);
3379*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
3380*4882a593Smuzhiyun "fw_dig_enable = %2x\n", dig_t->fw_dig_enable);
3381*4882a593Smuzhiyun }
3382*4882a593Smuzhiyun }
3383*4882a593Smuzhiyun *_used = used;
3384*4882a593Smuzhiyun *_out_len = out_len;
3385*4882a593Smuzhiyun }
3386*4882a593Smuzhiyun
3387*4882a593Smuzhiyun #ifdef CONFIG_MCC_DM
3388*4882a593Smuzhiyun #if (RTL8822B_SUPPORT || RTL8822C_SUPPORT)
phydm_mcc_igi_clr(void * dm_void,u8 clr_port)3389*4882a593Smuzhiyun void phydm_mcc_igi_clr(void *dm_void, u8 clr_port)
3390*4882a593Smuzhiyun {
3391*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
3392*4882a593Smuzhiyun struct _phydm_mcc_dm_ *mcc_dm = &dm->mcc_dm;
3393*4882a593Smuzhiyun
3394*4882a593Smuzhiyun mcc_dm->mcc_rssi[clr_port] = 0xff;
3395*4882a593Smuzhiyun mcc_dm->mcc_dm_val[0][clr_port] = 0xff; /* 0xc50 clr */
3396*4882a593Smuzhiyun mcc_dm->mcc_dm_val[1][clr_port] = 0xff; /* 0xe50 clr */
3397*4882a593Smuzhiyun }
3398*4882a593Smuzhiyun
phydm_mcc_igi_chk(void * dm_void)3399*4882a593Smuzhiyun void phydm_mcc_igi_chk(void *dm_void)
3400*4882a593Smuzhiyun {
3401*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
3402*4882a593Smuzhiyun struct _phydm_mcc_dm_ *mcc_dm = &dm->mcc_dm;
3403*4882a593Smuzhiyun
3404*4882a593Smuzhiyun if (mcc_dm->mcc_dm_val[0][0] == 0xff &&
3405*4882a593Smuzhiyun mcc_dm->mcc_dm_val[0][1] == 0xff) {
3406*4882a593Smuzhiyun mcc_dm->mcc_dm_reg[0] = 0xffff;
3407*4882a593Smuzhiyun mcc_dm->mcc_reg_id[0] = 0xff;
3408*4882a593Smuzhiyun }
3409*4882a593Smuzhiyun if (mcc_dm->mcc_dm_val[1][0] == 0xff &&
3410*4882a593Smuzhiyun mcc_dm->mcc_dm_val[1][1] == 0xff) {
3411*4882a593Smuzhiyun mcc_dm->mcc_dm_reg[1] = 0xffff;
3412*4882a593Smuzhiyun mcc_dm->mcc_reg_id[1] = 0xff;
3413*4882a593Smuzhiyun }
3414*4882a593Smuzhiyun }
3415*4882a593Smuzhiyun
phydm_mcc_igi_cal(void * dm_void)3416*4882a593Smuzhiyun void phydm_mcc_igi_cal(void *dm_void)
3417*4882a593Smuzhiyun {
3418*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
3419*4882a593Smuzhiyun struct _phydm_mcc_dm_ *mcc_dm = &dm->mcc_dm;
3420*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
3421*4882a593Smuzhiyun u8 shift = 0;
3422*4882a593Smuzhiyun u8 igi_val0, igi_val1;
3423*4882a593Smuzhiyun
3424*4882a593Smuzhiyun if (mcc_dm->mcc_rssi[0] == 0xff)
3425*4882a593Smuzhiyun phydm_mcc_igi_clr(dm, 0);
3426*4882a593Smuzhiyun if (mcc_dm->mcc_rssi[1] == 0xff)
3427*4882a593Smuzhiyun phydm_mcc_igi_clr(dm, 1);
3428*4882a593Smuzhiyun phydm_mcc_igi_chk(dm);
3429*4882a593Smuzhiyun igi_val0 = mcc_dm->mcc_rssi[0] - shift;
3430*4882a593Smuzhiyun igi_val1 = mcc_dm->mcc_rssi[1] - shift;
3431*4882a593Smuzhiyun
3432*4882a593Smuzhiyun if (igi_val0 < DIG_MIN_PERFORMANCE)
3433*4882a593Smuzhiyun igi_val0 = DIG_MIN_PERFORMANCE;
3434*4882a593Smuzhiyun
3435*4882a593Smuzhiyun if (igi_val1 < DIG_MIN_PERFORMANCE)
3436*4882a593Smuzhiyun igi_val1 = DIG_MIN_PERFORMANCE;
3437*4882a593Smuzhiyun
3438*4882a593Smuzhiyun switch (dm->ic_ip_series) {
3439*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
3440*4882a593Smuzhiyun case PHYDM_IC_JGR3:
3441*4882a593Smuzhiyun phydm_fill_mcccmd(dm, 0, R_0x1d70, igi_val0, igi_val1);
3442*4882a593Smuzhiyun phydm_fill_mcccmd(dm, 1, R_0x1d70 + 1, igi_val0, igi_val1);
3443*4882a593Smuzhiyun break;
3444*4882a593Smuzhiyun #endif
3445*4882a593Smuzhiyun default:
3446*4882a593Smuzhiyun phydm_fill_mcccmd(dm, 0, R_0xc50, igi_val0, igi_val1);
3447*4882a593Smuzhiyun phydm_fill_mcccmd(dm, 1, R_0xe50, igi_val0, igi_val1);
3448*4882a593Smuzhiyun break;
3449*4882a593Smuzhiyun }
3450*4882a593Smuzhiyun
3451*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_COMP_MCC, "RSSI_min: %d %d, MCC_igi: %d %d\n",
3452*4882a593Smuzhiyun mcc_dm->mcc_rssi[0], mcc_dm->mcc_rssi[1],
3453*4882a593Smuzhiyun mcc_dm->mcc_dm_val[0][0], mcc_dm->mcc_dm_val[0][1]);
3454*4882a593Smuzhiyun }
3455*4882a593Smuzhiyun #endif /*#if (RTL8822B_SUPPORT)*/
3456*4882a593Smuzhiyun #endif /*#ifdef CONFIG_MCC_DM*/
3457