xref: /OK3568_Linux_fs/external/rkwifibt/drivers/rtl8188fu/hal/phydm/phydm_ccx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /******************************************************************************
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * Copyright(c) 2007 - 2017  Realtek Corporation.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify it
6*4882a593Smuzhiyun  * under the terms of version 2 of the GNU General Public License as
7*4882a593Smuzhiyun  * published by the Free Software Foundation.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful, but WITHOUT
10*4882a593Smuzhiyun  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12*4882a593Smuzhiyun  * more details.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * The full GNU General Public License is included in this distribution in the
15*4882a593Smuzhiyun  * file called LICENSE.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * Contact Information:
18*4882a593Smuzhiyun  * wlanfae <wlanfae@realtek.com>
19*4882a593Smuzhiyun  * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
20*4882a593Smuzhiyun  * Hsinchu 300, Taiwan.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * Larry Finger <Larry.Finger@lwfinger.net>
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  *****************************************************************************/
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include "mp_precomp.h"
27*4882a593Smuzhiyun #include "phydm_precomp.h"
28*4882a593Smuzhiyun 
phydm_ccx_hw_restart(void * dm_void)29*4882a593Smuzhiyun void phydm_ccx_hw_restart(void *dm_void)
30*4882a593Smuzhiyun 			  /*@Will Restart NHM/CLM/FAHM simultaneously*/
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
33*4882a593Smuzhiyun 	u32 reg1 = 0;
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_11AC_SERIES)
36*4882a593Smuzhiyun 		reg1 = R_0x994;
37*4882a593Smuzhiyun 	#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
38*4882a593Smuzhiyun 	else if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
39*4882a593Smuzhiyun 		reg1 = R_0x1e60;
40*4882a593Smuzhiyun 	#endif
41*4882a593Smuzhiyun 	else
42*4882a593Smuzhiyun 		reg1 = R_0x890;
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
45*4882a593Smuzhiyun 	/*@disable NHM,CLM, FAHM*/
46*4882a593Smuzhiyun 	odm_set_bb_reg(dm, reg1, 0x7, 0x0);
47*4882a593Smuzhiyun 	odm_set_bb_reg(dm, reg1, BIT(8), 0x0);
48*4882a593Smuzhiyun 	odm_set_bb_reg(dm, reg1, BIT(8), 0x1);
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #ifdef FAHM_SUPPORT
52*4882a593Smuzhiyun 
phydm_hw_divider(void * dm_void,u16 numerator,u16 denumerator)53*4882a593Smuzhiyun u16 phydm_hw_divider(void *dm_void, u16 numerator, u16 denumerator)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
56*4882a593Smuzhiyun 	u16 result = DEVIDER_ERROR;
57*4882a593Smuzhiyun 	u32 tmp_u32 = ((numerator << 16) | denumerator);
58*4882a593Smuzhiyun 	u32 reg_devider_input;
59*4882a593Smuzhiyun 	u32 reg;
60*4882a593Smuzhiyun 	u8 i;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
65*4882a593Smuzhiyun 		reg_devider_input = 0x1cbc;
66*4882a593Smuzhiyun 		reg = 0x1f98;
67*4882a593Smuzhiyun 	} else {
68*4882a593Smuzhiyun 		reg_devider_input = 0x980;
69*4882a593Smuzhiyun 		reg = 0x9f0;
70*4882a593Smuzhiyun 	}
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	odm_set_bb_reg(dm, reg_devider_input, MASKDWORD, tmp_u32);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	for (i = 0; i < 10; i++) {
75*4882a593Smuzhiyun 		ODM_delay_ms(1);
76*4882a593Smuzhiyun 		if (odm_get_bb_reg(dm, reg, BIT(24))) {
77*4882a593Smuzhiyun 		/*@Chk HW rpt is ready*/
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 			result = (u16)odm_get_bb_reg(dm, reg, MASKBYTE2);
80*4882a593Smuzhiyun 			break;
81*4882a593Smuzhiyun 		}
82*4882a593Smuzhiyun 	}
83*4882a593Smuzhiyun 	return result;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
phydm_fahm_trigger(void * dm_void,u16 tgr_period)86*4882a593Smuzhiyun void phydm_fahm_trigger(void *dm_void, u16 tgr_period)
87*4882a593Smuzhiyun { /*@unit (4us)*/
88*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
89*4882a593Smuzhiyun 	u32 fahm_reg1;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
92*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1cf8, 0xffff00, tgr_period);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 		fahm_reg1 = 0x994;
95*4882a593Smuzhiyun 	} else {
96*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x978, 0xff000000, (tgr_period & 0xff));
97*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x97c, 0xff, (tgr_period & 0xff00) >> 8);
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 		fahm_reg1 = 0x890;
100*4882a593Smuzhiyun 	}
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	odm_set_bb_reg(dm, fahm_reg1, BIT(2), 0);
103*4882a593Smuzhiyun 	odm_set_bb_reg(dm, fahm_reg1, BIT(2), 1);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
phydm_fahm_set_valid_cnt(void * dm_void,u8 numerator_sel,u8 denominator_sel)106*4882a593Smuzhiyun void phydm_fahm_set_valid_cnt(void *dm_void, u8 numerator_sel,
107*4882a593Smuzhiyun 			      u8 denominator_sel)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
110*4882a593Smuzhiyun 	struct ccx_info *ccx_info = &dm->dm_ccx_info;
111*4882a593Smuzhiyun 	u32 fahm_reg1;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	if (ccx_info->fahm_nume_sel == numerator_sel &&
116*4882a593Smuzhiyun 	    ccx_info->fahm_denom_sel == denominator_sel) {
117*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "no need to update\n");
118*4882a593Smuzhiyun 		return;
119*4882a593Smuzhiyun 	}
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	ccx_info->fahm_nume_sel = numerator_sel;
122*4882a593Smuzhiyun 	ccx_info->fahm_denom_sel = denominator_sel;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_11AC_SERIES)
125*4882a593Smuzhiyun 		fahm_reg1 = 0x994;
126*4882a593Smuzhiyun 	else
127*4882a593Smuzhiyun 		fahm_reg1 = 0x890;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	odm_set_bb_reg(dm, fahm_reg1, 0xe0, numerator_sel);
130*4882a593Smuzhiyun 	odm_set_bb_reg(dm, fahm_reg1, 0x7000, denominator_sel);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
phydm_fahm_get_result(void * dm_void)133*4882a593Smuzhiyun void phydm_fahm_get_result(void *dm_void)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
136*4882a593Smuzhiyun 	u16 fahm_cnt[12]; /*packet count*/
137*4882a593Smuzhiyun 	u16 fahm_rpt[12]; /*percentage*/
138*4882a593Smuzhiyun 	u16 denominator; /*@fahm_denominator packet count*/
139*4882a593Smuzhiyun 	u32 reg_rpt, reg_rpt_2;
140*4882a593Smuzhiyun 	u32 reg_tmp;
141*4882a593Smuzhiyun 	boolean is_ready = false;
142*4882a593Smuzhiyun 	u8 i;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
147*4882a593Smuzhiyun 		reg_rpt = 0x1f80;
148*4882a593Smuzhiyun 		reg_rpt_2 = 0x1f98;
149*4882a593Smuzhiyun 	} else {
150*4882a593Smuzhiyun 		reg_rpt = 0x9d8;
151*4882a593Smuzhiyun 		reg_rpt_2 = 0x9f0;
152*4882a593Smuzhiyun 	}
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	for (i = 0; i < 3; i++) {
155*4882a593Smuzhiyun 		if (odm_get_bb_reg(dm, reg_rpt_2, BIT(31))) {
156*4882a593Smuzhiyun 		/*@Chk HW rpt is ready*/
157*4882a593Smuzhiyun 			is_ready = true;
158*4882a593Smuzhiyun 			break;
159*4882a593Smuzhiyun 		}
160*4882a593Smuzhiyun 		ODM_delay_ms(1);
161*4882a593Smuzhiyun 	}
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	if (!is_ready)
164*4882a593Smuzhiyun 		return;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	/*@Get FAHM Denominator*/
167*4882a593Smuzhiyun 	denominator = (u16)odm_get_bb_reg(dm, reg_rpt_2, MASKLWORD);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "Reg[0x%x] fahm_denmrtr = %d\n", reg_rpt_2,
170*4882a593Smuzhiyun 		  denominator);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	/*@Get FAHM nemerator*/
173*4882a593Smuzhiyun 	for (i = 0; i < 6; i++) {
174*4882a593Smuzhiyun 		reg_tmp = odm_get_bb_reg(dm, reg_rpt + (i << 2), MASKDWORD);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "Reg[0x%x] fahm_denmrtr = %d\n",
177*4882a593Smuzhiyun 			  reg_rpt + (i * 4), reg_tmp);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 		fahm_cnt[i * 2] = (u16)(reg_tmp & MASKLWORD);
180*4882a593Smuzhiyun 		fahm_cnt[i * 2 + 1] = (u16)((reg_tmp & MASKHWORD) >> 16);
181*4882a593Smuzhiyun 	}
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	for (i = 0; i < 12; i++)
184*4882a593Smuzhiyun 		fahm_rpt[i] = phydm_hw_divider(dm, fahm_cnt[i], denominator);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
187*4882a593Smuzhiyun 		  "FAHM_RPT_cnt[10:0]=[%d, %d, %d, %d, %d(IGI), %d, %d, %d, %d, %d, %d, %d]\n",
188*4882a593Smuzhiyun 		  fahm_cnt[11], fahm_cnt[10], fahm_cnt[9],
189*4882a593Smuzhiyun 		  fahm_cnt[8], fahm_cnt[7], fahm_cnt[6],
190*4882a593Smuzhiyun 		  fahm_cnt[5], fahm_cnt[4], fahm_cnt[3],
191*4882a593Smuzhiyun 		  fahm_cnt[2], fahm_cnt[1], fahm_cnt[0]);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
194*4882a593Smuzhiyun 		  "FAHM_RPT[10:0]=[%d, %d, %d, %d, %d(IGI), %d, %d, %d, %d, %d, %d, %d]\n",
195*4882a593Smuzhiyun 		  fahm_rpt[11], fahm_rpt[10], fahm_rpt[9], fahm_rpt[8],
196*4882a593Smuzhiyun 		  fahm_rpt[7], fahm_rpt[6], fahm_rpt[5], fahm_rpt[4],
197*4882a593Smuzhiyun 		  fahm_rpt[3], fahm_rpt[2], fahm_rpt[1], fahm_rpt[0]);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
phydm_fahm_set_th_by_igi(void * dm_void,u8 igi)200*4882a593Smuzhiyun void phydm_fahm_set_th_by_igi(void *dm_void, u8 igi)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
203*4882a593Smuzhiyun 	struct ccx_info *ccx_info = &dm->dm_ccx_info;
204*4882a593Smuzhiyun 	u32 val = 0;
205*4882a593Smuzhiyun 	u8 f_th[11]; /*@FAHM Threshold*/
206*4882a593Smuzhiyun 	u8 rssi_th[11]; /*@in RSSI scale*/
207*4882a593Smuzhiyun 	u8 th_gap = 2 * IGI_TO_NHM_TH_MULTIPLIER; /*unit is 0.5dB for FAHM*/
208*4882a593Smuzhiyun 	u8 i;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	if (ccx_info->env_mntr_igi == igi) {
213*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
214*4882a593Smuzhiyun 			  "No need to update FAHM_th, IGI=0x%x\n",
215*4882a593Smuzhiyun 			  ccx_info->env_mntr_igi);
216*4882a593Smuzhiyun 		return;
217*4882a593Smuzhiyun 	}
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	ccx_info->env_mntr_igi = igi; /*@bkp IGI*/
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	if (igi >= CCA_CAP)
222*4882a593Smuzhiyun 		f_th[0] = (igi - CCA_CAP) * IGI_TO_NHM_TH_MULTIPLIER;
223*4882a593Smuzhiyun 	else
224*4882a593Smuzhiyun 		f_th[0] = 0;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	rssi_th[0] = igi - 10 - CCA_CAP;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	for (i = 1; i <= 10; i++) {
229*4882a593Smuzhiyun 		f_th[i] = f_th[0] + th_gap * i;
230*4882a593Smuzhiyun 		rssi_th[i] = rssi_th[0] + (i << 1);
231*4882a593Smuzhiyun 	}
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
234*4882a593Smuzhiyun 		  "FAHM_RSSI_th[10:0]=[%d, %d, %d, (IGI)%d, %d, %d, %d, %d, %d, %d, %d]\n",
235*4882a593Smuzhiyun 		  rssi_th[10], rssi_th[9], rssi_th[8], rssi_th[7], rssi_th[6],
236*4882a593Smuzhiyun 		  rssi_th[5], rssi_th[4], rssi_th[3], rssi_th[2], rssi_th[1],
237*4882a593Smuzhiyun 		  rssi_th[0]);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
240*4882a593Smuzhiyun 		val = BYTE_2_DWORD(0, f_th[2], f_th[1], f_th[0]);
241*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1c38, 0xffffff00, val);
242*4882a593Smuzhiyun 		val = BYTE_2_DWORD(0, f_th[5], f_th[4], f_th[3]);
243*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1c78, 0xffffff00, val);
244*4882a593Smuzhiyun 		val = BYTE_2_DWORD(0, 0, f_th[7], f_th[6]);
245*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1c7c, 0xffff0000, val);
246*4882a593Smuzhiyun 		val = BYTE_2_DWORD(0, f_th[10], f_th[9], f_th[8]);
247*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1cb8, 0xffffff00, val);
248*4882a593Smuzhiyun 	} else {
249*4882a593Smuzhiyun 		val = BYTE_2_DWORD(f_th[3], f_th[2], f_th[1], f_th[0]);
250*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x970, MASKDWORD, val);
251*4882a593Smuzhiyun 		val = BYTE_2_DWORD(f_th[7], f_th[6], f_th[5], f_th[4]);
252*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x974, MASKDWORD, val);
253*4882a593Smuzhiyun 		val = BYTE_2_DWORD(0, f_th[10], f_th[9], f_th[8]);
254*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x978, 0xffffff, val);
255*4882a593Smuzhiyun 	}
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
phydm_fahm_init(void * dm_void)258*4882a593Smuzhiyun void phydm_fahm_init(void *dm_void)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
261*4882a593Smuzhiyun 	struct ccx_info *ccx_info = &dm->dm_ccx_info;
262*4882a593Smuzhiyun 	u32 fahm_reg1;
263*4882a593Smuzhiyun 	u8 denumerator_sel = 0;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
266*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "IGI=0x%x\n",
267*4882a593Smuzhiyun 		  dm->dm_dig_table.cur_ig_value);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_11AC_SERIES)
270*4882a593Smuzhiyun 		fahm_reg1 = 0x994;
271*4882a593Smuzhiyun 	else
272*4882a593Smuzhiyun 		fahm_reg1 = 0x890;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	ccx_info->fahm_period = 65535;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	odm_set_bb_reg(dm, fahm_reg1, 0x6, 3); /*@FAHM HW block enable*/
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	denumerator_sel = FAHM_INCLD_FA | FAHM_INCLD_CRC_OK | FAHM_INCLD_CRC_ER;
279*4882a593Smuzhiyun 	phydm_fahm_set_valid_cnt(dm, FAHM_INCLD_FA, denumerator_sel);
280*4882a593Smuzhiyun 	phydm_fahm_set_th_by_igi(dm, dm->dm_dig_table.cur_ig_value);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
phydm_fahm_dbg(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)283*4882a593Smuzhiyun void phydm_fahm_dbg(void *dm_void, char input[][16], u32 *_used, char *output,
284*4882a593Smuzhiyun 		    u32 *_out_len)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
287*4882a593Smuzhiyun 	struct ccx_info *ccx_info = &dm->dm_ccx_info;
288*4882a593Smuzhiyun 	char help[] = "-h";
289*4882a593Smuzhiyun 	u32 var1[10] = {0};
290*4882a593Smuzhiyun 	u32 used = *_used;
291*4882a593Smuzhiyun 	u32 out_len = *_out_len;
292*4882a593Smuzhiyun 	u32 i;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
295*4882a593Smuzhiyun 		if (input[i + 1])
296*4882a593Smuzhiyun 			PHYDM_SSCANF(input[i + 1], DCMD_DECIMAL, &var1[i]);
297*4882a593Smuzhiyun 	}
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	if ((strcmp(input[1], help) == 0)) {
300*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
301*4882a593Smuzhiyun 			 "{1: trigger, 2:get result}\n");
302*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
303*4882a593Smuzhiyun 			 "{3: MNTR mode sel} {1: driver, 2. FW}\n");
304*4882a593Smuzhiyun 		return;
305*4882a593Smuzhiyun 	} else if (var1[0] == 1) { /* Set & trigger CLM */
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 		phydm_fahm_set_th_by_igi(dm, dm->dm_dig_table.cur_ig_value);
308*4882a593Smuzhiyun 		phydm_fahm_trigger(dm, ccx_info->fahm_period);
309*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
310*4882a593Smuzhiyun 			 "Monitor FAHM for %d * 4us\n", ccx_info->fahm_period);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	} else if (var1[0] == 2) { /* @Get CLM results */
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 		phydm_fahm_get_result(dm);
315*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
316*4882a593Smuzhiyun 			 "FAHM_result=%d us\n", (ccx_info->clm_result << 2));
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	} else {
319*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
320*4882a593Smuzhiyun 			 "Error\n");
321*4882a593Smuzhiyun 	}
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	*_used = used;
324*4882a593Smuzhiyun 	*_out_len = out_len;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun #endif /*@#ifdef FAHM_SUPPORT*/
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun #ifdef NHM_SUPPORT
330*4882a593Smuzhiyun 
phydm_nhm_racing_release(void * dm_void)331*4882a593Smuzhiyun void phydm_nhm_racing_release(void *dm_void)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
334*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
335*4882a593Smuzhiyun 	u32 value32 = 0;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
338*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "lv:(%d)->(0)\n", ccx->nhm_set_lv);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	ccx->nhm_ongoing = false;
341*4882a593Smuzhiyun 	ccx->nhm_set_lv = NHM_RELEASE;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	if (!(ccx->nhm_app == NHM_BACKGROUND || ccx->nhm_app == NHM_ACS)) {
344*4882a593Smuzhiyun 		phydm_pause_func(dm, F00_DIG, PHYDM_RESUME,
345*4882a593Smuzhiyun 				 PHYDM_PAUSE_LEVEL_1, 1, &value32);
346*4882a593Smuzhiyun 	}
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	ccx->nhm_app = NHM_BACKGROUND;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun 
phydm_nhm_racing_ctrl(void * dm_void,enum phydm_nhm_level nhm_lv)351*4882a593Smuzhiyun u8 phydm_nhm_racing_ctrl(void *dm_void, enum phydm_nhm_level nhm_lv)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
354*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
355*4882a593Smuzhiyun 	u8 set_result = PHYDM_SET_SUCCESS;
356*4882a593Smuzhiyun 	/*@acquire to control NHM API*/
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "nhm_ongoing=%d, lv:(%d)->(%d)\n",
359*4882a593Smuzhiyun 		  ccx->nhm_ongoing, ccx->nhm_set_lv, nhm_lv);
360*4882a593Smuzhiyun 	if (ccx->nhm_ongoing) {
361*4882a593Smuzhiyun 		if (nhm_lv <= ccx->nhm_set_lv) {
362*4882a593Smuzhiyun 			set_result = PHYDM_SET_FAIL;
363*4882a593Smuzhiyun 		} else {
364*4882a593Smuzhiyun 			phydm_ccx_hw_restart(dm);
365*4882a593Smuzhiyun 			ccx->nhm_ongoing = false;
366*4882a593Smuzhiyun 		}
367*4882a593Smuzhiyun 	}
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	if (set_result)
370*4882a593Smuzhiyun 		ccx->nhm_set_lv = nhm_lv;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "nhm racing success=%d\n", set_result);
373*4882a593Smuzhiyun 	return set_result;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun 
phydm_nhm_trigger(void * dm_void)376*4882a593Smuzhiyun void phydm_nhm_trigger(void *dm_void)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
379*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
380*4882a593Smuzhiyun 	u32 nhm_reg1 = 0;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_11AC_SERIES)
383*4882a593Smuzhiyun 		nhm_reg1 = R_0x994;
384*4882a593Smuzhiyun 	#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
385*4882a593Smuzhiyun 	else if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
386*4882a593Smuzhiyun 		nhm_reg1 = R_0x1e60;
387*4882a593Smuzhiyun 	#endif
388*4882a593Smuzhiyun 	else
389*4882a593Smuzhiyun 		nhm_reg1 = R_0x890;
390*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	/* @Trigger NHM*/
393*4882a593Smuzhiyun 	pdm_set_reg(dm, nhm_reg1, BIT(1), 0);
394*4882a593Smuzhiyun 	pdm_set_reg(dm, nhm_reg1, BIT(1), 1);
395*4882a593Smuzhiyun 	ccx->nhm_trigger_time = dm->phydm_sys_up_time;
396*4882a593Smuzhiyun 	ccx->nhm_rpt_stamp++;
397*4882a593Smuzhiyun 	ccx->nhm_ongoing = true;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun boolean
phydm_nhm_check_rdy(void * dm_void)401*4882a593Smuzhiyun phydm_nhm_check_rdy(void *dm_void)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
404*4882a593Smuzhiyun 	boolean is_ready = false;
405*4882a593Smuzhiyun 	u32 reg1 = 0, reg1_bit = 0;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
408*4882a593Smuzhiyun 		reg1 = R_0xfb4;
409*4882a593Smuzhiyun 		reg1_bit = 16;
410*4882a593Smuzhiyun 	#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
411*4882a593Smuzhiyun 	} else if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
412*4882a593Smuzhiyun 		reg1 = R_0x2d4c;
413*4882a593Smuzhiyun 		reg1_bit = 16;
414*4882a593Smuzhiyun 	#endif
415*4882a593Smuzhiyun 	} else {
416*4882a593Smuzhiyun 		reg1 = R_0x8b4;
417*4882a593Smuzhiyun 		if (dm->support_ic_type & (ODM_RTL8710B | ODM_RTL8721D |
418*4882a593Smuzhiyun 					ODM_RTL8710C))
419*4882a593Smuzhiyun 			reg1_bit = 25;
420*4882a593Smuzhiyun 		else
421*4882a593Smuzhiyun 			reg1_bit = 17;
422*4882a593Smuzhiyun 	}
423*4882a593Smuzhiyun 	if (odm_get_bb_reg(dm, reg1, BIT(reg1_bit)))
424*4882a593Smuzhiyun 		is_ready = true;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "NHM rdy=%d\n", is_ready);
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	return is_ready;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun 
phydm_nhm_cal_wgt_avg(void * dm_void,u8 start_i,u8 end_i,u8 n_sum)431*4882a593Smuzhiyun u8 phydm_nhm_cal_wgt_avg(void *dm_void, u8 start_i, u8 end_i, u8 n_sum)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
434*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
435*4882a593Smuzhiyun 	u8 i = 0;
436*4882a593Smuzhiyun 	u32 noise_tmp = 0;
437*4882a593Smuzhiyun 	u8 noise = 0;
438*4882a593Smuzhiyun 	u32 nhm_valid = 0;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	if (n_sum == 0) {
443*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
444*4882a593Smuzhiyun 			  "n_sum = 0, don't need to update noise\n");
445*4882a593Smuzhiyun 		return 0x0;
446*4882a593Smuzhiyun 	} else if (end_i > NHM_RPT_NUM - 1) {
447*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
448*4882a593Smuzhiyun 			  "[WARNING]end_i is larger than 11!!\n");
449*4882a593Smuzhiyun 		return 0x0;
450*4882a593Smuzhiyun 	}
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	for (i = start_i; i <= end_i; i++) {
453*4882a593Smuzhiyun 		if (i == 0)
454*4882a593Smuzhiyun 			noise_tmp += ccx->nhm_result[0] *
455*4882a593Smuzhiyun 				     MAX_2(ccx->nhm_th[0] - 2, 0);
456*4882a593Smuzhiyun 		else if (i == (NHM_RPT_NUM - 1))
457*4882a593Smuzhiyun 			noise_tmp += ccx->nhm_result[NHM_RPT_NUM - 1] *
458*4882a593Smuzhiyun 				     (ccx->nhm_th[NHM_TH_NUM - 1] + 2);
459*4882a593Smuzhiyun 		else
460*4882a593Smuzhiyun 			noise_tmp += ccx->nhm_result[i] *
461*4882a593Smuzhiyun 				     (ccx->nhm_th[i - 1] + ccx->nhm_th[i]) >> 1;
462*4882a593Smuzhiyun 	}
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	/* protection for the case of minus noise(RSSI)*/
465*4882a593Smuzhiyun 	noise = (u8)(NTH_TH_2_RSSI(MAX_2(PHYDM_DIV(noise_tmp, n_sum), 20)));
466*4882a593Smuzhiyun 	nhm_valid = (n_sum * 100) >> 8;
467*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
468*4882a593Smuzhiyun 		  "valid: ((%d)) percent, noise(RSSI)=((%d))\n",
469*4882a593Smuzhiyun 		  nhm_valid, noise);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	return noise;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun 
phydm_nhm_get_utility(void * dm_void)474*4882a593Smuzhiyun void phydm_nhm_get_utility(void *dm_void)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
477*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
478*4882a593Smuzhiyun 	u8 nhm_rpt_non_0 = 0;
479*4882a593Smuzhiyun 	u8 nhm_rpt_non_11 = 0;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	if (ccx->nhm_rpt_sum >= ccx->nhm_result[0]) {
482*4882a593Smuzhiyun 		nhm_rpt_non_0 = ccx->nhm_rpt_sum - ccx->nhm_result[0];
483*4882a593Smuzhiyun 		nhm_rpt_non_11 = ccx->nhm_rpt_sum - ccx->nhm_result[11];
484*4882a593Smuzhiyun 		ccx->nhm_ratio = (nhm_rpt_non_0 * 100) >> 8;
485*4882a593Smuzhiyun 		ccx->nhm_level_valid = (nhm_rpt_non_11 * 100) >> 8;
486*4882a593Smuzhiyun 		ccx->nhm_level = phydm_nhm_cal_wgt_avg(dm, 0, NHM_RPT_NUM - 2,
487*4882a593Smuzhiyun 						     nhm_rpt_non_11);
488*4882a593Smuzhiyun 		ccx->nhm_pwr = phydm_nhm_cal_wgt_avg(dm, 0, NHM_RPT_NUM - 1,
489*4882a593Smuzhiyun 						     ccx->nhm_rpt_sum);
490*4882a593Smuzhiyun 	} else {
491*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "[warning] nhm_rpt_sum invalid\n");
492*4882a593Smuzhiyun 		ccx->nhm_ratio = 0;
493*4882a593Smuzhiyun 	}
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "nhm_ratio=%d, nhm_level=%d, nhm_pwr=%d\n",
496*4882a593Smuzhiyun 		  ccx->nhm_ratio, ccx->nhm_level, ccx->nhm_pwr);
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun boolean
phydm_nhm_get_result(void * dm_void)500*4882a593Smuzhiyun phydm_nhm_get_result(void *dm_void)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
503*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
504*4882a593Smuzhiyun 	u32 value32 = 0;
505*4882a593Smuzhiyun 	u8 i = 0;
506*4882a593Smuzhiyun 	u32 nhm_reg1 = 0;
507*4882a593Smuzhiyun 	u16 nhm_rpt_sum_tmp = 0;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_11AC_SERIES)
510*4882a593Smuzhiyun 		nhm_reg1 = R_0x994;
511*4882a593Smuzhiyun 	#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
512*4882a593Smuzhiyun 	else if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
513*4882a593Smuzhiyun 		nhm_reg1 = R_0x1e60;
514*4882a593Smuzhiyun 	#endif
515*4882a593Smuzhiyun 	else
516*4882a593Smuzhiyun 		nhm_reg1 = R_0x890;
517*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	if (!(dm->support_ic_type & (ODM_RTL8822C | ODM_RTL8812F |
520*4882a593Smuzhiyun 				     ODM_RTL8197G)))
521*4882a593Smuzhiyun 		pdm_set_reg(dm, nhm_reg1, BIT(1), 0);
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	if (!(phydm_nhm_check_rdy(dm))) {
524*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "Get NHM report Fail\n");
525*4882a593Smuzhiyun 		phydm_nhm_racing_release(dm);
526*4882a593Smuzhiyun 		return false;
527*4882a593Smuzhiyun 	}
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
530*4882a593Smuzhiyun 		value32 = odm_read_4byte(dm, R_0xfa8);
531*4882a593Smuzhiyun 		odm_move_memory(dm, &ccx->nhm_result[0], &value32, 4);
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 		value32 = odm_read_4byte(dm, R_0xfac);
534*4882a593Smuzhiyun 		odm_move_memory(dm, &ccx->nhm_result[4], &value32, 4);
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 		value32 = odm_read_4byte(dm, R_0xfb0);
537*4882a593Smuzhiyun 		odm_move_memory(dm, &ccx->nhm_result[8], &value32, 4);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 		/*@Get NHM duration*/
540*4882a593Smuzhiyun 		value32 = odm_read_4byte(dm, R_0xfb4);
541*4882a593Smuzhiyun 		ccx->nhm_duration = (u16)(value32 & MASKLWORD);
542*4882a593Smuzhiyun 	#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
543*4882a593Smuzhiyun 	} else if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
544*4882a593Smuzhiyun 		value32 = odm_read_4byte(dm, R_0x2d40);
545*4882a593Smuzhiyun 		odm_move_memory(dm, &ccx->nhm_result[0], &value32, 4);
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 		value32 = odm_read_4byte(dm, R_0x2d44);
548*4882a593Smuzhiyun 		odm_move_memory(dm, &ccx->nhm_result[4], &value32, 4);
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 		value32 = odm_read_4byte(dm, R_0x2d48);
551*4882a593Smuzhiyun 		odm_move_memory(dm, &ccx->nhm_result[8], &value32, 4);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 		/*@Get NHM duration*/
554*4882a593Smuzhiyun 		value32 = odm_read_4byte(dm, R_0x2d4c);
555*4882a593Smuzhiyun 		ccx->nhm_duration = (u16)(value32 & MASKLWORD);
556*4882a593Smuzhiyun 	#endif
557*4882a593Smuzhiyun 	} else {
558*4882a593Smuzhiyun 		value32 = odm_read_4byte(dm, R_0x8d8);
559*4882a593Smuzhiyun 		odm_move_memory(dm, &ccx->nhm_result[0], &value32, 4);
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 		value32 = odm_read_4byte(dm, R_0x8dc);
562*4882a593Smuzhiyun 		odm_move_memory(dm, &ccx->nhm_result[4], &value32, 4);
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 		value32 = odm_get_bb_reg(dm, R_0x8d0, 0xffff0000);
565*4882a593Smuzhiyun 		odm_move_memory(dm, &ccx->nhm_result[8], &value32, 2);
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 		value32 = odm_read_4byte(dm, R_0x8d4);
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 		ccx->nhm_result[10] = (u8)((value32 & MASKBYTE2) >> 16);
570*4882a593Smuzhiyun 		ccx->nhm_result[11] = (u8)((value32 & MASKBYTE3) >> 24);
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 		/*@Get NHM duration*/
573*4882a593Smuzhiyun 		ccx->nhm_duration = (u16)(value32 & MASKLWORD);
574*4882a593Smuzhiyun 	}
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	/* sum all nhm_result */
577*4882a593Smuzhiyun 	if (ccx->nhm_period >= 65530) {
578*4882a593Smuzhiyun 		value32 = (ccx->nhm_duration * 100) >> 16;
579*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
580*4882a593Smuzhiyun 			  "NHM valid time = %d, valid: %d percent\n",
581*4882a593Smuzhiyun 			  ccx->nhm_duration, value32);
582*4882a593Smuzhiyun 	}
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	for (i = 0; i < NHM_RPT_NUM; i++)
585*4882a593Smuzhiyun 		nhm_rpt_sum_tmp += (u16)ccx->nhm_result[i];
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	ccx->nhm_rpt_sum = (u8)nhm_rpt_sum_tmp;
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
590*4882a593Smuzhiyun 		  "NHM_Rpt[%d](H->L)[%d %d %d %d %d %d %d %d %d %d %d %d]\n",
591*4882a593Smuzhiyun 		  ccx->nhm_rpt_stamp, ccx->nhm_result[11], ccx->nhm_result[10],
592*4882a593Smuzhiyun 		  ccx->nhm_result[9], ccx->nhm_result[8], ccx->nhm_result[7],
593*4882a593Smuzhiyun 		  ccx->nhm_result[6], ccx->nhm_result[5], ccx->nhm_result[4],
594*4882a593Smuzhiyun 		  ccx->nhm_result[3], ccx->nhm_result[2], ccx->nhm_result[1],
595*4882a593Smuzhiyun 		  ccx->nhm_result[0]);
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	phydm_nhm_racing_release(dm);
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	if (nhm_rpt_sum_tmp > 255) {
600*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
601*4882a593Smuzhiyun 			  "[Warning] Invalid NHM RPT, total=%d\n",
602*4882a593Smuzhiyun 			  nhm_rpt_sum_tmp);
603*4882a593Smuzhiyun 		return false;
604*4882a593Smuzhiyun 	}
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	return true;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun 
phydm_nhm_set_th_reg(void * dm_void)609*4882a593Smuzhiyun void phydm_nhm_set_th_reg(void *dm_void)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
612*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
613*4882a593Smuzhiyun 	u32 reg1 = 0, reg2 = 0, reg3 = 0, reg4 = 0, reg4_bit = 0;
614*4882a593Smuzhiyun 	u32 val = 0;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
619*4882a593Smuzhiyun 		reg1 = R_0x994;
620*4882a593Smuzhiyun 		reg2 = R_0x998;
621*4882a593Smuzhiyun 		reg3 = R_0x99c;
622*4882a593Smuzhiyun 		reg4 = R_0x9a0;
623*4882a593Smuzhiyun 		reg4_bit = MASKBYTE0;
624*4882a593Smuzhiyun 	#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
625*4882a593Smuzhiyun 	} else if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
626*4882a593Smuzhiyun 		reg1 = R_0x1e60;
627*4882a593Smuzhiyun 		reg2 = R_0x1e44;
628*4882a593Smuzhiyun 		reg3 = R_0x1e48;
629*4882a593Smuzhiyun 		reg4 = R_0x1e5c;
630*4882a593Smuzhiyun 		reg4_bit = MASKBYTE2;
631*4882a593Smuzhiyun 	#endif
632*4882a593Smuzhiyun 	} else {
633*4882a593Smuzhiyun 		reg1 = R_0x890;
634*4882a593Smuzhiyun 		reg2 = R_0x898;
635*4882a593Smuzhiyun 		reg3 = R_0x89c;
636*4882a593Smuzhiyun 		reg4 = R_0xe28;
637*4882a593Smuzhiyun 		reg4_bit = MASKBYTE0;
638*4882a593Smuzhiyun 	}
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	/*Set NHM threshold*/ /*Unit: PWdB U(8,1)*/
641*4882a593Smuzhiyun 	val = BYTE_2_DWORD(ccx->nhm_th[3], ccx->nhm_th[2],
642*4882a593Smuzhiyun 			   ccx->nhm_th[1], ccx->nhm_th[0]);
643*4882a593Smuzhiyun 	pdm_set_reg(dm, reg2, MASKDWORD, val);
644*4882a593Smuzhiyun 	val = BYTE_2_DWORD(ccx->nhm_th[7], ccx->nhm_th[6],
645*4882a593Smuzhiyun 			   ccx->nhm_th[5], ccx->nhm_th[4]);
646*4882a593Smuzhiyun 	pdm_set_reg(dm, reg3, MASKDWORD, val);
647*4882a593Smuzhiyun 	pdm_set_reg(dm, reg4, reg4_bit, ccx->nhm_th[8]);
648*4882a593Smuzhiyun 	val = BYTE_2_DWORD(0, 0, ccx->nhm_th[10], ccx->nhm_th[9]);
649*4882a593Smuzhiyun 	pdm_set_reg(dm, reg1, 0xffff0000, val);
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
652*4882a593Smuzhiyun 		  "Update NHM_th[H->L]=[%d %d %d %d %d %d %d %d %d %d %d]\n",
653*4882a593Smuzhiyun 		  ccx->nhm_th[10], ccx->nhm_th[9], ccx->nhm_th[8],
654*4882a593Smuzhiyun 		  ccx->nhm_th[7], ccx->nhm_th[6], ccx->nhm_th[5],
655*4882a593Smuzhiyun 		  ccx->nhm_th[4], ccx->nhm_th[3], ccx->nhm_th[2],
656*4882a593Smuzhiyun 		  ccx->nhm_th[1], ccx->nhm_th[0]);
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun boolean
phydm_nhm_th_update_chk(void * dm_void,enum nhm_application nhm_app,u8 * nhm_th,u32 * igi_new,boolean en_1db_mode,u8 nhm_th0_manual)660*4882a593Smuzhiyun phydm_nhm_th_update_chk(void *dm_void, enum nhm_application nhm_app, u8 *nhm_th,
661*4882a593Smuzhiyun 			u32 *igi_new, boolean en_1db_mode, u8 nhm_th0_manual)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
664*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
665*4882a593Smuzhiyun 	boolean is_update = false;
666*4882a593Smuzhiyun 	u8 igi_curr = phydm_get_igi(dm, BB_PATH_A);
667*4882a593Smuzhiyun 	u8 nhm_igi_th_11k_low[NHM_TH_NUM] = {0x12, 0x15, 0x18, 0x1b, 0x1e,
668*4882a593Smuzhiyun 					     0x23, 0x28, 0x2c, 0x78,
669*4882a593Smuzhiyun 					     0x78, 0x78};
670*4882a593Smuzhiyun 	u8 nhm_igi_th_11k_high[NHM_TH_NUM] = {0x1e, 0x23, 0x28, 0x2d, 0x32,
671*4882a593Smuzhiyun 					      0x37, 0x78, 0x78, 0x78, 0x78,
672*4882a593Smuzhiyun 					      0x78};
673*4882a593Smuzhiyun 	u8 nhm_igi_th_xbox[NHM_TH_NUM] = {0x1a, 0x2c, 0x2e, 0x30, 0x32, 0x34,
674*4882a593Smuzhiyun 					  0x36, 0x38, 0x3a, 0x3c, 0x3d};
675*4882a593Smuzhiyun 	u8 i = 0;
676*4882a593Smuzhiyun 	u8 th_tmp = igi_curr - CCA_CAP;
677*4882a593Smuzhiyun 	u8 th_step = 2;
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
680*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "App=%d, nhm_igi=0x%x, igi_curr=0x%x\n",
681*4882a593Smuzhiyun 		  nhm_app, ccx->nhm_igi, igi_curr);
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	if (igi_curr < 0x10) /* Protect for invalid IGI*/
684*4882a593Smuzhiyun 		return false;
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	switch (nhm_app) {
687*4882a593Smuzhiyun 	case NHM_BACKGROUND: /* @Get IGI form driver parameter(cur_ig_value)*/
688*4882a593Smuzhiyun 		if (ccx->nhm_igi != igi_curr || ccx->nhm_app != nhm_app) {
689*4882a593Smuzhiyun 			is_update = true;
690*4882a593Smuzhiyun 			*igi_new = (u32)igi_curr;
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 			#ifdef NHM_DYM_PW_TH_SUPPORT
693*4882a593Smuzhiyun 			if (ccx->nhm_dym_pw_th_en) {
694*4882a593Smuzhiyun 				th_tmp = MAX_2(igi_curr - DYM_PWTH_CCA_CAP, 0);
695*4882a593Smuzhiyun 				th_step = 3;
696*4882a593Smuzhiyun 			}
697*4882a593Smuzhiyun 			#endif
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 			nhm_th[0] = (u8)IGI_2_NHM_TH(th_tmp);
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 			for (i = 1; i <= 10; i++)
702*4882a593Smuzhiyun 				nhm_th[i] = nhm_th[0] +
703*4882a593Smuzhiyun 					    IGI_2_NHM_TH(th_step * i);
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 		}
706*4882a593Smuzhiyun 		break;
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	case NHM_ACS:
709*4882a593Smuzhiyun 		if (ccx->nhm_igi != igi_curr || ccx->nhm_app != nhm_app) {
710*4882a593Smuzhiyun 			is_update = true;
711*4882a593Smuzhiyun 			*igi_new = (u32)igi_curr;
712*4882a593Smuzhiyun 			nhm_th[0] = (u8)IGI_2_NHM_TH(igi_curr - CCA_CAP);
713*4882a593Smuzhiyun 			for (i = 1; i <= 10; i++)
714*4882a593Smuzhiyun 				nhm_th[i] = nhm_th[0] + IGI_2_NHM_TH(2 * i);
715*4882a593Smuzhiyun 		}
716*4882a593Smuzhiyun 		break;
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	case IEEE_11K_HIGH:
719*4882a593Smuzhiyun 		is_update = true;
720*4882a593Smuzhiyun 		*igi_new = 0x2c;
721*4882a593Smuzhiyun 		for (i = 0; i < NHM_TH_NUM; i++)
722*4882a593Smuzhiyun 			nhm_th[i] = IGI_2_NHM_TH(nhm_igi_th_11k_high[i]);
723*4882a593Smuzhiyun 		break;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	case IEEE_11K_LOW:
726*4882a593Smuzhiyun 		is_update = true;
727*4882a593Smuzhiyun 		*igi_new = 0x20;
728*4882a593Smuzhiyun 		for (i = 0; i < NHM_TH_NUM; i++)
729*4882a593Smuzhiyun 			nhm_th[i] = IGI_2_NHM_TH(nhm_igi_th_11k_low[i]);
730*4882a593Smuzhiyun 		break;
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	case INTEL_XBOX:
733*4882a593Smuzhiyun 		is_update = true;
734*4882a593Smuzhiyun 		*igi_new = 0x36;
735*4882a593Smuzhiyun 		for (i = 0; i < NHM_TH_NUM; i++)
736*4882a593Smuzhiyun 			nhm_th[i] = IGI_2_NHM_TH(nhm_igi_th_xbox[i]);
737*4882a593Smuzhiyun 		break;
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	case NHM_DBG: /*@Get IGI form register*/
740*4882a593Smuzhiyun 		igi_curr = phydm_get_igi(dm, BB_PATH_A);
741*4882a593Smuzhiyun 		if (ccx->nhm_igi != igi_curr || ccx->nhm_app != nhm_app) {
742*4882a593Smuzhiyun 			is_update = true;
743*4882a593Smuzhiyun 			*igi_new = (u32)igi_curr;
744*4882a593Smuzhiyun 			if (en_1db_mode) {
745*4882a593Smuzhiyun 				nhm_th[0] = (u8)IGI_2_NHM_TH(nhm_th0_manual +
746*4882a593Smuzhiyun 							     10);
747*4882a593Smuzhiyun 				th_step = 1;
748*4882a593Smuzhiyun 			} else {
749*4882a593Smuzhiyun 				nhm_th[0] = (u8)IGI_2_NHM_TH(igi_curr -
750*4882a593Smuzhiyun 							     CCA_CAP);
751*4882a593Smuzhiyun 			}
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 			for (i = 1; i <= 10; i++)
754*4882a593Smuzhiyun 				nhm_th[i] = nhm_th[0] + IGI_2_NHM_TH(th_step *
755*4882a593Smuzhiyun 					    i);
756*4882a593Smuzhiyun 		}
757*4882a593Smuzhiyun 		break;
758*4882a593Smuzhiyun 	}
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	if (is_update) {
761*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "[Update NHM_TH] igi_RSSI=%d\n",
762*4882a593Smuzhiyun 			  IGI_2_RSSI(*igi_new));
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 		for (i = 0; i < NHM_TH_NUM; i++) {
765*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_ENV_MNTR, "NHM_th[%d](RSSI) = %d\n",
766*4882a593Smuzhiyun 				  i, NTH_TH_2_RSSI(nhm_th[i]));
767*4882a593Smuzhiyun 		}
768*4882a593Smuzhiyun 	} else {
769*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "No need to update NHM_TH\n");
770*4882a593Smuzhiyun 	}
771*4882a593Smuzhiyun 	return is_update;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun 
phydm_nhm_set(void * dm_void,enum nhm_option_txon_all include_tx,enum nhm_option_cca_all include_cca,enum nhm_divider_opt_all divi_opt,enum nhm_application nhm_app,u16 period,boolean en_1db_mode,u8 nhm_th0_manual)774*4882a593Smuzhiyun void phydm_nhm_set(void *dm_void, enum nhm_option_txon_all include_tx,
775*4882a593Smuzhiyun 		   enum nhm_option_cca_all include_cca,
776*4882a593Smuzhiyun 		   enum nhm_divider_opt_all divi_opt,
777*4882a593Smuzhiyun 		   enum nhm_application nhm_app, u16 period,
778*4882a593Smuzhiyun 		   boolean en_1db_mode, u8 nhm_th0_manual)
779*4882a593Smuzhiyun {
780*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
781*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
782*4882a593Smuzhiyun 	u8 nhm_th[NHM_TH_NUM] = {0};
783*4882a593Smuzhiyun 	u32 igi = 0x20;
784*4882a593Smuzhiyun 	u32 reg1 = 0, reg2 = 0;
785*4882a593Smuzhiyun 	u32 val_tmp = 0;
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
790*4882a593Smuzhiyun 		  "incld{tx, cca}={%d, %d}, divi_opt=%d, period=%d\n",
791*4882a593Smuzhiyun 		  include_tx, include_cca, divi_opt, period);
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
794*4882a593Smuzhiyun 		reg1 = R_0x994;
795*4882a593Smuzhiyun 		reg2 = R_0x990;
796*4882a593Smuzhiyun 	#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
797*4882a593Smuzhiyun 	} else if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
798*4882a593Smuzhiyun 		reg1 = R_0x1e60;
799*4882a593Smuzhiyun 		reg2 = R_0x1e40;
800*4882a593Smuzhiyun 	#endif
801*4882a593Smuzhiyun 	} else {
802*4882a593Smuzhiyun 		reg1 = R_0x890;
803*4882a593Smuzhiyun 		reg2 = R_0x894;
804*4882a593Smuzhiyun 	}
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	/*Set disable_ignore_cca, disable_ignore_txon, ccx_en*/
807*4882a593Smuzhiyun 	if (include_tx != ccx->nhm_include_txon ||
808*4882a593Smuzhiyun 	    include_cca != ccx->nhm_include_cca ||
809*4882a593Smuzhiyun 	    divi_opt != ccx->nhm_divider_opt) {
810*4882a593Smuzhiyun 	    /* some old ic is not supported on NHM divider option */
811*4882a593Smuzhiyun 		if (dm->support_ic_type & (ODM_RTL8188E | ODM_RTL8723B |
812*4882a593Smuzhiyun 		    ODM_RTL8195A | ODM_RTL8192E)) {
813*4882a593Smuzhiyun 			val_tmp = (u32)((include_tx << 2) |
814*4882a593Smuzhiyun 				  (include_cca << 1) | 1);
815*4882a593Smuzhiyun 			pdm_set_reg(dm, reg1, 0x700, val_tmp);
816*4882a593Smuzhiyun 		} else {
817*4882a593Smuzhiyun 			val_tmp = (u32)BIT_2_BYTE(divi_opt, include_tx,
818*4882a593Smuzhiyun 				  include_cca, 1);
819*4882a593Smuzhiyun 			pdm_set_reg(dm, reg1, 0xf00, val_tmp);
820*4882a593Smuzhiyun 		}
821*4882a593Smuzhiyun 		ccx->nhm_include_txon = include_tx;
822*4882a593Smuzhiyun 		ccx->nhm_include_cca = include_cca;
823*4882a593Smuzhiyun 		ccx->nhm_divider_opt = divi_opt;
824*4882a593Smuzhiyun 	}
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	/*Set NHM period*/
827*4882a593Smuzhiyun 	if (period != ccx->nhm_period) {
828*4882a593Smuzhiyun 		pdm_set_reg(dm, reg2, MASKHWORD, period);
829*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
830*4882a593Smuzhiyun 			  "Update NHM period ((%d)) -> ((%d))\n",
831*4882a593Smuzhiyun 			  ccx->nhm_period, period);
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 		ccx->nhm_period = period;
834*4882a593Smuzhiyun 	}
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	/*Set NHM threshold*/
837*4882a593Smuzhiyun 	if (phydm_nhm_th_update_chk(dm, nhm_app, &nhm_th[0], &igi,
838*4882a593Smuzhiyun 				    en_1db_mode, nhm_th0_manual)) {
839*4882a593Smuzhiyun 		/*Pause IGI*/
840*4882a593Smuzhiyun 		if (nhm_app == NHM_BACKGROUND || nhm_app == NHM_ACS) {
841*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_ENV_MNTR, "DIG Free Run\n");
842*4882a593Smuzhiyun 		} else if (phydm_pause_func(dm, F00_DIG, PHYDM_PAUSE,
843*4882a593Smuzhiyun 					    PHYDM_PAUSE_LEVEL_1, 1, &igi)
844*4882a593Smuzhiyun 					    == PAUSE_FAIL) {
845*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_ENV_MNTR, "pause DIG Fail\n");
846*4882a593Smuzhiyun 			return;
847*4882a593Smuzhiyun 		} else {
848*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_ENV_MNTR, "pause DIG=0x%x\n", igi);
849*4882a593Smuzhiyun 		}
850*4882a593Smuzhiyun 		ccx->nhm_app = nhm_app;
851*4882a593Smuzhiyun 		ccx->nhm_igi = (u8)igi;
852*4882a593Smuzhiyun 		odm_move_memory(dm, &ccx->nhm_th[0], &nhm_th, NHM_TH_NUM);
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 		/*Set NHM th*/
855*4882a593Smuzhiyun 		phydm_nhm_set_th_reg(dm);
856*4882a593Smuzhiyun 	}
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun 
phydm_nhm_mntr_set(void * dm_void,struct nhm_para_info * nhm_para)859*4882a593Smuzhiyun u8 phydm_nhm_mntr_set(void *dm_void, struct nhm_para_info *nhm_para)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
862*4882a593Smuzhiyun 	u16 nhm_time = 0; /*unit: 4us*/
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	if (nhm_para->mntr_time == 0)
867*4882a593Smuzhiyun 		return PHYDM_SET_FAIL;
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	if (nhm_para->nhm_lv >= NHM_MAX_NUM) {
870*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "Wrong LV=%d\n", nhm_para->nhm_lv);
871*4882a593Smuzhiyun 		return PHYDM_SET_FAIL;
872*4882a593Smuzhiyun 	}
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	if (phydm_nhm_racing_ctrl(dm, nhm_para->nhm_lv) == PHYDM_SET_FAIL)
875*4882a593Smuzhiyun 		return PHYDM_SET_FAIL;
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	if (nhm_para->mntr_time >= 262)
878*4882a593Smuzhiyun 		nhm_time = NHM_PERIOD_MAX;
879*4882a593Smuzhiyun 	else
880*4882a593Smuzhiyun 		nhm_time = nhm_para->mntr_time * MS_TO_4US_RATIO;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	phydm_nhm_set(dm, nhm_para->incld_txon, nhm_para->incld_cca,
883*4882a593Smuzhiyun 		      nhm_para->div_opt, nhm_para->nhm_app, nhm_time,
884*4882a593Smuzhiyun 		      nhm_para->en_1db_mode, nhm_para->nhm_th0_manual);
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	return PHYDM_SET_SUCCESS;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun #ifdef NHM_DYM_PW_TH_SUPPORT
890*4882a593Smuzhiyun void
phydm_nhm_restore_pw_th(void * dm_void)891*4882a593Smuzhiyun phydm_nhm_restore_pw_th(void *dm_void)
892*4882a593Smuzhiyun {
893*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
894*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x82c, 0x3f, ccx->pw_th_rf20_ori);
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun void
phydm_nhm_set_pw_th(void * dm_void,u8 noise,boolean chk_succ)900*4882a593Smuzhiyun phydm_nhm_set_pw_th(void *dm_void, u8 noise, boolean chk_succ)
901*4882a593Smuzhiyun {
902*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
903*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
904*4882a593Smuzhiyun 	boolean not_update = false;
905*4882a593Smuzhiyun 	u8 pw_th_rf20_new = 0;
906*4882a593Smuzhiyun 	u8 pw_th_u_bnd = 0;
907*4882a593Smuzhiyun 	s8 noise_diff = 0;
908*4882a593Smuzhiyun 	u8 point_mean = 15;
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	if (*dm->band_width != CHANNEL_WIDTH_20 ||
913*4882a593Smuzhiyun 	    *dm->band_type == ODM_BAND_5G) {
914*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,  "bandwidth=((%d)), band=((%d))\n",
915*4882a593Smuzhiyun 			  *dm->band_width, *dm->band_type);
916*4882a593Smuzhiyun 		phydm_nhm_restore_pw_th(dm);
917*4882a593Smuzhiyun 		return;
918*4882a593Smuzhiyun 	}
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	if (chk_succ) {
921*4882a593Smuzhiyun 		noise_diff = noise - (ccx->nhm_igi - 10);
922*4882a593Smuzhiyun 		pw_th_u_bnd = (u8)(noise_diff + 32 + point_mean);
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 		pw_th_u_bnd = MIN_2(pw_th_u_bnd, ccx->nhm_pw_th_max);
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
927*4882a593Smuzhiyun 			  "noise_diff=((%d)), max=((%d)), pw_th_u_bnd=((%d))\n",
928*4882a593Smuzhiyun 			  noise_diff, ccx->nhm_pw_th_max, pw_th_u_bnd);
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 		if (pw_th_u_bnd > ccx->pw_th_rf20_cur) {
931*4882a593Smuzhiyun 			pw_th_rf20_new = ccx->pw_th_rf20_cur + 1;
932*4882a593Smuzhiyun 		} else if (pw_th_u_bnd < ccx->pw_th_rf20_cur) {
933*4882a593Smuzhiyun 			if (ccx->pw_th_rf20_cur > ccx->pw_th_rf20_ori)
934*4882a593Smuzhiyun 				pw_th_rf20_new = ccx->pw_th_rf20_cur - 1;
935*4882a593Smuzhiyun 			else /*ccx->pw_th_rf20_cur == ccx->pw_th_ori*/
936*4882a593Smuzhiyun 				not_update = true;
937*4882a593Smuzhiyun 		} else {/*pw_th_u_bnd == ccx->pw_th_rf20_cur*/
938*4882a593Smuzhiyun 			not_update = true;
939*4882a593Smuzhiyun 		}
940*4882a593Smuzhiyun 	} else {
941*4882a593Smuzhiyun 		if (ccx->pw_th_rf20_cur > ccx->pw_th_rf20_ori)
942*4882a593Smuzhiyun 			pw_th_rf20_new = ccx->pw_th_rf20_cur - 1;
943*4882a593Smuzhiyun 		else /*ccx->pw_th_rf20_cur == ccx->pw_th_ori*/
944*4882a593Smuzhiyun 			not_update = true;
945*4882a593Smuzhiyun 	}
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "pw_th_cur=((%d)), pw_th_new=((%d))\n",
948*4882a593Smuzhiyun 		  ccx->pw_th_rf20_cur, pw_th_rf20_new);
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	if (!not_update) {
951*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x82c, 0x3f, pw_th_rf20_new);
952*4882a593Smuzhiyun 		ccx->pw_th_rf20_cur = pw_th_rf20_new;
953*4882a593Smuzhiyun 	}
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun void
phydm_nhm_dym_pw_th(void * dm_void)957*4882a593Smuzhiyun phydm_nhm_dym_pw_th(void *dm_void)
958*4882a593Smuzhiyun {
959*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
960*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
961*4882a593Smuzhiyun 	u8 i = 0;
962*4882a593Smuzhiyun 	u8 n_sum = 0;
963*4882a593Smuzhiyun 	u8 noise = 0;
964*4882a593Smuzhiyun 	boolean chk_succ = false;
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	for (i = 0; i < NHM_RPT_NUM - 3; i++) {
969*4882a593Smuzhiyun 		n_sum = ccx->nhm_result[i] + ccx->nhm_result[i + 1] +
970*4882a593Smuzhiyun 			ccx->nhm_result[i + 2] + ccx->nhm_result[i + 3];
971*4882a593Smuzhiyun 		if (n_sum >= ccx->nhm_sl_pw_th) {
972*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_ENV_MNTR, "Do sl[%d:%d]\n", i, i + 3);
973*4882a593Smuzhiyun 			chk_succ = true;
974*4882a593Smuzhiyun 			noise = phydm_nhm_cal_wgt_avg(dm, i, i + 3, n_sum);
975*4882a593Smuzhiyun 			break;
976*4882a593Smuzhiyun 		}
977*4882a593Smuzhiyun 	}
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	if (!chk_succ)
980*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "SL method failed!\n");
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	phydm_nhm_set_pw_th(dm, noise, chk_succ);
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun boolean
phydm_nhm_dym_pw_th_en(void * dm_void)986*4882a593Smuzhiyun phydm_nhm_dym_pw_th_en(void *dm_void)
987*4882a593Smuzhiyun {
988*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
989*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
990*4882a593Smuzhiyun 	struct phydm_iot_center	*iot_table = &dm->iot_table;
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	if (!(dm->support_ic_type & ODM_RTL8822C))
993*4882a593Smuzhiyun 		return false;
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	if (ccx->dym_pwth_manual_ctrl)
996*4882a593Smuzhiyun 		return true;
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	if (dm->iot_table.phydm_patch_id == 0x100f0401 ||
999*4882a593Smuzhiyun 	    iot_table->patch_id_100f0401) {
1000*4882a593Smuzhiyun 		return true;
1001*4882a593Smuzhiyun 	} else if (ccx->nhm_dym_pw_th_en) {
1002*4882a593Smuzhiyun 		phydm_nhm_restore_pw_th(dm);
1003*4882a593Smuzhiyun 		return false;
1004*4882a593Smuzhiyun 	} else {
1005*4882a593Smuzhiyun 		return false;
1006*4882a593Smuzhiyun 	}
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun #endif
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun /*Environment Monitor*/
1011*4882a593Smuzhiyun boolean
phydm_nhm_mntr_chk(void * dm_void,u16 monitor_time)1012*4882a593Smuzhiyun phydm_nhm_mntr_chk(void *dm_void, u16 monitor_time /*unit ms*/)
1013*4882a593Smuzhiyun {
1014*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1015*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1016*4882a593Smuzhiyun 	struct nhm_para_info nhm_para = {0};
1017*4882a593Smuzhiyun 	boolean nhm_chk_result = false;
1018*4882a593Smuzhiyun 	boolean nhm_polling_result = false;
1019*4882a593Smuzhiyun 	u32 sys_return_time = 0;
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	if (ccx->nhm_manual_ctrl) {
1024*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "NHM in manual ctrl\n");
1025*4882a593Smuzhiyun 		return nhm_chk_result;
1026*4882a593Smuzhiyun 	}
1027*4882a593Smuzhiyun 	sys_return_time = ccx->nhm_trigger_time + MAX_ENV_MNTR_TIME;
1028*4882a593Smuzhiyun 	if (ccx->nhm_app != NHM_BACKGROUND &&
1029*4882a593Smuzhiyun 	    (sys_return_time > dm->phydm_sys_up_time)) {
1030*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
1031*4882a593Smuzhiyun 			  "nhm_app=%d, trigger_time %d, sys_time=%d\n",
1032*4882a593Smuzhiyun 			  ccx->nhm_app, ccx->nhm_trigger_time,
1033*4882a593Smuzhiyun 			  dm->phydm_sys_up_time);
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 		return nhm_chk_result;
1036*4882a593Smuzhiyun 	}
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	/*[NHM get result & calculate Utility----------------------------*/
1039*4882a593Smuzhiyun 	nhm_polling_result = phydm_nhm_get_result(dm);
1040*4882a593Smuzhiyun 	if (nhm_polling_result) {
1041*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "Get NHM_rpt success\n");
1042*4882a593Smuzhiyun 		phydm_nhm_get_utility(dm);
1043*4882a593Smuzhiyun 	}
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	#ifdef NHM_DYM_PW_TH_SUPPORT
1046*4882a593Smuzhiyun 	ccx->nhm_dym_pw_th_en = phydm_nhm_dym_pw_th_en(dm);
1047*4882a593Smuzhiyun 	if (ccx->nhm_dym_pw_th_en) {
1048*4882a593Smuzhiyun 		if (nhm_polling_result)
1049*4882a593Smuzhiyun 			phydm_nhm_dym_pw_th(dm);
1050*4882a593Smuzhiyun 		else
1051*4882a593Smuzhiyun 			phydm_nhm_set_pw_th(dm, 0x0, false);
1052*4882a593Smuzhiyun 	}
1053*4882a593Smuzhiyun 	#endif
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	/*[NHM trigger setting]------------------------------------------*/
1056*4882a593Smuzhiyun 	nhm_para.incld_txon = NHM_EXCLUDE_TXON;
1057*4882a593Smuzhiyun 	nhm_para.incld_cca = NHM_EXCLUDE_CCA;
1058*4882a593Smuzhiyun 	nhm_para.div_opt = NHM_CNT_ALL;
1059*4882a593Smuzhiyun 	nhm_para.nhm_app = NHM_BACKGROUND;
1060*4882a593Smuzhiyun 	nhm_para.nhm_lv = NHM_LV_1;
1061*4882a593Smuzhiyun 	nhm_para.en_1db_mode = false;
1062*4882a593Smuzhiyun 	nhm_para.mntr_time = monitor_time;
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	#ifdef NHM_DYM_PW_TH_SUPPORT
1065*4882a593Smuzhiyun 	if (ccx->nhm_dym_pw_th_en) {
1066*4882a593Smuzhiyun 		nhm_para.div_opt = NHM_VALID;
1067*4882a593Smuzhiyun 		nhm_para.mntr_time = monitor_time >> ccx->nhm_period_decre;
1068*4882a593Smuzhiyun 	}
1069*4882a593Smuzhiyun 	#endif
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	nhm_chk_result = phydm_nhm_mntr_set(dm, &nhm_para);
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	return nhm_chk_result;
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun 
phydm_nhm_init(void * dm_void)1076*4882a593Smuzhiyun void phydm_nhm_init(void *dm_void)
1077*4882a593Smuzhiyun {
1078*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1079*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
1082*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "cur_igi=0x%x\n",
1083*4882a593Smuzhiyun 		  dm->dm_dig_table.cur_ig_value);
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 	ccx->nhm_app = NHM_BACKGROUND;
1086*4882a593Smuzhiyun 	ccx->nhm_igi = 0xff;
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	/*Set NHM threshold*/
1089*4882a593Smuzhiyun 	ccx->nhm_ongoing = false;
1090*4882a593Smuzhiyun 	ccx->nhm_set_lv = NHM_RELEASE;
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	if (phydm_nhm_th_update_chk(dm, ccx->nhm_app, &ccx->nhm_th[0],
1093*4882a593Smuzhiyun 				    (u32 *)&ccx->nhm_igi, false, 0))
1094*4882a593Smuzhiyun 		phydm_nhm_set_th_reg(dm);
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	ccx->nhm_period = 0;
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	ccx->nhm_include_cca = NHM_CCA_INIT;
1099*4882a593Smuzhiyun 	ccx->nhm_include_txon = NHM_TXON_INIT;
1100*4882a593Smuzhiyun 	ccx->nhm_divider_opt = NHM_CNT_INIT;
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 	ccx->nhm_manual_ctrl = 0;
1103*4882a593Smuzhiyun 	ccx->nhm_rpt_stamp = 0;
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	#ifdef NHM_DYM_PW_TH_SUPPORT
1106*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822C) {
1107*4882a593Smuzhiyun 		ccx->nhm_dym_pw_th_en = false;
1108*4882a593Smuzhiyun 		ccx->pw_th_rf20_ori = (u8)odm_get_bb_reg(dm, R_0x82c, 0x3f);
1109*4882a593Smuzhiyun 		ccx->pw_th_rf20_cur = ccx->pw_th_rf20_ori;
1110*4882a593Smuzhiyun 		ccx->nhm_pw_th_max = 63;
1111*4882a593Smuzhiyun 		ccx->nhm_sl_pw_th = 100; /*39%*/
1112*4882a593Smuzhiyun 		ccx->nhm_period_decre = 1;
1113*4882a593Smuzhiyun 		ccx->dym_pwth_manual_ctrl = false;
1114*4882a593Smuzhiyun 	}
1115*4882a593Smuzhiyun 	#endif
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun 
phydm_nhm_dbg(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)1118*4882a593Smuzhiyun void phydm_nhm_dbg(void *dm_void, char input[][16], u32 *_used, char *output,
1119*4882a593Smuzhiyun 		   u32 *_out_len)
1120*4882a593Smuzhiyun {
1121*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1122*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1123*4882a593Smuzhiyun 	struct nhm_para_info nhm_para;
1124*4882a593Smuzhiyun 	char help[] = "-h";
1125*4882a593Smuzhiyun 	u32 var1[10] = {0};
1126*4882a593Smuzhiyun 	u32 used = *_used;
1127*4882a593Smuzhiyun 	u32 out_len = *_out_len;
1128*4882a593Smuzhiyun 	u8 result_tmp = 0;
1129*4882a593Smuzhiyun 	u8 i = 0;
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	PHYDM_SSCANF(input[1], DCMD_DECIMAL, &var1[0]);
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	if ((strcmp(input[1], help) == 0)) {
1134*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1135*4882a593Smuzhiyun 			 "NHM Basic-Trigger 262ms: {1}\n");
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1138*4882a593Smuzhiyun 			 "NHM Adv-Trigger: {2} {Include TXON} {Include CCA}\n{0:Cnt_all, 1:Cnt valid} {App} {LV:1~4} {0~262ms}, 1dB mode :{en} {t[0](RSSI)}\n");
1139*4882a593Smuzhiyun 		#ifdef NHM_DYM_PW_TH_SUPPORT
1140*4882a593Smuzhiyun 		if (dm->support_ic_type & ODM_RTL8822C) {
1141*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
1142*4882a593Smuzhiyun 				 "NHM dym_pw_th: {3} {0:off}\n");
1143*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
1144*4882a593Smuzhiyun 				 "NHM dym_pw_th: {3} {1:on} {max} {period_decre} {sl_th}\n");
1145*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
1146*4882a593Smuzhiyun 				 "NHM dym_pw_th: {3} {2:fast on}\n");
1147*4882a593Smuzhiyun 		}
1148*4882a593Smuzhiyun 		#endif
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1151*4882a593Smuzhiyun 			 "NHM Get Result: {100}\n");
1152*4882a593Smuzhiyun 	} else if (var1[0] == 100) { /*Get NHM results*/
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1155*4882a593Smuzhiyun 			 "IGI=0x%x, rpt_stamp=%d\n", ccx->nhm_igi,
1156*4882a593Smuzhiyun 			 ccx->nhm_rpt_stamp);
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 		if (phydm_nhm_get_result(dm)) {
1159*4882a593Smuzhiyun 			for (i = 0; i <= 11; i++) {
1160*4882a593Smuzhiyun 				result_tmp = ccx->nhm_result[i];
1161*4882a593Smuzhiyun 				PDM_SNPF(out_len, used, output + used,
1162*4882a593Smuzhiyun 					 out_len - used,
1163*4882a593Smuzhiyun 					 "nhm_rpt[%d] = %d (%d percent)\n",
1164*4882a593Smuzhiyun 					 i, result_tmp,
1165*4882a593Smuzhiyun 					 (((result_tmp * 100) + 128) >> 8));
1166*4882a593Smuzhiyun 			}
1167*4882a593Smuzhiyun 			phydm_nhm_get_utility(dm);
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
1170*4882a593Smuzhiyun 				 "NHM_noise: valid: %d percent, noise(RSSI) = %d\n",
1171*4882a593Smuzhiyun 				 ccx->nhm_level_valid, ccx->nhm_level);
1172*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
1173*4882a593Smuzhiyun 				 "NHM_pwr: nhm_pwr (RSSI) = %d\n", ccx->nhm_pwr);
1174*4882a593Smuzhiyun 		} else {
1175*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
1176*4882a593Smuzhiyun 				 "Get NHM_rpt Fail\n");
1177*4882a593Smuzhiyun 		}
1178*4882a593Smuzhiyun 		ccx->nhm_manual_ctrl = 0;
1179*4882a593Smuzhiyun 	#ifdef NHM_DYM_PW_TH_SUPPORT
1180*4882a593Smuzhiyun 	} else if (var1[0] == 3) { /*NMH dym_pw_th*/
1181*4882a593Smuzhiyun 		if (dm->support_ic_type & ODM_RTL8822C) {
1182*4882a593Smuzhiyun 			for (i = 1; i < 7; i++) {
1183*4882a593Smuzhiyun 				if (input[i + 1]) {
1184*4882a593Smuzhiyun 					PHYDM_SSCANF(input[i + 1], DCMD_DECIMAL,
1185*4882a593Smuzhiyun 						     &var1[i]);
1186*4882a593Smuzhiyun 				}
1187*4882a593Smuzhiyun 			}
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 			if (var1[1] == 1) {
1190*4882a593Smuzhiyun 				ccx->nhm_dym_pw_th_en = true;
1191*4882a593Smuzhiyun 				ccx->nhm_pw_th_max = (u8)var1[2];
1192*4882a593Smuzhiyun 				ccx->nhm_period_decre = (u8)var1[3];
1193*4882a593Smuzhiyun 				ccx->nhm_sl_pw_th = (u8)var1[4];
1194*4882a593Smuzhiyun 				ccx->dym_pwth_manual_ctrl = true;
1195*4882a593Smuzhiyun 			} else if (var1[1] == 2) {
1196*4882a593Smuzhiyun 				ccx->nhm_dym_pw_th_en = true;
1197*4882a593Smuzhiyun 				ccx->nhm_pw_th_max = 63;
1198*4882a593Smuzhiyun 				ccx->nhm_period_decre = 1;
1199*4882a593Smuzhiyun 				ccx->nhm_sl_pw_th = 100;
1200*4882a593Smuzhiyun 				ccx->dym_pwth_manual_ctrl = true;
1201*4882a593Smuzhiyun 			} else {
1202*4882a593Smuzhiyun 				ccx->nhm_dym_pw_th_en = false;
1203*4882a593Smuzhiyun 				phydm_nhm_restore_pw_th(dm);
1204*4882a593Smuzhiyun 				ccx->dym_pwth_manual_ctrl = false;
1205*4882a593Smuzhiyun 			}
1206*4882a593Smuzhiyun 		}
1207*4882a593Smuzhiyun 	#endif
1208*4882a593Smuzhiyun 	} else { /*NMH trigger*/
1209*4882a593Smuzhiyun 		ccx->nhm_manual_ctrl = 1;
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 		for (i = 1; i < 9; i++) {
1212*4882a593Smuzhiyun 			if (input[i + 1]) {
1213*4882a593Smuzhiyun 				PHYDM_SSCANF(input[i + 1], DCMD_DECIMAL,
1214*4882a593Smuzhiyun 					     &var1[i]);
1215*4882a593Smuzhiyun 			}
1216*4882a593Smuzhiyun 		}
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 		if (var1[0] == 1) {
1219*4882a593Smuzhiyun 			nhm_para.incld_txon = NHM_EXCLUDE_TXON;
1220*4882a593Smuzhiyun 			nhm_para.incld_cca = NHM_EXCLUDE_CCA;
1221*4882a593Smuzhiyun 			nhm_para.div_opt = NHM_CNT_ALL;
1222*4882a593Smuzhiyun 			nhm_para.nhm_app = NHM_DBG;
1223*4882a593Smuzhiyun 			nhm_para.nhm_lv = NHM_LV_4;
1224*4882a593Smuzhiyun 			nhm_para.mntr_time = 262;
1225*4882a593Smuzhiyun 			nhm_para.en_1db_mode = false;
1226*4882a593Smuzhiyun 		} else {
1227*4882a593Smuzhiyun 			nhm_para.incld_txon = (enum nhm_option_txon_all)var1[1];
1228*4882a593Smuzhiyun 			nhm_para.incld_cca = (enum nhm_option_cca_all)var1[2];
1229*4882a593Smuzhiyun 			nhm_para.div_opt = (enum nhm_divider_opt_all)var1[3];
1230*4882a593Smuzhiyun 			nhm_para.nhm_app = (enum nhm_application)var1[4];
1231*4882a593Smuzhiyun 			nhm_para.nhm_lv = (enum phydm_nhm_level)var1[5];
1232*4882a593Smuzhiyun 			nhm_para.mntr_time = (u16)var1[6];
1233*4882a593Smuzhiyun 			nhm_para.en_1db_mode = (boolean)var1[7];
1234*4882a593Smuzhiyun 			nhm_para.nhm_th0_manual = (u8)var1[8];
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun 			/*some old ic is not supported on NHM divider option */
1237*4882a593Smuzhiyun 			if (dm->support_ic_type & (ODM_RTL8188E | ODM_RTL8723B |
1238*4882a593Smuzhiyun 			    ODM_RTL8195A | ODM_RTL8192E)) {
1239*4882a593Smuzhiyun 				nhm_para.div_opt = NHM_CNT_ALL;
1240*4882a593Smuzhiyun 			}
1241*4882a593Smuzhiyun 		}
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1244*4882a593Smuzhiyun 			 "txon=%d, cca=%d, dev=%d, app=%d, lv=%d, time=%d ms\n",
1245*4882a593Smuzhiyun 			 nhm_para.incld_txon, nhm_para.incld_cca,
1246*4882a593Smuzhiyun 			 nhm_para.div_opt, nhm_para.nhm_app,
1247*4882a593Smuzhiyun 			 nhm_para.nhm_lv, nhm_para.mntr_time);
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1250*4882a593Smuzhiyun 			 "en_1db_mode=%d, th0(for 1db mode)=%d\n",
1251*4882a593Smuzhiyun 			 nhm_para.en_1db_mode, nhm_para.nhm_th0_manual);
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 		if (phydm_nhm_mntr_set(dm, &nhm_para) == PHYDM_SET_SUCCESS)
1254*4882a593Smuzhiyun 			phydm_nhm_trigger(dm);
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1257*4882a593Smuzhiyun 			 "IGI=0x%x, rpt_stamp=%d\n", ccx->nhm_igi,
1258*4882a593Smuzhiyun 			 ccx->nhm_rpt_stamp);
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 		for (i = 0; i <= 10; i++) {
1261*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
1262*4882a593Smuzhiyun 				 "NHM_th[%d] RSSI = %d\n", i,
1263*4882a593Smuzhiyun 				 NTH_TH_2_RSSI(ccx->nhm_th[i]));
1264*4882a593Smuzhiyun 		}
1265*4882a593Smuzhiyun 	}
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun 	*_used = used;
1268*4882a593Smuzhiyun 	*_out_len = out_len;
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun #endif /*@#ifdef NHM_SUPPORT*/
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun #ifdef CLM_SUPPORT
1274*4882a593Smuzhiyun 
phydm_clm_racing_release(void * dm_void)1275*4882a593Smuzhiyun void phydm_clm_racing_release(void *dm_void)
1276*4882a593Smuzhiyun {
1277*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1278*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
1281*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "lv:(%d)->(0)\n", ccx->clm_set_lv);
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 	ccx->clm_ongoing = false;
1284*4882a593Smuzhiyun 	ccx->clm_set_lv = CLM_RELEASE;
1285*4882a593Smuzhiyun 	ccx->clm_app = CLM_BACKGROUND;
1286*4882a593Smuzhiyun }
1287*4882a593Smuzhiyun 
phydm_clm_racing_ctrl(void * dm_void,enum phydm_clm_level clm_lv)1288*4882a593Smuzhiyun u8 phydm_clm_racing_ctrl(void *dm_void, enum phydm_clm_level clm_lv)
1289*4882a593Smuzhiyun {
1290*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1291*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1292*4882a593Smuzhiyun 	u8 set_result = PHYDM_SET_SUCCESS;
1293*4882a593Smuzhiyun 	/*@acquire to control CLM API*/
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "clm_ongoing=%d, lv:(%d)->(%d)\n",
1296*4882a593Smuzhiyun 		  ccx->clm_ongoing, ccx->clm_set_lv, clm_lv);
1297*4882a593Smuzhiyun 	if (ccx->clm_ongoing) {
1298*4882a593Smuzhiyun 		if (clm_lv <= ccx->clm_set_lv) {
1299*4882a593Smuzhiyun 			set_result = PHYDM_SET_FAIL;
1300*4882a593Smuzhiyun 		} else {
1301*4882a593Smuzhiyun 			phydm_ccx_hw_restart(dm);
1302*4882a593Smuzhiyun 			ccx->clm_ongoing = false;
1303*4882a593Smuzhiyun 		}
1304*4882a593Smuzhiyun 	}
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun 	if (set_result)
1307*4882a593Smuzhiyun 		ccx->clm_set_lv = clm_lv;
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "clm racing success=%d\n", set_result);
1310*4882a593Smuzhiyun 	return set_result;
1311*4882a593Smuzhiyun }
1312*4882a593Smuzhiyun 
phydm_clm_c2h_report_handler(void * dm_void,u8 * cmd_buf,u8 cmd_len)1313*4882a593Smuzhiyun void phydm_clm_c2h_report_handler(void *dm_void, u8 *cmd_buf, u8 cmd_len)
1314*4882a593Smuzhiyun {
1315*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1316*4882a593Smuzhiyun 	struct ccx_info *ccx_info = &dm->dm_ccx_info;
1317*4882a593Smuzhiyun 	u8 clm_report = cmd_buf[0];
1318*4882a593Smuzhiyun 	/*@u8 clm_report_idx = cmd_buf[1];*/
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	if (cmd_len >= 12)
1321*4882a593Smuzhiyun 		return;
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 	ccx_info->clm_fw_result_acc += clm_report;
1324*4882a593Smuzhiyun 	ccx_info->clm_fw_result_cnt++;
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%d] clm_report= %d\n",
1327*4882a593Smuzhiyun 		  ccx_info->clm_fw_result_cnt, clm_report);
1328*4882a593Smuzhiyun }
1329*4882a593Smuzhiyun 
phydm_clm_h2c(void * dm_void,u16 obs_time,u8 fw_clm_en)1330*4882a593Smuzhiyun void phydm_clm_h2c(void *dm_void, u16 obs_time, u8 fw_clm_en)
1331*4882a593Smuzhiyun {
1332*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1333*4882a593Smuzhiyun 	u8 h2c_val[H2C_MAX_LENGTH] = {0};
1334*4882a593Smuzhiyun 	u8 i = 0;
1335*4882a593Smuzhiyun 	u8 obs_time_idx = 0;
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s] ======>\n", __func__);
1338*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "obs_time_index=%d *4 us\n", obs_time);
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	for (i = 1; i <= 16; i++) {
1341*4882a593Smuzhiyun 		if (obs_time & BIT(16 - i)) {
1342*4882a593Smuzhiyun 			obs_time_idx = 16 - i;
1343*4882a593Smuzhiyun 			break;
1344*4882a593Smuzhiyun 		}
1345*4882a593Smuzhiyun 	}
1346*4882a593Smuzhiyun #if 0
1347*4882a593Smuzhiyun 	obs_time = (2 ^ 16 - 1)~(2 ^ 15)  => obs_time_idx = 15  (65535 ~32768)
1348*4882a593Smuzhiyun 	obs_time = (2 ^ 15 - 1)~(2 ^ 14)  => obs_time_idx = 14
1349*4882a593Smuzhiyun 	...
1350*4882a593Smuzhiyun 	...
1351*4882a593Smuzhiyun 	...
1352*4882a593Smuzhiyun 	obs_time = (2 ^ 1 - 1)~(2 ^ 0)  => obs_time_idx = 0
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun #endif
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 	h2c_val[0] = obs_time_idx | (((fw_clm_en) ? 1 : 0) << 7);
1357*4882a593Smuzhiyun 	h2c_val[1] = CLM_MAX_REPORT_TIME;
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "PHYDM h2c[0x4d]=0x%x %x %x %x %x %x %x\n",
1360*4882a593Smuzhiyun 		  h2c_val[6], h2c_val[5], h2c_val[4], h2c_val[3], h2c_val[2],
1361*4882a593Smuzhiyun 		  h2c_val[1], h2c_val[0]);
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 	odm_fill_h2c_cmd(dm, PHYDM_H2C_FW_CLM_MNTR, H2C_MAX_LENGTH, h2c_val);
1364*4882a593Smuzhiyun }
1365*4882a593Smuzhiyun 
phydm_clm_setting(void * dm_void,u16 clm_period)1366*4882a593Smuzhiyun void phydm_clm_setting(void *dm_void, u16 clm_period /*@4us sample 1 time*/)
1367*4882a593Smuzhiyun {
1368*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1369*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 	if (ccx->clm_period != clm_period) {
1372*4882a593Smuzhiyun 		if (dm->support_ic_type & ODM_IC_11AC_SERIES)
1373*4882a593Smuzhiyun 			odm_set_bb_reg(dm, R_0x990, MASKLWORD, clm_period);
1374*4882a593Smuzhiyun 		#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
1375*4882a593Smuzhiyun 		else if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
1376*4882a593Smuzhiyun 			odm_set_bb_reg(dm, R_0x1e40, MASKLWORD, clm_period);
1377*4882a593Smuzhiyun 		#endif
1378*4882a593Smuzhiyun 		else if (dm->support_ic_type & ODM_IC_11N_SERIES)
1379*4882a593Smuzhiyun 			odm_set_bb_reg(dm, R_0x894, MASKLWORD, clm_period);
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 		ccx->clm_period = clm_period;
1382*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
1383*4882a593Smuzhiyun 			  "Update CLM period ((%d)) -> ((%d))\n",
1384*4882a593Smuzhiyun 			  ccx->clm_period, clm_period);
1385*4882a593Smuzhiyun 	}
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "Set CLM period=%d * 4us\n",
1388*4882a593Smuzhiyun 		  ccx->clm_period);
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun 
phydm_clm_trigger(void * dm_void)1391*4882a593Smuzhiyun void phydm_clm_trigger(void *dm_void)
1392*4882a593Smuzhiyun {
1393*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1394*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1395*4882a593Smuzhiyun 	u32 reg1 = 0;
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_11AC_SERIES)
1398*4882a593Smuzhiyun 		reg1 = R_0x994;
1399*4882a593Smuzhiyun 	#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
1400*4882a593Smuzhiyun 	else if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
1401*4882a593Smuzhiyun 		reg1 = R_0x1e60;
1402*4882a593Smuzhiyun 	#endif
1403*4882a593Smuzhiyun 	else
1404*4882a593Smuzhiyun 		reg1 = R_0x890;
1405*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun 	odm_set_bb_reg(dm, reg1, BIT(0), 0x0);
1408*4882a593Smuzhiyun 	odm_set_bb_reg(dm, reg1, BIT(0), 0x1);
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 	ccx->clm_trigger_time = dm->phydm_sys_up_time;
1411*4882a593Smuzhiyun 	ccx->clm_rpt_stamp++;
1412*4882a593Smuzhiyun 	ccx->clm_ongoing = true;
1413*4882a593Smuzhiyun }
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun boolean
phydm_clm_check_rdy(void * dm_void)1416*4882a593Smuzhiyun phydm_clm_check_rdy(void *dm_void)
1417*4882a593Smuzhiyun {
1418*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1419*4882a593Smuzhiyun 	boolean is_ready = false;
1420*4882a593Smuzhiyun 	u32 reg1 = 0, reg1_bit = 0;
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
1423*4882a593Smuzhiyun 		reg1 = R_0xfa4;
1424*4882a593Smuzhiyun 		reg1_bit = 16;
1425*4882a593Smuzhiyun 	#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
1426*4882a593Smuzhiyun 	} else if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
1427*4882a593Smuzhiyun 		reg1 = R_0x2d88;
1428*4882a593Smuzhiyun 		reg1_bit = 16;
1429*4882a593Smuzhiyun 	#endif
1430*4882a593Smuzhiyun 	} else if (dm->support_ic_type & ODM_IC_11N_SERIES) {
1431*4882a593Smuzhiyun 		if (dm->support_ic_type & (ODM_RTL8710B | ODM_RTL8721D |
1432*4882a593Smuzhiyun 					ODM_RTL8710C)) {
1433*4882a593Smuzhiyun 			reg1 = R_0x8b4;
1434*4882a593Smuzhiyun 			reg1_bit = 24;
1435*4882a593Smuzhiyun 		} else {
1436*4882a593Smuzhiyun 			reg1 = R_0x8b4;
1437*4882a593Smuzhiyun 			reg1_bit = 16;
1438*4882a593Smuzhiyun 		}
1439*4882a593Smuzhiyun 	}
1440*4882a593Smuzhiyun 	if (odm_get_bb_reg(dm, reg1, BIT(reg1_bit)))
1441*4882a593Smuzhiyun 		is_ready = true;
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "CLM rdy=%d\n", is_ready);
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun 	return is_ready;
1446*4882a593Smuzhiyun }
1447*4882a593Smuzhiyun 
phydm_clm_get_utility(void * dm_void)1448*4882a593Smuzhiyun void phydm_clm_get_utility(void *dm_void)
1449*4882a593Smuzhiyun {
1450*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1451*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1452*4882a593Smuzhiyun 	u32 clm_result_tmp;
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun 	if (ccx->clm_period == 0) {
1455*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "[warning] clm_period = 0\n");
1456*4882a593Smuzhiyun 		ccx->clm_ratio = 0;
1457*4882a593Smuzhiyun 	} else if (ccx->clm_period >= 65530) {
1458*4882a593Smuzhiyun 		clm_result_tmp = (u32)(ccx->clm_result * 100);
1459*4882a593Smuzhiyun 		ccx->clm_ratio = (u8)((clm_result_tmp + (1 << 15)) >> 16);
1460*4882a593Smuzhiyun 	} else {
1461*4882a593Smuzhiyun 		clm_result_tmp = (u32)(ccx->clm_result * 100);
1462*4882a593Smuzhiyun 		ccx->clm_ratio = (u8)(clm_result_tmp / (u32)ccx->clm_period);
1463*4882a593Smuzhiyun 	}
1464*4882a593Smuzhiyun }
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun boolean
phydm_clm_get_result(void * dm_void)1467*4882a593Smuzhiyun phydm_clm_get_result(void *dm_void)
1468*4882a593Smuzhiyun {
1469*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1470*4882a593Smuzhiyun 	struct ccx_info *ccx_info = &dm->dm_ccx_info;
1471*4882a593Smuzhiyun 	u32 reg1 = 0;
1472*4882a593Smuzhiyun 	u32 val = 0;
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_11AC_SERIES)
1475*4882a593Smuzhiyun 		reg1 = R_0x994;
1476*4882a593Smuzhiyun 	#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
1477*4882a593Smuzhiyun 	else if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
1478*4882a593Smuzhiyun 		reg1 = R_0x1e60;
1479*4882a593Smuzhiyun 	#endif
1480*4882a593Smuzhiyun 	else
1481*4882a593Smuzhiyun 		reg1 = R_0x890;
1482*4882a593Smuzhiyun 	if (!(dm->support_ic_type & (ODM_RTL8822C | ODM_RTL8812F |
1483*4882a593Smuzhiyun 				     ODM_RTL8197G)))
1484*4882a593Smuzhiyun 		odm_set_bb_reg(dm, reg1, BIT(0), 0x0);
1485*4882a593Smuzhiyun 	if (!(phydm_clm_check_rdy(dm))) {
1486*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "Get CLM report Fail\n");
1487*4882a593Smuzhiyun 		phydm_clm_racing_release(dm);
1488*4882a593Smuzhiyun 		return false;
1489*4882a593Smuzhiyun 	}
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
1492*4882a593Smuzhiyun 		val = odm_get_bb_reg(dm, R_0xfa4, MASKLWORD);
1493*4882a593Smuzhiyun 		ccx_info->clm_result = (u16)val;
1494*4882a593Smuzhiyun 	#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
1495*4882a593Smuzhiyun 	} else if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
1496*4882a593Smuzhiyun 		val = odm_get_bb_reg(dm, R_0x2d88, MASKLWORD);
1497*4882a593Smuzhiyun 		ccx_info->clm_result = (u16)val;
1498*4882a593Smuzhiyun 	#endif
1499*4882a593Smuzhiyun 	} else if (dm->support_ic_type & ODM_IC_11N_SERIES) {
1500*4882a593Smuzhiyun 		val = odm_get_bb_reg(dm, R_0x8d0, MASKLWORD);
1501*4882a593Smuzhiyun 		ccx_info->clm_result = (u16)val;
1502*4882a593Smuzhiyun 	}
1503*4882a593Smuzhiyun 
1504*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "CLM result = %d *4 us\n",
1505*4882a593Smuzhiyun 		  ccx_info->clm_result);
1506*4882a593Smuzhiyun 	phydm_clm_racing_release(dm);
1507*4882a593Smuzhiyun 	return true;
1508*4882a593Smuzhiyun }
1509*4882a593Smuzhiyun 
phydm_clm_mntr_fw(void * dm_void,u16 monitor_time)1510*4882a593Smuzhiyun void phydm_clm_mntr_fw(void *dm_void, u16 monitor_time /*unit ms*/)
1511*4882a593Smuzhiyun {
1512*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1513*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1514*4882a593Smuzhiyun 	u32 val = 0;
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun 	/*@[Get CLM report]*/
1517*4882a593Smuzhiyun 	if (ccx->clm_fw_result_cnt != 0) {
1518*4882a593Smuzhiyun 		val = ccx->clm_fw_result_acc / ccx->clm_fw_result_cnt;
1519*4882a593Smuzhiyun 		ccx->clm_ratio = (u8)val;
1520*4882a593Smuzhiyun 	} else {
1521*4882a593Smuzhiyun 		ccx->clm_ratio = 0;
1522*4882a593Smuzhiyun 	}
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
1525*4882a593Smuzhiyun 		  "clm_fw_result_acc=%d, clm_fw_result_cnt=%d\n",
1526*4882a593Smuzhiyun 		  ccx->clm_fw_result_acc, ccx->clm_fw_result_cnt);
1527*4882a593Smuzhiyun 
1528*4882a593Smuzhiyun 	ccx->clm_fw_result_acc = 0;
1529*4882a593Smuzhiyun 	ccx->clm_fw_result_cnt = 0;
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun 	/*@[CLM trigger]*/
1532*4882a593Smuzhiyun 	if (monitor_time >= 262)
1533*4882a593Smuzhiyun 		ccx->clm_period = 65535;
1534*4882a593Smuzhiyun 	else
1535*4882a593Smuzhiyun 		ccx->clm_period = monitor_time * MS_TO_4US_RATIO;
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun 	phydm_clm_h2c(dm, ccx->clm_period, true);
1538*4882a593Smuzhiyun }
1539*4882a593Smuzhiyun 
phydm_clm_mntr_set(void * dm_void,struct clm_para_info * clm_para)1540*4882a593Smuzhiyun u8 phydm_clm_mntr_set(void *dm_void, struct clm_para_info *clm_para)
1541*4882a593Smuzhiyun {
1542*4882a593Smuzhiyun 	/*@Driver Monitor CLM*/
1543*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1544*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1545*4882a593Smuzhiyun 	u16 clm_period = 0;
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun 	if (clm_para->mntr_time == 0)
1548*4882a593Smuzhiyun 		return PHYDM_SET_FAIL;
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	if (clm_para->clm_lv >= CLM_MAX_NUM) {
1551*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "[WARNING] Wrong LV=%d\n",
1552*4882a593Smuzhiyun 			  clm_para->clm_lv);
1553*4882a593Smuzhiyun 		return PHYDM_SET_FAIL;
1554*4882a593Smuzhiyun 	}
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun 	if (phydm_clm_racing_ctrl(dm, clm_para->clm_lv) == PHYDM_SET_FAIL)
1557*4882a593Smuzhiyun 		return PHYDM_SET_FAIL;
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 	if (clm_para->mntr_time >= 262)
1560*4882a593Smuzhiyun 		clm_period = CLM_PERIOD_MAX;
1561*4882a593Smuzhiyun 	else
1562*4882a593Smuzhiyun 		clm_period = clm_para->mntr_time * MS_TO_4US_RATIO;
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun 	ccx->clm_app = clm_para->clm_app;
1565*4882a593Smuzhiyun 	phydm_clm_setting(dm, clm_period);
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun 	return PHYDM_SET_SUCCESS;
1568*4882a593Smuzhiyun }
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun boolean
phydm_clm_mntr_chk(void * dm_void,u16 monitor_time)1571*4882a593Smuzhiyun phydm_clm_mntr_chk(void *dm_void, u16 monitor_time /*unit ms*/)
1572*4882a593Smuzhiyun {
1573*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1574*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1575*4882a593Smuzhiyun 	struct clm_para_info clm_para = {0};
1576*4882a593Smuzhiyun 	boolean clm_chk_result = false;
1577*4882a593Smuzhiyun 	u32 sys_return_time = 0;
1578*4882a593Smuzhiyun 
1579*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s] ======>\n", __func__);
1580*4882a593Smuzhiyun 	if (ccx->clm_manual_ctrl) {
1581*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "CLM in manual ctrl\n");
1582*4882a593Smuzhiyun 		return clm_chk_result;
1583*4882a593Smuzhiyun 	}
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun 	sys_return_time = ccx->clm_trigger_time + MAX_ENV_MNTR_TIME;
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 	if (ccx->clm_app != CLM_BACKGROUND &&
1588*4882a593Smuzhiyun 	    sys_return_time > dm->phydm_sys_up_time) {
1589*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "trigger_time %d, sys_time=%d\n",
1590*4882a593Smuzhiyun 			  ccx->clm_trigger_time, dm->phydm_sys_up_time);
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun 		return clm_chk_result;
1593*4882a593Smuzhiyun 	}
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun 	clm_para.clm_app = CLM_BACKGROUND;
1596*4882a593Smuzhiyun 	clm_para.clm_lv = CLM_LV_1;
1597*4882a593Smuzhiyun 	clm_para.mntr_time = monitor_time;
1598*4882a593Smuzhiyun 	if (ccx->clm_mntr_mode == CLM_DRIVER_MNTR) {
1599*4882a593Smuzhiyun 		/*@[Get CLM report]*/
1600*4882a593Smuzhiyun 		if (phydm_clm_get_result(dm)) {
1601*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_ENV_MNTR, "Get CLM_rpt success\n");
1602*4882a593Smuzhiyun 			phydm_clm_get_utility(dm);
1603*4882a593Smuzhiyun 		}
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun 		/*@[CLM trigger]----------------------------------------------*/
1606*4882a593Smuzhiyun 		if (phydm_clm_mntr_set(dm, &clm_para) == PHYDM_SET_SUCCESS)
1607*4882a593Smuzhiyun 			clm_chk_result = true;
1608*4882a593Smuzhiyun 	} else {
1609*4882a593Smuzhiyun 		phydm_clm_mntr_fw(dm, monitor_time);
1610*4882a593Smuzhiyun 	}
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "clm_ratio=%d\n", ccx->clm_ratio);
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun 	/*@PHYDM_DBG(dm, DBG_ENV_MNTR, "clm_chk_result=%d\n",clm_chk_result);*/
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun 	return clm_chk_result;
1617*4882a593Smuzhiyun }
1618*4882a593Smuzhiyun 
phydm_set_clm_mntr_mode(void * dm_void,enum clm_monitor_mode mode)1619*4882a593Smuzhiyun void phydm_set_clm_mntr_mode(void *dm_void, enum clm_monitor_mode mode)
1620*4882a593Smuzhiyun {
1621*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1622*4882a593Smuzhiyun 	struct ccx_info *ccx_info = &dm->dm_ccx_info;
1623*4882a593Smuzhiyun 
1624*4882a593Smuzhiyun 	if (ccx_info->clm_mntr_mode != mode) {
1625*4882a593Smuzhiyun 		ccx_info->clm_mntr_mode = mode;
1626*4882a593Smuzhiyun 		phydm_ccx_hw_restart(dm);
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun 		if (mode == CLM_DRIVER_MNTR)
1629*4882a593Smuzhiyun 			phydm_clm_h2c(dm, CLM_PERIOD_MAX, 0);
1630*4882a593Smuzhiyun 	}
1631*4882a593Smuzhiyun }
1632*4882a593Smuzhiyun 
phydm_clm_init(void * dm_void)1633*4882a593Smuzhiyun void phydm_clm_init(void *dm_void)
1634*4882a593Smuzhiyun {
1635*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1636*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1637*4882a593Smuzhiyun 
1638*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
1639*4882a593Smuzhiyun 	ccx->clm_ongoing = false;
1640*4882a593Smuzhiyun 	ccx->clm_manual_ctrl = 0;
1641*4882a593Smuzhiyun 	ccx->clm_mntr_mode = CLM_DRIVER_MNTR;
1642*4882a593Smuzhiyun 	ccx->clm_period = 0;
1643*4882a593Smuzhiyun 	ccx->clm_rpt_stamp = 0;
1644*4882a593Smuzhiyun 	phydm_clm_setting(dm, 65535);
1645*4882a593Smuzhiyun }
1646*4882a593Smuzhiyun 
phydm_clm_dbg(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)1647*4882a593Smuzhiyun void phydm_clm_dbg(void *dm_void, char input[][16], u32 *_used, char *output,
1648*4882a593Smuzhiyun 		   u32 *_out_len)
1649*4882a593Smuzhiyun {
1650*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1651*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1652*4882a593Smuzhiyun 	char help[] = "-h";
1653*4882a593Smuzhiyun 	u32 var1[10] = {0};
1654*4882a593Smuzhiyun 	u32 used = *_used;
1655*4882a593Smuzhiyun 	u32 out_len = *_out_len;
1656*4882a593Smuzhiyun 	struct clm_para_info clm_para = {0};
1657*4882a593Smuzhiyun 	u32 i;
1658*4882a593Smuzhiyun 
1659*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
1660*4882a593Smuzhiyun 		if (input[i + 1])
1661*4882a593Smuzhiyun 			PHYDM_SSCANF(input[i + 1], DCMD_DECIMAL, &var1[i]);
1662*4882a593Smuzhiyun 	}
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun 	if ((strcmp(input[1], help) == 0)) {
1665*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1666*4882a593Smuzhiyun 			 "CLM Driver Basic-Trigger 262ms: {1}\n");
1667*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1668*4882a593Smuzhiyun 			 "CLM Driver Adv-Trigger: {2} {app} {LV} {0~262ms}\n");
1669*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1670*4882a593Smuzhiyun 			 "CLM FW Trigger: {3} {1:drv, 2:fw}\n");
1671*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1672*4882a593Smuzhiyun 			 "CLM Get Result: {100}\n");
1673*4882a593Smuzhiyun 	} else if (var1[0] == 100) { /* @Get CLM results */
1674*4882a593Smuzhiyun 
1675*4882a593Smuzhiyun 		if (phydm_clm_get_result(dm))
1676*4882a593Smuzhiyun 			phydm_clm_get_utility(dm);
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1679*4882a593Smuzhiyun 			 "clm_rpt_stamp=%d\n", ccx->clm_rpt_stamp);
1680*4882a593Smuzhiyun 
1681*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1682*4882a593Smuzhiyun 			 "clm_ratio:((%d percent)) = (%d us/ %d us)\n",
1683*4882a593Smuzhiyun 			 ccx->clm_ratio, ccx->clm_result << 2,
1684*4882a593Smuzhiyun 			 ccx->clm_period << 2);
1685*4882a593Smuzhiyun 
1686*4882a593Smuzhiyun 		ccx->clm_manual_ctrl = 0;
1687*4882a593Smuzhiyun 	} else if (var1[0] == 3) {
1688*4882a593Smuzhiyun 		phydm_set_clm_mntr_mode(dm, (enum clm_monitor_mode)var1[1]);
1689*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1690*4882a593Smuzhiyun 			 "CLM mode: %s mode\n",
1691*4882a593Smuzhiyun 			 ((ccx->clm_mntr_mode == CLM_FW_MNTR) ? "FW" : "Drv"));
1692*4882a593Smuzhiyun 	} else { /* Set & trigger CLM */
1693*4882a593Smuzhiyun 		ccx->clm_manual_ctrl = 1;
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun 		if (var1[0] == 1) {
1696*4882a593Smuzhiyun 			clm_para.clm_app = CLM_BACKGROUND;
1697*4882a593Smuzhiyun 			clm_para.clm_lv = CLM_LV_4;
1698*4882a593Smuzhiyun 			clm_para.mntr_time = 262;
1699*4882a593Smuzhiyun 			ccx->clm_mntr_mode = CLM_DRIVER_MNTR;
1700*4882a593Smuzhiyun 		} else if (var1[0] == 2) {
1701*4882a593Smuzhiyun 			clm_para.clm_app = (enum clm_application)var1[1];
1702*4882a593Smuzhiyun 			clm_para.clm_lv = (enum phydm_clm_level)var1[2];
1703*4882a593Smuzhiyun 			ccx->clm_mntr_mode = CLM_DRIVER_MNTR;
1704*4882a593Smuzhiyun 			clm_para.mntr_time = (u16)var1[3];
1705*4882a593Smuzhiyun 		}
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1708*4882a593Smuzhiyun 			 "app=%d, lv=%d, mode=%s, time=%d ms\n",
1709*4882a593Smuzhiyun 			 clm_para.clm_app, clm_para.clm_lv,
1710*4882a593Smuzhiyun 			 ((ccx->clm_mntr_mode == CLM_FW_MNTR) ? "FW" :
1711*4882a593Smuzhiyun 			 "driver"), clm_para.mntr_time);
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun 		if (phydm_clm_mntr_set(dm, &clm_para) == PHYDM_SET_SUCCESS)
1714*4882a593Smuzhiyun 			phydm_clm_trigger(dm);
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1717*4882a593Smuzhiyun 			 "clm_rpt_stamp=%d\n", ccx->clm_rpt_stamp);
1718*4882a593Smuzhiyun 	}
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun 	*_used = used;
1721*4882a593Smuzhiyun 	*_out_len = out_len;
1722*4882a593Smuzhiyun }
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun #endif /*@#ifdef CLM_SUPPORT*/
1725*4882a593Smuzhiyun 
phydm_env_mntr_trigger(void * dm_void,struct nhm_para_info * nhm_para,struct clm_para_info * clm_para,struct env_trig_rpt * trig_rpt)1726*4882a593Smuzhiyun u8 phydm_env_mntr_trigger(void *dm_void, struct nhm_para_info *nhm_para,
1727*4882a593Smuzhiyun 			  struct clm_para_info *clm_para,
1728*4882a593Smuzhiyun 			  struct env_trig_rpt *trig_rpt)
1729*4882a593Smuzhiyun {
1730*4882a593Smuzhiyun 	u8 trigger_result = 0;
1731*4882a593Smuzhiyun #if (defined(NHM_SUPPORT) && defined(CLM_SUPPORT))
1732*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1733*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1734*4882a593Smuzhiyun 	boolean nhm_set_ok = false;
1735*4882a593Smuzhiyun 	boolean clm_set_ok = false;
1736*4882a593Smuzhiyun 
1737*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s] ======>\n", __func__);
1738*4882a593Smuzhiyun 
1739*4882a593Smuzhiyun 	/*@[NHM]*/
1740*4882a593Smuzhiyun 	nhm_set_ok = phydm_nhm_mntr_set(dm, nhm_para);
1741*4882a593Smuzhiyun 
1742*4882a593Smuzhiyun 	/*@[CLM]*/
1743*4882a593Smuzhiyun 	if (ccx->clm_mntr_mode == CLM_DRIVER_MNTR) {
1744*4882a593Smuzhiyun 		clm_set_ok = phydm_clm_mntr_set(dm, clm_para);
1745*4882a593Smuzhiyun 	} else if (ccx->clm_mntr_mode == CLM_FW_MNTR) {
1746*4882a593Smuzhiyun 		phydm_clm_h2c(dm, CLM_PERIOD_MAX, true);
1747*4882a593Smuzhiyun 		trigger_result |= CLM_SUCCESS;
1748*4882a593Smuzhiyun 	}
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	if (nhm_set_ok) {
1751*4882a593Smuzhiyun 		phydm_nhm_trigger(dm);
1752*4882a593Smuzhiyun 		trigger_result |= NHM_SUCCESS;
1753*4882a593Smuzhiyun 	}
1754*4882a593Smuzhiyun 
1755*4882a593Smuzhiyun 	if (clm_set_ok) {
1756*4882a593Smuzhiyun 		phydm_clm_trigger(dm);
1757*4882a593Smuzhiyun 		trigger_result |= CLM_SUCCESS;
1758*4882a593Smuzhiyun 	}
1759*4882a593Smuzhiyun 
1760*4882a593Smuzhiyun 	/*@monitor for the test duration*/
1761*4882a593Smuzhiyun 	ccx->start_time = odm_get_current_time(dm);
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun 	trig_rpt->nhm_rpt_stamp = ccx->nhm_rpt_stamp;
1764*4882a593Smuzhiyun 	trig_rpt->clm_rpt_stamp = ccx->clm_rpt_stamp;
1765*4882a593Smuzhiyun 
1766*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "nhm_rpt_stamp=%d, clm_rpt_stamp=%d,\n\n",
1767*4882a593Smuzhiyun 		  trig_rpt->nhm_rpt_stamp, trig_rpt->clm_rpt_stamp);
1768*4882a593Smuzhiyun #endif
1769*4882a593Smuzhiyun 	return trigger_result;
1770*4882a593Smuzhiyun }
1771*4882a593Smuzhiyun 
phydm_env_mntr_result(void * dm_void,struct env_mntr_rpt * rpt)1772*4882a593Smuzhiyun u8 phydm_env_mntr_result(void *dm_void, struct env_mntr_rpt *rpt)
1773*4882a593Smuzhiyun {
1774*4882a593Smuzhiyun #if (defined(NHM_SUPPORT) && defined(CLM_SUPPORT))
1775*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1776*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1777*4882a593Smuzhiyun 	u8 env_mntr_rpt = 0;
1778*4882a593Smuzhiyun 	u64 progressing_time = 0;
1779*4882a593Smuzhiyun 	u32 val_tmp = 0;
1780*4882a593Smuzhiyun 
1781*4882a593Smuzhiyun 	/*@monitor for the test duration*/
1782*4882a593Smuzhiyun 	progressing_time = odm_get_progressing_time(dm, ccx->start_time);
1783*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s] ======>\n", __func__);
1784*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "env_time=%lld\n", progressing_time);
1785*4882a593Smuzhiyun 
1786*4882a593Smuzhiyun 	/*@Get NHM result*/
1787*4882a593Smuzhiyun 	if (phydm_nhm_get_result(dm)) {
1788*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "Get NHM_rpt success\n");
1789*4882a593Smuzhiyun 		phydm_nhm_get_utility(dm);
1790*4882a593Smuzhiyun 		rpt->nhm_ratio = ccx->nhm_ratio;
1791*4882a593Smuzhiyun 		rpt->nhm_noise_pwr = ccx->nhm_level;
1792*4882a593Smuzhiyun 		rpt->nhm_pwr = ccx->nhm_pwr;
1793*4882a593Smuzhiyun 		env_mntr_rpt |= NHM_SUCCESS;
1794*4882a593Smuzhiyun 
1795*4882a593Smuzhiyun 		odm_move_memory(dm, &rpt->nhm_result[0],
1796*4882a593Smuzhiyun 				&ccx->nhm_result[0], NHM_RPT_NUM);
1797*4882a593Smuzhiyun 	} else {
1798*4882a593Smuzhiyun 		rpt->nhm_ratio = ENV_MNTR_FAIL;
1799*4882a593Smuzhiyun 	}
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun 	/*@Get CLM result*/
1802*4882a593Smuzhiyun 	if (ccx->clm_mntr_mode == CLM_DRIVER_MNTR) {
1803*4882a593Smuzhiyun 		if (phydm_clm_get_result(dm)) {
1804*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_ENV_MNTR, "Get CLM_rpt success\n");
1805*4882a593Smuzhiyun 			phydm_clm_get_utility(dm);
1806*4882a593Smuzhiyun 			env_mntr_rpt |= CLM_SUCCESS;
1807*4882a593Smuzhiyun 			rpt->clm_ratio = ccx->clm_ratio;
1808*4882a593Smuzhiyun 		} else {
1809*4882a593Smuzhiyun 			rpt->clm_ratio = ENV_MNTR_FAIL;
1810*4882a593Smuzhiyun 		}
1811*4882a593Smuzhiyun 
1812*4882a593Smuzhiyun 	} else {
1813*4882a593Smuzhiyun 		if (ccx->clm_fw_result_cnt != 0) {
1814*4882a593Smuzhiyun 			val_tmp = ccx->clm_fw_result_acc
1815*4882a593Smuzhiyun 			/ ccx->clm_fw_result_cnt;
1816*4882a593Smuzhiyun 			ccx->clm_ratio = (u8)val_tmp;
1817*4882a593Smuzhiyun 		} else {
1818*4882a593Smuzhiyun 			ccx->clm_ratio = 0;
1819*4882a593Smuzhiyun 		}
1820*4882a593Smuzhiyun 
1821*4882a593Smuzhiyun 		rpt->clm_ratio = ccx->clm_ratio;
1822*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
1823*4882a593Smuzhiyun 			  "clm_fw_result_acc=%d, clm_fw_result_cnt=%d\n",
1824*4882a593Smuzhiyun 			  ccx->clm_fw_result_acc, ccx->clm_fw_result_cnt);
1825*4882a593Smuzhiyun 
1826*4882a593Smuzhiyun 		ccx->clm_fw_result_acc = 0;
1827*4882a593Smuzhiyun 		ccx->clm_fw_result_cnt = 0;
1828*4882a593Smuzhiyun 		env_mntr_rpt |= CLM_SUCCESS;
1829*4882a593Smuzhiyun 	}
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun 	rpt->nhm_rpt_stamp = ccx->nhm_rpt_stamp;
1832*4882a593Smuzhiyun 	rpt->clm_rpt_stamp = ccx->clm_rpt_stamp;
1833*4882a593Smuzhiyun 
1834*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
1835*4882a593Smuzhiyun 		  "IGI=0x%x, nhm_ratio=%d, clm_ratio=%d, nhm_rpt_stamp=%d, clm_rpt_stamp=%d\n\n",
1836*4882a593Smuzhiyun 		  ccx->nhm_igi, rpt->nhm_ratio, rpt->clm_ratio,
1837*4882a593Smuzhiyun 		  rpt->nhm_rpt_stamp, rpt->clm_rpt_stamp);
1838*4882a593Smuzhiyun 
1839*4882a593Smuzhiyun 	return env_mntr_rpt;
1840*4882a593Smuzhiyun #endif
1841*4882a593Smuzhiyun }
1842*4882a593Smuzhiyun 
1843*4882a593Smuzhiyun /*@Environment Monitor*/
phydm_env_mntr_watchdog(void * dm_void)1844*4882a593Smuzhiyun void phydm_env_mntr_watchdog(void *dm_void)
1845*4882a593Smuzhiyun {
1846*4882a593Smuzhiyun #if (defined(NHM_SUPPORT) && defined(CLM_SUPPORT))
1847*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1848*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1849*4882a593Smuzhiyun 	boolean nhm_chk_ok = false;
1850*4882a593Smuzhiyun 	boolean clm_chk_ok = false;
1851*4882a593Smuzhiyun 
1852*4882a593Smuzhiyun 	if (!(dm->support_ability & ODM_BB_ENV_MONITOR))
1853*4882a593Smuzhiyun 		return;
1854*4882a593Smuzhiyun 
1855*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
1856*4882a593Smuzhiyun 	nhm_chk_ok = phydm_nhm_mntr_chk(dm, 262); /*@monitor 262ms*/
1857*4882a593Smuzhiyun 	clm_chk_ok = phydm_clm_mntr_chk(dm, 262); /*@monitor 262ms*/
1858*4882a593Smuzhiyun 
1859*4882a593Smuzhiyun 	/*@PHYDM_DBG(dm, DBG_ENV_MNTR, "nhm_chk_ok %d\n\n",nhm_chk_ok);*/
1860*4882a593Smuzhiyun 	/*@PHYDM_DBG(dm, DBG_ENV_MNTR, "clm_chk_ok %d\n\n",clm_chk_ok);*/
1861*4882a593Smuzhiyun 
1862*4882a593Smuzhiyun 	if (nhm_chk_ok)
1863*4882a593Smuzhiyun 		phydm_nhm_trigger(dm);
1864*4882a593Smuzhiyun 
1865*4882a593Smuzhiyun 	if (clm_chk_ok)
1866*4882a593Smuzhiyun 		phydm_clm_trigger(dm);
1867*4882a593Smuzhiyun 
1868*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
1869*4882a593Smuzhiyun 		  "Summary: nhm_ratio=((%d)) clm_ratio=((%d))\n\n",
1870*4882a593Smuzhiyun 		  ccx->nhm_ratio, ccx->clm_ratio);
1871*4882a593Smuzhiyun #endif
1872*4882a593Smuzhiyun }
1873*4882a593Smuzhiyun 
phydm_env_monitor_init(void * dm_void)1874*4882a593Smuzhiyun void phydm_env_monitor_init(void *dm_void)
1875*4882a593Smuzhiyun {
1876*4882a593Smuzhiyun #if (defined(NHM_SUPPORT) && defined(CLM_SUPPORT))
1877*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1878*4882a593Smuzhiyun 
1879*4882a593Smuzhiyun 	if (!(dm->support_ability & ODM_BB_ENV_MONITOR))
1880*4882a593Smuzhiyun 		return;
1881*4882a593Smuzhiyun 
1882*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
1883*4882a593Smuzhiyun 	phydm_ccx_hw_restart(dm);
1884*4882a593Smuzhiyun 	phydm_nhm_init(dm);
1885*4882a593Smuzhiyun 	phydm_clm_init(dm);
1886*4882a593Smuzhiyun #endif
1887*4882a593Smuzhiyun }
1888*4882a593Smuzhiyun 
phydm_env_mntr_dbg(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)1889*4882a593Smuzhiyun void phydm_env_mntr_dbg(void *dm_void, char input[][16], u32 *_used,
1890*4882a593Smuzhiyun 			char *output, u32 *_out_len)
1891*4882a593Smuzhiyun {
1892*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1893*4882a593Smuzhiyun 	char help[] = "-h";
1894*4882a593Smuzhiyun 	u32 var1[10] = {0};
1895*4882a593Smuzhiyun 	u32 used = *_used;
1896*4882a593Smuzhiyun 	u32 out_len = *_out_len;
1897*4882a593Smuzhiyun 	struct clm_para_info clm_para = {0};
1898*4882a593Smuzhiyun 	struct nhm_para_info nhm_para = {0};
1899*4882a593Smuzhiyun 	struct env_mntr_rpt rpt = {0};
1900*4882a593Smuzhiyun 	struct env_trig_rpt trig_rpt = {0};
1901*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1902*4882a593Smuzhiyun 	u8 set_result = 0;
1903*4882a593Smuzhiyun 	u8 i = 0;
1904*4882a593Smuzhiyun 
1905*4882a593Smuzhiyun 	PHYDM_SSCANF(input[1], DCMD_DECIMAL, &var1[0]);
1906*4882a593Smuzhiyun 
1907*4882a593Smuzhiyun 	if ((strcmp(input[1], help) == 0)) {
1908*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1909*4882a593Smuzhiyun 			 "Basic-Trigger 262ms: {1}\n");
1910*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1911*4882a593Smuzhiyun 			 "Get Result: {100}\n");
1912*4882a593Smuzhiyun 	} else if (var1[0] == 100) { /* Get results */
1913*4882a593Smuzhiyun 		set_result = phydm_env_mntr_result(dm, &rpt);
1914*4882a593Smuzhiyun 
1915*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1916*4882a593Smuzhiyun 			 "Set Result=%d\n nhm_ratio=%d clm_ratio=%d\n nhm_rpt_stamp=%d, clm_rpt_stamp=%d,\n",
1917*4882a593Smuzhiyun 			 set_result, rpt.nhm_ratio, rpt.clm_ratio,
1918*4882a593Smuzhiyun 			 rpt.nhm_rpt_stamp, rpt.clm_rpt_stamp);
1919*4882a593Smuzhiyun 
1920*4882a593Smuzhiyun 		for (i = 0; i <= 11; i++) {
1921*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
1922*4882a593Smuzhiyun 				 "nhm_rpt[%d] = %d (%d percent)\n", i,
1923*4882a593Smuzhiyun 				 rpt.nhm_result[i],
1924*4882a593Smuzhiyun 				 (((rpt.nhm_result[i] * 100) + 128) >> 8));
1925*4882a593Smuzhiyun 		}
1926*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1927*4882a593Smuzhiyun 			 "[NHM] valid: %d percent, noise(RSSI) = %d\n",
1928*4882a593Smuzhiyun 			 ccx->nhm_level_valid, ccx->nhm_level);
1929*4882a593Smuzhiyun 	} else { /* Set & trigger*/
1930*4882a593Smuzhiyun 		/*nhm para*/
1931*4882a593Smuzhiyun 		nhm_para.incld_txon = NHM_EXCLUDE_TXON;
1932*4882a593Smuzhiyun 		nhm_para.incld_cca = NHM_EXCLUDE_CCA;
1933*4882a593Smuzhiyun 		nhm_para.div_opt = NHM_CNT_ALL;
1934*4882a593Smuzhiyun 		nhm_para.nhm_app = NHM_ACS;
1935*4882a593Smuzhiyun 		nhm_para.nhm_lv = NHM_LV_2;
1936*4882a593Smuzhiyun 		nhm_para.mntr_time = 262;
1937*4882a593Smuzhiyun 		nhm_para.en_1db_mode = false;
1938*4882a593Smuzhiyun 
1939*4882a593Smuzhiyun 		/*clm para*/
1940*4882a593Smuzhiyun 		clm_para.clm_app = CLM_ACS;
1941*4882a593Smuzhiyun 		clm_para.clm_lv = CLM_LV_2;
1942*4882a593Smuzhiyun 		clm_para.mntr_time = 262;
1943*4882a593Smuzhiyun 
1944*4882a593Smuzhiyun 		set_result = phydm_env_mntr_trigger(dm, &nhm_para,
1945*4882a593Smuzhiyun 						    &clm_para, &trig_rpt);
1946*4882a593Smuzhiyun 
1947*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1948*4882a593Smuzhiyun 			 "Set Result=%d, nhm_rpt_stamp=%d, clm_rpt_stamp=%d\n",
1949*4882a593Smuzhiyun 			 set_result, trig_rpt.nhm_rpt_stamp,
1950*4882a593Smuzhiyun 			 trig_rpt.clm_rpt_stamp);
1951*4882a593Smuzhiyun 	}
1952*4882a593Smuzhiyun 
1953*4882a593Smuzhiyun 	*_used = used;
1954*4882a593Smuzhiyun 	*_out_len = out_len;
1955*4882a593Smuzhiyun }
1956*4882a593Smuzhiyun 
1957*4882a593Smuzhiyun #ifdef IFS_CLM_SUPPORT
phydm_ifs_clm_restart(void * dm_void)1958*4882a593Smuzhiyun void phydm_ifs_clm_restart(void *dm_void)
1959*4882a593Smuzhiyun 			  /*Will Restart IFS CLM simultaneously*/
1960*4882a593Smuzhiyun {
1961*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1962*4882a593Smuzhiyun 	u32 reg1 = 0;
1963*4882a593Smuzhiyun 
1964*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
1965*4882a593Smuzhiyun 
1966*4882a593Smuzhiyun 	/*restart IFS_CLM*/
1967*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1ee4, BIT(29), 0x0);
1968*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1ee4, BIT(29), 0x1);
1969*4882a593Smuzhiyun }
1970*4882a593Smuzhiyun 
phydm_ifs_clm_racing_release(void * dm_void)1971*4882a593Smuzhiyun void phydm_ifs_clm_racing_release(void *dm_void)
1972*4882a593Smuzhiyun {
1973*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1974*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1975*4882a593Smuzhiyun 
1976*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
1977*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "ifs clm lv:(%d)->(0)\n",
1978*4882a593Smuzhiyun 		  ccx->ifs_clm_set_lv);
1979*4882a593Smuzhiyun 
1980*4882a593Smuzhiyun 	ccx->ifs_clm_ongoing = false;
1981*4882a593Smuzhiyun 	ccx->ifs_clm_set_lv = IFS_CLM_RELEASE;
1982*4882a593Smuzhiyun 	ccx->ifs_clm_app = IFS_CLM_BACKGROUND;
1983*4882a593Smuzhiyun }
1984*4882a593Smuzhiyun 
phydm_ifs_clm_racing_ctrl(void * dm_void,enum phydm_ifs_clm_level ifs_clm_lv)1985*4882a593Smuzhiyun u8 phydm_ifs_clm_racing_ctrl(void *dm_void, enum phydm_ifs_clm_level ifs_clm_lv)
1986*4882a593Smuzhiyun {
1987*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1988*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
1989*4882a593Smuzhiyun 	u8 set_result = PHYDM_SET_SUCCESS;
1990*4882a593Smuzhiyun 	/*acquire to control IFS CLM API*/
1991*4882a593Smuzhiyun 
1992*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "ifs clm_ongoing=%d, lv:(%d)->(%d)\n",
1993*4882a593Smuzhiyun 		  ccx->ifs_clm_ongoing, ccx->ifs_clm_set_lv, ifs_clm_lv);
1994*4882a593Smuzhiyun 	if (ccx->ifs_clm_ongoing) {
1995*4882a593Smuzhiyun 		if (ifs_clm_lv <= ccx->ifs_clm_set_lv) {
1996*4882a593Smuzhiyun 			set_result = PHYDM_SET_FAIL;
1997*4882a593Smuzhiyun 		} else {
1998*4882a593Smuzhiyun 			phydm_ifs_clm_restart(dm);
1999*4882a593Smuzhiyun 			ccx->ifs_clm_ongoing = false;
2000*4882a593Smuzhiyun 		}
2001*4882a593Smuzhiyun 	}
2002*4882a593Smuzhiyun 
2003*4882a593Smuzhiyun 	if (set_result)
2004*4882a593Smuzhiyun 		ccx->ifs_clm_set_lv = ifs_clm_lv;
2005*4882a593Smuzhiyun 
2006*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "ifs clm racing success=%d\n", set_result);
2007*4882a593Smuzhiyun 	return set_result;
2008*4882a593Smuzhiyun }
2009*4882a593Smuzhiyun 
phydm_ifs_clm_trigger(void * dm_void)2010*4882a593Smuzhiyun void phydm_ifs_clm_trigger(void *dm_void)
2011*4882a593Smuzhiyun {
2012*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2013*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2014*4882a593Smuzhiyun 
2015*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2016*4882a593Smuzhiyun 
2017*4882a593Smuzhiyun 	/*Trigger IFS_CLM*/
2018*4882a593Smuzhiyun 	pdm_set_reg(dm, R_0x1ee4, BIT(29), 0);
2019*4882a593Smuzhiyun 	pdm_set_reg(dm, R_0x1ee4, BIT(29), 1);
2020*4882a593Smuzhiyun 	ccx->ifs_clm_trigger_time = dm->phydm_sys_up_time;
2021*4882a593Smuzhiyun 	ccx->ifs_clm_rpt_stamp++;
2022*4882a593Smuzhiyun 	ccx->ifs_clm_ongoing = true;
2023*4882a593Smuzhiyun }
2024*4882a593Smuzhiyun 
phydm_ifs_clm_get_utility(void * dm_void)2025*4882a593Smuzhiyun void phydm_ifs_clm_get_utility(void *dm_void)
2026*4882a593Smuzhiyun {
2027*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2028*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2029*4882a593Smuzhiyun 	u32 numerator = 0;
2030*4882a593Smuzhiyun 	u16 denomirator = 0;
2031*4882a593Smuzhiyun 
2032*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2033*4882a593Smuzhiyun 
2034*4882a593Smuzhiyun 	denomirator = ccx->ifs_clm_period;
2035*4882a593Smuzhiyun 	numerator = ccx->ifs_clm_tx * 100;
2036*4882a593Smuzhiyun 	ccx->ifs_clm_tx_ratio = (u8)PHYDM_DIV(numerator, denomirator);
2037*4882a593Smuzhiyun 	numerator = ccx->ifs_clm_edcca_excl_cca * 100;
2038*4882a593Smuzhiyun 	ccx->ifs_clm_edcca_excl_cca_ratio = (u8)PHYDM_DIV(numerator,
2039*4882a593Smuzhiyun 							  denomirator);
2040*4882a593Smuzhiyun 	numerator = (ccx->ifs_clm_cckfa + ccx->ifs_clm_ofdmfa) * 100;
2041*4882a593Smuzhiyun 	ccx->ifs_clm_fa_ratio = (u8)PHYDM_DIV(numerator, denomirator);
2042*4882a593Smuzhiyun 	numerator = (ccx->ifs_clm_cckcca_excl_fa +
2043*4882a593Smuzhiyun 		     ccx->ifs_clm_ofdmcca_excl_fa) * 100;
2044*4882a593Smuzhiyun 	ccx->ifs_clm_cca_excl_fa_ratio = (u8)PHYDM_DIV(numerator, denomirator);
2045*4882a593Smuzhiyun 
2046*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
2047*4882a593Smuzhiyun 		  "Tx_ratio = %d, EDCCA_exclude_CCA_ratio = %d \n",
2048*4882a593Smuzhiyun 		  ccx->ifs_clm_tx_ratio, ccx->ifs_clm_edcca_excl_cca_ratio);
2049*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
2050*4882a593Smuzhiyun 		  "FA_ratio = %d, CCA_exclude_FA_ratio = %d \n",
2051*4882a593Smuzhiyun 		  ccx->ifs_clm_fa_ratio, ccx->ifs_clm_cca_excl_fa_ratio);
2052*4882a593Smuzhiyun }
2053*4882a593Smuzhiyun 
phydm_ifs_clm_get_result(void * dm_void)2054*4882a593Smuzhiyun void phydm_ifs_clm_get_result(void *dm_void)
2055*4882a593Smuzhiyun {
2056*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2057*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2058*4882a593Smuzhiyun 	u32 value32 = 0;
2059*4882a593Smuzhiyun 	u8 i = 0;
2060*4882a593Smuzhiyun 
2061*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2062*4882a593Smuzhiyun 
2063*4882a593Smuzhiyun 	/*Enhance CLM result*/
2064*4882a593Smuzhiyun 	value32 = odm_get_bb_reg(dm, R_0x2e60, MASKDWORD);
2065*4882a593Smuzhiyun 	ccx->ifs_clm_tx = (u16)(value32 & MASKLWORD);
2066*4882a593Smuzhiyun 	ccx->ifs_clm_edcca_excl_cca = (u16)((value32 & MASKHWORD) >> 16);
2067*4882a593Smuzhiyun 	value32 = odm_get_bb_reg(dm, R_0x2e64, MASKDWORD);
2068*4882a593Smuzhiyun 	ccx->ifs_clm_ofdmfa = (u16)(value32 & MASKLWORD);
2069*4882a593Smuzhiyun 	ccx->ifs_clm_ofdmcca_excl_fa = (u16)((value32 & MASKHWORD) >> 16);
2070*4882a593Smuzhiyun 	value32 = odm_get_bb_reg(dm, R_0x2e68, MASKDWORD);
2071*4882a593Smuzhiyun 	ccx->ifs_clm_cckfa = (u16)(value32 & MASKLWORD);
2072*4882a593Smuzhiyun 	ccx->ifs_clm_cckcca_excl_fa = (u16)((value32 & MASKHWORD) >> 16);
2073*4882a593Smuzhiyun 	value32 = odm_get_bb_reg(dm, R_0x2e6c, MASKDWORD);
2074*4882a593Smuzhiyun 	ccx->ifs_clm_total_cca = (u16)(value32 & MASKLWORD);
2075*4882a593Smuzhiyun 
2076*4882a593Smuzhiyun 	/* IFS result */
2077*4882a593Smuzhiyun 	value32 = odm_get_bb_reg(dm, R_0x2e70, MASKDWORD);
2078*4882a593Smuzhiyun 	odm_move_memory(dm, &ccx->ifs_clm_his[0], &value32, 4);
2079*4882a593Smuzhiyun 	value32 = odm_get_bb_reg(dm, R_0x2e74, MASKDWORD);
2080*4882a593Smuzhiyun 	ccx->ifs_clm_avg[0] = (u16)(value32 & MASKLWORD);
2081*4882a593Smuzhiyun 	ccx->ifs_clm_avg[1] = (u16)((value32 & MASKHWORD) >> 16);
2082*4882a593Smuzhiyun 	value32 = odm_get_bb_reg(dm, R_0x2e78, MASKDWORD);
2083*4882a593Smuzhiyun 	ccx->ifs_clm_avg[2] = (u16)(value32 & MASKLWORD);
2084*4882a593Smuzhiyun 	ccx->ifs_clm_avg[3] = (u16)((value32 & MASKHWORD) >> 16);
2085*4882a593Smuzhiyun 	value32 = odm_get_bb_reg(dm, R_0x2e7c, MASKDWORD);
2086*4882a593Smuzhiyun 	ccx->ifs_clm_avg_cca[0] = (u16)(value32 & MASKLWORD);
2087*4882a593Smuzhiyun 	ccx->ifs_clm_avg_cca[1] = (u16)((value32 & MASKHWORD) >> 16);
2088*4882a593Smuzhiyun 	value32 = odm_get_bb_reg(dm, R_0x2e80, MASKDWORD);
2089*4882a593Smuzhiyun 	ccx->ifs_clm_avg_cca[2] = (u16)(value32 & MASKLWORD);
2090*4882a593Smuzhiyun 	ccx->ifs_clm_avg_cca[3] = (u16)((value32 & MASKHWORD) >> 16);
2091*4882a593Smuzhiyun 
2092*4882a593Smuzhiyun 	/* Print Result */
2093*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
2094*4882a593Smuzhiyun 		  "ECLM_Rpt[%d]: \nTx = %d, EDCCA_exclude_CCA = %d \n",
2095*4882a593Smuzhiyun 		  ccx->ifs_clm_rpt_stamp, ccx->ifs_clm_tx,
2096*4882a593Smuzhiyun 		  ccx->ifs_clm_edcca_excl_cca);
2097*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
2098*4882a593Smuzhiyun 		  "[FA_cnt] {CCK, OFDM} = {%d, %d}\n",
2099*4882a593Smuzhiyun 		  ccx->ifs_clm_cckfa, ccx->ifs_clm_ofdmfa);
2100*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
2101*4882a593Smuzhiyun 		  "[CCA_exclude_FA_cnt] {CCK, OFDM} = {%d, %d}\n",
2102*4882a593Smuzhiyun 		  ccx->ifs_clm_cckcca_excl_fa, ccx->ifs_clm_ofdmcca_excl_fa);
2103*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "CCATotal = %d\n", ccx->ifs_clm_total_cca);
2104*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "Time:[his, avg, avg_cca]\n");
2105*4882a593Smuzhiyun 	for (i = 0; i < IFS_CLM_NUM; i++)
2106*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
2107*4882a593Smuzhiyun 			  "T%d:[%d, %d, %d]\n", i + 1,
2108*4882a593Smuzhiyun 			  ccx->ifs_clm_his[i], ccx->ifs_clm_avg[i],
2109*4882a593Smuzhiyun 			  ccx->ifs_clm_avg_cca[i]);
2110*4882a593Smuzhiyun 
2111*4882a593Smuzhiyun 	phydm_ifs_clm_racing_release(dm);
2112*4882a593Smuzhiyun 
2113*4882a593Smuzhiyun 	return;
2114*4882a593Smuzhiyun }
2115*4882a593Smuzhiyun 
phydm_ifs_clm_set_th_reg(void * dm_void)2116*4882a593Smuzhiyun void phydm_ifs_clm_set_th_reg(void *dm_void)
2117*4882a593Smuzhiyun {
2118*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2119*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2120*4882a593Smuzhiyun 	u8 i = 0;
2121*4882a593Smuzhiyun 
2122*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2123*4882a593Smuzhiyun 
2124*4882a593Smuzhiyun 	/*Set IFS period TH*/
2125*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1ed4, BIT(31), ccx->ifs_clm_th_en[0]);
2126*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1ed8, BIT(31), ccx->ifs_clm_th_en[1]);
2127*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1edc, BIT(31), ccx->ifs_clm_th_en[2]);
2128*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1ee0, BIT(31), ccx->ifs_clm_th_en[3]);
2129*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1ed4, 0x7fff0000, ccx->ifs_clm_th_low[0]);
2130*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1ed8, 0x7fff0000, ccx->ifs_clm_th_low[1]);
2131*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1edc, 0x7fff0000, ccx->ifs_clm_th_low[2]);
2132*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1ee0, 0x7fff0000, ccx->ifs_clm_th_low[3]);
2133*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1ed4, MASKLWORD, ccx->ifs_clm_th_high[0]);
2134*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1ed8, MASKLWORD, ccx->ifs_clm_th_high[1]);
2135*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1edc, MASKLWORD, ccx->ifs_clm_th_high[2]);
2136*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1ee0, MASKLWORD, ccx->ifs_clm_th_high[3]);
2137*4882a593Smuzhiyun 
2138*4882a593Smuzhiyun 	for (i = 0; i < IFS_CLM_NUM; i++)
2139*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
2140*4882a593Smuzhiyun 			  "Update IFS_CLM_th%d[High Low] : [%d %d]\n", i + 1,
2141*4882a593Smuzhiyun 		  	  ccx->ifs_clm_th_high[i], ccx->ifs_clm_th_low[i]);
2142*4882a593Smuzhiyun }
2143*4882a593Smuzhiyun 
phydm_ifs_clm_th_update_chk(void * dm_void,enum ifs_clm_application ifs_clm_app,boolean * ifs_clm_th_en,u16 * ifs_clm_th_low,u16 * ifs_clm_th_high,s16 th_shift)2144*4882a593Smuzhiyun boolean phydm_ifs_clm_th_update_chk(void *dm_void,
2145*4882a593Smuzhiyun 				    enum ifs_clm_application ifs_clm_app,
2146*4882a593Smuzhiyun 				    boolean *ifs_clm_th_en, u16 *ifs_clm_th_low,
2147*4882a593Smuzhiyun 				    u16 *ifs_clm_th_high, s16 th_shift)
2148*4882a593Smuzhiyun {
2149*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2150*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2151*4882a593Smuzhiyun 	boolean is_update = false;
2152*4882a593Smuzhiyun 	u16 ifs_clm_th_low_bg[IFS_CLM_NUM] = {12, 5, 2, 0};
2153*4882a593Smuzhiyun 	u16 ifs_clm_th_high_bg[IFS_CLM_NUM] = {64, 12, 5, 2};
2154*4882a593Smuzhiyun 	u8 i = 0;
2155*4882a593Smuzhiyun 
2156*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2157*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "App=%d, th_shift=%d\n", ifs_clm_app,
2158*4882a593Smuzhiyun 		  th_shift);
2159*4882a593Smuzhiyun 
2160*4882a593Smuzhiyun 	switch (ifs_clm_app) {
2161*4882a593Smuzhiyun 	case IFS_CLM_BACKGROUND:
2162*4882a593Smuzhiyun 		if (ccx->ifs_clm_app != ifs_clm_app || th_shift != 0) {
2163*4882a593Smuzhiyun 			is_update = true;
2164*4882a593Smuzhiyun 
2165*4882a593Smuzhiyun 			for (i = 0; i < IFS_CLM_NUM; i++) {
2166*4882a593Smuzhiyun 				ifs_clm_th_en[i] = true;
2167*4882a593Smuzhiyun 				ifs_clm_th_low[i] = ifs_clm_th_low_bg[i];
2168*4882a593Smuzhiyun 				ifs_clm_th_high[i] = ifs_clm_th_high_bg[i];
2169*4882a593Smuzhiyun 			}
2170*4882a593Smuzhiyun 		}
2171*4882a593Smuzhiyun 		break;
2172*4882a593Smuzhiyun 	case IFS_CLM_DBG:
2173*4882a593Smuzhiyun 		if (ccx->ifs_clm_app != ifs_clm_app || th_shift != 0) {
2174*4882a593Smuzhiyun 			is_update = true;
2175*4882a593Smuzhiyun 
2176*4882a593Smuzhiyun 			for (i = 0; i < IFS_CLM_NUM; i++) {
2177*4882a593Smuzhiyun 				ifs_clm_th_en[i] = true;
2178*4882a593Smuzhiyun 				ifs_clm_th_low[i] = MAX_2(ccx->ifs_clm_th_low[i] +
2179*4882a593Smuzhiyun 						    th_shift, 0);
2180*4882a593Smuzhiyun 				ifs_clm_th_high[i] = MAX_2(ccx->ifs_clm_th_high[i] +
2181*4882a593Smuzhiyun 						     th_shift, 0);
2182*4882a593Smuzhiyun 			}
2183*4882a593Smuzhiyun 		}
2184*4882a593Smuzhiyun 		break;
2185*4882a593Smuzhiyun 	default:
2186*4882a593Smuzhiyun 		break;
2187*4882a593Smuzhiyun 	}
2188*4882a593Smuzhiyun 
2189*4882a593Smuzhiyun 	if (is_update)
2190*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "[Update IFS_TH]\n");
2191*4882a593Smuzhiyun 	else
2192*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "No need to update IFS_TH\n");
2193*4882a593Smuzhiyun 
2194*4882a593Smuzhiyun 	return is_update;
2195*4882a593Smuzhiyun }
2196*4882a593Smuzhiyun 
phydm_ifs_clm_set(void * dm_void,enum ifs_clm_application ifs_clm_app,u16 period,u8 ctrl_unit,s16 th_shift)2197*4882a593Smuzhiyun void phydm_ifs_clm_set(void *dm_void, enum ifs_clm_application ifs_clm_app,
2198*4882a593Smuzhiyun 		       u16 period, u8 ctrl_unit, s16 th_shift)
2199*4882a593Smuzhiyun {
2200*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2201*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2202*4882a593Smuzhiyun 	boolean ifs_clm_th_en[IFS_CLM_NUM] =  {0};
2203*4882a593Smuzhiyun 	u16 ifs_clm_th_low[IFS_CLM_NUM] =  {0};
2204*4882a593Smuzhiyun 	u16 ifs_clm_th_high[IFS_CLM_NUM] =  {0};
2205*4882a593Smuzhiyun 
2206*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2207*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "period=%d, ctrl_unit=%d\n", period,
2208*4882a593Smuzhiyun 		  ctrl_unit);
2209*4882a593Smuzhiyun 
2210*4882a593Smuzhiyun 	/*Set Unit*/
2211*4882a593Smuzhiyun 	if (ctrl_unit != ccx->ifs_clm_ctrl_unit) {
2212*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1ee4, 0xc0000000, ctrl_unit);
2213*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
2214*4882a593Smuzhiyun 			  "Update IFS_CLM unit ((%d)) -> ((%d))\n",
2215*4882a593Smuzhiyun 			  ccx->ifs_clm_ctrl_unit, ctrl_unit);
2216*4882a593Smuzhiyun 		ccx->ifs_clm_ctrl_unit = ctrl_unit;
2217*4882a593Smuzhiyun 	}
2218*4882a593Smuzhiyun 
2219*4882a593Smuzhiyun 	/*Set Duration*/
2220*4882a593Smuzhiyun 	if (period != ccx->ifs_clm_period) {
2221*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1eec, 0xc0000000, (period & 0x3));
2222*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1ef0, 0xfe000000, ((period >> 2) &
2223*4882a593Smuzhiyun 			       0x7f));
2224*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1ef4, 0xc0000000, ((period >> 9) &
2225*4882a593Smuzhiyun 			       0x3));
2226*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1ef8, 0x3e000000, ((period >> 11) &
2227*4882a593Smuzhiyun 			       0x1f));
2228*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
2229*4882a593Smuzhiyun 			  "Update IFS_CLM period ((%d)) -> ((%d))\n",
2230*4882a593Smuzhiyun 			  ccx->ifs_clm_period, period);
2231*4882a593Smuzhiyun 		ccx->ifs_clm_period = period;
2232*4882a593Smuzhiyun 	}
2233*4882a593Smuzhiyun 
2234*4882a593Smuzhiyun 	/*Set IFS CLM threshold*/
2235*4882a593Smuzhiyun 	if (phydm_ifs_clm_th_update_chk(dm, ccx->ifs_clm_app, &ifs_clm_th_en[0],
2236*4882a593Smuzhiyun 					&ifs_clm_th_low[0], &ifs_clm_th_high[0],
2237*4882a593Smuzhiyun 					th_shift)) {
2238*4882a593Smuzhiyun 
2239*4882a593Smuzhiyun 		ccx->ifs_clm_app = ifs_clm_app;
2240*4882a593Smuzhiyun 		odm_move_memory(dm, &ccx->ifs_clm_th_en[0], &ifs_clm_th_en,
2241*4882a593Smuzhiyun 				IFS_CLM_NUM);
2242*4882a593Smuzhiyun 		odm_move_memory(dm, &ccx->ifs_clm_th_low[0], &ifs_clm_th_low,
2243*4882a593Smuzhiyun 				IFS_CLM_NUM);
2244*4882a593Smuzhiyun 		odm_move_memory(dm, &ccx->ifs_clm_th_high[0], &ifs_clm_th_high,
2245*4882a593Smuzhiyun 				IFS_CLM_NUM);
2246*4882a593Smuzhiyun 
2247*4882a593Smuzhiyun 		phydm_ifs_clm_set_th_reg(dm);
2248*4882a593Smuzhiyun 	}
2249*4882a593Smuzhiyun }
2250*4882a593Smuzhiyun 
phydm_ifs_clm_mntr_set(void * dm_void,struct ifs_clm_para_info * ifs_clm_para)2251*4882a593Smuzhiyun u8 phydm_ifs_clm_mntr_set(void *dm_void, struct ifs_clm_para_info *ifs_clm_para)
2252*4882a593Smuzhiyun {
2253*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2254*4882a593Smuzhiyun 	u16 ifs_clm_time = 0; /*unit: 4/8/12/16us*/
2255*4882a593Smuzhiyun 	u8 unit = 0;
2256*4882a593Smuzhiyun 
2257*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2258*4882a593Smuzhiyun 
2259*4882a593Smuzhiyun 	if (ifs_clm_para->mntr_time == 0)
2260*4882a593Smuzhiyun 		return PHYDM_SET_FAIL;
2261*4882a593Smuzhiyun 
2262*4882a593Smuzhiyun 	if (ifs_clm_para->ifs_clm_lv >= IFS_CLM_MAX_NUM) {
2263*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "Wrong LV=%d\n",
2264*4882a593Smuzhiyun 			  ifs_clm_para->ifs_clm_lv);
2265*4882a593Smuzhiyun 		return PHYDM_SET_FAIL;
2266*4882a593Smuzhiyun 	}
2267*4882a593Smuzhiyun 
2268*4882a593Smuzhiyun 	if (phydm_ifs_clm_racing_ctrl(dm, ifs_clm_para->ifs_clm_lv) == PHYDM_SET_FAIL)
2269*4882a593Smuzhiyun 		return PHYDM_SET_FAIL;
2270*4882a593Smuzhiyun 
2271*4882a593Smuzhiyun 	if (ifs_clm_para->mntr_time >= 1048) {
2272*4882a593Smuzhiyun 		unit = IFS_CLM_16;
2273*4882a593Smuzhiyun 		ifs_clm_time = IFS_CLM_PERIOD_MAX; /*65535 * 16us = 1048ms*/
2274*4882a593Smuzhiyun 	} else if (ifs_clm_para->mntr_time >= 786) {/*65535 * 12us = 786 ms*/
2275*4882a593Smuzhiyun 		unit = IFS_CLM_16;
2276*4882a593Smuzhiyun 		ifs_clm_time = PHYDM_DIV(ifs_clm_para->mntr_time * MS_TO_US, 16);
2277*4882a593Smuzhiyun 	} else if (ifs_clm_para->mntr_time >= 524) {
2278*4882a593Smuzhiyun 		unit = IFS_CLM_12;
2279*4882a593Smuzhiyun 		ifs_clm_time = PHYDM_DIV(ifs_clm_para->mntr_time * MS_TO_US, 12);
2280*4882a593Smuzhiyun 	} else if (ifs_clm_para->mntr_time >= 262) {
2281*4882a593Smuzhiyun 		unit = IFS_CLM_8;
2282*4882a593Smuzhiyun 		ifs_clm_time = PHYDM_DIV(ifs_clm_para->mntr_time * MS_TO_US, 8);
2283*4882a593Smuzhiyun 	} else {
2284*4882a593Smuzhiyun 		unit = IFS_CLM_4;
2285*4882a593Smuzhiyun 		ifs_clm_time = PHYDM_DIV(ifs_clm_para->mntr_time * MS_TO_US, 4);
2286*4882a593Smuzhiyun 	}
2287*4882a593Smuzhiyun 
2288*4882a593Smuzhiyun 	phydm_ifs_clm_set(dm, ifs_clm_para->ifs_clm_app, ifs_clm_time, unit,
2289*4882a593Smuzhiyun 			  ifs_clm_para->th_shift);
2290*4882a593Smuzhiyun 
2291*4882a593Smuzhiyun 	return PHYDM_SET_SUCCESS;
2292*4882a593Smuzhiyun }
2293*4882a593Smuzhiyun 
2294*4882a593Smuzhiyun boolean
phydm_ifs_clm_mntr_chk(void * dm_void,u16 monitor_time)2295*4882a593Smuzhiyun phydm_ifs_clm_mntr_chk(void *dm_void, u16 monitor_time /*unit ms*/)
2296*4882a593Smuzhiyun {
2297*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2298*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2299*4882a593Smuzhiyun 	struct ifs_clm_para_info ifs_clm_para = {0};
2300*4882a593Smuzhiyun 	boolean ifs_clm_chk_result = false;
2301*4882a593Smuzhiyun 	u32 sys_return_time = 0;
2302*4882a593Smuzhiyun 
2303*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2304*4882a593Smuzhiyun 
2305*4882a593Smuzhiyun 	if (ccx->ifs_clm_manual_ctrl) {
2306*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR, "IFS CLM in manual ctrl\n");
2307*4882a593Smuzhiyun 		return ifs_clm_chk_result;
2308*4882a593Smuzhiyun 	}
2309*4882a593Smuzhiyun 
2310*4882a593Smuzhiyun 	sys_return_time = ccx->ifs_clm_trigger_time + MAX_ENV_MNTR_TIME;
2311*4882a593Smuzhiyun 	if (ccx->ifs_clm_app != IFS_CLM_BACKGROUND &&
2312*4882a593Smuzhiyun 	    (sys_return_time > dm->phydm_sys_up_time)) {
2313*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_ENV_MNTR,
2314*4882a593Smuzhiyun 			  "ifs_clm_app=%d, trigger_time %d, sys_time=%d\n",
2315*4882a593Smuzhiyun 			  ccx->ifs_clm_app, ccx->ifs_clm_trigger_time,
2316*4882a593Smuzhiyun 			  dm->phydm_sys_up_time);
2317*4882a593Smuzhiyun 
2318*4882a593Smuzhiyun 		return ifs_clm_chk_result;
2319*4882a593Smuzhiyun 	}
2320*4882a593Smuzhiyun 
2321*4882a593Smuzhiyun 	/*[IFS CLM get result ------------------------------------]*/
2322*4882a593Smuzhiyun 	phydm_ifs_clm_get_result(dm);
2323*4882a593Smuzhiyun 	phydm_ifs_clm_get_utility(dm);
2324*4882a593Smuzhiyun 
2325*4882a593Smuzhiyun 	/*[IFS CLM trigger setting]------------------------------------------*/
2326*4882a593Smuzhiyun 	ifs_clm_para.ifs_clm_app = IFS_CLM_BACKGROUND;
2327*4882a593Smuzhiyun 	ifs_clm_para.ifs_clm_lv = IFS_CLM_LV_1;
2328*4882a593Smuzhiyun 	ifs_clm_para.mntr_time = monitor_time;
2329*4882a593Smuzhiyun 	ifs_clm_para.th_shift = 0;
2330*4882a593Smuzhiyun 
2331*4882a593Smuzhiyun 	ifs_clm_chk_result = phydm_ifs_clm_mntr_set(dm, &ifs_clm_para);
2332*4882a593Smuzhiyun 
2333*4882a593Smuzhiyun 	return ifs_clm_chk_result;
2334*4882a593Smuzhiyun }
2335*4882a593Smuzhiyun 
phydm_ifs_clm_init(void * dm_void)2336*4882a593Smuzhiyun void phydm_ifs_clm_init(void *dm_void)
2337*4882a593Smuzhiyun {
2338*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2339*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2340*4882a593Smuzhiyun 
2341*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2342*4882a593Smuzhiyun 	if (!(dm->support_ic_type & (ODM_RTL8822C | ODM_RTL8812F |
2343*4882a593Smuzhiyun 				     ODM_RTL8197G)))
2344*4882a593Smuzhiyun 		return;
2345*4882a593Smuzhiyun 
2346*4882a593Smuzhiyun 	ccx->ifs_clm_app = IFS_CLM_BACKGROUND;
2347*4882a593Smuzhiyun 
2348*4882a593Smuzhiyun 	/*Set IFS threshold*/
2349*4882a593Smuzhiyun 	ccx->ifs_clm_ongoing = false;
2350*4882a593Smuzhiyun 	ccx->ifs_clm_set_lv = IFS_CLM_RELEASE;
2351*4882a593Smuzhiyun 
2352*4882a593Smuzhiyun 	if (phydm_ifs_clm_th_update_chk(dm, ccx->ifs_clm_app,
2353*4882a593Smuzhiyun 					&ccx->ifs_clm_th_en[0],
2354*4882a593Smuzhiyun 					&ccx->ifs_clm_th_low[0],
2355*4882a593Smuzhiyun 					&ccx->ifs_clm_th_high[0], 0xffff))
2356*4882a593Smuzhiyun 		phydm_ifs_clm_set_th_reg(dm);
2357*4882a593Smuzhiyun 
2358*4882a593Smuzhiyun 	ccx->ifs_clm_period = 0;
2359*4882a593Smuzhiyun 	ccx->ifs_clm_ctrl_unit = IFS_CLM_INIT;
2360*4882a593Smuzhiyun 	ccx->ifs_clm_manual_ctrl = 0;
2361*4882a593Smuzhiyun 	ccx->ifs_clm_rpt_stamp = 0;
2362*4882a593Smuzhiyun }
2363*4882a593Smuzhiyun 
phydm_ifs_clm_dbg(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)2364*4882a593Smuzhiyun void phydm_ifs_clm_dbg(void *dm_void, char input[][16], u32 *_used,
2365*4882a593Smuzhiyun 		       char *output, u32 *_out_len)
2366*4882a593Smuzhiyun {
2367*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2368*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2369*4882a593Smuzhiyun 	struct ifs_clm_para_info ifs_clm_para;
2370*4882a593Smuzhiyun 	char help[] = "-h";
2371*4882a593Smuzhiyun 	u32 var1[10] = {0};
2372*4882a593Smuzhiyun 	u32 used = *_used;
2373*4882a593Smuzhiyun 	u32 out_len = *_out_len;
2374*4882a593Smuzhiyun 	u8 result_tmp = 0;
2375*4882a593Smuzhiyun 	u8 i = 0;
2376*4882a593Smuzhiyun 	u16 th_shift = 0;
2377*4882a593Smuzhiyun 
2378*4882a593Smuzhiyun 	for (i = 0; i < 5; i++) {
2379*4882a593Smuzhiyun 		if (input[i + 1])
2380*4882a593Smuzhiyun 			PHYDM_SSCANF(input[i + 1], DCMD_DECIMAL,
2381*4882a593Smuzhiyun 				     &var1[i]);
2382*4882a593Smuzhiyun 	}
2383*4882a593Smuzhiyun 
2384*4882a593Smuzhiyun 	if ((strcmp(input[1], help) == 0)) {
2385*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2386*4882a593Smuzhiyun 			 "IFS_CLM Basic-Trigger 960ms: {1}\n");
2387*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2388*4882a593Smuzhiyun 			 "IFS_CLM Adv-Trigger: {2} {App} {LV:1~4} {0~2096ms} {th_shift}\n");
2389*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2390*4882a593Smuzhiyun 			 "IFS_CLM Get Result: {100}\n");
2391*4882a593Smuzhiyun 	} else if (var1[0] == 100) { /*Get IFS_CLM results*/
2392*4882a593Smuzhiyun 
2393*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2394*4882a593Smuzhiyun 			 "rpt_stamp=%d\n", ccx->ifs_clm_rpt_stamp);
2395*4882a593Smuzhiyun 
2396*4882a593Smuzhiyun 		phydm_ifs_clm_get_result(dm);
2397*4882a593Smuzhiyun 
2398*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2399*4882a593Smuzhiyun 			  "ECLM_Rpt[%d]: \nTx = %d \nEDCCA_exclude_CCA = %d\n",
2400*4882a593Smuzhiyun 			  ccx->ifs_clm_rpt_stamp, ccx->ifs_clm_tx,
2401*4882a593Smuzhiyun 			  ccx->ifs_clm_edcca_excl_cca);
2402*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2403*4882a593Smuzhiyun 			  "[FA_cnt] {CCK, OFDM} = {%d, %d}\n",
2404*4882a593Smuzhiyun 			  ccx->ifs_clm_cckfa, ccx->ifs_clm_ofdmfa);
2405*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2406*4882a593Smuzhiyun 			  "[CCA_exclude_FA_cnt] {CCK, OFDM} = {%d, %d}\n",
2407*4882a593Smuzhiyun 			  ccx->ifs_clm_cckcca_excl_fa,
2408*4882a593Smuzhiyun 			  ccx->ifs_clm_ofdmcca_excl_fa);
2409*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2410*4882a593Smuzhiyun 			 "CCATotal = %d\n", ccx->ifs_clm_total_cca);
2411*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2412*4882a593Smuzhiyun 			 "Time:[his, avg, avg_cca]\n");
2413*4882a593Smuzhiyun 		for (i = 0; i < IFS_CLM_NUM; i++)
2414*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
2415*4882a593Smuzhiyun 				  "T%d:[%d, %d, %d]\n", i + 1,
2416*4882a593Smuzhiyun 				  ccx->ifs_clm_his[i], ccx->ifs_clm_avg[i],
2417*4882a593Smuzhiyun 				  ccx->ifs_clm_avg_cca[i]);
2418*4882a593Smuzhiyun 
2419*4882a593Smuzhiyun 		phydm_ifs_clm_get_utility(dm);
2420*4882a593Smuzhiyun 
2421*4882a593Smuzhiyun 		ccx->ifs_clm_manual_ctrl = 0;
2422*4882a593Smuzhiyun 	} else { /*IFS_CLM trigger*/
2423*4882a593Smuzhiyun 		ccx->ifs_clm_manual_ctrl = 1;
2424*4882a593Smuzhiyun 
2425*4882a593Smuzhiyun 		if (var1[0] == 1) {
2426*4882a593Smuzhiyun 			ifs_clm_para.ifs_clm_app = IFS_CLM_DBG;
2427*4882a593Smuzhiyun 			ifs_clm_para.ifs_clm_lv = IFS_CLM_LV_4;
2428*4882a593Smuzhiyun 			ifs_clm_para.mntr_time = 960;
2429*4882a593Smuzhiyun 			ifs_clm_para.th_shift = 0;
2430*4882a593Smuzhiyun 		} else {
2431*4882a593Smuzhiyun 			ifs_clm_para.ifs_clm_app = (enum ifs_clm_application)var1[1];
2432*4882a593Smuzhiyun 			ifs_clm_para.ifs_clm_lv = (enum phydm_ifs_clm_level)var1[2];
2433*4882a593Smuzhiyun 			ifs_clm_para.mntr_time = (u16)var1[3];
2434*4882a593Smuzhiyun 			ifs_clm_para.th_shift = (s16)var1[4];
2435*4882a593Smuzhiyun 		}
2436*4882a593Smuzhiyun 
2437*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2438*4882a593Smuzhiyun 			 "app=%d, lv=%d, time=%d ms, th_shift=%s%d\n",
2439*4882a593Smuzhiyun 			 ifs_clm_para.ifs_clm_app, ifs_clm_para.ifs_clm_lv,
2440*4882a593Smuzhiyun 			 ifs_clm_para.mntr_time,
2441*4882a593Smuzhiyun 			 (ifs_clm_para.th_shift > 0) ? "+" : "-",
2442*4882a593Smuzhiyun 			 ifs_clm_para.th_shift);
2443*4882a593Smuzhiyun 
2444*4882a593Smuzhiyun 		if (phydm_ifs_clm_mntr_set(dm, &ifs_clm_para) == PHYDM_SET_SUCCESS)
2445*4882a593Smuzhiyun 			phydm_ifs_clm_trigger(dm);
2446*4882a593Smuzhiyun 
2447*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2448*4882a593Smuzhiyun 			 "rpt_stamp=%d\n", ccx->ifs_clm_rpt_stamp);
2449*4882a593Smuzhiyun 		for (i = 0; i < IFS_CLM_NUM; i++)
2450*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
2451*4882a593Smuzhiyun 				  "IFS_CLM_th%d[High Low] : [%d %d]\n", i + 1,
2452*4882a593Smuzhiyun 			  	  ccx->ifs_clm_th_high[i],
2453*4882a593Smuzhiyun 			  	  ccx->ifs_clm_th_low[i]);
2454*4882a593Smuzhiyun 	}
2455*4882a593Smuzhiyun 
2456*4882a593Smuzhiyun 	*_used = used;
2457*4882a593Smuzhiyun 	*_out_len = out_len;
2458*4882a593Smuzhiyun }
2459*4882a593Smuzhiyun #endif
2460*4882a593Smuzhiyun 
phydm_enhance_mntr_trigger(void * dm_void,struct ifs_clm_para_info * ifs_clm_para,struct enhance_mntr_trig_rpt * trig_rpt)2461*4882a593Smuzhiyun u8 phydm_enhance_mntr_trigger(void *dm_void,
2462*4882a593Smuzhiyun 			      struct ifs_clm_para_info *ifs_clm_para,
2463*4882a593Smuzhiyun 			      struct enhance_mntr_trig_rpt *trig_rpt)
2464*4882a593Smuzhiyun {
2465*4882a593Smuzhiyun 	u8 trigger_result = 0;
2466*4882a593Smuzhiyun #ifdef IFS_CLM_SUPPORT
2467*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2468*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2469*4882a593Smuzhiyun 	boolean ifs_clm_set_ok = false;
2470*4882a593Smuzhiyun 
2471*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s] ======>\n", __func__);
2472*4882a593Smuzhiyun 
2473*4882a593Smuzhiyun 	ifs_clm_set_ok = phydm_ifs_clm_mntr_set(dm, ifs_clm_para);
2474*4882a593Smuzhiyun 
2475*4882a593Smuzhiyun 	if (ifs_clm_set_ok) {
2476*4882a593Smuzhiyun 		phydm_ifs_clm_trigger(dm);
2477*4882a593Smuzhiyun 		trigger_result |= IFS_CLM_SUCCESS;
2478*4882a593Smuzhiyun 	}
2479*4882a593Smuzhiyun 
2480*4882a593Smuzhiyun 	/*monitor for the test duration*/
2481*4882a593Smuzhiyun 	ccx->start_time = odm_get_current_time(dm);
2482*4882a593Smuzhiyun 
2483*4882a593Smuzhiyun 	trig_rpt->ifs_clm_rpt_stamp = ccx->ifs_clm_rpt_stamp;
2484*4882a593Smuzhiyun 
2485*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "ifs_clm_rpt_stamp=%d\n\n",
2486*4882a593Smuzhiyun 		  trig_rpt->ifs_clm_rpt_stamp);
2487*4882a593Smuzhiyun #endif
2488*4882a593Smuzhiyun 	return trigger_result;
2489*4882a593Smuzhiyun }
2490*4882a593Smuzhiyun 
phydm_enhance_mntr_result(void * dm_void,struct enhance_mntr_rpt * rpt)2491*4882a593Smuzhiyun void phydm_enhance_mntr_result(void *dm_void, struct enhance_mntr_rpt *rpt)
2492*4882a593Smuzhiyun {
2493*4882a593Smuzhiyun #ifdef IFS_CLM_SUPPORT
2494*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2495*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2496*4882a593Smuzhiyun 	u8 enhance_mntr_mntr_rpt = 0;
2497*4882a593Smuzhiyun 	u64 progressing_time = 0;
2498*4882a593Smuzhiyun 	u32 val_tmp = 0;
2499*4882a593Smuzhiyun 
2500*4882a593Smuzhiyun 	/*monitor for the test duration*/
2501*4882a593Smuzhiyun 	progressing_time = odm_get_progressing_time(dm, ccx->start_time);
2502*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s] ======>\n", __func__);
2503*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "enhance_mntr_time=%lld\n",
2504*4882a593Smuzhiyun 		  progressing_time);
2505*4882a593Smuzhiyun 
2506*4882a593Smuzhiyun 	/*Get IFS_CLM result*/
2507*4882a593Smuzhiyun 	phydm_ifs_clm_get_result(dm);
2508*4882a593Smuzhiyun 	phydm_ifs_clm_get_utility(dm);
2509*4882a593Smuzhiyun 	rpt->ifs_clm_tx_ratio = ccx->ifs_clm_tx_ratio;
2510*4882a593Smuzhiyun 	rpt->ifs_clm_edcca_excl_cca_ratio = ccx->ifs_clm_edcca_excl_cca_ratio;
2511*4882a593Smuzhiyun 	rpt->ifs_clm_fa_ratio = ccx->ifs_clm_fa_ratio;
2512*4882a593Smuzhiyun 	rpt->ifs_clm_cca_excl_fa_ratio = ccx->ifs_clm_cca_excl_fa_ratio;
2513*4882a593Smuzhiyun 	rpt->ifs_clm_rpt_stamp = ccx->ifs_clm_rpt_stamp;
2514*4882a593Smuzhiyun 
2515*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "ifs_clm_rpt_stamp = %d\n",
2516*4882a593Smuzhiyun 		  ccx->ifs_clm_rpt_stamp);
2517*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
2518*4882a593Smuzhiyun 		  "Tx_ratio = %d, EDCCA_exclude_CCA_ratio = %d \n",
2519*4882a593Smuzhiyun 		  ccx->ifs_clm_tx_ratio,
2520*4882a593Smuzhiyun 		  ccx->ifs_clm_edcca_excl_cca_ratio);
2521*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR,
2522*4882a593Smuzhiyun 		  "FA_ratio = %d, CCA_exclude_FA_ratio = %d \n",
2523*4882a593Smuzhiyun 		  ccx->ifs_clm_fa_ratio, ccx->ifs_clm_cca_excl_fa_ratio);
2524*4882a593Smuzhiyun #endif
2525*4882a593Smuzhiyun }
2526*4882a593Smuzhiyun 
phydm_enhance_mntr_watchdog(void * dm_void)2527*4882a593Smuzhiyun void phydm_enhance_mntr_watchdog(void *dm_void)
2528*4882a593Smuzhiyun {
2529*4882a593Smuzhiyun #ifdef IFS_CLM_SUPPORT
2530*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2531*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2532*4882a593Smuzhiyun 	boolean ifs_clm_chk_ok = false;
2533*4882a593Smuzhiyun 
2534*4882a593Smuzhiyun 	if (!(dm->support_ability & ODM_BB_ENV_MONITOR))
2535*4882a593Smuzhiyun 		return;
2536*4882a593Smuzhiyun 
2537*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2538*4882a593Smuzhiyun 	ifs_clm_chk_ok = phydm_ifs_clm_mntr_chk(dm, 960); /*monitor 960ms*/
2539*4882a593Smuzhiyun 
2540*4882a593Smuzhiyun 	if (ifs_clm_chk_ok)
2541*4882a593Smuzhiyun 		phydm_ifs_clm_trigger(dm);
2542*4882a593Smuzhiyun #endif
2543*4882a593Smuzhiyun }
2544*4882a593Smuzhiyun 
phydm_enhance_monitor_init(void * dm_void)2545*4882a593Smuzhiyun void phydm_enhance_monitor_init(void *dm_void)
2546*4882a593Smuzhiyun {
2547*4882a593Smuzhiyun #ifdef IFS_CLM_SUPPORT
2548*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2549*4882a593Smuzhiyun 
2550*4882a593Smuzhiyun 	if (!(dm->support_ability & ODM_BB_ENV_MONITOR))
2551*4882a593Smuzhiyun 		return;
2552*4882a593Smuzhiyun 
2553*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2554*4882a593Smuzhiyun 	phydm_ifs_clm_restart(dm);
2555*4882a593Smuzhiyun 	phydm_ifs_clm_init(dm);
2556*4882a593Smuzhiyun #endif
2557*4882a593Smuzhiyun }
2558*4882a593Smuzhiyun 
phydm_enhance_mntr_dbg(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)2559*4882a593Smuzhiyun void phydm_enhance_mntr_dbg(void *dm_void, char input[][16], u32 *_used,
2560*4882a593Smuzhiyun 			    char *output, u32 *_out_len)
2561*4882a593Smuzhiyun {
2562*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2563*4882a593Smuzhiyun 	char help[] = "-h";
2564*4882a593Smuzhiyun 	u32 var1[10] = {0};
2565*4882a593Smuzhiyun 	u32 used = *_used;
2566*4882a593Smuzhiyun 	u32 out_len = *_out_len;
2567*4882a593Smuzhiyun 	struct ifs_clm_para_info ifs_clm_para = {0};
2568*4882a593Smuzhiyun 	struct enhance_mntr_rpt rpt = {0};
2569*4882a593Smuzhiyun 	struct enhance_mntr_trig_rpt trig_rpt = {0};
2570*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2571*4882a593Smuzhiyun 	u8 set_result = 0;
2572*4882a593Smuzhiyun 	u8 i = 0;
2573*4882a593Smuzhiyun 
2574*4882a593Smuzhiyun 	PHYDM_SSCANF(input[1], DCMD_DECIMAL, &var1[0]);
2575*4882a593Smuzhiyun 
2576*4882a593Smuzhiyun 	if ((strcmp(input[1], help) == 0)) {
2577*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2578*4882a593Smuzhiyun 			 "Basic-Trigger 960ms: {1}\n");
2579*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2580*4882a593Smuzhiyun 			 "Get Result: {100}\n");
2581*4882a593Smuzhiyun 	} else if (var1[0] == 100) { /* Get results */
2582*4882a593Smuzhiyun 		phydm_enhance_mntr_result(dm, &rpt);
2583*4882a593Smuzhiyun 
2584*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2585*4882a593Smuzhiyun 			  "Tx_ratio = %d, EDCCA_exclude_CCA_ratio = %d \n",
2586*4882a593Smuzhiyun 			  rpt.ifs_clm_tx_ratio,
2587*4882a593Smuzhiyun 			  rpt.ifs_clm_edcca_excl_cca_ratio);
2588*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2589*4882a593Smuzhiyun 			  "FA_ratio = %d, CCA_exclude_FA_ratio = %d \n",
2590*4882a593Smuzhiyun 			  rpt.ifs_clm_fa_ratio, rpt.ifs_clm_cca_excl_fa_ratio);
2591*4882a593Smuzhiyun 	} else { /* Set & trigger*/
2592*4882a593Smuzhiyun 		ifs_clm_para.ifs_clm_app = HP_TAS;
2593*4882a593Smuzhiyun 		ifs_clm_para.ifs_clm_lv = IFS_CLM_LV_2;
2594*4882a593Smuzhiyun 		ifs_clm_para.mntr_time = 960;
2595*4882a593Smuzhiyun 		ifs_clm_para.th_shift = 0;
2596*4882a593Smuzhiyun 
2597*4882a593Smuzhiyun 		set_result = phydm_enhance_mntr_trigger(dm, &ifs_clm_para,
2598*4882a593Smuzhiyun 							&trig_rpt);
2599*4882a593Smuzhiyun 
2600*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2601*4882a593Smuzhiyun 			 "Set Result=%d, ifs_clm_rpt_stamp=%d\n",
2602*4882a593Smuzhiyun 			 set_result, trig_rpt.ifs_clm_rpt_stamp);
2603*4882a593Smuzhiyun 	}
2604*4882a593Smuzhiyun 
2605*4882a593Smuzhiyun 	*_used = used;
2606*4882a593Smuzhiyun 	*_out_len = out_len;
2607*4882a593Smuzhiyun }
2608*4882a593Smuzhiyun 
2609