1*4882a593Smuzhiyun /******************************************************************************
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * Copyright(c) 2007 - 2017 Realtek Corporation.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify it
6*4882a593Smuzhiyun * under the terms of version 2 of the GNU General Public License as
7*4882a593Smuzhiyun * published by the Free Software Foundation.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, but WITHOUT
10*4882a593Smuzhiyun * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12*4882a593Smuzhiyun * more details.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * The full GNU General Public License is included in this distribution in the
15*4882a593Smuzhiyun * file called LICENSE.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * Contact Information:
18*4882a593Smuzhiyun * wlanfae <wlanfae@realtek.com>
19*4882a593Smuzhiyun * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
20*4882a593Smuzhiyun * Hsinchu 300, Taiwan.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * Larry Finger <Larry.Finger@lwfinger.net>
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun *****************************************************************************/
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /*@************************************************************
27*4882a593Smuzhiyun * include files
28*4882a593Smuzhiyun * ************************************************************
29*4882a593Smuzhiyun */
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include "mp_precomp.h"
32*4882a593Smuzhiyun #include "phydm_precomp.h"
33*4882a593Smuzhiyun
phydm_rxsc_2_bw(void * dm_void,u8 rxsc)34*4882a593Smuzhiyun enum channel_width phydm_rxsc_2_bw(void *dm_void, u8 rxsc)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
37*4882a593Smuzhiyun enum channel_width bw = 0;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* @Check RX bandwidth */
40*4882a593Smuzhiyun if (rxsc == 0)
41*4882a593Smuzhiyun bw = *dm->band_width; /*@full bw*/
42*4882a593Smuzhiyun else if (rxsc >= 1 && rxsc <= 8)
43*4882a593Smuzhiyun bw = CHANNEL_WIDTH_20;
44*4882a593Smuzhiyun else if (rxsc >= 9 && rxsc <= 12)
45*4882a593Smuzhiyun bw = CHANNEL_WIDTH_40;
46*4882a593Smuzhiyun else /*if (rxsc >= 13)*/
47*4882a593Smuzhiyun bw = CHANNEL_WIDTH_80;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun return bw;
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
phydm_reset_bb_hw_cnt(void * dm_void)52*4882a593Smuzhiyun void phydm_reset_bb_hw_cnt(void *dm_void)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /*@ Reset all counter when 1 */
57*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
58*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1eb4, BIT(25), 1);
59*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1eb4, BIT(25), 0);
60*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
61*4882a593Smuzhiyun /*@ Reset all counter when 1 (including PMAC and PHY)*/
62*4882a593Smuzhiyun /* Reset Page F counter*/
63*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xb58, BIT(0), 1);
64*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xb58, BIT(0), 0);
65*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11N_SERIES) {
66*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xf14, BIT(16), 0x1);
67*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xf14, BIT(16), 0x0);
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
phydm_dynamic_ant_weighting(void * dm_void)71*4882a593Smuzhiyun void phydm_dynamic_ant_weighting(void *dm_void)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #ifdef DYN_ANT_WEIGHTING_SUPPORT
76*4882a593Smuzhiyun #if (RTL8197F_SUPPORT)
77*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8197F))
78*4882a593Smuzhiyun phydm_dynamic_ant_weighting_8197f(dm);
79*4882a593Smuzhiyun #endif
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #if (RTL8812A_SUPPORT)
82*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8812)) {
83*4882a593Smuzhiyun phydm_dynamic_ant_weighting_8812a(dm);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun #endif
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #if (RTL8822B_SUPPORT)
88*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8822B))
89*4882a593Smuzhiyun phydm_dynamic_ant_weighting_8822b(dm);
90*4882a593Smuzhiyun #endif
91*4882a593Smuzhiyun #endif
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #ifdef DYN_ANT_WEIGHTING_SUPPORT
phydm_ant_weight_dbg(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)95*4882a593Smuzhiyun void phydm_ant_weight_dbg(void *dm_void, char input[][16], u32 *_used,
96*4882a593Smuzhiyun char *output, u32 *_out_len)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
99*4882a593Smuzhiyun char help[] = "-h";
100*4882a593Smuzhiyun u32 var1[10] = {0};
101*4882a593Smuzhiyun u32 used = *_used;
102*4882a593Smuzhiyun u32 out_len = *_out_len;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun if (!(dm->support_ic_type &
105*4882a593Smuzhiyun (ODM_RTL8192F | ODM_RTL8822B | ODM_RTL8812 | ODM_RTL8197F))) {
106*4882a593Smuzhiyun return;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun if ((strcmp(input[1], help) == 0)) {
110*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
111*4882a593Smuzhiyun "echo dis_dym_ant_weighting {0/1}\n");
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun } else {
114*4882a593Smuzhiyun PHYDM_SSCANF(input[1], DCMD_DECIMAL, &var1[0]);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun if (var1[0] == 1) {
117*4882a593Smuzhiyun dm->is_disable_dym_ant_weighting = 1;
118*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
119*4882a593Smuzhiyun "Disable dyn-ant-weighting\n");
120*4882a593Smuzhiyun } else {
121*4882a593Smuzhiyun dm->is_disable_dym_ant_weighting = 0;
122*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
123*4882a593Smuzhiyun "Enable dyn-ant-weighting\n");
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun *_used = used;
127*4882a593Smuzhiyun *_out_len = out_len;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun #endif
130*4882a593Smuzhiyun
phydm_trx_antenna_setting_init(void * dm_void,u8 num_rf_path)131*4882a593Smuzhiyun void phydm_trx_antenna_setting_init(void *dm_void, u8 num_rf_path)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
134*4882a593Smuzhiyun u8 rx_ant = 0, tx_ant = 0;
135*4882a593Smuzhiyun u8 path_bitmap = 1;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun path_bitmap = (u8)phydm_gen_bitmask(num_rf_path);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /*PHYDM_DBG(dm, ODM_COMP_INIT, "path_bitmap=0x%x\n", path_bitmap);*/
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun dm->tx_ant_status = path_bitmap;
142*4882a593Smuzhiyun dm->rx_ant_status = path_bitmap;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun if (num_rf_path == PDM_1SS)
145*4882a593Smuzhiyun return;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_2SS))
148*4882a593Smuzhiyun if (dm->support_ic_type &
149*4882a593Smuzhiyun (ODM_RTL8192F | ODM_RTL8192E | ODM_RTL8197F)) {
150*4882a593Smuzhiyun dm->rx_ant_status = (u8)odm_get_bb_reg(dm, R_0xc04, 0x3);
151*4882a593Smuzhiyun dm->tx_ant_status = (u8)odm_get_bb_reg(dm, R_0x90c, 0x3);
152*4882a593Smuzhiyun } else if (dm->support_ic_type & (ODM_RTL8812 | ODM_RTL8814A)) {
153*4882a593Smuzhiyun dm->rx_ant_status = (u8)odm_get_bb_reg(dm, R_0x808, 0xf);
154*4882a593Smuzhiyun dm->tx_ant_status = (u8)odm_get_bb_reg(dm, R_0x80c, 0xf);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun #endif
157*4882a593Smuzhiyun /* @trx_ant_status are already updated in trx mode API in JGR3 ICs */
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_INIT, "[%s]ant_status{tx,rx}={0x%x, 0x%x}\n",
160*4882a593Smuzhiyun __func__, dm->tx_ant_status, dm->rx_ant_status);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
phydm_config_ofdm_tx_path(void * dm_void,enum bb_path path)163*4882a593Smuzhiyun void phydm_config_ofdm_tx_path(void *dm_void, enum bb_path path)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun #if (RTL8192E_SUPPORT || RTL8192F_SUPPORT || RTL8812A_SUPPORT)
166*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
167*4882a593Smuzhiyun u8 ofdm_tx_path = 0x33;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun if (dm->num_rf_path == PDM_1SS)
170*4882a593Smuzhiyun return;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun switch (dm->support_ic_type) {
173*4882a593Smuzhiyun #if (RTL8192E_SUPPORT || RTL8192F_SUPPORT)
174*4882a593Smuzhiyun case ODM_RTL8192E:
175*4882a593Smuzhiyun case ODM_RTL8192F:
176*4882a593Smuzhiyun if (path == BB_PATH_A)
177*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x90c, MASKDWORD, 0x81121313);
178*4882a593Smuzhiyun else if (path == BB_PATH_B)
179*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x90c, MASKDWORD, 0x82221323);
180*4882a593Smuzhiyun else if (path == BB_PATH_AB)
181*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x90c, MASKDWORD, 0x83321333);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun break;
184*4882a593Smuzhiyun #endif
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun #if (RTL8812A_SUPPORT)
187*4882a593Smuzhiyun case ODM_RTL8812:
188*4882a593Smuzhiyun if (path == BB_PATH_A)
189*4882a593Smuzhiyun ofdm_tx_path = 0x11;
190*4882a593Smuzhiyun else if (path == BB_PATH_B)
191*4882a593Smuzhiyun ofdm_tx_path = 0x22;
192*4882a593Smuzhiyun else if (path == BB_PATH_AB)
193*4882a593Smuzhiyun ofdm_tx_path = 0x33;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x80c, 0xff00, ofdm_tx_path);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun break;
198*4882a593Smuzhiyun #endif
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun default:
201*4882a593Smuzhiyun break;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun #endif
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
phydm_config_ofdm_rx_path(void * dm_void,enum bb_path path)206*4882a593Smuzhiyun void phydm_config_ofdm_rx_path(void *dm_void, enum bb_path path)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
209*4882a593Smuzhiyun u8 val = 0;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8192E | ODM_RTL8192F)) {
212*4882a593Smuzhiyun #if (RTL8192E_SUPPORT || RTL8192F_SUPPORT)
213*4882a593Smuzhiyun if (path == BB_PATH_A)
214*4882a593Smuzhiyun val = 1;
215*4882a593Smuzhiyun else if (path == BB_PATH_B)
216*4882a593Smuzhiyun val = 2;
217*4882a593Smuzhiyun else if (path == BB_PATH_AB)
218*4882a593Smuzhiyun val = 3;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc04, 0xff, ((val << 4) | val));
221*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xd04, 0xf, val);
222*4882a593Smuzhiyun #endif
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun #if (RTL8812A_SUPPORT || RTL8822B_SUPPORT)
225*4882a593Smuzhiyun else if (dm->support_ic_type & (ODM_RTL8812 | ODM_RTL8822B)) {
226*4882a593Smuzhiyun if (path == BB_PATH_A)
227*4882a593Smuzhiyun val = 1;
228*4882a593Smuzhiyun else if (path == BB_PATH_B)
229*4882a593Smuzhiyun val = 2;
230*4882a593Smuzhiyun else if (path == BB_PATH_AB)
231*4882a593Smuzhiyun val = 3;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x808, MASKBYTE0, ((val << 4) | val));
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun #endif
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
phydm_config_cck_rx_antenna_init(void * dm_void)238*4882a593Smuzhiyun void phydm_config_cck_rx_antenna_init(void *dm_void)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_2SS))
243*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_1SS)
244*4882a593Smuzhiyun return;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun /*@CCK 2R CCA parameters*/
247*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa00, BIT(15), 0x0); /*@Disable Ant diversity*/
248*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa70, BIT(7), 0); /*@Concurrent CCA at LSB & USB*/
249*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa74, BIT(8), 0); /*RX path diversity enable*/
250*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa14, BIT(7), 0); /*r_en_mrc_antsel*/
251*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa20, (BIT(5) | BIT(4)), 1); /*@MBC weighting*/
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8192E | ODM_RTL8197F | ODM_RTL8192F))
254*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa08, BIT(28), 1); /*r_cck_2nd_sel_eco*/
255*4882a593Smuzhiyun else if (dm->support_ic_type & ODM_RTL8814A)
256*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa84, BIT(28), 1); /*@2R CCA only*/
257*4882a593Smuzhiyun #endif
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
phydm_config_cck_rx_path(void * dm_void,enum bb_path path)260*4882a593Smuzhiyun void phydm_config_cck_rx_path(void *dm_void, enum bb_path path)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_2SS))
263*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
264*4882a593Smuzhiyun u8 path_div_select = 0;
265*4882a593Smuzhiyun u8 cck_path[2] = {0};
266*4882a593Smuzhiyun u8 en_2R_path = 0;
267*4882a593Smuzhiyun u8 en_2R_mrc = 0;
268*4882a593Smuzhiyun u8 i = 0, j = 0;
269*4882a593Smuzhiyun u8 num_enable_path = 0;
270*4882a593Smuzhiyun u8 cck_mrc_max_path = 2;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_1SS)
273*4882a593Smuzhiyun return;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
276*4882a593Smuzhiyun if (path & BIT(i)) { /*@ex: PHYDM_ABCD*/
277*4882a593Smuzhiyun num_enable_path++;
278*4882a593Smuzhiyun cck_path[j] = i;
279*4882a593Smuzhiyun j++;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun if (num_enable_path >= cck_mrc_max_path)
282*4882a593Smuzhiyun break;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun if (num_enable_path > 1) {
286*4882a593Smuzhiyun path_div_select = 1;
287*4882a593Smuzhiyun en_2R_path = 1;
288*4882a593Smuzhiyun en_2R_mrc = 1;
289*4882a593Smuzhiyun } else {
290*4882a593Smuzhiyun path_div_select = 0;
291*4882a593Smuzhiyun en_2R_path = 0;
292*4882a593Smuzhiyun en_2R_mrc = 0;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun /*@CCK_1 input signal path*/
295*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, (BIT(27) | BIT(26)), cck_path[0]);
296*4882a593Smuzhiyun /*@CCK_2 input signal path*/
297*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, (BIT(25) | BIT(24)), cck_path[1]);
298*4882a593Smuzhiyun /*@enable Rx path diversity*/
299*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa74, BIT(8), path_div_select);
300*4882a593Smuzhiyun /*@enable 2R Rx path*/
301*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa2c, BIT(18), en_2R_path);
302*4882a593Smuzhiyun /*@enable 2R MRC*/
303*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa2c, BIT(22), en_2R_mrc);
304*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8192F | ODM_RTL8197F)) {
305*4882a593Smuzhiyun if (path == BB_PATH_A) {
306*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, (BIT(27) | BIT(26)), 0);
307*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, (BIT(25) | BIT(24)), 0);
308*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa74, BIT(8), 0);
309*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa2c, (BIT(18) | BIT(17)), 0);
310*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa2c, (BIT(22) | BIT(21)), 0);
311*4882a593Smuzhiyun } else if (path == BB_PATH_B) {/*@for DC cancellation*/
312*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, (BIT(27) | BIT(26)), 1);
313*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, (BIT(25) | BIT(24)), 1);
314*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa74, BIT(8), 0);
315*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa2c, (BIT(18) | BIT(17)), 0);
316*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa2c, (BIT(22) | BIT(21)), 0);
317*4882a593Smuzhiyun } else if (path == BB_PATH_AB) {
318*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, (BIT(27) | BIT(26)), 0);
319*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, (BIT(25) | BIT(24)), 1);
320*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa74, BIT(8), 1);
321*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa2c, (BIT(18) | BIT(17)), 1);
322*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa2c, (BIT(22) | BIT(21)), 1);
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_RTL8822B) {
325*4882a593Smuzhiyun if (path == BB_PATH_A) {
326*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, (BIT(27) | BIT(26)), 0);
327*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, (BIT(25) | BIT(24)), 0);
328*4882a593Smuzhiyun } else {
329*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, (BIT(27) | BIT(26)), 1);
330*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, (BIT(25) | BIT(24)), 1);
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun #endif
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
phydm_config_cck_tx_path(void * dm_void,enum bb_path path)337*4882a593Smuzhiyun void phydm_config_cck_tx_path(void *dm_void, enum bb_path path)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_2SS))
340*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun if (path == BB_PATH_A)
343*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, 0xf0000000, 0x8);
344*4882a593Smuzhiyun else if (path == BB_PATH_B)
345*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, 0xf0000000, 0x4);
346*4882a593Smuzhiyun else /*if (path == BB_PATH_AB)*/
347*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, 0xf0000000, 0xc);
348*4882a593Smuzhiyun #endif
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
phydm_config_trx_path_v2(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)351*4882a593Smuzhiyun void phydm_config_trx_path_v2(void *dm_void, char input[][16], u32 *_used,
352*4882a593Smuzhiyun char *output, u32 *_out_len)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun #if (RTL8822B_SUPPORT || RTL8197F_SUPPORT || RTL8192F_SUPPORT ||\
355*4882a593Smuzhiyun RTL8822C_SUPPORT || RTL8814B_SUPPORT || RTL8197G_SUPPORT ||\
356*4882a593Smuzhiyun RTL8812F_SUPPORT || RTL8198F_SUPPORT)
357*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
358*4882a593Smuzhiyun u32 used = *_used;
359*4882a593Smuzhiyun u32 out_len = *_out_len;
360*4882a593Smuzhiyun u32 val[10] = {0};
361*4882a593Smuzhiyun char help[] = "-h";
362*4882a593Smuzhiyun u8 i = 0, input_idx = 0;
363*4882a593Smuzhiyun enum bb_path tx_path, rx_path, tx_path_ctrl;
364*4882a593Smuzhiyun boolean dbg_mode_en;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun if (!(dm->support_ic_type &
367*4882a593Smuzhiyun (ODM_RTL8822B | ODM_RTL8197F | ODM_RTL8192F | ODM_RTL8822C |
368*4882a593Smuzhiyun ODM_RTL8814B | ODM_RTL8812F | ODM_RTL8197G | ODM_RTL8198F)))
369*4882a593Smuzhiyun return;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun for (i = 0; i < 5; i++) {
372*4882a593Smuzhiyun if (input[i + 1]) {
373*4882a593Smuzhiyun PHYDM_SSCANF(input[i + 1], DCMD_HEX, &val[i]);
374*4882a593Smuzhiyun input_idx++;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun if (input_idx == 0)
379*4882a593Smuzhiyun return;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun dbg_mode_en = (boolean)val[0];
382*4882a593Smuzhiyun tx_path = (enum bb_path)val[1];
383*4882a593Smuzhiyun rx_path = (enum bb_path)val[2];
384*4882a593Smuzhiyun tx_path_ctrl = (enum bb_path)val[3];
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun if ((strcmp(input[1], help) == 0)) {
387*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8822C | ODM_RTL8822B |
388*4882a593Smuzhiyun ODM_RTL8192F)) {
389*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
390*4882a593Smuzhiyun "{en} {tx_path} {rx_path} {ff:auto, else:1ss_tx_path}\n"
391*4882a593Smuzhiyun );
392*4882a593Smuzhiyun } else {
393*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
394*4882a593Smuzhiyun "{en} {tx_path} {rx_path} {is_tx_2_path}\n");
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun } else if (dbg_mode_en) {
398*4882a593Smuzhiyun dm->is_disable_phy_api = false;
399*4882a593Smuzhiyun phydm_api_trx_mode(dm, tx_path, rx_path, tx_path_ctrl);
400*4882a593Smuzhiyun dm->is_disable_phy_api = true;
401*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
402*4882a593Smuzhiyun "T/RX path = 0x%x/0x%x, tx_path_ctrl=%d\n",
403*4882a593Smuzhiyun tx_path, rx_path, tx_path_ctrl);
404*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
405*4882a593Smuzhiyun "T/RX path_en={0x%x, 0x%x}, tx_1ss=%d\n",
406*4882a593Smuzhiyun dm->tx_ant_status, dm->rx_ant_status,
407*4882a593Smuzhiyun dm->tx_1ss_status);
408*4882a593Smuzhiyun } else {
409*4882a593Smuzhiyun dm->is_disable_phy_api = false;
410*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
411*4882a593Smuzhiyun "Disable API debug mode\n");
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun #endif
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
phydm_config_trx_path_v1(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)416*4882a593Smuzhiyun void phydm_config_trx_path_v1(void *dm_void, char input[][16], u32 *_used,
417*4882a593Smuzhiyun char *output, u32 *_out_len)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun #if (RTL8192E_SUPPORT || RTL8812A_SUPPORT)
420*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
421*4882a593Smuzhiyun u32 used = *_used;
422*4882a593Smuzhiyun u32 out_len = *_out_len;
423*4882a593Smuzhiyun u32 val[10] = {0};
424*4882a593Smuzhiyun char help[] = "-h";
425*4882a593Smuzhiyun u8 i = 0, input_idx = 0;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun if (!(dm->support_ic_type & (ODM_RTL8192E | ODM_RTL8812)))
428*4882a593Smuzhiyun return;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun for (i = 0; i < 5; i++) {
431*4882a593Smuzhiyun if (input[i + 1]) {
432*4882a593Smuzhiyun PHYDM_SSCANF(input[i + 1], DCMD_HEX, &val[i]);
433*4882a593Smuzhiyun input_idx++;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun if (input_idx == 0)
438*4882a593Smuzhiyun return;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun if ((strcmp(input[1], help) == 0)) {
441*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
442*4882a593Smuzhiyun "{0:CCK, 1:OFDM} {1:TX, 2:RX} {1:path_A, 2:path_B, 3:path_AB}\n");
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun *_used = used;
445*4882a593Smuzhiyun *_out_len = out_len;
446*4882a593Smuzhiyun return;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun } else if (val[0] == 0) {
449*4882a593Smuzhiyun /* @CCK */
450*4882a593Smuzhiyun if (val[1] == 1) { /*TX*/
451*4882a593Smuzhiyun if (val[2] == 1)
452*4882a593Smuzhiyun phydm_config_cck_tx_path(dm, BB_PATH_A);
453*4882a593Smuzhiyun else if (val[2] == 2)
454*4882a593Smuzhiyun phydm_config_cck_tx_path(dm, BB_PATH_B);
455*4882a593Smuzhiyun else if (val[2] == 3)
456*4882a593Smuzhiyun phydm_config_cck_tx_path(dm, BB_PATH_AB);
457*4882a593Smuzhiyun } else if (val[1] == 2) { /*RX*/
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun phydm_config_cck_rx_antenna_init(dm);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun if (val[2] == 1)
462*4882a593Smuzhiyun phydm_config_cck_rx_path(dm, BB_PATH_A);
463*4882a593Smuzhiyun else if (val[2] == 2)
464*4882a593Smuzhiyun phydm_config_cck_rx_path(dm, BB_PATH_B);
465*4882a593Smuzhiyun else if (val[2] == 3)
466*4882a593Smuzhiyun phydm_config_cck_rx_path(dm, BB_PATH_AB);
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun /* OFDM */
470*4882a593Smuzhiyun else if (val[0] == 1) {
471*4882a593Smuzhiyun if (val[1] == 1) /*TX*/
472*4882a593Smuzhiyun phydm_config_ofdm_tx_path(dm, val[2]);
473*4882a593Smuzhiyun else if (val[1] == 2) /*RX*/
474*4882a593Smuzhiyun phydm_config_ofdm_rx_path(dm, val[2]);
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
478*4882a593Smuzhiyun "PHYDM Set path [%s] [%s] = [%s%s%s%s]\n",
479*4882a593Smuzhiyun (val[0] == 1) ? "OFDM" : "CCK",
480*4882a593Smuzhiyun (val[1] == 1) ? "TX" : "RX",
481*4882a593Smuzhiyun (val[2] & 0x1) ? "A" : "", (val[2] & 0x2) ? "B" : "",
482*4882a593Smuzhiyun (val[2] & 0x4) ? "C" : "",
483*4882a593Smuzhiyun (val[2] & 0x8) ? "D" : "");
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun *_used = used;
486*4882a593Smuzhiyun *_out_len = out_len;
487*4882a593Smuzhiyun #endif
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
phydm_config_trx_path(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)490*4882a593Smuzhiyun void phydm_config_trx_path(void *dm_void, char input[][16], u32 *_used,
491*4882a593Smuzhiyun char *output, u32 *_out_len)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8192E | ODM_RTL8812)) {
496*4882a593Smuzhiyun #if (RTL8192E_SUPPORT || RTL8812A_SUPPORT)
497*4882a593Smuzhiyun phydm_config_trx_path_v1(dm, input, _used, output, _out_len);
498*4882a593Smuzhiyun #endif
499*4882a593Smuzhiyun } else if (dm->support_ic_type & (ODM_RTL8822B | ODM_RTL8197F |
500*4882a593Smuzhiyun ODM_RTL8192F | ODM_RTL8822C | ODM_RTL8812F |
501*4882a593Smuzhiyun ODM_RTL8197G | ODM_RTL8814B | ODM_RTL8198F)) {
502*4882a593Smuzhiyun #if (RTL8822B_SUPPORT || RTL8197F_SUPPORT ||\
503*4882a593Smuzhiyun RTL8192F_SUPPORT || RTL8822C_SUPPORT ||\
504*4882a593Smuzhiyun RTL8814B_SUPPORT || RTL8812F_SUPPORT ||\
505*4882a593Smuzhiyun RTL8197G_SUPPORT || RTL8198F_SUPPORT)
506*4882a593Smuzhiyun phydm_config_trx_path_v2(dm, input, _used, output, _out_len);
507*4882a593Smuzhiyun #endif
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
phydm_tx_2path(void * dm_void)511*4882a593Smuzhiyun void phydm_tx_2path(void *dm_void)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_IC_2SS))
514*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
515*4882a593Smuzhiyun enum bb_path rx_path = (enum bb_path)dm->rx_ant_status;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API, "%s ======>\n", __func__);
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun if (!(dm->support_ic_type & ODM_IC_2SS))
521*4882a593Smuzhiyun return;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun #if (RTL8822B_SUPPORT || RTL8192F_SUPPORT || RTL8197F_SUPPORT ||\
524*4882a593Smuzhiyun RTL8822C_SUPPORT || RTL8812F_SUPPORT || RTL8197G_SUPPORT)
525*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8822B | ODM_RTL8197F | ODM_RTL8192F |
526*4882a593Smuzhiyun ODM_RTL8822C | ODM_RTL8812F | ODM_RTL8197G))
527*4882a593Smuzhiyun phydm_api_trx_mode(dm, BB_PATH_AB, rx_path, BB_PATH_AB);
528*4882a593Smuzhiyun #endif
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun #if (RTL8812A_SUPPORT || RTL8192E_SUPPORT)
531*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8812 | ODM_RTL8192E)) {
532*4882a593Smuzhiyun phydm_config_cck_tx_path(dm, BB_PATH_AB);
533*4882a593Smuzhiyun phydm_config_ofdm_tx_path(dm, BB_PATH_AB);
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun #endif
536*4882a593Smuzhiyun #endif
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
phydm_stop_3_wire(void * dm_void,u8 set_type)539*4882a593Smuzhiyun void phydm_stop_3_wire(void *dm_void, u8 set_type)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun if (set_type == PHYDM_SET) {
544*4882a593Smuzhiyun /*@[Stop 3-wires]*/
545*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
546*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x180c, 0x3, 0x0);
547*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x180c, BIT(28), 0x1);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_2SS))
550*4882a593Smuzhiyun if (dm->support_ic_type & PHYDM_IC_ABOVE_2SS) {
551*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x410c, 0x3, 0x0);
552*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x410c, BIT(28), 0x1);
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun #endif
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_4SS))
557*4882a593Smuzhiyun if (dm->support_ic_type & PHYDM_IC_ABOVE_4SS) {
558*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x520c, 0x3, 0x0);
559*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x520c, BIT(28), 0x1);
560*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x530c, 0x3, 0x0);
561*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x530c, BIT(28), 0x1);
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun #endif
564*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
565*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc00, 0xf, 0x4);
566*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xe00, 0xf, 0x4);
567*4882a593Smuzhiyun } else {
568*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x88c, 0xf00000, 0xf);
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun } else { /*@if (set_type == PHYDM_REVERT)*/
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun /*@[Start 3-wires]*/
574*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
575*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x180c, 0x3, 0x3);
576*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x180c, BIT(28), 0x1);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_2SS))
579*4882a593Smuzhiyun if (dm->support_ic_type & PHYDM_IC_ABOVE_2SS) {
580*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x410c, 0x3, 0x3);
581*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x410c, BIT(28), 0x1);
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun #endif
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_4SS))
586*4882a593Smuzhiyun if (dm->support_ic_type & PHYDM_IC_ABOVE_4SS) {
587*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x520c, 0x3, 0x3);
588*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x520c, BIT(28), 0x1);
589*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x530c, 0x3, 0x3);
590*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x530c, BIT(28), 0x1);
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun #endif
593*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
594*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc00, 0xf, 0x7);
595*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xe00, 0xf, 0x7);
596*4882a593Smuzhiyun } else {
597*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x88c, 0xf00000, 0x0);
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
phydm_stop_ic_trx(void * dm_void,u8 set_type)602*4882a593Smuzhiyun u8 phydm_stop_ic_trx(void *dm_void, u8 set_type)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
605*4882a593Smuzhiyun struct phydm_api_stuc *api = &dm->api_table;
606*4882a593Smuzhiyun u8 i = 0;
607*4882a593Smuzhiyun boolean trx_idle_success = false;
608*4882a593Smuzhiyun u32 dbg_port_value = 0;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun if (set_type == PHYDM_SET) {
611*4882a593Smuzhiyun /*[Stop TRX]---------------------------------------------------------*/
612*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
613*4882a593Smuzhiyun for (i = 0; i < 100; i++) {
614*4882a593Smuzhiyun dbg_port_value = odm_get_bb_reg(dm, R_0x2db4,
615*4882a593Smuzhiyun MASKDWORD);
616*4882a593Smuzhiyun /* BB idle */
617*4882a593Smuzhiyun if ((dbg_port_value & 0x1FFEFF3F) == 0 &&
618*4882a593Smuzhiyun (dbg_port_value & 0xC0010000) ==
619*4882a593Smuzhiyun 0xC0010000) {
620*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
621*4882a593Smuzhiyun "Stop trx wait for (%d) times\n",
622*4882a593Smuzhiyun i);
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun trx_idle_success = true;
625*4882a593Smuzhiyun break;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun } else {
629*4882a593Smuzhiyun /*set debug port to 0x0*/
630*4882a593Smuzhiyun if (!phydm_set_bb_dbg_port(dm, DBGPORT_PRI_3, 0x0))
631*4882a593Smuzhiyun return PHYDM_SET_FAIL;
632*4882a593Smuzhiyun for (i = 0; i < 100; i++) {
633*4882a593Smuzhiyun dbg_port_value = phydm_get_bb_dbg_port_val(dm);
634*4882a593Smuzhiyun /* PHYTXON && CCA_all */
635*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8721D |
636*4882a593Smuzhiyun ODM_RTL8710B | ODM_RTL8710C |
637*4882a593Smuzhiyun ODM_RTL8188F | ODM_RTL8723D)) {
638*4882a593Smuzhiyun if ((dbg_port_value &
639*4882a593Smuzhiyun (BIT(20) | BIT(15))) == 0) {
640*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
641*4882a593Smuzhiyun "Stop trx wait for (%d) times\n",
642*4882a593Smuzhiyun i);
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun trx_idle_success = true;
645*4882a593Smuzhiyun break;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun } else {
648*4882a593Smuzhiyun if ((dbg_port_value &
649*4882a593Smuzhiyun (BIT(17) | BIT(3))) == 0) {
650*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
651*4882a593Smuzhiyun "Stop trx wait for (%d) times\n",
652*4882a593Smuzhiyun i);
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun trx_idle_success = true;
655*4882a593Smuzhiyun break;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun ODM_delay_ms(1);
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun phydm_release_bb_dbg_port(dm);
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun if (trx_idle_success) {
664*4882a593Smuzhiyun api->tx_queue_bitmap = odm_read_1byte(dm, R_0x522);
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun /*pause all TX queue*/
667*4882a593Smuzhiyun odm_set_mac_reg(dm, R_0x520, 0xff0000, 0xff);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
670*4882a593Smuzhiyun /*disable OFDM RX CCA*/
671*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d58, 0xff8, 0x1ff);
672*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
673*4882a593Smuzhiyun /*disable OFDM RX CCA*/
674*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x838, BIT(1), 1);
675*4882a593Smuzhiyun } else {
676*4882a593Smuzhiyun api->rxiqc_reg1 = odm_read_4byte(dm, R_0xc14);
677*4882a593Smuzhiyun api->rxiqc_reg2 = odm_read_4byte(dm, R_0xc1c);
678*4882a593Smuzhiyun /* [ Set IQK Matrix = 0 ]
679*4882a593Smuzhiyun * equivalent to [ Turn off CCA]
680*4882a593Smuzhiyun */
681*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc14, MASKDWORD, 0x0);
682*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc1c, MASKDWORD, 0x0);
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun phydm_dis_cck_trx(dm, PHYDM_SET);
685*4882a593Smuzhiyun } else {
686*4882a593Smuzhiyun return PHYDM_SET_FAIL;
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun return PHYDM_SET_SUCCESS;
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun } else { /*@if (set_type == PHYDM_REVERT)*/
692*4882a593Smuzhiyun /*Release all TX queue*/
693*4882a593Smuzhiyun odm_write_1byte(dm, R_0x522, api->tx_queue_bitmap);
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
696*4882a593Smuzhiyun /*@enable OFDM RX CCA*/
697*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d58, 0xff8, 0x0);
698*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
699*4882a593Smuzhiyun /*@enable OFDM RX CCA*/
700*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x838, BIT(1), 0);
701*4882a593Smuzhiyun } else {
702*4882a593Smuzhiyun /* @[Set IQK Matrix = 0] equivalent to [ Turn off CCA]*/
703*4882a593Smuzhiyun odm_write_4byte(dm, R_0xc14, api->rxiqc_reg1);
704*4882a593Smuzhiyun odm_write_4byte(dm, R_0xc1c, api->rxiqc_reg2);
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun phydm_dis_cck_trx(dm, PHYDM_REVERT);
707*4882a593Smuzhiyun return PHYDM_SET_SUCCESS;
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun
phydm_dis_cck_trx(void * dm_void,u8 set_type)711*4882a593Smuzhiyun void phydm_dis_cck_trx(void *dm_void, u8 set_type)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
714*4882a593Smuzhiyun struct phydm_api_stuc *api = &dm->api_table;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun if (set_type == PHYDM_SET) {
717*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
718*4882a593Smuzhiyun api->ccktx_path = (u8)odm_get_bb_reg(dm, R_0x1a04,
719*4882a593Smuzhiyun 0xf0000000);
720*4882a593Smuzhiyun /* @CCK RxIQ weighting = [0,0] */
721*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1a14, 0x300, 0x3);
722*4882a593Smuzhiyun /* @disable CCK Tx */
723*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1a04, 0xf0000000, 0x0);
724*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
725*4882a593Smuzhiyun api->ccktx_path = (u8)odm_get_bb_reg(dm, R_0xa04,
726*4882a593Smuzhiyun 0xf0000000);
727*4882a593Smuzhiyun /* @disable CCK block */
728*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x808, BIT(28), 0);
729*4882a593Smuzhiyun /* @disable CCK Tx */
730*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, 0xf0000000, 0x0);
731*4882a593Smuzhiyun } else {
732*4882a593Smuzhiyun api->ccktx_path = (u8)odm_get_bb_reg(dm, R_0xa04,
733*4882a593Smuzhiyun 0xf0000000);
734*4882a593Smuzhiyun /* @disable whole CCK block */
735*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x800, BIT(24), 0);
736*4882a593Smuzhiyun /* @disable CCK Tx */
737*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, 0xf0000000, 0x0);
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun } else if (set_type == PHYDM_REVERT) {
740*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
741*4882a593Smuzhiyun /* @CCK RxIQ weighting = [1,1] */
742*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1a14, 0x300, 0x0);
743*4882a593Smuzhiyun /* @enable CCK Tx */
744*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1a04, 0xf0000000,
745*4882a593Smuzhiyun api->ccktx_path);
746*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
747*4882a593Smuzhiyun /* @enable CCK block */
748*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x808, BIT(28), 1);
749*4882a593Smuzhiyun /* @enable CCK Tx */
750*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, 0xf0000000,
751*4882a593Smuzhiyun api->ccktx_path);
752*4882a593Smuzhiyun } else {
753*4882a593Smuzhiyun /* @enable whole CCK block */
754*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x800, BIT(24), 1);
755*4882a593Smuzhiyun /* @enable CCK Tx */
756*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, 0xf0000000,
757*4882a593Smuzhiyun api->ccktx_path);
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun
phydm_bw_fixed_enable(void * dm_void,boolean enable)762*4882a593Smuzhiyun void phydm_bw_fixed_enable(void *dm_void, boolean enable)
763*4882a593Smuzhiyun {
764*4882a593Smuzhiyun #ifdef CONFIG_BW_INDICATION
765*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
766*4882a593Smuzhiyun boolean val = (enable == FUNC_ENABLE) ? 1 : 0;
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8821C | ODM_RTL8822B | ODM_RTL8195B))
769*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x840, BIT(4), val);
770*4882a593Smuzhiyun else if (dm->support_ic_type & ODM_RTL8822C)
771*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x878, BIT(28), val);
772*4882a593Smuzhiyun #endif
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun
phydm_bw_fixed_setting(void * dm_void)775*4882a593Smuzhiyun void phydm_bw_fixed_setting(void *dm_void)
776*4882a593Smuzhiyun {
777*4882a593Smuzhiyun #ifdef CONFIG_BW_INDICATION
778*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
779*4882a593Smuzhiyun struct phydm_api_stuc *api = &dm->api_table;
780*4882a593Smuzhiyun u8 bw = *dm->band_width;
781*4882a593Smuzhiyun u32 reg = 0, reg_mask = 0, reg_value = 0;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun if (!(dm->support_ic_type & ODM_DYM_BW_INDICATION_SUPPORT))
784*4882a593Smuzhiyun return;
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8821C | ODM_RTL8822B |
787*4882a593Smuzhiyun ODM_RTL8195B)) {
788*4882a593Smuzhiyun reg = R_0x840;
789*4882a593Smuzhiyun reg_mask = 0xf;
790*4882a593Smuzhiyun reg_value = api->pri_ch_idx;
791*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_RTL8822C) {
792*4882a593Smuzhiyun reg = R_0x878;
793*4882a593Smuzhiyun reg_mask = 0xc0000000;
794*4882a593Smuzhiyun reg_value = 0x0;
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun switch (bw) {
798*4882a593Smuzhiyun case CHANNEL_WIDTH_80:
799*4882a593Smuzhiyun odm_set_bb_reg(dm, reg, reg_mask, reg_value);
800*4882a593Smuzhiyun break;
801*4882a593Smuzhiyun case CHANNEL_WIDTH_40:
802*4882a593Smuzhiyun odm_set_bb_reg(dm, reg, reg_mask, reg_value);
803*4882a593Smuzhiyun break;
804*4882a593Smuzhiyun default:
805*4882a593Smuzhiyun odm_set_bb_reg(dm, reg, reg_mask, 0x0);
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun phydm_bw_fixed_enable(dm, FUNC_ENABLE);
809*4882a593Smuzhiyun #endif
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun
phydm_set_ext_switch(void * dm_void,u32 ext_ant_switch)812*4882a593Smuzhiyun void phydm_set_ext_switch(void *dm_void, u32 ext_ant_switch)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun #if (RTL8821A_SUPPORT || RTL8881A_SUPPORT)
815*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun if (!(dm->support_ic_type & (ODM_RTL8821 | ODM_RTL8881A)))
818*4882a593Smuzhiyun return;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun /*Output Pin Settings*/
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun /*select DPDT_P and DPDT_N as output pin*/
823*4882a593Smuzhiyun odm_set_mac_reg(dm, R_0x4c, BIT(23), 0);
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun /*@by WLAN control*/
826*4882a593Smuzhiyun odm_set_mac_reg(dm, R_0x4c, BIT(24), 1);
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun /*@DPDT_N = 1b'0*/ /*@DPDT_P = 1b'0*/
829*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xcb4, 0xFF, 77);
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun if (ext_ant_switch == 1) { /*@2b'01*/
832*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xcb4, (BIT(29) | BIT(28)), 1);
833*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API, "8821A ant swh=2b'01\n");
834*4882a593Smuzhiyun } else if (ext_ant_switch == 2) { /*@2b'10*/
835*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xcb4, BIT(29) | BIT(28), 2);
836*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API, "*8821A ant swh=2b'10\n");
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun #endif
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun
phydm_csi_mask_enable(void * dm_void,u32 enable)841*4882a593Smuzhiyun void phydm_csi_mask_enable(void *dm_void, u32 enable)
842*4882a593Smuzhiyun {
843*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
844*4882a593Smuzhiyun boolean en = false;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun en = (enable == FUNC_ENABLE) ? true : false;
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_11N_SERIES) {
849*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xd2c, BIT(28), en);
850*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
851*4882a593Smuzhiyun "Enable CSI Mask: Reg 0xD2C[28] = ((0x%x))\n", en);
852*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
853*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
854*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc0c, BIT(3), en);
855*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
856*4882a593Smuzhiyun "Enable CSI Mask: Reg 0xc0c[3] = ((0x%x))\n", en);
857*4882a593Smuzhiyun #endif
858*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
859*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x874, BIT(0), en);
860*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
861*4882a593Smuzhiyun "Enable CSI Mask: Reg 0x874[0] = ((0x%x))\n", en);
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun
phydm_clean_all_csi_mask(void * dm_void)865*4882a593Smuzhiyun void phydm_clean_all_csi_mask(void *dm_void)
866*4882a593Smuzhiyun {
867*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_11N_SERIES) {
870*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xd40, MASKDWORD, 0);
871*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xd44, MASKDWORD, 0);
872*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xd48, MASKDWORD, 0);
873*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xd4c, MASKDWORD, 0);
874*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
875*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
876*4882a593Smuzhiyun u8 i = 0, idx_lmt = 0;
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun if (dm->support_ic_type &
879*4882a593Smuzhiyun (ODM_RTL8822C | ODM_RTL8812F | ODM_RTL8197G))
880*4882a593Smuzhiyun idx_lmt = 127;
881*4882a593Smuzhiyun else /*@for IC supporting 80 + 80*/
882*4882a593Smuzhiyun idx_lmt = 255;
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1ee8, 0x3, 0x3);
885*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, BIT(31) | BIT(30), 0x1);
886*4882a593Smuzhiyun for (i = 0; i < idx_lmt; i++) {
887*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, MASKBYTE2, i);
888*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, MASKBYTE0, 0x0);
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1ee8, 0x3, 0x0);
891*4882a593Smuzhiyun #endif
892*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
893*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x880, MASKDWORD, 0);
894*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x884, MASKDWORD, 0);
895*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x888, MASKDWORD, 0);
896*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x88c, MASKDWORD, 0);
897*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x890, MASKDWORD, 0);
898*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x894, MASKDWORD, 0);
899*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x898, MASKDWORD, 0);
900*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x89c, MASKDWORD, 0);
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun
phydm_set_csi_mask(void * dm_void,u32 tone_idx_tmp,u8 tone_direction)904*4882a593Smuzhiyun void phydm_set_csi_mask(void *dm_void, u32 tone_idx_tmp, u8 tone_direction)
905*4882a593Smuzhiyun {
906*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
907*4882a593Smuzhiyun u8 byte_offset = 0, bit_offset = 0;
908*4882a593Smuzhiyun u32 target_reg = 0;
909*4882a593Smuzhiyun u8 reg_tmp_value = 0;
910*4882a593Smuzhiyun u32 tone_num = 64;
911*4882a593Smuzhiyun u32 tone_num_shift = 0;
912*4882a593Smuzhiyun u32 csi_mask_reg_p = 0, csi_mask_reg_n = 0;
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun /* @calculate real tone idx*/
915*4882a593Smuzhiyun if ((tone_idx_tmp % 10) >= 5)
916*4882a593Smuzhiyun tone_idx_tmp += 10;
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun tone_idx_tmp = (tone_idx_tmp / 10);
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_11N_SERIES) {
921*4882a593Smuzhiyun tone_num = 64;
922*4882a593Smuzhiyun csi_mask_reg_p = 0xD40;
923*4882a593Smuzhiyun csi_mask_reg_n = 0xD48;
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
926*4882a593Smuzhiyun tone_num = 128;
927*4882a593Smuzhiyun csi_mask_reg_p = 0x880;
928*4882a593Smuzhiyun csi_mask_reg_n = 0x890;
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun if (tone_direction == FREQ_POSITIVE) {
932*4882a593Smuzhiyun if (tone_idx_tmp >= (tone_num - 1))
933*4882a593Smuzhiyun tone_idx_tmp = (tone_num - 1);
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun byte_offset = (u8)(tone_idx_tmp >> 3);
936*4882a593Smuzhiyun bit_offset = (u8)(tone_idx_tmp & 0x7);
937*4882a593Smuzhiyun target_reg = csi_mask_reg_p + byte_offset;
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun } else {
940*4882a593Smuzhiyun tone_num_shift = tone_num;
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun if (tone_idx_tmp >= tone_num)
943*4882a593Smuzhiyun tone_idx_tmp = tone_num;
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun tone_idx_tmp = tone_num - tone_idx_tmp;
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun byte_offset = (u8)(tone_idx_tmp >> 3);
948*4882a593Smuzhiyun bit_offset = (u8)(tone_idx_tmp & 0x7);
949*4882a593Smuzhiyun target_reg = csi_mask_reg_n + byte_offset;
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun reg_tmp_value = odm_read_1byte(dm, target_reg);
953*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
954*4882a593Smuzhiyun "Pre Mask tone idx[%d]: Reg0x%x = ((0x%x))\n",
955*4882a593Smuzhiyun (tone_idx_tmp + tone_num_shift), target_reg, reg_tmp_value);
956*4882a593Smuzhiyun reg_tmp_value |= BIT(bit_offset);
957*4882a593Smuzhiyun odm_write_1byte(dm, target_reg, reg_tmp_value);
958*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
959*4882a593Smuzhiyun "New Mask tone idx[%d]: Reg0x%x = ((0x%x))\n",
960*4882a593Smuzhiyun (tone_idx_tmp + tone_num_shift), target_reg, reg_tmp_value);
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun
phydm_set_nbi_reg(void * dm_void,u32 tone_idx_tmp,u32 bw)963*4882a593Smuzhiyun void phydm_set_nbi_reg(void *dm_void, u32 tone_idx_tmp, u32 bw)
964*4882a593Smuzhiyun {
965*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
966*4882a593Smuzhiyun /*tone_idx X 10*/
967*4882a593Smuzhiyun u32 nbi_128[NBI_128TONE] = {25, 55, 85, 115, 135,
968*4882a593Smuzhiyun 155, 185, 205, 225, 245,
969*4882a593Smuzhiyun 265, 285, 305, 335, 355,
970*4882a593Smuzhiyun 375, 395, 415, 435, 455,
971*4882a593Smuzhiyun 485, 505, 525, 555, 585, 615, 635};
972*4882a593Smuzhiyun /*tone_idx X 10*/
973*4882a593Smuzhiyun u32 nbi_256[NBI_256TONE] = {25, 55, 85, 115, 135,
974*4882a593Smuzhiyun 155, 175, 195, 225, 245,
975*4882a593Smuzhiyun 265, 285, 305, 325, 345,
976*4882a593Smuzhiyun 365, 385, 405, 425, 445,
977*4882a593Smuzhiyun 465, 485, 505, 525, 545,
978*4882a593Smuzhiyun 565, 585, 605, 625, 645,
979*4882a593Smuzhiyun 665, 695, 715, 735, 755,
980*4882a593Smuzhiyun 775, 795, 815, 835, 855,
981*4882a593Smuzhiyun 875, 895, 915, 935, 955,
982*4882a593Smuzhiyun 975, 995, 1015, 1035, 1055,
983*4882a593Smuzhiyun 1085, 1105, 1125, 1145, 1175,
984*4882a593Smuzhiyun 1195, 1225, 1255, 1275};
985*4882a593Smuzhiyun u32 reg_idx = 0;
986*4882a593Smuzhiyun u32 i;
987*4882a593Smuzhiyun u8 nbi_table_idx = FFT_128_TYPE;
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_11N_SERIES) {
990*4882a593Smuzhiyun nbi_table_idx = FFT_128_TYPE;
991*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_1_SERIES) {
992*4882a593Smuzhiyun nbi_table_idx = FFT_256_TYPE;
993*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_2_SERIES) {
994*4882a593Smuzhiyun if (bw == 80)
995*4882a593Smuzhiyun nbi_table_idx = FFT_256_TYPE;
996*4882a593Smuzhiyun else /*@20M, 40M*/
997*4882a593Smuzhiyun nbi_table_idx = FFT_128_TYPE;
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun if (nbi_table_idx == FFT_128_TYPE) {
1001*4882a593Smuzhiyun for (i = 0; i < NBI_128TONE; i++) {
1002*4882a593Smuzhiyun if (tone_idx_tmp < nbi_128[i]) {
1003*4882a593Smuzhiyun reg_idx = i + 1;
1004*4882a593Smuzhiyun break;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun } else if (nbi_table_idx == FFT_256_TYPE) {
1009*4882a593Smuzhiyun for (i = 0; i < NBI_256TONE; i++) {
1010*4882a593Smuzhiyun if (tone_idx_tmp < nbi_256[i]) {
1011*4882a593Smuzhiyun reg_idx = i + 1;
1012*4882a593Smuzhiyun break;
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_11N_SERIES) {
1018*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc40, 0x1f000000, reg_idx);
1019*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1020*4882a593Smuzhiyun "Set tone idx: Reg0xC40[28:24] = ((0x%x))\n",
1021*4882a593Smuzhiyun reg_idx);
1022*4882a593Smuzhiyun } else {
1023*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x87c, 0xfc000, reg_idx);
1024*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1025*4882a593Smuzhiyun "Set tone idx: Reg0x87C[19:14] = ((0x%x))\n",
1026*4882a593Smuzhiyun reg_idx);
1027*4882a593Smuzhiyun }
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun
phydm_nbi_enable(void * dm_void,u32 enable)1030*4882a593Smuzhiyun void phydm_nbi_enable(void *dm_void, u32 enable)
1031*4882a593Smuzhiyun {
1032*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1033*4882a593Smuzhiyun u32 val = 0;
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun val = (enable == FUNC_ENABLE) ? 1 : 0;
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API, "Enable NBI=%d\n", val);
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_11N_SERIES) {
1040*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8192F | ODM_RTL8197F)) {
1041*4882a593Smuzhiyun val = (enable == FUNC_ENABLE) ? 0xf : 0;
1042*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc50, 0xf000000, val);
1043*4882a593Smuzhiyun } else {
1044*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc40, BIT(9), val);
1045*4882a593Smuzhiyun }
1046*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
1047*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8822B | ODM_RTL8821C |
1048*4882a593Smuzhiyun ODM_RTL8195B)) {
1049*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x87c, BIT(13), val);
1050*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc20, BIT(28), val);
1051*4882a593Smuzhiyun if (dm->rf_type > RF_1T1R)
1052*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xe20, BIT(28), val);
1053*4882a593Smuzhiyun } else {
1054*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x87c, BIT(13), val);
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun
phydm_find_fc(void * dm_void,u32 channel,u32 bw,u32 second_ch,u32 * fc_in)1059*4882a593Smuzhiyun u8 phydm_find_fc(void *dm_void, u32 channel, u32 bw, u32 second_ch, u32 *fc_in)
1060*4882a593Smuzhiyun {
1061*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1062*4882a593Smuzhiyun u32 fc = *fc_in;
1063*4882a593Smuzhiyun u32 start_ch_per_40m[NUM_START_CH_40M] = {36, 44, 52, 60, 100,
1064*4882a593Smuzhiyun 108, 116, 124, 132, 140,
1065*4882a593Smuzhiyun 149, 157, 165, 173};
1066*4882a593Smuzhiyun u32 start_ch_per_80m[NUM_START_CH_80M] = {36, 52, 100, 116, 132,
1067*4882a593Smuzhiyun 149, 165};
1068*4882a593Smuzhiyun u32 *start_ch = &start_ch_per_40m[0];
1069*4882a593Smuzhiyun u32 num_start_channel = NUM_START_CH_40M;
1070*4882a593Smuzhiyun u32 channel_offset = 0;
1071*4882a593Smuzhiyun u32 i;
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun /*@2.4G*/
1074*4882a593Smuzhiyun if (channel <= 14 && channel > 0) {
1075*4882a593Smuzhiyun if (bw == 80)
1076*4882a593Smuzhiyun return PHYDM_SET_FAIL;
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun fc = 2412 + (channel - 1) * 5;
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun if (bw == 40 && second_ch == PHYDM_ABOVE) {
1081*4882a593Smuzhiyun if (channel >= 10) {
1082*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1083*4882a593Smuzhiyun "CH = ((%d)), Scnd_CH = ((%d)) Error setting\n",
1084*4882a593Smuzhiyun channel, second_ch);
1085*4882a593Smuzhiyun return PHYDM_SET_FAIL;
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun fc += 10;
1088*4882a593Smuzhiyun } else if (bw == 40 && (second_ch == PHYDM_BELOW)) {
1089*4882a593Smuzhiyun if (channel <= 2) {
1090*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1091*4882a593Smuzhiyun "CH = ((%d)), Scnd_CH = ((%d)) Error setting\n",
1092*4882a593Smuzhiyun channel, second_ch);
1093*4882a593Smuzhiyun return PHYDM_SET_FAIL;
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun fc -= 10;
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun }
1098*4882a593Smuzhiyun /*@5G*/
1099*4882a593Smuzhiyun else if (channel >= 36 && channel <= 177) {
1100*4882a593Smuzhiyun if (bw != 20) {
1101*4882a593Smuzhiyun if (bw == 40) {
1102*4882a593Smuzhiyun num_start_channel = NUM_START_CH_40M;
1103*4882a593Smuzhiyun start_ch = &start_ch_per_40m[0];
1104*4882a593Smuzhiyun channel_offset = CH_OFFSET_40M;
1105*4882a593Smuzhiyun } else if (bw == 80) {
1106*4882a593Smuzhiyun num_start_channel = NUM_START_CH_80M;
1107*4882a593Smuzhiyun start_ch = &start_ch_per_80m[0];
1108*4882a593Smuzhiyun channel_offset = CH_OFFSET_80M;
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun for (i = 0; i < (num_start_channel - 1); i++) {
1112*4882a593Smuzhiyun if (channel < start_ch[i + 1]) {
1113*4882a593Smuzhiyun channel = start_ch[i] + channel_offset;
1114*4882a593Smuzhiyun break;
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API, "Mod_CH = ((%d))\n",
1118*4882a593Smuzhiyun channel);
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun fc = 5180 + (channel - 36) * 5;
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun } else {
1124*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API, "CH = ((%d)) Error setting\n",
1125*4882a593Smuzhiyun channel);
1126*4882a593Smuzhiyun return PHYDM_SET_FAIL;
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun *fc_in = fc;
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun return PHYDM_SET_SUCCESS;
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun
phydm_find_intf_distance(void * dm_void,u32 bw,u32 fc,u32 f_interference,u32 * tone_idx_tmp_in)1134*4882a593Smuzhiyun u8 phydm_find_intf_distance(void *dm_void, u32 bw, u32 fc, u32 f_interference,
1135*4882a593Smuzhiyun u32 *tone_idx_tmp_in)
1136*4882a593Smuzhiyun {
1137*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1138*4882a593Smuzhiyun u32 bw_up = 0, bw_low = 0;
1139*4882a593Smuzhiyun u32 int_distance = 0;
1140*4882a593Smuzhiyun u32 tone_idx_tmp = 0;
1141*4882a593Smuzhiyun u8 set_result = PHYDM_SET_NO_NEED;
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun bw_up = fc + bw / 2;
1144*4882a593Smuzhiyun bw_low = fc - bw / 2;
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1147*4882a593Smuzhiyun "[f_l, fc, fh] = [ %d, %d, %d ], f_int = ((%d))\n", bw_low,
1148*4882a593Smuzhiyun fc, bw_up, f_interference);
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun if (f_interference >= bw_low && f_interference <= bw_up) {
1151*4882a593Smuzhiyun int_distance = DIFF_2(fc, f_interference);
1152*4882a593Smuzhiyun /*@10*(int_distance /0.3125)*/
1153*4882a593Smuzhiyun tone_idx_tmp = (int_distance << 5);
1154*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1155*4882a593Smuzhiyun "int_distance = ((%d MHz)) Mhz, tone_idx_tmp = ((%d.%d))\n",
1156*4882a593Smuzhiyun int_distance, tone_idx_tmp / 10,
1157*4882a593Smuzhiyun tone_idx_tmp % 10);
1158*4882a593Smuzhiyun *tone_idx_tmp_in = tone_idx_tmp;
1159*4882a593Smuzhiyun set_result = PHYDM_SET_SUCCESS;
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun return set_result;
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun
phydm_csi_mask_setting(void * dm_void,u32 enable,u32 ch,u32 bw,u32 f_intf,u32 sec_ch)1165*4882a593Smuzhiyun u8 phydm_csi_mask_setting(void *dm_void, u32 enable, u32 ch, u32 bw,
1166*4882a593Smuzhiyun u32 f_intf, u32 sec_ch)
1167*4882a593Smuzhiyun {
1168*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1169*4882a593Smuzhiyun u32 fc = 2412;
1170*4882a593Smuzhiyun u8 direction = FREQ_POSITIVE;
1171*4882a593Smuzhiyun u32 tone_idx = 0;
1172*4882a593Smuzhiyun u8 set_result = PHYDM_SET_SUCCESS;
1173*4882a593Smuzhiyun u8 rpt = 0;
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun if (enable == FUNC_DISABLE) {
1176*4882a593Smuzhiyun set_result = PHYDM_SET_SUCCESS;
1177*4882a593Smuzhiyun phydm_clean_all_csi_mask(dm);
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun } else {
1180*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1181*4882a593Smuzhiyun "[Set CSI MASK_] CH = ((%d)), BW = ((%d)), f_intf = ((%d)), Scnd_CH = ((%s))\n",
1182*4882a593Smuzhiyun ch, bw, f_intf,
1183*4882a593Smuzhiyun (((bw == 20) || (ch > 14)) ? "Don't care" :
1184*4882a593Smuzhiyun (sec_ch == PHYDM_ABOVE) ? "H" : "L"));
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun /*@calculate fc*/
1187*4882a593Smuzhiyun if (phydm_find_fc(dm, ch, bw, sec_ch, &fc) == PHYDM_SET_FAIL) {
1188*4882a593Smuzhiyun set_result = PHYDM_SET_FAIL;
1189*4882a593Smuzhiyun } else {
1190*4882a593Smuzhiyun /*@calculate interference distance*/
1191*4882a593Smuzhiyun rpt = phydm_find_intf_distance(dm, bw, fc, f_intf,
1192*4882a593Smuzhiyun &tone_idx);
1193*4882a593Smuzhiyun if (rpt == PHYDM_SET_SUCCESS) {
1194*4882a593Smuzhiyun if (f_intf >= fc)
1195*4882a593Smuzhiyun direction = FREQ_POSITIVE;
1196*4882a593Smuzhiyun else
1197*4882a593Smuzhiyun direction = FREQ_NEGATIVE;
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun phydm_set_csi_mask(dm, tone_idx, direction);
1200*4882a593Smuzhiyun set_result = PHYDM_SET_SUCCESS;
1201*4882a593Smuzhiyun } else {
1202*4882a593Smuzhiyun set_result = PHYDM_SET_NO_NEED;
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun if (set_result == PHYDM_SET_SUCCESS)
1208*4882a593Smuzhiyun phydm_csi_mask_enable(dm, enable);
1209*4882a593Smuzhiyun else
1210*4882a593Smuzhiyun phydm_csi_mask_enable(dm, FUNC_DISABLE);
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun return set_result;
1213*4882a593Smuzhiyun }
1214*4882a593Smuzhiyun
phydm_spur_case_mapping(void * dm_void)1215*4882a593Smuzhiyun boolean phydm_spur_case_mapping(void *dm_void)
1216*4882a593Smuzhiyun {
1217*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1218*4882a593Smuzhiyun u8 channel = *dm->channel, bw = *dm->band_width;
1219*4882a593Smuzhiyun boolean mapping_result = false;
1220*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
1221*4882a593Smuzhiyun if (channel == 153 && bw == CHANNEL_WIDTH_20) {
1222*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x804, BIT(31), 0);
1223*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc00, BIT(25) | BIT(24), 0);
1224*4882a593Smuzhiyun mapping_result = true;
1225*4882a593Smuzhiyun } else if (channel == 151 && bw == CHANNEL_WIDTH_40) {
1226*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x804, BIT(31), 0);
1227*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc00, BIT(25) | BIT(24), 0);
1228*4882a593Smuzhiyun mapping_result = true;
1229*4882a593Smuzhiyun } else if (channel == 155 && bw == CHANNEL_WIDTH_80) {
1230*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x804, BIT(31), 0);
1231*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc00, BIT(25) | BIT(24), 0);
1232*4882a593Smuzhiyun mapping_result = true;
1233*4882a593Smuzhiyun } else {
1234*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x804, BIT(31), 1);
1235*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc00, BIT(25) | BIT(24), 1);
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun #endif
1238*4882a593Smuzhiyun return mapping_result;
1239*4882a593Smuzhiyun }
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
phydm_rf_psd_jgr3(void * dm_void,u8 path,u32 tone_idx)1242*4882a593Smuzhiyun u32 phydm_rf_psd_jgr3(void *dm_void, u8 path, u32 tone_idx)
1243*4882a593Smuzhiyun {
1244*4882a593Smuzhiyun #if (RTL8198F_SUPPORT || RTL8814B_SUPPORT)
1245*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1246*4882a593Smuzhiyun u32 reg_1b04 = 0, reg_1b08 = 0, reg_1b0c_11_10 = 0;
1247*4882a593Smuzhiyun u32 reg_1b14 = 0, reg_1b18 = 0, reg_1b1c = 0;
1248*4882a593Smuzhiyun u32 reg_1b28 = 0;
1249*4882a593Smuzhiyun u32 reg_1bcc_5_0 = 0;
1250*4882a593Smuzhiyun u32 reg_1b2c_27_16 = 0, reg_1b34 = 0, reg_1bd4 = 0;
1251*4882a593Smuzhiyun u32 reg_180c = 0, reg_410c = 0, reg_520c = 0, reg_530c = 0;
1252*4882a593Smuzhiyun u32 igi = 0;
1253*4882a593Smuzhiyun u32 i = 0;
1254*4882a593Smuzhiyun u32 psd_val = 0, psd_val_msb = 0, psd_val_lsb = 0, psd_max = 0;
1255*4882a593Smuzhiyun u32 psd_status_temp = 0;
1256*4882a593Smuzhiyun u16 poll_cnt = 0;
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun /*read and record the ori. value*/
1259*4882a593Smuzhiyun reg_1b04 = odm_get_bb_reg(dm, R_0x1b04, MASKDWORD);
1260*4882a593Smuzhiyun reg_1b08 = odm_get_bb_reg(dm, R_0x1b08, MASKDWORD);
1261*4882a593Smuzhiyun reg_1b0c_11_10 = odm_get_bb_reg(dm, R_0x1b0c, 0xc00);
1262*4882a593Smuzhiyun reg_1b14 = odm_get_bb_reg(dm, R_0x1b14, MASKDWORD);
1263*4882a593Smuzhiyun reg_1b18 = odm_get_bb_reg(dm, R_0x1b18, MASKDWORD);
1264*4882a593Smuzhiyun reg_1b1c = odm_get_bb_reg(dm, R_0x1b1c, MASKDWORD);
1265*4882a593Smuzhiyun reg_1b28 = odm_get_bb_reg(dm, R_0x1b28, MASKDWORD);
1266*4882a593Smuzhiyun reg_1bcc_5_0 = odm_get_bb_reg(dm, R_0x1bcc, 0x3f);
1267*4882a593Smuzhiyun reg_1b2c_27_16 = odm_get_bb_reg(dm, R_0x1b2c, 0xfff0000);
1268*4882a593Smuzhiyun reg_1b34 = odm_get_bb_reg(dm, R_0x1b34, MASKDWORD);
1269*4882a593Smuzhiyun reg_1bd4 = odm_get_bb_reg(dm, R_0x1bd4, MASKDWORD);
1270*4882a593Smuzhiyun igi = odm_get_bb_reg(dm, R_0x1d70, MASKDWORD);
1271*4882a593Smuzhiyun reg_180c = odm_get_bb_reg(dm, R_0x180c, 0x3);
1272*4882a593Smuzhiyun reg_410c = odm_get_bb_reg(dm, R_0x410c, 0x3);
1273*4882a593Smuzhiyun reg_520c = odm_get_bb_reg(dm, R_0x520c, 0x3);
1274*4882a593Smuzhiyun reg_530c = odm_get_bb_reg(dm, R_0x530c, 0x3);
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun /*rf psd reg setting*/
1277*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b00, 0x6, path); /*path is RF_path*/
1278*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b04, MASKDWORD, 0x0);
1279*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b08, MASKDWORD, 0x80);
1280*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b0c, 0xc00, 0x3);
1281*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b14, MASKDWORD, 0x0);
1282*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b18, MASKDWORD, 0x1);
1283*4882a593Smuzhiyun /*#if (DM_ODM_SUPPORT_TYPE == ODM_AP)*/
1284*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b1c, MASKDWORD, 0x82103D21);
1285*4882a593Smuzhiyun /*#else*/
1286*4882a593Smuzhiyun /*odm_set_bb_reg(dm, R_0x1b1c, MASKDWORD, 0x821A3D21);*/
1287*4882a593Smuzhiyun /*#endif*/
1288*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b28, MASKDWORD, 0x0);
1289*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1bcc, 0x3f, 0x3f);
1290*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8a0, 0xf, 0x0); /* AGC off */
1291*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d70, MASKDWORD, 0x20202020);
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun for (i = tone_idx - 1; i <= tone_idx + 1; i++) {
1294*4882a593Smuzhiyun /*set psd tone_idx for detection*/
1295*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b2c, 0xfff0000, i);
1296*4882a593Smuzhiyun /*one shot for RXIQK psd*/
1297*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b34, MASKDWORD, 0x1);
1298*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b34, MASKDWORD, 0x0);
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8814B)
1301*4882a593Smuzhiyun for (poll_cnt = 0; poll_cnt < 20; poll_cnt++) {
1302*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1bd4, 0x3f0000, 0x2b);
1303*4882a593Smuzhiyun psd_status_temp = odm_get_bb_reg(dm, R_0x1bfc,
1304*4882a593Smuzhiyun BIT(1));
1305*4882a593Smuzhiyun if (!psd_status_temp)
1306*4882a593Smuzhiyun ODM_delay_us(10);
1307*4882a593Smuzhiyun else
1308*4882a593Smuzhiyun break;
1309*4882a593Smuzhiyun }
1310*4882a593Smuzhiyun else
1311*4882a593Smuzhiyun ODM_delay_us(250);
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun /*read RxIQK power*/
1314*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1bd4, MASKDWORD, 0x00250001);
1315*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8814B)
1316*4882a593Smuzhiyun psd_val_msb = odm_get_bb_reg(dm, R_0x1bfc, 0x7ff0000);
1317*4882a593Smuzhiyun else if (dm->support_ic_type & ODM_RTL8198F)
1318*4882a593Smuzhiyun psd_val_msb = odm_get_bb_reg(dm, R_0x1bfc, 0x1f0000);
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1bd4, MASKDWORD, 0x002e0001);
1321*4882a593Smuzhiyun psd_val_lsb = odm_get_bb_reg(dm, R_0x1bfc, MASKDWORD);
1322*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8814B)
1323*4882a593Smuzhiyun psd_val = (psd_val_msb << 21) + (psd_val_lsb >> 11);
1324*4882a593Smuzhiyun else if (dm->support_ic_type & ODM_RTL8198F)
1325*4882a593Smuzhiyun psd_val = (psd_val_msb << 27) + (psd_val_lsb >> 5);
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun if (psd_val > psd_max)
1328*4882a593Smuzhiyun psd_max = psd_val;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun /*refill the ori. value*/
1332*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b00, 0x6, path);
1333*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b04, MASKDWORD, reg_1b04);
1334*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b08, MASKDWORD, reg_1b08);
1335*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b0c, 0xc00, reg_1b0c_11_10);
1336*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b14, MASKDWORD, reg_1b14);
1337*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b18, MASKDWORD, reg_1b18);
1338*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b1c, MASKDWORD, reg_1b1c);
1339*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b28, MASKDWORD, reg_1b28);
1340*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1bcc, 0x3f, reg_1bcc_5_0);
1341*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b2c, 0xfff0000, reg_1b2c_27_16);
1342*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b34, MASKDWORD, reg_1b34);
1343*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1bd4, MASKDWORD, reg_1bd4);
1344*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8a0, 0xf, 0xf); /* AGC on */
1345*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d70, MASKDWORD, igi);
1346*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API, "psd_max %d\n", psd_max);
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun return psd_max;
1349*4882a593Smuzhiyun #else
1350*4882a593Smuzhiyun return 0;
1351*4882a593Smuzhiyun #endif
1352*4882a593Smuzhiyun }
1353*4882a593Smuzhiyun
phydm_find_intf_distance_jgr3(void * dm_void,u32 bw,u32 fc,u32 f_interference,u32 * tone_idx_tmp_in)1354*4882a593Smuzhiyun u8 phydm_find_intf_distance_jgr3(void *dm_void, u32 bw, u32 fc,
1355*4882a593Smuzhiyun u32 f_interference, u32 *tone_idx_tmp_in)
1356*4882a593Smuzhiyun {
1357*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1358*4882a593Smuzhiyun u32 bw_up = 0, bw_low = 0;
1359*4882a593Smuzhiyun u32 int_distance = 0;
1360*4882a593Smuzhiyun u32 tone_idx_tmp = 0;
1361*4882a593Smuzhiyun u8 set_result = PHYDM_SET_NO_NEED;
1362*4882a593Smuzhiyun u8 channel = *dm->channel;
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun bw_up = 1000 * (fc + bw / 2);
1365*4882a593Smuzhiyun bw_low = 1000 * (fc - bw / 2);
1366*4882a593Smuzhiyun fc = 1000 * fc;
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1369*4882a593Smuzhiyun "[f_l, fc, fh] = [ %d, %d, %d ], f_int = ((%d))\n", bw_low,
1370*4882a593Smuzhiyun fc, bw_up, f_interference);
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun if (f_interference >= bw_low && f_interference <= bw_up) {
1373*4882a593Smuzhiyun int_distance = DIFF_2(fc, f_interference);
1374*4882a593Smuzhiyun /*@10*(int_distance /0.3125)*/
1375*4882a593Smuzhiyun if (channel < 15 &&
1376*4882a593Smuzhiyun (dm->support_ic_type & (ODM_RTL8814B | ODM_RTL8198F)))
1377*4882a593Smuzhiyun tone_idx_tmp = int_distance / 312;
1378*4882a593Smuzhiyun else
1379*4882a593Smuzhiyun tone_idx_tmp = ((int_distance + 156) / 312);
1380*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1381*4882a593Smuzhiyun "int_distance = ((%d)) , tone_idx_tmp = ((%d))\n",
1382*4882a593Smuzhiyun int_distance, tone_idx_tmp);
1383*4882a593Smuzhiyun *tone_idx_tmp_in = tone_idx_tmp;
1384*4882a593Smuzhiyun set_result = PHYDM_SET_SUCCESS;
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun return set_result;
1388*4882a593Smuzhiyun }
1389*4882a593Smuzhiyun
phydm_csi_mask_setting_jgr3(void * dm_void,u32 enable,u32 ch,u32 bw,u32 f_intf,u32 sec_ch,u8 wgt)1390*4882a593Smuzhiyun u8 phydm_csi_mask_setting_jgr3(void *dm_void, u32 enable, u32 ch, u32 bw,
1391*4882a593Smuzhiyun u32 f_intf, u32 sec_ch, u8 wgt)
1392*4882a593Smuzhiyun {
1393*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1394*4882a593Smuzhiyun u32 fc = 2412;
1395*4882a593Smuzhiyun u8 direction = FREQ_POSITIVE;
1396*4882a593Smuzhiyun u32 tone_idx = 0;
1397*4882a593Smuzhiyun u8 set_result = PHYDM_SET_SUCCESS;
1398*4882a593Smuzhiyun u8 rpt = 0;
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun if (enable == FUNC_DISABLE) {
1401*4882a593Smuzhiyun phydm_csi_mask_enable(dm, FUNC_ENABLE);
1402*4882a593Smuzhiyun phydm_clean_all_csi_mask(dm);
1403*4882a593Smuzhiyun phydm_csi_mask_enable(dm, FUNC_DISABLE);
1404*4882a593Smuzhiyun set_result = PHYDM_SET_SUCCESS;
1405*4882a593Smuzhiyun } else {
1406*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1407*4882a593Smuzhiyun "[Set CSI MASK] CH = ((%d)), BW = ((%d)), f_intf = ((%d)), Scnd_CH = ((%s)), wgt = ((%d))\n",
1408*4882a593Smuzhiyun ch, bw, f_intf,
1409*4882a593Smuzhiyun (((bw == 20) || (ch > 14)) ? "Don't care" :
1410*4882a593Smuzhiyun (sec_ch == PHYDM_ABOVE) ? "H" : "L"), wgt);
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun /*@calculate fc*/
1413*4882a593Smuzhiyun if (phydm_find_fc(dm, ch, bw, sec_ch, &fc) == PHYDM_SET_FAIL) {
1414*4882a593Smuzhiyun set_result = PHYDM_SET_FAIL;
1415*4882a593Smuzhiyun } else {
1416*4882a593Smuzhiyun /*@calculate interference distance*/
1417*4882a593Smuzhiyun rpt = phydm_find_intf_distance_jgr3(dm, bw, fc, f_intf,
1418*4882a593Smuzhiyun &tone_idx);
1419*4882a593Smuzhiyun if (rpt == PHYDM_SET_SUCCESS) {
1420*4882a593Smuzhiyun if (f_intf >= 1000 * fc)
1421*4882a593Smuzhiyun direction = FREQ_POSITIVE;
1422*4882a593Smuzhiyun else
1423*4882a593Smuzhiyun direction = FREQ_NEGATIVE;
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun phydm_csi_mask_enable(dm, FUNC_ENABLE);
1426*4882a593Smuzhiyun phydm_set_csi_mask_jgr3(dm, tone_idx, direction,
1427*4882a593Smuzhiyun wgt);
1428*4882a593Smuzhiyun set_result = PHYDM_SET_SUCCESS;
1429*4882a593Smuzhiyun } else {
1430*4882a593Smuzhiyun set_result = PHYDM_SET_NO_NEED;
1431*4882a593Smuzhiyun }
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun if (!(set_result == PHYDM_SET_SUCCESS))
1434*4882a593Smuzhiyun phydm_csi_mask_enable(dm, FUNC_DISABLE);
1435*4882a593Smuzhiyun }
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun return set_result;
1438*4882a593Smuzhiyun }
1439*4882a593Smuzhiyun
phydm_set_csi_mask_jgr3(void * dm_void,u32 tone_idx_tmp,u8 tone_direction,u8 wgt)1440*4882a593Smuzhiyun void phydm_set_csi_mask_jgr3(void *dm_void, u32 tone_idx_tmp, u8 tone_direction,
1441*4882a593Smuzhiyun u8 wgt)
1442*4882a593Smuzhiyun {
1443*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1444*4882a593Smuzhiyun u32 multi_tone_idx_tmp = 0;
1445*4882a593Smuzhiyun u32 reg_tmp = 0;
1446*4882a593Smuzhiyun u32 tone_num = 64;
1447*4882a593Smuzhiyun u32 table_addr = 0;
1448*4882a593Smuzhiyun u32 addr = 0;
1449*4882a593Smuzhiyun u8 rf_bw = 0;
1450*4882a593Smuzhiyun u8 value = 0;
1451*4882a593Smuzhiyun u8 channel = *dm->channel;
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun rf_bw = odm_read_1byte(dm, R_0x9b0);
1454*4882a593Smuzhiyun if (((rf_bw & 0xc) >> 2) == 0x2)
1455*4882a593Smuzhiyun tone_num = 128; /* @RF80 : tone(-1) at tone_idx=255 */
1456*4882a593Smuzhiyun else
1457*4882a593Smuzhiyun tone_num = 64; /* @RF20/40 : tone(-1) at tone_idx=127 */
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun if (tone_direction == FREQ_POSITIVE) {
1460*4882a593Smuzhiyun if (tone_idx_tmp >= (tone_num - 1))
1461*4882a593Smuzhiyun tone_idx_tmp = (tone_num - 1);
1462*4882a593Smuzhiyun } else {
1463*4882a593Smuzhiyun if (tone_idx_tmp >= tone_num)
1464*4882a593Smuzhiyun tone_idx_tmp = tone_num;
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun tone_idx_tmp = (tone_num << 1) - tone_idx_tmp;
1467*4882a593Smuzhiyun }
1468*4882a593Smuzhiyun table_addr = tone_idx_tmp >> 1;
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun reg_tmp = odm_read_4byte(dm, R_0x1d94);
1471*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1472*4882a593Smuzhiyun "Pre Mask tone idx[%d]: Reg0x1d94 = ((0x%x))\n",
1473*4882a593Smuzhiyun tone_idx_tmp, reg_tmp);
1474*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1ee8, 0x3, 0x3);
1475*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, BIT(31) | BIT(30), 0x1);
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun if (channel < 15 &&
1478*4882a593Smuzhiyun (dm->support_ic_type & (ODM_RTL8814B | ODM_RTL8198F))) {
1479*4882a593Smuzhiyun if (tone_idx_tmp % 2 == 1) {
1480*4882a593Smuzhiyun if (tone_direction == FREQ_POSITIVE) {
1481*4882a593Smuzhiyun /*===Tone 1===*/
1482*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, MASKBYTE2,
1483*4882a593Smuzhiyun (table_addr & 0xff));
1484*4882a593Smuzhiyun value = (BIT(3) | (wgt & 0x7)) << 4;
1485*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, 0xff, value);
1486*4882a593Smuzhiyun reg_tmp = odm_read_4byte(dm, R_0x1d94);
1487*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1488*4882a593Smuzhiyun "New Mask tone 1 idx[%d]: Reg0x1d94 = ((0x%x))\n",
1489*4882a593Smuzhiyun tone_idx_tmp, reg_tmp);
1490*4882a593Smuzhiyun /*===Tone 2===*/
1491*4882a593Smuzhiyun value = 0;
1492*4882a593Smuzhiyun multi_tone_idx_tmp = tone_idx_tmp + 1;
1493*4882a593Smuzhiyun table_addr = multi_tone_idx_tmp >> 1;
1494*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, MASKBYTE2,
1495*4882a593Smuzhiyun (table_addr & 0xff));
1496*4882a593Smuzhiyun value = (BIT(3) | (wgt & 0x7));
1497*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, 0xff, value);
1498*4882a593Smuzhiyun reg_tmp = odm_read_4byte(dm, R_0x1d94);
1499*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1500*4882a593Smuzhiyun "New Mask tone 2 idx[%d]: Reg0x1d94 = ((0x%x))\n",
1501*4882a593Smuzhiyun tone_idx_tmp, reg_tmp);
1502*4882a593Smuzhiyun } else {
1503*4882a593Smuzhiyun /*===Tone 1 & 2===*/
1504*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, MASKBYTE2,
1505*4882a593Smuzhiyun (table_addr & 0xff));
1506*4882a593Smuzhiyun value = ((BIT(3) | (wgt & 0x7)) << 4) |
1507*4882a593Smuzhiyun (BIT(3) | (wgt & 0x7));
1508*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, 0xff, value);
1509*4882a593Smuzhiyun reg_tmp = odm_read_4byte(dm, R_0x1d94);
1510*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1511*4882a593Smuzhiyun "New Mask tone 1 & 2 idx[%d]: Reg0x1d94 = ((0x%x))\n",
1512*4882a593Smuzhiyun tone_idx_tmp, reg_tmp);
1513*4882a593Smuzhiyun }
1514*4882a593Smuzhiyun } else {
1515*4882a593Smuzhiyun if (tone_direction == FREQ_POSITIVE) {
1516*4882a593Smuzhiyun /*===Tone 1 & 2===*/
1517*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, MASKBYTE2,
1518*4882a593Smuzhiyun (table_addr & 0xff));
1519*4882a593Smuzhiyun value = ((BIT(3) | (wgt & 0x7)) << 4) |
1520*4882a593Smuzhiyun (BIT(3) | (wgt & 0x7));
1521*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, 0xff, value);
1522*4882a593Smuzhiyun reg_tmp = odm_read_4byte(dm, R_0x1d94);
1523*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1524*4882a593Smuzhiyun "New Mask tone 1 & 2 idx[%d]: Reg0x1d94 = ((0x%x))\n",
1525*4882a593Smuzhiyun tone_idx_tmp, reg_tmp);
1526*4882a593Smuzhiyun } else {
1527*4882a593Smuzhiyun /*===Tone 1===*/
1528*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, MASKBYTE2,
1529*4882a593Smuzhiyun (table_addr & 0xff));
1530*4882a593Smuzhiyun value = (BIT(3) | (wgt & 0x7));
1531*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, 0xff, value);
1532*4882a593Smuzhiyun reg_tmp = odm_read_4byte(dm, R_0x1d94);
1533*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1534*4882a593Smuzhiyun "New Mask tone 1 idx[%d]: Reg0x1d94 = ((0x%x))\n",
1535*4882a593Smuzhiyun tone_idx_tmp, reg_tmp);
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun /*===Tone 2===*/
1538*4882a593Smuzhiyun value = 0;
1539*4882a593Smuzhiyun multi_tone_idx_tmp = tone_idx_tmp - 1;
1540*4882a593Smuzhiyun table_addr = multi_tone_idx_tmp >> 1;
1541*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, MASKBYTE2,
1542*4882a593Smuzhiyun (table_addr & 0xff));
1543*4882a593Smuzhiyun value = (BIT(3) | (wgt & 0x7)) << 4;
1544*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, 0xff, value);
1545*4882a593Smuzhiyun reg_tmp = odm_read_4byte(dm, R_0x1d94);
1546*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1547*4882a593Smuzhiyun "New Mask tone 2 idx[%d]: Reg0x1d94 = ((0x%x))\n",
1548*4882a593Smuzhiyun tone_idx_tmp, reg_tmp);
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun }
1551*4882a593Smuzhiyun } else {
1552*4882a593Smuzhiyun if ((dm->support_ic_type & (ODM_RTL8814B)) &&
1553*4882a593Smuzhiyun phydm_spur_case_mapping(dm)) {
1554*4882a593Smuzhiyun if (!(tone_idx_tmp % 2)) {
1555*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, MASKBYTE2,
1556*4882a593Smuzhiyun (table_addr & 0xff));
1557*4882a593Smuzhiyun value = ((BIT(3) | (((wgt + 4) <= 7 ? (wgt +
1558*4882a593Smuzhiyun 4) : 7) & 0x7)) << 4) | (BIT(3) |
1559*4882a593Smuzhiyun (wgt & 0x7));
1560*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, 0xff, value);
1561*4882a593Smuzhiyun reg_tmp = odm_read_4byte(dm, R_0x1d94);
1562*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1563*4882a593Smuzhiyun "New Mask tone idx[%d]: Reg0x1d94 = ((0x%x))\n",
1564*4882a593Smuzhiyun tone_idx_tmp, reg_tmp);
1565*4882a593Smuzhiyun if (tone_idx_tmp == 0)
1566*4882a593Smuzhiyun table_addr = tone_num - 1;
1567*4882a593Smuzhiyun else
1568*4882a593Smuzhiyun table_addr = table_addr - 1;
1569*4882a593Smuzhiyun if (tone_idx_tmp != tone_num) {
1570*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, MASKBYTE2,
1571*4882a593Smuzhiyun (table_addr & 0xff));
1572*4882a593Smuzhiyun value = (BIT(3) | (((wgt + 4) <= 7 ?
1573*4882a593Smuzhiyun (wgt + 4) : 7) & 0x7)) << 4;
1574*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, 0xff,
1575*4882a593Smuzhiyun value);
1576*4882a593Smuzhiyun reg_tmp = odm_read_4byte(dm, R_0x1d94);
1577*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1578*4882a593Smuzhiyun "New Mask Reg0x1d94 = ((0x%x))\n",
1579*4882a593Smuzhiyun reg_tmp);
1580*4882a593Smuzhiyun }
1581*4882a593Smuzhiyun } else {
1582*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, MASKBYTE2,
1583*4882a593Smuzhiyun (table_addr & 0xff));
1584*4882a593Smuzhiyun value = ((BIT(3) | (wgt & 0x7)) << 4) |
1585*4882a593Smuzhiyun (BIT(3) | (((wgt + 4) <= 7 ? (wgt +
1586*4882a593Smuzhiyun 4) : 7) & 0x7));
1587*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, 0xff, value);
1588*4882a593Smuzhiyun reg_tmp = odm_read_4byte(dm, R_0x1d94);
1589*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1590*4882a593Smuzhiyun "New Mask tone idx[%d]: Reg0x1d94 = ((0x%x))\n",
1591*4882a593Smuzhiyun tone_idx_tmp, reg_tmp);
1592*4882a593Smuzhiyun if (tone_idx_tmp == (tone_num << 1) - 1)
1593*4882a593Smuzhiyun table_addr = 0;
1594*4882a593Smuzhiyun else
1595*4882a593Smuzhiyun table_addr = table_addr + 1;
1596*4882a593Smuzhiyun if (tone_idx_tmp != tone_num - 1) {
1597*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, MASKBYTE2,
1598*4882a593Smuzhiyun (table_addr & 0xff));
1599*4882a593Smuzhiyun value = (BIT(3) | (((wgt + 4) <= 7 ?
1600*4882a593Smuzhiyun (wgt + 4) : 7) & 0x7));
1601*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, 0xff,
1602*4882a593Smuzhiyun value);
1603*4882a593Smuzhiyun reg_tmp = odm_read_4byte(dm, R_0x1d94);
1604*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1605*4882a593Smuzhiyun "New Mask Reg0x1d94 = ((0x%x))\n",
1606*4882a593Smuzhiyun reg_tmp);
1607*4882a593Smuzhiyun }
1608*4882a593Smuzhiyun }
1609*4882a593Smuzhiyun } else {
1610*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, MASKBYTE2, (table_addr &
1611*4882a593Smuzhiyun 0xff));
1612*4882a593Smuzhiyun if (tone_idx_tmp % 2)
1613*4882a593Smuzhiyun value = (BIT(3) | (wgt & 0x7)) << 4;
1614*4882a593Smuzhiyun else
1615*4882a593Smuzhiyun value = BIT(3) | (wgt & 0x7);
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, 0xff, value);
1618*4882a593Smuzhiyun reg_tmp = odm_read_4byte(dm, R_0x1d94);
1619*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1620*4882a593Smuzhiyun "New Mask tone idx[%d]: Reg0x1d94 = ((0x%x))\n",
1621*4882a593Smuzhiyun tone_idx_tmp, reg_tmp);
1622*4882a593Smuzhiyun }
1623*4882a593Smuzhiyun }
1624*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1ee8, 0x3, 0x0);
1625*4882a593Smuzhiyun }
1626*4882a593Smuzhiyun
phydm_nbi_reset_jgr3(void * dm_void)1627*4882a593Smuzhiyun void phydm_nbi_reset_jgr3(void *dm_void)
1628*4882a593Smuzhiyun {
1629*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x818, BIT(3), 1);
1632*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d3c, 0x78000000, 0);
1633*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x818, BIT(3), 0);
1634*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x818, BIT(11), 0);
1635*4882a593Smuzhiyun #if RTL8814B_SUPPORT
1636*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8814B) {
1637*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1944, 0x300, 0x3);
1638*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x4044, 0x300, 0x3);
1639*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x5044, 0x300, 0x3);
1640*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x5144, 0x300, 0x3);
1641*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x810, 0xf, 0x0);
1642*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x810, 0xf0000, 0x0);
1643*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc24, MASKDWORD, 0x406000ff);
1644*4882a593Smuzhiyun }
1645*4882a593Smuzhiyun #endif
1646*4882a593Smuzhiyun }
1647*4882a593Smuzhiyun
phydm_nbi_setting_jgr3(void * dm_void,u32 enable,u32 ch,u32 bw,u32 f_intf,u32 sec_ch,u8 path)1648*4882a593Smuzhiyun u8 phydm_nbi_setting_jgr3(void *dm_void, u32 enable, u32 ch, u32 bw, u32 f_intf,
1649*4882a593Smuzhiyun u32 sec_ch, u8 path)
1650*4882a593Smuzhiyun {
1651*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1652*4882a593Smuzhiyun u32 fc = 2412;
1653*4882a593Smuzhiyun u8 direction = FREQ_POSITIVE;
1654*4882a593Smuzhiyun u32 tone_idx = 0;
1655*4882a593Smuzhiyun u8 set_result = PHYDM_SET_SUCCESS;
1656*4882a593Smuzhiyun u8 rpt = 0;
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun if (enable == FUNC_DISABLE) {
1659*4882a593Smuzhiyun phydm_nbi_reset_jgr3(dm);
1660*4882a593Smuzhiyun set_result = PHYDM_SET_SUCCESS;
1661*4882a593Smuzhiyun } else {
1662*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1663*4882a593Smuzhiyun "[Set NBI] CH = ((%d)), BW = ((%d)), f_intf = ((%d)), Scnd_CH = ((%s))\n",
1664*4882a593Smuzhiyun ch, bw, f_intf,
1665*4882a593Smuzhiyun (((sec_ch == PHYDM_DONT_CARE) || (bw == 20) ||
1666*4882a593Smuzhiyun (ch > 14)) ? "Don't care" :
1667*4882a593Smuzhiyun (sec_ch == PHYDM_ABOVE) ? "H" : "L"));
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun /*@calculate fc*/
1670*4882a593Smuzhiyun if (phydm_find_fc(dm, ch, bw, sec_ch, &fc) == PHYDM_SET_FAIL) {
1671*4882a593Smuzhiyun set_result = PHYDM_SET_FAIL;
1672*4882a593Smuzhiyun } else {
1673*4882a593Smuzhiyun /*@calculate interference distance*/
1674*4882a593Smuzhiyun rpt = phydm_find_intf_distance_jgr3(dm, bw, fc, f_intf,
1675*4882a593Smuzhiyun &tone_idx);
1676*4882a593Smuzhiyun if (rpt == PHYDM_SET_SUCCESS) {
1677*4882a593Smuzhiyun if (f_intf >= 1000 * fc)
1678*4882a593Smuzhiyun direction = FREQ_POSITIVE;
1679*4882a593Smuzhiyun else
1680*4882a593Smuzhiyun direction = FREQ_NEGATIVE;
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun phydm_set_nbi_reg_jgr3(dm, tone_idx, direction,
1683*4882a593Smuzhiyun path);
1684*4882a593Smuzhiyun set_result = PHYDM_SET_SUCCESS;
1685*4882a593Smuzhiyun } else {
1686*4882a593Smuzhiyun set_result = PHYDM_SET_NO_NEED;
1687*4882a593Smuzhiyun }
1688*4882a593Smuzhiyun }
1689*4882a593Smuzhiyun }
1690*4882a593Smuzhiyun
1691*4882a593Smuzhiyun if (set_result == PHYDM_SET_SUCCESS)
1692*4882a593Smuzhiyun phydm_nbi_enable_jgr3(dm, enable, path);
1693*4882a593Smuzhiyun else
1694*4882a593Smuzhiyun phydm_nbi_enable_jgr3(dm, FUNC_DISABLE, path);
1695*4882a593Smuzhiyun
1696*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8814B)
1697*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d3c, BIT(19), 0);
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun return set_result;
1700*4882a593Smuzhiyun }
1701*4882a593Smuzhiyun
phydm_set_nbi_reg_jgr3(void * dm_void,u32 tone_idx_tmp,u8 tone_direction,u8 path)1702*4882a593Smuzhiyun void phydm_set_nbi_reg_jgr3(void *dm_void, u32 tone_idx_tmp, u8 tone_direction,
1703*4882a593Smuzhiyun u8 path)
1704*4882a593Smuzhiyun {
1705*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1706*4882a593Smuzhiyun u32 reg_tmp_value = 0;
1707*4882a593Smuzhiyun u32 tone_num = 64;
1708*4882a593Smuzhiyun u32 addr = 0;
1709*4882a593Smuzhiyun u8 rf_bw = 0;
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun rf_bw = odm_read_1byte(dm, R_0x9b0);
1712*4882a593Smuzhiyun if (((rf_bw & 0xc) >> 2) == 0x2)
1713*4882a593Smuzhiyun tone_num = 128; /* RF80 : tone-1 at tone_idx=255 */
1714*4882a593Smuzhiyun else
1715*4882a593Smuzhiyun tone_num = 64; /* RF20/40 : tone-1 at tone_idx=127 */
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun if (tone_direction == FREQ_POSITIVE) {
1718*4882a593Smuzhiyun if (tone_idx_tmp >= (tone_num - 1))
1719*4882a593Smuzhiyun tone_idx_tmp = (tone_num - 1);
1720*4882a593Smuzhiyun } else {
1721*4882a593Smuzhiyun if (tone_idx_tmp >= tone_num)
1722*4882a593Smuzhiyun tone_idx_tmp = tone_num;
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun tone_idx_tmp = (tone_num << 1) - tone_idx_tmp;
1725*4882a593Smuzhiyun }
1726*4882a593Smuzhiyun /*Mark the tone idx for Packet detection*/
1727*4882a593Smuzhiyun #if RTL8814B_SUPPORT
1728*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8814B) {
1729*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc24, 0xff, 0xff);
1730*4882a593Smuzhiyun if ((*dm->channel == 5) &&
1731*4882a593Smuzhiyun (*dm->band_width == CHANNEL_WIDTH_40))
1732*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc24, 0xff00, 0x1a);
1733*4882a593Smuzhiyun else
1734*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc24, 0xff00, tone_idx_tmp);
1735*4882a593Smuzhiyun }
1736*4882a593Smuzhiyun #endif
1737*4882a593Smuzhiyun switch (path) {
1738*4882a593Smuzhiyun case RF_PATH_A:
1739*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1944, 0x001FF000, tone_idx_tmp);
1740*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1741*4882a593Smuzhiyun "Set tone idx[%d]:PATH-A = ((0x%x))\n",
1742*4882a593Smuzhiyun tone_idx_tmp, tone_idx_tmp);
1743*4882a593Smuzhiyun break;
1744*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_2SS))
1745*4882a593Smuzhiyun case RF_PATH_B:
1746*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x4044, 0x001FF000, tone_idx_tmp);
1747*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1748*4882a593Smuzhiyun "Set tone idx[%d]:PATH-B = ((0x%x))\n",
1749*4882a593Smuzhiyun tone_idx_tmp, tone_idx_tmp);
1750*4882a593Smuzhiyun break;
1751*4882a593Smuzhiyun #endif
1752*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_3SS))
1753*4882a593Smuzhiyun case RF_PATH_C:
1754*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x5044, 0x001FF000, tone_idx_tmp);
1755*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1756*4882a593Smuzhiyun "Set tone idx[%d]:PATH-C = ((0x%x))\n",
1757*4882a593Smuzhiyun tone_idx_tmp, tone_idx_tmp);
1758*4882a593Smuzhiyun break;
1759*4882a593Smuzhiyun #endif
1760*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_4SS))
1761*4882a593Smuzhiyun case RF_PATH_D:
1762*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x5144, 0x001FF000, tone_idx_tmp);
1763*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1764*4882a593Smuzhiyun "Set tone idx[%d]:PATH-D = ((0x%x))\n",
1765*4882a593Smuzhiyun tone_idx_tmp, tone_idx_tmp);
1766*4882a593Smuzhiyun break;
1767*4882a593Smuzhiyun #endif
1768*4882a593Smuzhiyun default:
1769*4882a593Smuzhiyun break;
1770*4882a593Smuzhiyun }
1771*4882a593Smuzhiyun }
1772*4882a593Smuzhiyun
phydm_nbi_enable_jgr3(void * dm_void,u32 enable,u8 path)1773*4882a593Smuzhiyun void phydm_nbi_enable_jgr3(void *dm_void, u32 enable, u8 path)
1774*4882a593Smuzhiyun {
1775*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1776*4882a593Smuzhiyun boolean val = false;
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun val = (enable == FUNC_ENABLE) ? true : false;
1779*4882a593Smuzhiyun
1780*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API, "Enable NBI=%d\n", val);
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8814B) {
1783*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d3c, BIT(19), val);
1784*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x818, BIT(3), val);
1785*4882a593Smuzhiyun } else if (dm->support_ic_type & (ODM_RTL8822C | ODM_RTL8812F)) {
1786*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x818, BIT(3), !val);
1787*4882a593Smuzhiyun }
1788*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x818, BIT(11), val);
1789*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d3c, 0x78000000, 0xf);
1790*4882a593Smuzhiyun
1791*4882a593Smuzhiyun if (enable == FUNC_ENABLE) {
1792*4882a593Smuzhiyun switch (path) {
1793*4882a593Smuzhiyun case RF_PATH_A:
1794*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1940, BIT(31), val);
1795*4882a593Smuzhiyun break;
1796*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_2SS))
1797*4882a593Smuzhiyun case RF_PATH_B:
1798*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x4040, BIT(31), val);
1799*4882a593Smuzhiyun break;
1800*4882a593Smuzhiyun #endif
1801*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_3SS))
1802*4882a593Smuzhiyun case RF_PATH_C:
1803*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x5040, BIT(31), val);
1804*4882a593Smuzhiyun break;
1805*4882a593Smuzhiyun #endif
1806*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_4SS))
1807*4882a593Smuzhiyun case RF_PATH_D:
1808*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x5140, BIT(31), val);
1809*4882a593Smuzhiyun break;
1810*4882a593Smuzhiyun #endif
1811*4882a593Smuzhiyun default:
1812*4882a593Smuzhiyun break;
1813*4882a593Smuzhiyun }
1814*4882a593Smuzhiyun } else {
1815*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1940, BIT(31), val);
1816*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_2SS))
1817*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x4040, BIT(31), val);
1818*4882a593Smuzhiyun #endif
1819*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_3SS))
1820*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x5040, BIT(31), val);
1821*4882a593Smuzhiyun #endif
1822*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_4SS))
1823*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x5140, BIT(31), val);
1824*4882a593Smuzhiyun #endif
1825*4882a593Smuzhiyun #if RTL8812F_SUPPORT
1826*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8812F) {
1827*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x818, BIT(3), val);
1828*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d3c, 0x78000000, 0x0);
1829*4882a593Smuzhiyun }
1830*4882a593Smuzhiyun #endif
1831*4882a593Smuzhiyun }
1832*4882a593Smuzhiyun }
1833*4882a593Smuzhiyun
phydm_phystat_rpt_jgr3(void * dm_void,enum phystat_rpt info,enum rf_path ant_path)1834*4882a593Smuzhiyun u8 phydm_phystat_rpt_jgr3(void *dm_void, enum phystat_rpt info,
1835*4882a593Smuzhiyun enum rf_path ant_path)
1836*4882a593Smuzhiyun {
1837*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1838*4882a593Smuzhiyun s8 evm_org, cfo_org, rxsnr_org;
1839*4882a593Smuzhiyun u8 i, return_info = 0, tmp_lsb = 0, tmp_msb = 0, tmp_info = 0;
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun /* Update the status for each pkt */
1842*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0xfff000, 0x448);
1843*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c0, MASKLWORD, 0x4001);
1844*4882a593Smuzhiyun /* PHY status Page1 */
1845*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c0, 0x3C00000, 0x1);
1846*4882a593Smuzhiyun /*choose debug port for phystatus */
1847*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1c3c, 0xFFF00, 0x380);
1848*4882a593Smuzhiyun
1849*4882a593Smuzhiyun if (info == PHY_PWDB) {
1850*4882a593Smuzhiyun /* Choose the report of the diff path */
1851*4882a593Smuzhiyun if (ant_path == RF_PATH_A)
1852*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x1);
1853*4882a593Smuzhiyun else if (ant_path == RF_PATH_B)
1854*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x2);
1855*4882a593Smuzhiyun else if (ant_path == RF_PATH_C)
1856*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x3);
1857*4882a593Smuzhiyun else if (ant_path == RF_PATH_D)
1858*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x4);
1859*4882a593Smuzhiyun } else if (info == PHY_EVM) {
1860*4882a593Smuzhiyun /* Choose the report of the diff path */
1861*4882a593Smuzhiyun if (ant_path == RF_PATH_A)
1862*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x10);
1863*4882a593Smuzhiyun else if (ant_path == RF_PATH_B)
1864*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x11);
1865*4882a593Smuzhiyun else if (ant_path == RF_PATH_C)
1866*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x12);
1867*4882a593Smuzhiyun else if (ant_path == RF_PATH_D)
1868*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x13);
1869*4882a593Smuzhiyun return_info = (u8)odm_get_bb_reg(dm, R_0x2dbc, 0xff);
1870*4882a593Smuzhiyun } else if (info == PHY_CFO) {
1871*4882a593Smuzhiyun /* Choose the report of the diff path */
1872*4882a593Smuzhiyun if (ant_path == RF_PATH_A)
1873*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x14);
1874*4882a593Smuzhiyun else if (ant_path == RF_PATH_B)
1875*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x15);
1876*4882a593Smuzhiyun else if (ant_path == RF_PATH_C)
1877*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x16);
1878*4882a593Smuzhiyun else if (ant_path == RF_PATH_D)
1879*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x17);
1880*4882a593Smuzhiyun return_info = (u8)odm_get_bb_reg(dm, R_0x2dbc, 0xff);
1881*4882a593Smuzhiyun } else if (info == PHY_RXSNR) {
1882*4882a593Smuzhiyun /* Choose the report of the diff path */
1883*4882a593Smuzhiyun if (ant_path == RF_PATH_A)
1884*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x18);
1885*4882a593Smuzhiyun else if (ant_path == RF_PATH_B)
1886*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x19);
1887*4882a593Smuzhiyun else if (ant_path == RF_PATH_C)
1888*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x1a);
1889*4882a593Smuzhiyun else if (ant_path == RF_PATH_D)
1890*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x1b);
1891*4882a593Smuzhiyun return_info = (u8)odm_get_bb_reg(dm, R_0x2dbc, 0xff);
1892*4882a593Smuzhiyun } else if (info == PHY_LGAIN) {
1893*4882a593Smuzhiyun /* choose page */
1894*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c0, 0x3c00000, 0x2);
1895*4882a593Smuzhiyun /* Choose the report of the diff path */
1896*4882a593Smuzhiyun if (ant_path == RF_PATH_A) {
1897*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0xd);
1898*4882a593Smuzhiyun tmp_info = (u8)odm_get_bb_reg(dm, R_0x2dbc, 0x3f);
1899*4882a593Smuzhiyun return_info = tmp_info;
1900*4882a593Smuzhiyun } else if (ant_path == RF_PATH_B) {
1901*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0xd);
1902*4882a593Smuzhiyun tmp_lsb = (u8)odm_get_bb_reg(dm, R_0x2dbc, 0xc0);
1903*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0xe);
1904*4882a593Smuzhiyun tmp_msb = (u8)odm_get_bb_reg(dm, R_0x2dbc, 0xf);
1905*4882a593Smuzhiyun tmp_info |= (tmp_msb << 2) | tmp_lsb;
1906*4882a593Smuzhiyun return_info = tmp_info;
1907*4882a593Smuzhiyun } else if (ant_path == RF_PATH_C) {
1908*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0xe);
1909*4882a593Smuzhiyun tmp_lsb = (u8)odm_get_bb_reg(dm, R_0x2dbc, 0xf0);
1910*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0xf);
1911*4882a593Smuzhiyun tmp_msb = (u8)odm_get_bb_reg(dm, R_0x2dbc, 0x3);
1912*4882a593Smuzhiyun tmp_info |= (tmp_msb << 4) | tmp_lsb;
1913*4882a593Smuzhiyun return_info = tmp_info;
1914*4882a593Smuzhiyun } else if (ant_path == RF_PATH_D) {
1915*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x10);
1916*4882a593Smuzhiyun tmp_info = (u8)odm_get_bb_reg(dm, R_0x2dbc, 0x3f);
1917*4882a593Smuzhiyun return_info = tmp_info;
1918*4882a593Smuzhiyun }
1919*4882a593Smuzhiyun } else if (info == PHY_HT_AAGC_GAIN) {
1920*4882a593Smuzhiyun /* choose page */
1921*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c0, 0x3c00000, 0x2);
1922*4882a593Smuzhiyun /* Choose the report of the diff path */
1923*4882a593Smuzhiyun if (ant_path == RF_PATH_A)
1924*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x12);
1925*4882a593Smuzhiyun else if (ant_path == RF_PATH_B)
1926*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x13);
1927*4882a593Smuzhiyun else if (ant_path == RF_PATH_C)
1928*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x14);
1929*4882a593Smuzhiyun else if (ant_path == RF_PATH_D)
1930*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x15);
1931*4882a593Smuzhiyun return_info = (u8)odm_get_bb_reg(dm, R_0x2dbc, 0xff);
1932*4882a593Smuzhiyun }
1933*4882a593Smuzhiyun return return_info;
1934*4882a593Smuzhiyun }
1935*4882a593Smuzhiyun
phydm_ex_hal8814b_wifi_only_hw_config(void * dm_void)1936*4882a593Smuzhiyun void phydm_ex_hal8814b_wifi_only_hw_config(void *dm_void)
1937*4882a593Smuzhiyun {
1938*4882a593Smuzhiyun /*BB control*/
1939*4882a593Smuzhiyun /*halwifionly_phy_set_bb_reg(pwifionlycfg, 0x4c, 0x01800000, 0x2);*/
1940*4882a593Smuzhiyun /*SW control*/
1941*4882a593Smuzhiyun /*halwifionly_phy_set_bb_reg(pwifionlycfg, 0xcb4, 0xff, 0x77);*/
1942*4882a593Smuzhiyun /*antenna mux switch */
1943*4882a593Smuzhiyun /*halwifionly_phy_set_bb_reg(pwifionlycfg, 0x974, 0x300, 0x3);*/
1944*4882a593Smuzhiyun
1945*4882a593Smuzhiyun /*halwifionly_phy_set_bb_reg(pwifionlycfg, 0x1990, 0x300, 0x0);*/
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun /*halwifionly_phy_set_bb_reg(pwifionlycfg, 0xcbc, 0x80000, 0x0);*/
1948*4882a593Smuzhiyun /*switch to WL side controller and gnt_wl gnt_bt debug signal */
1949*4882a593Smuzhiyun /*halwifionly_phy_set_bb_reg(pwifionlycfg, 0x70, 0xff000000, 0x0e);*/
1950*4882a593Smuzhiyun /*gnt_wl=1 , gnt_bt=0*/
1951*4882a593Smuzhiyun /*halwifionly_phy_set_bb_reg(pwifionlycfg, 0x1704, 0xffffffff,
1952*4882a593Smuzhiyun * 0x7700);
1953*4882a593Smuzhiyun */
1954*4882a593Smuzhiyun /*halwifionly_phy_set_bb_reg(pwifionlycfg, 0x1700, 0xffffffff,
1955*4882a593Smuzhiyun * 0xc00f0038);
1956*4882a593Smuzhiyun */
1957*4882a593Smuzhiyun }
1958*4882a593Smuzhiyun
phydm_user_position_for_sniffer(void * dm_void,u8 user_position)1959*4882a593Smuzhiyun void phydm_user_position_for_sniffer(void *dm_void, u8 user_position)
1960*4882a593Smuzhiyun {
1961*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1962*4882a593Smuzhiyun
1963*4882a593Smuzhiyun /* user position valid */
1964*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa68, BIT(17), 1);
1965*4882a593Smuzhiyun /* Select user seat from pmac */
1966*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa68, BIT(16), 1);
1967*4882a593Smuzhiyun /*user seat*/
1968*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa68, (BIT(19) | BIT(18)), user_position);
1969*4882a593Smuzhiyun }
1970*4882a593Smuzhiyun
1971*4882a593Smuzhiyun boolean
phydm_bb_ctrl_txagc_ofst_jgr3(void * dm_void,s8 pw_offset,u8 add_half_db)1972*4882a593Smuzhiyun phydm_bb_ctrl_txagc_ofst_jgr3(void *dm_void, s8 pw_offset, /*@(unit: dB)*/
1973*4882a593Smuzhiyun u8 add_half_db /*@(+0.5 dB)*/)
1974*4882a593Smuzhiyun {
1975*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1976*4882a593Smuzhiyun s8 pw_idx = pw_offset * 4; /*@ 7Bit, 0.25dB unit*/
1977*4882a593Smuzhiyun
1978*4882a593Smuzhiyun if (pw_offset < -16 || pw_offset > 15) {
1979*4882a593Smuzhiyun pr_debug("[Warning][%s]Ofst error=%d", __func__, pw_offset);
1980*4882a593Smuzhiyun return false;
1981*4882a593Smuzhiyun }
1982*4882a593Smuzhiyun
1983*4882a593Smuzhiyun if (add_half_db)
1984*4882a593Smuzhiyun pw_idx += 2;
1985*4882a593Smuzhiyun
1986*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API, "Pw_ofst=0x%x\n", pw_idx);
1987*4882a593Smuzhiyun
1988*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x18a0, 0x3f, pw_idx);
1989*4882a593Smuzhiyun
1990*4882a593Smuzhiyun if (dm->num_rf_path >= 2)
1991*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x41a0, 0x3f, pw_idx);
1992*4882a593Smuzhiyun
1993*4882a593Smuzhiyun if (dm->num_rf_path >= 3)
1994*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x52a0, 0x3f, pw_idx);
1995*4882a593Smuzhiyun
1996*4882a593Smuzhiyun if (dm->num_rf_path >= 4)
1997*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x53a0, 0x3f, pw_idx);
1998*4882a593Smuzhiyun
1999*4882a593Smuzhiyun return true;
2000*4882a593Smuzhiyun }
2001*4882a593Smuzhiyun
2002*4882a593Smuzhiyun #endif
phydm_nbi_setting(void * dm_void,u32 enable,u32 ch,u32 bw,u32 f_intf,u32 sec_ch)2003*4882a593Smuzhiyun u8 phydm_nbi_setting(void *dm_void, u32 enable, u32 ch, u32 bw, u32 f_intf,
2004*4882a593Smuzhiyun u32 sec_ch)
2005*4882a593Smuzhiyun {
2006*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2007*4882a593Smuzhiyun u32 fc = 2412;
2008*4882a593Smuzhiyun u8 direction = FREQ_POSITIVE;
2009*4882a593Smuzhiyun u32 tone_idx = 0;
2010*4882a593Smuzhiyun u8 set_result = PHYDM_SET_SUCCESS;
2011*4882a593Smuzhiyun u8 rpt = 0;
2012*4882a593Smuzhiyun
2013*4882a593Smuzhiyun if (enable == FUNC_DISABLE) {
2014*4882a593Smuzhiyun set_result = PHYDM_SET_SUCCESS;
2015*4882a593Smuzhiyun } else {
2016*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
2017*4882a593Smuzhiyun "[Set NBI] CH = ((%d)), BW = ((%d)), f_intf = ((%d)), Scnd_CH = ((%s))\n",
2018*4882a593Smuzhiyun ch, bw, f_intf,
2019*4882a593Smuzhiyun (((sec_ch == PHYDM_DONT_CARE) || (bw == 20) ||
2020*4882a593Smuzhiyun (ch > 14)) ? "Don't care" :
2021*4882a593Smuzhiyun (sec_ch == PHYDM_ABOVE) ? "H" : "L"));
2022*4882a593Smuzhiyun
2023*4882a593Smuzhiyun /*@calculate fc*/
2024*4882a593Smuzhiyun if (phydm_find_fc(dm, ch, bw, sec_ch, &fc) == PHYDM_SET_FAIL) {
2025*4882a593Smuzhiyun set_result = PHYDM_SET_FAIL;
2026*4882a593Smuzhiyun } else {
2027*4882a593Smuzhiyun /*@calculate interference distance*/
2028*4882a593Smuzhiyun rpt = phydm_find_intf_distance(dm, bw, fc, f_intf,
2029*4882a593Smuzhiyun &tone_idx);
2030*4882a593Smuzhiyun if (rpt == PHYDM_SET_SUCCESS) {
2031*4882a593Smuzhiyun if (f_intf >= fc)
2032*4882a593Smuzhiyun direction = FREQ_POSITIVE;
2033*4882a593Smuzhiyun else
2034*4882a593Smuzhiyun direction = FREQ_NEGATIVE;
2035*4882a593Smuzhiyun
2036*4882a593Smuzhiyun phydm_set_nbi_reg(dm, tone_idx, bw);
2037*4882a593Smuzhiyun
2038*4882a593Smuzhiyun set_result = PHYDM_SET_SUCCESS;
2039*4882a593Smuzhiyun } else {
2040*4882a593Smuzhiyun set_result = PHYDM_SET_NO_NEED;
2041*4882a593Smuzhiyun }
2042*4882a593Smuzhiyun }
2043*4882a593Smuzhiyun }
2044*4882a593Smuzhiyun
2045*4882a593Smuzhiyun if (set_result == PHYDM_SET_SUCCESS)
2046*4882a593Smuzhiyun phydm_nbi_enable(dm, enable);
2047*4882a593Smuzhiyun else
2048*4882a593Smuzhiyun phydm_nbi_enable(dm, FUNC_DISABLE);
2049*4882a593Smuzhiyun
2050*4882a593Smuzhiyun return set_result;
2051*4882a593Smuzhiyun }
2052*4882a593Smuzhiyun
phydm_nbi_debug(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)2053*4882a593Smuzhiyun void phydm_nbi_debug(void *dm_void, char input[][16], u32 *_used, char *output,
2054*4882a593Smuzhiyun u32 *_out_len)
2055*4882a593Smuzhiyun {
2056*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2057*4882a593Smuzhiyun u32 used = *_used;
2058*4882a593Smuzhiyun u32 out_len = *_out_len;
2059*4882a593Smuzhiyun u32 val[10] = {0};
2060*4882a593Smuzhiyun char help[] = "-h";
2061*4882a593Smuzhiyun u8 i = 0, input_idx = 0, idx_lmt = 0;
2062*4882a593Smuzhiyun u32 enable = 0; /*@function enable*/
2063*4882a593Smuzhiyun u32 ch = 0;
2064*4882a593Smuzhiyun u32 bw = 0;
2065*4882a593Smuzhiyun u32 f_int = 0; /*@interference frequency*/
2066*4882a593Smuzhiyun u32 sec_ch = 0; /*secondary channel*/
2067*4882a593Smuzhiyun u8 rpt = 0;
2068*4882a593Smuzhiyun u8 path = 0;
2069*4882a593Smuzhiyun
2070*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
2071*4882a593Smuzhiyun idx_lmt = 6;
2072*4882a593Smuzhiyun else
2073*4882a593Smuzhiyun idx_lmt = 5;
2074*4882a593Smuzhiyun for (i = 0; i < idx_lmt; i++) {
2075*4882a593Smuzhiyun if (input[i + 1]) {
2076*4882a593Smuzhiyun PHYDM_SSCANF(input[i + 1], DCMD_DECIMAL, &val[i]);
2077*4882a593Smuzhiyun input_idx++;
2078*4882a593Smuzhiyun }
2079*4882a593Smuzhiyun }
2080*4882a593Smuzhiyun
2081*4882a593Smuzhiyun if (input_idx == 0)
2082*4882a593Smuzhiyun return;
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun enable = val[0];
2085*4882a593Smuzhiyun ch = val[1];
2086*4882a593Smuzhiyun bw = val[2];
2087*4882a593Smuzhiyun f_int = val[3];
2088*4882a593Smuzhiyun sec_ch = val[4];
2089*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
2090*4882a593Smuzhiyun path = (u8)val[5];
2091*4882a593Smuzhiyun #endif
2092*4882a593Smuzhiyun
2093*4882a593Smuzhiyun if ((strcmp(input[1], help) == 0)) {
2094*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
2095*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
2096*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
2097*4882a593Smuzhiyun "{en:1 Dis:2} {ch} {BW:20/40/80} {f_intf(khz)} {Scnd_CH(L=1, H=2)} {Path:A~D(0~3)}\n");
2098*4882a593Smuzhiyun else
2099*4882a593Smuzhiyun #endif
2100*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
2101*4882a593Smuzhiyun "{en:1 Dis:2} {ch} {BW:20/40/80} {f_intf(khz)} {Scnd_CH(L=1, H=2)}\n");
2102*4882a593Smuzhiyun *_used = used;
2103*4882a593Smuzhiyun *_out_len = out_len;
2104*4882a593Smuzhiyun return;
2105*4882a593Smuzhiyun } else if (val[0] == FUNC_ENABLE) {
2106*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
2107*4882a593Smuzhiyun "[Enable NBI] CH = ((%d)), BW = ((%d)), f_intf = ((%d)), Scnd_CH = ((%s))\n",
2108*4882a593Smuzhiyun ch, bw, f_int,
2109*4882a593Smuzhiyun ((sec_ch == PHYDM_DONT_CARE) ||
2110*4882a593Smuzhiyun (bw == 20) || (ch > 14)) ? "Don't care" :
2111*4882a593Smuzhiyun ((sec_ch == PHYDM_ABOVE) ? "H" : "L"));
2112*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
2113*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
2114*4882a593Smuzhiyun rpt = phydm_nbi_setting_jgr3(dm, enable, ch, bw, f_int,
2115*4882a593Smuzhiyun sec_ch, path);
2116*4882a593Smuzhiyun else
2117*4882a593Smuzhiyun #endif
2118*4882a593Smuzhiyun rpt = phydm_nbi_setting(dm, enable, ch, bw, f_int,
2119*4882a593Smuzhiyun sec_ch);
2120*4882a593Smuzhiyun } else if (val[0] == FUNC_DISABLE) {
2121*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
2122*4882a593Smuzhiyun "[Disable NBI]\n");
2123*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
2124*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
2125*4882a593Smuzhiyun rpt = phydm_nbi_setting_jgr3(dm, enable, ch, bw, f_int,
2126*4882a593Smuzhiyun sec_ch, path);
2127*4882a593Smuzhiyun else
2128*4882a593Smuzhiyun #endif
2129*4882a593Smuzhiyun rpt = phydm_nbi_setting(dm, enable, ch, bw, f_int,
2130*4882a593Smuzhiyun sec_ch);
2131*4882a593Smuzhiyun } else {
2132*4882a593Smuzhiyun rpt = PHYDM_SET_FAIL;
2133*4882a593Smuzhiyun }
2134*4882a593Smuzhiyun
2135*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
2136*4882a593Smuzhiyun "[NBI set result: %s]\n",
2137*4882a593Smuzhiyun (rpt == PHYDM_SET_SUCCESS) ? "Success" :
2138*4882a593Smuzhiyun ((rpt == PHYDM_SET_NO_NEED) ? "No need" : "Error"));
2139*4882a593Smuzhiyun
2140*4882a593Smuzhiyun *_used = used;
2141*4882a593Smuzhiyun *_out_len = out_len;
2142*4882a593Smuzhiyun }
2143*4882a593Smuzhiyun
phydm_csi_debug(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)2144*4882a593Smuzhiyun void phydm_csi_debug(void *dm_void, char input[][16], u32 *_used, char *output,
2145*4882a593Smuzhiyun u32 *_out_len)
2146*4882a593Smuzhiyun {
2147*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2148*4882a593Smuzhiyun u32 used = *_used;
2149*4882a593Smuzhiyun u32 out_len = *_out_len;
2150*4882a593Smuzhiyun u32 val[10] = {0};
2151*4882a593Smuzhiyun char help[] = "-h";
2152*4882a593Smuzhiyun u8 i = 0, input_idx = 0, idx_lmt = 0;
2153*4882a593Smuzhiyun u32 enable = 0; /*@function enable*/
2154*4882a593Smuzhiyun u32 ch = 0;
2155*4882a593Smuzhiyun u32 bw = 0;
2156*4882a593Smuzhiyun u32 f_int = 0; /*@interference frequency*/
2157*4882a593Smuzhiyun u32 sec_ch = 0; /*secondary channel*/
2158*4882a593Smuzhiyun u8 rpt = 0;
2159*4882a593Smuzhiyun u8 wgt = 0;
2160*4882a593Smuzhiyun
2161*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
2162*4882a593Smuzhiyun idx_lmt = 6;
2163*4882a593Smuzhiyun else
2164*4882a593Smuzhiyun idx_lmt = 5;
2165*4882a593Smuzhiyun
2166*4882a593Smuzhiyun for (i = 0; i < idx_lmt; i++) {
2167*4882a593Smuzhiyun if (input[i + 1]) {
2168*4882a593Smuzhiyun PHYDM_SSCANF(input[i + 1], DCMD_DECIMAL, &val[i]);
2169*4882a593Smuzhiyun input_idx++;
2170*4882a593Smuzhiyun }
2171*4882a593Smuzhiyun }
2172*4882a593Smuzhiyun
2173*4882a593Smuzhiyun if (input_idx == 0)
2174*4882a593Smuzhiyun return;
2175*4882a593Smuzhiyun
2176*4882a593Smuzhiyun enable = val[0];
2177*4882a593Smuzhiyun ch = val[1];
2178*4882a593Smuzhiyun bw = val[2];
2179*4882a593Smuzhiyun f_int = val[3];
2180*4882a593Smuzhiyun sec_ch = val[4];
2181*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
2182*4882a593Smuzhiyun wgt = (u8)val[5];
2183*4882a593Smuzhiyun #endif
2184*4882a593Smuzhiyun
2185*4882a593Smuzhiyun if ((strcmp(input[1], help) == 0)) {
2186*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
2187*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
2188*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
2189*4882a593Smuzhiyun "{en:1 Dis:2} {ch} {BW:20/40/80} {f_intf(KHz)} {Scnd_CH(L=1, H=2)}\n{wgt:(7:3/4),(6~1: 1/2 ~ 1/64),(0:0)}\n");
2190*4882a593Smuzhiyun else
2191*4882a593Smuzhiyun #endif
2192*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
2193*4882a593Smuzhiyun "{en:1 Dis:2} {ch} {BW:20/40/80} {f_intf(Mhz)} {Scnd_CH(L=1, H=2)}\n");
2194*4882a593Smuzhiyun
2195*4882a593Smuzhiyun *_used = used;
2196*4882a593Smuzhiyun *_out_len = out_len;
2197*4882a593Smuzhiyun return;
2198*4882a593Smuzhiyun
2199*4882a593Smuzhiyun } else if (val[0] == FUNC_ENABLE) {
2200*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
2201*4882a593Smuzhiyun "[Enable CSI MASK] CH = ((%d)), BW = ((%d)), f_intf = ((%d)), Scnd_CH = ((%s))\n",
2202*4882a593Smuzhiyun ch, bw, f_int,
2203*4882a593Smuzhiyun (ch > 14) ? "Don't care" :
2204*4882a593Smuzhiyun (((sec_ch == PHYDM_DONT_CARE) ||
2205*4882a593Smuzhiyun (bw == 20) || (ch > 14)) ? "H" : "L"));
2206*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
2207*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
2208*4882a593Smuzhiyun rpt = phydm_csi_mask_setting_jgr3(dm, enable, ch, bw,
2209*4882a593Smuzhiyun f_int, sec_ch, wgt);
2210*4882a593Smuzhiyun else
2211*4882a593Smuzhiyun #endif
2212*4882a593Smuzhiyun rpt = phydm_csi_mask_setting(dm, enable, ch, bw, f_int,
2213*4882a593Smuzhiyun sec_ch);
2214*4882a593Smuzhiyun } else if (val[0] == FUNC_DISABLE) {
2215*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
2216*4882a593Smuzhiyun "[Disable CSI MASK]\n");
2217*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
2218*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
2219*4882a593Smuzhiyun rpt = phydm_csi_mask_setting_jgr3(dm, enable, ch, bw,
2220*4882a593Smuzhiyun f_int, sec_ch, wgt);
2221*4882a593Smuzhiyun else
2222*4882a593Smuzhiyun #endif
2223*4882a593Smuzhiyun rpt = phydm_csi_mask_setting(dm, enable, ch, bw, f_int,
2224*4882a593Smuzhiyun sec_ch);
2225*4882a593Smuzhiyun } else {
2226*4882a593Smuzhiyun rpt = PHYDM_SET_FAIL;
2227*4882a593Smuzhiyun }
2228*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
2229*4882a593Smuzhiyun "[CSI MASK set result: %s]\n",
2230*4882a593Smuzhiyun (rpt == PHYDM_SET_SUCCESS) ? "Success" :
2231*4882a593Smuzhiyun ((rpt == PHYDM_SET_NO_NEED) ? "No need" : "Error"));
2232*4882a593Smuzhiyun
2233*4882a593Smuzhiyun *_used = used;
2234*4882a593Smuzhiyun *_out_len = out_len;
2235*4882a593Smuzhiyun }
2236*4882a593Smuzhiyun
phydm_stop_ck320(void * dm_void,u8 enable)2237*4882a593Smuzhiyun void phydm_stop_ck320(void *dm_void, u8 enable)
2238*4882a593Smuzhiyun {
2239*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2240*4882a593Smuzhiyun u32 val = enable ? 1 : 0;
2241*4882a593Smuzhiyun
2242*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
2243*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8b4, BIT(6), val);
2244*4882a593Smuzhiyun } else {
2245*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_N_2SS) /*N-2SS*/
2246*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x87c, BIT(29), val);
2247*4882a593Smuzhiyun else /*N-1SS*/
2248*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x87c, BIT(31), val);
2249*4882a593Smuzhiyun }
2250*4882a593Smuzhiyun }
2251*4882a593Smuzhiyun
2252*4882a593Smuzhiyun boolean
phydm_bb_ctrl_txagc_ofst(void * dm_void,s8 pw_offset,u8 add_half_db)2253*4882a593Smuzhiyun phydm_bb_ctrl_txagc_ofst(void *dm_void, s8 pw_offset, /*@(unit: dB)*/
2254*4882a593Smuzhiyun u8 add_half_db /*@(+0.5 dB)*/)
2255*4882a593Smuzhiyun {
2256*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2257*4882a593Smuzhiyun s8 pw_idx;
2258*4882a593Smuzhiyun u8 offset_bit_num = 0;
2259*4882a593Smuzhiyun
2260*4882a593Smuzhiyun if (dm->support_ic_type & N_IC_TX_OFFEST_5_BIT) {
2261*4882a593Smuzhiyun /*@ 5Bit, 0.5dB unit*/
2262*4882a593Smuzhiyun if (pw_offset < -8 || pw_offset > 7) {
2263*4882a593Smuzhiyun pr_debug("[Warning][%s] Ofst=%d", __func__, pw_offset);
2264*4882a593Smuzhiyun return false;
2265*4882a593Smuzhiyun }
2266*4882a593Smuzhiyun offset_bit_num = 5;
2267*4882a593Smuzhiyun } else {
2268*4882a593Smuzhiyun if (pw_offset < -16 || pw_offset > 15) {
2269*4882a593Smuzhiyun pr_debug("[Warning][%s] Ofst=%d", __func__, pw_offset);
2270*4882a593Smuzhiyun return false;
2271*4882a593Smuzhiyun }
2272*4882a593Smuzhiyun if (dm->support_ic_type & N_IC_TX_OFFEST_7_BIT) {
2273*4882a593Smuzhiyun /*@ 7Bit, 0.25dB unit*/
2274*4882a593Smuzhiyun offset_bit_num = 7;
2275*4882a593Smuzhiyun } else {
2276*4882a593Smuzhiyun /*@ 6Bit, 0.5dB unit*/
2277*4882a593Smuzhiyun offset_bit_num = 6;
2278*4882a593Smuzhiyun }
2279*4882a593Smuzhiyun }
2280*4882a593Smuzhiyun
2281*4882a593Smuzhiyun pw_idx = (offset_bit_num == 7) ? pw_offset * 4 : pw_offset * 2;
2282*4882a593Smuzhiyun
2283*4882a593Smuzhiyun if (add_half_db)
2284*4882a593Smuzhiyun pw_idx = (offset_bit_num == 7) ? pw_idx + 2 : pw_idx + 1;
2285*4882a593Smuzhiyun
2286*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API, "Pw_ofst=0x%x\n", pw_idx);
2287*4882a593Smuzhiyun
2288*4882a593Smuzhiyun switch (dm->ic_ip_series) {
2289*4882a593Smuzhiyun case PHYDM_IC_AC:
2290*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8b4, 0x3f, pw_idx); /*6Bit*/
2291*4882a593Smuzhiyun break;
2292*4882a593Smuzhiyun case PHYDM_IC_N:
2293*4882a593Smuzhiyun if (offset_bit_num == 5) {
2294*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x80c, 0x1f00, pw_idx);
2295*4882a593Smuzhiyun if (dm->num_rf_path >= 2)
2296*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x80c, 0x3e000, pw_idx);
2297*4882a593Smuzhiyun } else if (offset_bit_num == 6) {
2298*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x80c, 0x3f00, pw_idx);
2299*4882a593Smuzhiyun if (dm->num_rf_path >= 2)
2300*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x80c, 0xfc000, pw_idx);
2301*4882a593Smuzhiyun } else { /*7Bit*/
2302*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x80c, 0x7f00, pw_idx);
2303*4882a593Smuzhiyun if (dm->num_rf_path >= 2)
2304*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x80c, 0x3f8000, pw_idx);
2305*4882a593Smuzhiyun }
2306*4882a593Smuzhiyun break;
2307*4882a593Smuzhiyun }
2308*4882a593Smuzhiyun return true;
2309*4882a593Smuzhiyun }
2310*4882a593Smuzhiyun
2311*4882a593Smuzhiyun boolean
phydm_set_bb_txagc_offset(void * dm_void,s8 pw_offset,u8 add_half_db)2312*4882a593Smuzhiyun phydm_set_bb_txagc_offset(void *dm_void, s8 pw_offset, /*@(unit: dB)*/
2313*4882a593Smuzhiyun u8 add_half_db /*@(+0.5 dB)*/)
2314*4882a593Smuzhiyun {
2315*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2316*4882a593Smuzhiyun boolean rpt = false;
2317*4882a593Smuzhiyun
2318*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API, "power_offset=%d, add_half_db =%d\n",
2319*4882a593Smuzhiyun pw_offset, add_half_db);
2320*4882a593Smuzhiyun
2321*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
2322*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
2323*4882a593Smuzhiyun rpt = phydm_bb_ctrl_txagc_ofst_jgr3(dm, pw_offset, add_half_db);
2324*4882a593Smuzhiyun } else
2325*4882a593Smuzhiyun #endif
2326*4882a593Smuzhiyun {
2327*4882a593Smuzhiyun rpt = phydm_bb_ctrl_txagc_ofst(dm, pw_offset, add_half_db);
2328*4882a593Smuzhiyun }
2329*4882a593Smuzhiyun
2330*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API, "TX AGC Offset set_success=%d", rpt);
2331*4882a593Smuzhiyun
2332*4882a593Smuzhiyun return rpt;
2333*4882a593Smuzhiyun }
2334*4882a593Smuzhiyun
2335*4882a593Smuzhiyun #ifdef PHYDM_COMMON_API_SUPPORT
phydm_reset_txagc(void * dm_void)2336*4882a593Smuzhiyun void phydm_reset_txagc(void *dm_void)
2337*4882a593Smuzhiyun {
2338*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2339*4882a593Smuzhiyun u32 r_txagc_cck[4] = {R_0x18a0, R_0x41a0, R_0x52a0, R_0x53a0};
2340*4882a593Smuzhiyun u32 r_txagc_ofdm[4] = {R_0x18e8, R_0x41e8, R_0x52e8, R_0x53e8};
2341*4882a593Smuzhiyun u32 r_txagc_diff = R_0x3a00;
2342*4882a593Smuzhiyun u8 i = 0;
2343*4882a593Smuzhiyun
2344*4882a593Smuzhiyun if (!(dm->support_ic_type & ODM_IC_JGR3_SERIES)) {
2345*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API, "Only for JGR3 ICs!\n");
2346*4882a593Smuzhiyun return;
2347*4882a593Smuzhiyun }
2348*4882a593Smuzhiyun
2349*4882a593Smuzhiyun for (i = RF_PATH_A; i < dm->num_rf_path; i++) {
2350*4882a593Smuzhiyun odm_set_bb_reg(dm, r_txagc_cck[i], 0x7f0000, 0x0);
2351*4882a593Smuzhiyun odm_set_bb_reg(dm, r_txagc_ofdm[i], 0x1fc00, 0x0);
2352*4882a593Smuzhiyun }
2353*4882a593Smuzhiyun
2354*4882a593Smuzhiyun for (i = 0; i <= ODM_RATEVHTSS4MCS6; i = i + 4)
2355*4882a593Smuzhiyun odm_set_bb_reg(dm, r_txagc_diff + i, MASKDWORD, 0x0);
2356*4882a593Smuzhiyun }
2357*4882a593Smuzhiyun boolean
phydm_api_shift_txagc(void * dm_void,u32 pwr_offset,enum rf_path path,boolean is_positive)2358*4882a593Smuzhiyun phydm_api_shift_txagc(void *dm_void, u32 pwr_offset, enum rf_path path,
2359*4882a593Smuzhiyun boolean is_positive) {
2360*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2361*4882a593Smuzhiyun boolean ret = false;
2362*4882a593Smuzhiyun u32 txagc_cck = 0;
2363*4882a593Smuzhiyun u32 txagc_ofdm = 0;
2364*4882a593Smuzhiyun u32 r_txagc_ofdm[4] = {R_0x18e8, R_0x41e8, R_0x52e8, R_0x53e8};
2365*4882a593Smuzhiyun u32 r_txagc_cck[4] = {R_0x18a0, R_0x41a0, R_0x52a0, R_0x53a0};
2366*4882a593Smuzhiyun
2367*4882a593Smuzhiyun #if (RTL8822C_SUPPORT || RTL8812F_SUPPORT || RTL8197G_SUPPORT)
2368*4882a593Smuzhiyun if (dm->support_ic_type &
2369*4882a593Smuzhiyun (ODM_RTL8822C | ODM_RTL8812F | ODM_RTL8197G)) {
2370*4882a593Smuzhiyun if (path > RF_PATH_B) {
2371*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_PHY_CONFIG, "Unsupported path (%d)\n",
2372*4882a593Smuzhiyun path);
2373*4882a593Smuzhiyun return false;
2374*4882a593Smuzhiyun }
2375*4882a593Smuzhiyun txagc_cck = (u8)odm_get_bb_reg(dm, r_txagc_cck[path],
2376*4882a593Smuzhiyun 0x7F0000);
2377*4882a593Smuzhiyun txagc_ofdm = (u8)odm_get_bb_reg(dm, r_txagc_ofdm[path],
2378*4882a593Smuzhiyun 0x1FC00);
2379*4882a593Smuzhiyun if (is_positive) {
2380*4882a593Smuzhiyun if (((txagc_cck + pwr_offset) > 127) ||
2381*4882a593Smuzhiyun ((txagc_ofdm + pwr_offset) > 127))
2382*4882a593Smuzhiyun return false;
2383*4882a593Smuzhiyun
2384*4882a593Smuzhiyun txagc_cck += pwr_offset;
2385*4882a593Smuzhiyun txagc_ofdm += pwr_offset;
2386*4882a593Smuzhiyun } else {
2387*4882a593Smuzhiyun if (pwr_offset > txagc_cck || pwr_offset > txagc_ofdm)
2388*4882a593Smuzhiyun return false;
2389*4882a593Smuzhiyun
2390*4882a593Smuzhiyun txagc_cck -= pwr_offset;
2391*4882a593Smuzhiyun txagc_ofdm -= pwr_offset;
2392*4882a593Smuzhiyun }
2393*4882a593Smuzhiyun #if (RTL8822C_SUPPORT)
2394*4882a593Smuzhiyun ret = config_phydm_write_txagc_ref_8822c(dm, (u8)txagc_cck,
2395*4882a593Smuzhiyun path, PDM_CCK);
2396*4882a593Smuzhiyun ret &= config_phydm_write_txagc_ref_8822c(dm, (u8)txagc_ofdm,
2397*4882a593Smuzhiyun path, PDM_OFDM);
2398*4882a593Smuzhiyun #endif
2399*4882a593Smuzhiyun #if (RTL8812F_SUPPORT)
2400*4882a593Smuzhiyun ret = config_phydm_write_txagc_ref_8812f(dm, (u8)txagc_cck,
2401*4882a593Smuzhiyun path, PDM_CCK);
2402*4882a593Smuzhiyun ret &= config_phydm_write_txagc_ref_8812f(dm, (u8)txagc_ofdm,
2403*4882a593Smuzhiyun path, PDM_OFDM);
2404*4882a593Smuzhiyun #endif
2405*4882a593Smuzhiyun #if (RTL8197G_SUPPORT)
2406*4882a593Smuzhiyun ret = config_phydm_write_txagc_ref_8197g(dm, (u8)txagc_cck,
2407*4882a593Smuzhiyun path, PDM_CCK);
2408*4882a593Smuzhiyun ret &= config_phydm_write_txagc_ref_8197g(dm, (u8)txagc_ofdm,
2409*4882a593Smuzhiyun path, PDM_OFDM);
2410*4882a593Smuzhiyun #endif
2411*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_PHY_CONFIG,
2412*4882a593Smuzhiyun "%s: path-%d txagc_cck_ref=%x txagc_ofdm_ref=0x%x\n",
2413*4882a593Smuzhiyun __func__, path, txagc_cck, txagc_ofdm);
2414*4882a593Smuzhiyun }
2415*4882a593Smuzhiyun #endif
2416*4882a593Smuzhiyun
2417*4882a593Smuzhiyun #if (RTL8198F_SUPPORT || RTL8814B_SUPPORT)
2418*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8198F | ODM_RTL8814B)) {
2419*4882a593Smuzhiyun if (path > RF_PATH_D) {
2420*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_PHY_CONFIG, "Unsupported path (%d)\n",
2421*4882a593Smuzhiyun path);
2422*4882a593Smuzhiyun return false;
2423*4882a593Smuzhiyun }
2424*4882a593Smuzhiyun txagc_cck = (u8)odm_get_bb_reg(dm, r_txagc_cck[path],
2425*4882a593Smuzhiyun 0x7F0000);
2426*4882a593Smuzhiyun txagc_ofdm = (u8)odm_get_bb_reg(dm, r_txagc_ofdm[path],
2427*4882a593Smuzhiyun 0x1FC00);
2428*4882a593Smuzhiyun if (is_positive) {
2429*4882a593Smuzhiyun if (((txagc_cck + pwr_offset) > 127) ||
2430*4882a593Smuzhiyun ((txagc_ofdm + pwr_offset) > 127))
2431*4882a593Smuzhiyun return false;
2432*4882a593Smuzhiyun
2433*4882a593Smuzhiyun txagc_cck += pwr_offset;
2434*4882a593Smuzhiyun txagc_ofdm += pwr_offset;
2435*4882a593Smuzhiyun } else {
2436*4882a593Smuzhiyun if (pwr_offset > txagc_cck || pwr_offset > txagc_ofdm)
2437*4882a593Smuzhiyun return false;
2438*4882a593Smuzhiyun
2439*4882a593Smuzhiyun txagc_cck -= pwr_offset;
2440*4882a593Smuzhiyun txagc_ofdm -= pwr_offset;
2441*4882a593Smuzhiyun }
2442*4882a593Smuzhiyun #if (RTL8198F_SUPPORT)
2443*4882a593Smuzhiyun ret = config_phydm_write_txagc_ref_8198f(dm, (u8)txagc_cck,
2444*4882a593Smuzhiyun path, PDM_CCK);
2445*4882a593Smuzhiyun ret &= config_phydm_write_txagc_ref_8198f(dm, (u8)txagc_ofdm,
2446*4882a593Smuzhiyun path, PDM_OFDM);
2447*4882a593Smuzhiyun #endif
2448*4882a593Smuzhiyun #if (RTL8814B_SUPPORT)
2449*4882a593Smuzhiyun ret = config_phydm_write_txagc_ref_8814b(dm, (u8)txagc_cck,
2450*4882a593Smuzhiyun path, PDM_CCK);
2451*4882a593Smuzhiyun ret &= config_phydm_write_txagc_ref_8814b(dm, (u8)txagc_ofdm,
2452*4882a593Smuzhiyun path, PDM_OFDM);
2453*4882a593Smuzhiyun #endif
2454*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_PHY_CONFIG,
2455*4882a593Smuzhiyun "%s: path-%d txagc_cck_ref=%x txagc_ofdm_ref=0x%x\n",
2456*4882a593Smuzhiyun __func__, path, txagc_cck, txagc_ofdm);
2457*4882a593Smuzhiyun }
2458*4882a593Smuzhiyun #endif
2459*4882a593Smuzhiyun
2460*4882a593Smuzhiyun return ret;
2461*4882a593Smuzhiyun }
2462*4882a593Smuzhiyun
2463*4882a593Smuzhiyun boolean
phydm_api_set_txagc(void * dm_void,u32 pwr_idx,enum rf_path path,u8 rate,boolean is_single_rate)2464*4882a593Smuzhiyun phydm_api_set_txagc(void *dm_void, u32 pwr_idx, enum rf_path path,
2465*4882a593Smuzhiyun u8 rate, boolean is_single_rate)
2466*4882a593Smuzhiyun {
2467*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2468*4882a593Smuzhiyun boolean ret = false;
2469*4882a593Smuzhiyun #if (RTL8198F_SUPPORT || RTL8822C_SUPPORT || RTL8812F_SUPPORT ||\
2470*4882a593Smuzhiyun RTL8814B_SUPPORT || RTL8197G_SUPPORT)
2471*4882a593Smuzhiyun u8 base = 0;
2472*4882a593Smuzhiyun u8 txagc_tmp = 0;
2473*4882a593Smuzhiyun s8 pw_by_rate_tmp = 0;
2474*4882a593Smuzhiyun s8 pw_by_rate_new = 0;
2475*4882a593Smuzhiyun #endif
2476*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
2477*4882a593Smuzhiyun u8 i = 0;
2478*4882a593Smuzhiyun #endif
2479*4882a593Smuzhiyun
2480*4882a593Smuzhiyun #if (RTL8822B_SUPPORT || RTL8821C_SUPPORT || RTL8195B_SUPPORT)
2481*4882a593Smuzhiyun if (dm->support_ic_type &
2482*4882a593Smuzhiyun (ODM_RTL8822B | ODM_RTL8821C | ODM_RTL8195B)) {
2483*4882a593Smuzhiyun if (is_single_rate) {
2484*4882a593Smuzhiyun #if (RTL8822B_SUPPORT)
2485*4882a593Smuzhiyun if (dm->support_ic_type == ODM_RTL8822B)
2486*4882a593Smuzhiyun ret = phydm_write_txagc_1byte_8822b(dm, pwr_idx,
2487*4882a593Smuzhiyun path, rate);
2488*4882a593Smuzhiyun #endif
2489*4882a593Smuzhiyun
2490*4882a593Smuzhiyun #if (RTL8821C_SUPPORT)
2491*4882a593Smuzhiyun if (dm->support_ic_type == ODM_RTL8821C)
2492*4882a593Smuzhiyun ret = phydm_write_txagc_1byte_8821c(dm, pwr_idx,
2493*4882a593Smuzhiyun path, rate);
2494*4882a593Smuzhiyun #endif
2495*4882a593Smuzhiyun
2496*4882a593Smuzhiyun #if (RTL8195B_SUPPORT)
2497*4882a593Smuzhiyun if (dm->support_ic_type == ODM_RTL8195B)
2498*4882a593Smuzhiyun ret = phydm_write_txagc_1byte_8195b(dm, pwr_idx,
2499*4882a593Smuzhiyun path, rate);
2500*4882a593Smuzhiyun #endif
2501*4882a593Smuzhiyun
2502*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
2503*4882a593Smuzhiyun set_current_tx_agc(dm->priv, path, rate, (u8)pwr_idx);
2504*4882a593Smuzhiyun #endif
2505*4882a593Smuzhiyun
2506*4882a593Smuzhiyun } else {
2507*4882a593Smuzhiyun #if (RTL8822B_SUPPORT)
2508*4882a593Smuzhiyun if (dm->support_ic_type == ODM_RTL8822B)
2509*4882a593Smuzhiyun ret = config_phydm_write_txagc_8822b(dm,
2510*4882a593Smuzhiyun pwr_idx,
2511*4882a593Smuzhiyun path,
2512*4882a593Smuzhiyun rate);
2513*4882a593Smuzhiyun #endif
2514*4882a593Smuzhiyun
2515*4882a593Smuzhiyun #if (RTL8821C_SUPPORT)
2516*4882a593Smuzhiyun if (dm->support_ic_type == ODM_RTL8821C)
2517*4882a593Smuzhiyun ret = config_phydm_write_txagc_8821c(dm,
2518*4882a593Smuzhiyun pwr_idx,
2519*4882a593Smuzhiyun path,
2520*4882a593Smuzhiyun rate);
2521*4882a593Smuzhiyun #endif
2522*4882a593Smuzhiyun
2523*4882a593Smuzhiyun #if (RTL8195B_SUPPORT)
2524*4882a593Smuzhiyun if (dm->support_ic_type == ODM_RTL8195B)
2525*4882a593Smuzhiyun ret = config_phydm_write_txagc_8195b(dm,
2526*4882a593Smuzhiyun pwr_idx,
2527*4882a593Smuzhiyun path,
2528*4882a593Smuzhiyun rate);
2529*4882a593Smuzhiyun #endif
2530*4882a593Smuzhiyun
2531*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
2532*4882a593Smuzhiyun for (i = 0; i < 4; i++)
2533*4882a593Smuzhiyun set_current_tx_agc(dm->priv, path, (rate + i),
2534*4882a593Smuzhiyun (u8)pwr_idx);
2535*4882a593Smuzhiyun #endif
2536*4882a593Smuzhiyun }
2537*4882a593Smuzhiyun }
2538*4882a593Smuzhiyun #endif
2539*4882a593Smuzhiyun
2540*4882a593Smuzhiyun #if (RTL8198F_SUPPORT)
2541*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8198F) {
2542*4882a593Smuzhiyun if (rate < 0x4)
2543*4882a593Smuzhiyun txagc_tmp = config_phydm_read_txagc_8198f(dm, path,
2544*4882a593Smuzhiyun rate,
2545*4882a593Smuzhiyun PDM_CCK);
2546*4882a593Smuzhiyun else
2547*4882a593Smuzhiyun txagc_tmp = config_phydm_read_txagc_8198f(dm, path,
2548*4882a593Smuzhiyun rate,
2549*4882a593Smuzhiyun PDM_OFDM);
2550*4882a593Smuzhiyun
2551*4882a593Smuzhiyun pw_by_rate_tmp = config_phydm_read_txagc_diff_8198f(dm, rate);
2552*4882a593Smuzhiyun base = txagc_tmp - pw_by_rate_tmp;
2553*4882a593Smuzhiyun base = base & 0x7f;
2554*4882a593Smuzhiyun if (DIFF_2((pwr_idx & 0x7f), base) > 64 || pwr_idx > 127)
2555*4882a593Smuzhiyun return false;
2556*4882a593Smuzhiyun
2557*4882a593Smuzhiyun pw_by_rate_new = (s8)(pwr_idx - base);
2558*4882a593Smuzhiyun ret = phydm_write_txagc_1byte_8198f(dm, pw_by_rate_new, rate);
2559*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_PHY_CONFIG,
2560*4882a593Smuzhiyun "%s: path-%d rate_idx=%x base=0x%x new_diff=0x%x\n",
2561*4882a593Smuzhiyun __func__, path, rate, base, pw_by_rate_new);
2562*4882a593Smuzhiyun }
2563*4882a593Smuzhiyun #endif
2564*4882a593Smuzhiyun
2565*4882a593Smuzhiyun #if (RTL8822C_SUPPORT)
2566*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8822C) {
2567*4882a593Smuzhiyun if (rate < 0x4)
2568*4882a593Smuzhiyun txagc_tmp = config_phydm_read_txagc_8822c(dm, path,
2569*4882a593Smuzhiyun rate,
2570*4882a593Smuzhiyun PDM_CCK);
2571*4882a593Smuzhiyun else
2572*4882a593Smuzhiyun txagc_tmp = config_phydm_read_txagc_8822c(dm, path,
2573*4882a593Smuzhiyun rate,
2574*4882a593Smuzhiyun PDM_OFDM);
2575*4882a593Smuzhiyun
2576*4882a593Smuzhiyun pw_by_rate_tmp = config_phydm_read_txagc_diff_8822c(dm, rate);
2577*4882a593Smuzhiyun base = txagc_tmp - pw_by_rate_tmp;
2578*4882a593Smuzhiyun base = base & 0x7f;
2579*4882a593Smuzhiyun if (DIFF_2((pwr_idx & 0x7f), base) > 63 || pwr_idx > 127)
2580*4882a593Smuzhiyun return false;
2581*4882a593Smuzhiyun
2582*4882a593Smuzhiyun pw_by_rate_new = (s8)(pwr_idx - base);
2583*4882a593Smuzhiyun ret = phydm_write_txagc_1byte_8822c(dm, pw_by_rate_new, rate);
2584*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_PHY_CONFIG,
2585*4882a593Smuzhiyun "%s: path-%d rate_idx=%x base=0x%x new_diff=0x%x\n",
2586*4882a593Smuzhiyun __func__, path, rate, base, pw_by_rate_new);
2587*4882a593Smuzhiyun }
2588*4882a593Smuzhiyun #endif
2589*4882a593Smuzhiyun
2590*4882a593Smuzhiyun #if (RTL8814B_SUPPORT)
2591*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8814B) {
2592*4882a593Smuzhiyun if (rate < 0x4)
2593*4882a593Smuzhiyun txagc_tmp = config_phydm_read_txagc_8814b(dm, path,
2594*4882a593Smuzhiyun rate,
2595*4882a593Smuzhiyun PDM_CCK);
2596*4882a593Smuzhiyun else
2597*4882a593Smuzhiyun txagc_tmp = config_phydm_read_txagc_8814b(dm, path,
2598*4882a593Smuzhiyun rate,
2599*4882a593Smuzhiyun PDM_OFDM);
2600*4882a593Smuzhiyun
2601*4882a593Smuzhiyun pw_by_rate_tmp = config_phydm_read_txagc_diff_8814b(dm, rate);
2602*4882a593Smuzhiyun base = txagc_tmp - pw_by_rate_tmp;
2603*4882a593Smuzhiyun base = base & 0x7f;
2604*4882a593Smuzhiyun if (DIFF_2((pwr_idx & 0x7f), base) > 64)
2605*4882a593Smuzhiyun return false;
2606*4882a593Smuzhiyun
2607*4882a593Smuzhiyun pw_by_rate_new = (s8)(pwr_idx - base);
2608*4882a593Smuzhiyun ret = phydm_write_txagc_1byte_8814b(dm, pw_by_rate_new, rate);
2609*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_PHY_CONFIG,
2610*4882a593Smuzhiyun "%s: path-%d rate_idx=%x base=0x%x new_diff=0x%x\n",
2611*4882a593Smuzhiyun __func__, path, rate, base, pw_by_rate_new);
2612*4882a593Smuzhiyun }
2613*4882a593Smuzhiyun #endif
2614*4882a593Smuzhiyun
2615*4882a593Smuzhiyun #if (RTL8812F_SUPPORT)
2616*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8812F) {
2617*4882a593Smuzhiyun if (rate < 0x4)
2618*4882a593Smuzhiyun txagc_tmp = config_phydm_read_txagc_8812f(dm, path,
2619*4882a593Smuzhiyun rate,
2620*4882a593Smuzhiyun PDM_CCK);
2621*4882a593Smuzhiyun else
2622*4882a593Smuzhiyun txagc_tmp = config_phydm_read_txagc_8812f(dm, path,
2623*4882a593Smuzhiyun rate,
2624*4882a593Smuzhiyun PDM_OFDM);
2625*4882a593Smuzhiyun
2626*4882a593Smuzhiyun pw_by_rate_tmp = config_phydm_read_txagc_diff_8812f(dm, rate);
2627*4882a593Smuzhiyun base = txagc_tmp - pw_by_rate_tmp;
2628*4882a593Smuzhiyun base = base & 0x7f;
2629*4882a593Smuzhiyun if (DIFF_2((pwr_idx & 0x7f), base) > 63 || pwr_idx > 127)
2630*4882a593Smuzhiyun return false;
2631*4882a593Smuzhiyun
2632*4882a593Smuzhiyun pw_by_rate_new = (s8)(pwr_idx - base);
2633*4882a593Smuzhiyun ret = phydm_write_txagc_1byte_8812f(dm, pw_by_rate_new, rate);
2634*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_PHY_CONFIG,
2635*4882a593Smuzhiyun "%s: path-%d rate_idx=%x base=0x%x new_diff=0x%x\n",
2636*4882a593Smuzhiyun __func__, path, rate, base, pw_by_rate_new);
2637*4882a593Smuzhiyun }
2638*4882a593Smuzhiyun #endif
2639*4882a593Smuzhiyun
2640*4882a593Smuzhiyun #if (RTL8197G_SUPPORT)
2641*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8197G) {
2642*4882a593Smuzhiyun if (rate < 0x4)
2643*4882a593Smuzhiyun txagc_tmp = config_phydm_read_txagc_8197g(dm, path,
2644*4882a593Smuzhiyun rate,
2645*4882a593Smuzhiyun PDM_CCK);
2646*4882a593Smuzhiyun else
2647*4882a593Smuzhiyun txagc_tmp = config_phydm_read_txagc_8197g(dm, path,
2648*4882a593Smuzhiyun rate,
2649*4882a593Smuzhiyun PDM_OFDM);
2650*4882a593Smuzhiyun
2651*4882a593Smuzhiyun pw_by_rate_tmp = config_phydm_read_txagc_diff_8197g(dm, rate);
2652*4882a593Smuzhiyun base = txagc_tmp - pw_by_rate_tmp;
2653*4882a593Smuzhiyun base = base & 0x7f;
2654*4882a593Smuzhiyun if (DIFF_2((pwr_idx & 0x7f), base) > 63 || pwr_idx > 127)
2655*4882a593Smuzhiyun return false;
2656*4882a593Smuzhiyun
2657*4882a593Smuzhiyun pw_by_rate_new = (s8)(pwr_idx - base);
2658*4882a593Smuzhiyun ret = phydm_write_txagc_1byte_8197g(dm, pw_by_rate_new, rate);
2659*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_PHY_CONFIG,
2660*4882a593Smuzhiyun "%s: path-%d rate_idx=%x base=0x%x new_diff=0x%x\n",
2661*4882a593Smuzhiyun __func__, path, rate, base, pw_by_rate_new);
2662*4882a593Smuzhiyun }
2663*4882a593Smuzhiyun #endif
2664*4882a593Smuzhiyun
2665*4882a593Smuzhiyun #if (RTL8197F_SUPPORT)
2666*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8197F)
2667*4882a593Smuzhiyun ret = config_phydm_write_txagc_8197f(dm, pwr_idx, path, rate);
2668*4882a593Smuzhiyun #endif
2669*4882a593Smuzhiyun
2670*4882a593Smuzhiyun #if (RTL8192F_SUPPORT)
2671*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8192F)
2672*4882a593Smuzhiyun ret = config_phydm_write_txagc_8192f(dm, pwr_idx, path, rate);
2673*4882a593Smuzhiyun #endif
2674*4882a593Smuzhiyun
2675*4882a593Smuzhiyun #if (RTL8721D_SUPPORT)
2676*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8721D)
2677*4882a593Smuzhiyun ret = config_phydm_write_txagc_8721d(dm, pwr_idx, path, rate);
2678*4882a593Smuzhiyun #endif
2679*4882a593Smuzhiyun #if (RTL8710C_SUPPORT)
2680*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8710C)
2681*4882a593Smuzhiyun ret = config_phydm_write_txagc_8710c(dm, pwr_idx, path, rate);
2682*4882a593Smuzhiyun #endif
2683*4882a593Smuzhiyun return ret;
2684*4882a593Smuzhiyun }
2685*4882a593Smuzhiyun
phydm_api_get_txagc(void * dm_void,enum rf_path path,u8 hw_rate)2686*4882a593Smuzhiyun u8 phydm_api_get_txagc(void *dm_void, enum rf_path path, u8 hw_rate)
2687*4882a593Smuzhiyun {
2688*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2689*4882a593Smuzhiyun u8 ret = 0;
2690*4882a593Smuzhiyun
2691*4882a593Smuzhiyun #if (RTL8822B_SUPPORT)
2692*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8822B)
2693*4882a593Smuzhiyun ret = config_phydm_read_txagc_8822b(dm, path, hw_rate);
2694*4882a593Smuzhiyun #endif
2695*4882a593Smuzhiyun
2696*4882a593Smuzhiyun #if (RTL8197F_SUPPORT)
2697*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8197F)
2698*4882a593Smuzhiyun ret = config_phydm_read_txagc_8197f(dm, path, hw_rate);
2699*4882a593Smuzhiyun #endif
2700*4882a593Smuzhiyun
2701*4882a593Smuzhiyun #if (RTL8821C_SUPPORT)
2702*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8821C)
2703*4882a593Smuzhiyun ret = config_phydm_read_txagc_8821c(dm, path, hw_rate);
2704*4882a593Smuzhiyun #endif
2705*4882a593Smuzhiyun
2706*4882a593Smuzhiyun #if (RTL8195B_SUPPORT)
2707*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8195B)
2708*4882a593Smuzhiyun ret = config_phydm_read_txagc_8195b(dm, path, hw_rate);
2709*4882a593Smuzhiyun #endif
2710*4882a593Smuzhiyun
2711*4882a593Smuzhiyun /*@jj add 20170822*/
2712*4882a593Smuzhiyun #if (RTL8192F_SUPPORT)
2713*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8192F)
2714*4882a593Smuzhiyun ret = config_phydm_read_txagc_8192f(dm, path, hw_rate);
2715*4882a593Smuzhiyun #endif
2716*4882a593Smuzhiyun
2717*4882a593Smuzhiyun #if (RTL8198F_SUPPORT)
2718*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8198F) {
2719*4882a593Smuzhiyun if (hw_rate < 0x4) {
2720*4882a593Smuzhiyun ret = config_phydm_read_txagc_8198f(dm, path, hw_rate,
2721*4882a593Smuzhiyun PDM_CCK);
2722*4882a593Smuzhiyun } else {
2723*4882a593Smuzhiyun ret = config_phydm_read_txagc_8198f(dm, path, hw_rate,
2724*4882a593Smuzhiyun PDM_OFDM);
2725*4882a593Smuzhiyun }
2726*4882a593Smuzhiyun }
2727*4882a593Smuzhiyun #endif
2728*4882a593Smuzhiyun
2729*4882a593Smuzhiyun #if (RTL8822C_SUPPORT)
2730*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8822C) {
2731*4882a593Smuzhiyun if (hw_rate < 0x4) {
2732*4882a593Smuzhiyun ret = config_phydm_read_txagc_8822c(dm, path, hw_rate,
2733*4882a593Smuzhiyun PDM_CCK);
2734*4882a593Smuzhiyun } else {
2735*4882a593Smuzhiyun ret = config_phydm_read_txagc_8822c(dm, path, hw_rate,
2736*4882a593Smuzhiyun PDM_OFDM);
2737*4882a593Smuzhiyun }
2738*4882a593Smuzhiyun }
2739*4882a593Smuzhiyun #endif
2740*4882a593Smuzhiyun
2741*4882a593Smuzhiyun #if (RTL8814B_SUPPORT)
2742*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8814B) {
2743*4882a593Smuzhiyun if (hw_rate < 0x4) {
2744*4882a593Smuzhiyun ret = config_phydm_read_txagc_8814b(dm, path, hw_rate,
2745*4882a593Smuzhiyun PDM_CCK);
2746*4882a593Smuzhiyun } else {
2747*4882a593Smuzhiyun ret = config_phydm_read_txagc_8814b(dm, path, hw_rate,
2748*4882a593Smuzhiyun PDM_OFDM);
2749*4882a593Smuzhiyun }
2750*4882a593Smuzhiyun }
2751*4882a593Smuzhiyun #endif
2752*4882a593Smuzhiyun
2753*4882a593Smuzhiyun #if (RTL8812F_SUPPORT)
2754*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8812F) {
2755*4882a593Smuzhiyun if (hw_rate < 0x4) {
2756*4882a593Smuzhiyun ret = config_phydm_read_txagc_8812f(dm, path, hw_rate,
2757*4882a593Smuzhiyun PDM_CCK);
2758*4882a593Smuzhiyun } else {
2759*4882a593Smuzhiyun ret = config_phydm_read_txagc_8812f(dm, path, hw_rate,
2760*4882a593Smuzhiyun PDM_OFDM);
2761*4882a593Smuzhiyun }
2762*4882a593Smuzhiyun }
2763*4882a593Smuzhiyun #endif
2764*4882a593Smuzhiyun
2765*4882a593Smuzhiyun #if (RTL8197G_SUPPORT)
2766*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8197G) {
2767*4882a593Smuzhiyun if (hw_rate < 0x4) {
2768*4882a593Smuzhiyun ret = config_phydm_read_txagc_8197g(dm, path,
2769*4882a593Smuzhiyun hw_rate,
2770*4882a593Smuzhiyun PDM_CCK);
2771*4882a593Smuzhiyun } else {
2772*4882a593Smuzhiyun ret = config_phydm_read_txagc_8197g(dm, path,
2773*4882a593Smuzhiyun hw_rate,
2774*4882a593Smuzhiyun PDM_OFDM);
2775*4882a593Smuzhiyun }
2776*4882a593Smuzhiyun }
2777*4882a593Smuzhiyun #endif
2778*4882a593Smuzhiyun
2779*4882a593Smuzhiyun #if (RTL8721D_SUPPORT)
2780*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8721D)
2781*4882a593Smuzhiyun ret = config_phydm_read_txagc_8721d(dm, path, hw_rate);
2782*4882a593Smuzhiyun #endif
2783*4882a593Smuzhiyun #if (RTL8710C_SUPPORT)
2784*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8710C)
2785*4882a593Smuzhiyun ret = config_phydm_read_txagc_8710c(dm, path, hw_rate);
2786*4882a593Smuzhiyun #endif
2787*4882a593Smuzhiyun return ret;
2788*4882a593Smuzhiyun }
2789*4882a593Smuzhiyun
2790*4882a593Smuzhiyun #if (RTL8822C_SUPPORT)
phydm_shift_rxagc_table(void * dm_void,boolean is_pos_shift,u8 sft)2791*4882a593Smuzhiyun void phydm_shift_rxagc_table(void *dm_void, boolean is_pos_shift, u8 sft)
2792*4882a593Smuzhiyun {
2793*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2794*4882a593Smuzhiyun u8 i = 0;
2795*4882a593Smuzhiyun u8 j = 0;
2796*4882a593Smuzhiyun u32 reg = 0;
2797*4882a593Smuzhiyun u16 max_rf_gain = 0;
2798*4882a593Smuzhiyun u16 min_rf_gain = 0;
2799*4882a593Smuzhiyun
2800*4882a593Smuzhiyun dm->is_agc_tab_pos_shift = is_pos_shift;
2801*4882a593Smuzhiyun dm->agc_table_shift = sft;
2802*4882a593Smuzhiyun
2803*4882a593Smuzhiyun for (i = 0; i <= dm->agc_table_cnt; i++) {
2804*4882a593Smuzhiyun max_rf_gain = dm->agc_rf_gain_ori[i][0];
2805*4882a593Smuzhiyun min_rf_gain = dm->agc_rf_gain_ori[i][63];
2806*4882a593Smuzhiyun
2807*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8822C)
2808*4882a593Smuzhiyun dm->l_bnd_detect[i] = false;
2809*4882a593Smuzhiyun
2810*4882a593Smuzhiyun for (j = 0; j < 64; j++) {
2811*4882a593Smuzhiyun if (is_pos_shift) {
2812*4882a593Smuzhiyun if (j < sft)
2813*4882a593Smuzhiyun reg = (max_rf_gain & 0x3ff);
2814*4882a593Smuzhiyun else
2815*4882a593Smuzhiyun reg = (dm->agc_rf_gain_ori[i][j - sft] &
2816*4882a593Smuzhiyun 0x3ff);
2817*4882a593Smuzhiyun } else {
2818*4882a593Smuzhiyun if (j > 63 - sft)
2819*4882a593Smuzhiyun reg = (min_rf_gain & 0x3ff);
2820*4882a593Smuzhiyun
2821*4882a593Smuzhiyun else
2822*4882a593Smuzhiyun reg = (dm->agc_rf_gain_ori[i][j + sft] &
2823*4882a593Smuzhiyun 0x3ff);
2824*4882a593Smuzhiyun }
2825*4882a593Smuzhiyun dm->agc_rf_gain[i][j] = (u16)(reg & 0x3ff);
2826*4882a593Smuzhiyun
2827*4882a593Smuzhiyun reg |= (j & 0x3f) << 16;/*mp_gain_idx*/
2828*4882a593Smuzhiyun reg |= (i & 0xf) << 22;/*table*/
2829*4882a593Smuzhiyun reg |= BIT(29) | BIT(28);/*write en*/
2830*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d90, MASKDWORD, reg);
2831*4882a593Smuzhiyun }
2832*4882a593Smuzhiyun }
2833*4882a593Smuzhiyun
2834*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8822C)
2835*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x828, 0xf8, L_BND_DEFAULT_8822C);
2836*4882a593Smuzhiyun }
2837*4882a593Smuzhiyun #endif
2838*4882a593Smuzhiyun
2839*4882a593Smuzhiyun boolean
phydm_api_switch_bw_channel(void * dm_void,u8 ch,u8 pri_ch,enum channel_width bw)2840*4882a593Smuzhiyun phydm_api_switch_bw_channel(void *dm_void, u8 ch, u8 pri_ch,
2841*4882a593Smuzhiyun enum channel_width bw)
2842*4882a593Smuzhiyun {
2843*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2844*4882a593Smuzhiyun boolean ret = false;
2845*4882a593Smuzhiyun
2846*4882a593Smuzhiyun switch (dm->support_ic_type) {
2847*4882a593Smuzhiyun #if (RTL8822B_SUPPORT)
2848*4882a593Smuzhiyun case ODM_RTL8822B:
2849*4882a593Smuzhiyun ret = config_phydm_switch_channel_bw_8822b(dm, ch, pri_ch, bw);
2850*4882a593Smuzhiyun break;
2851*4882a593Smuzhiyun #endif
2852*4882a593Smuzhiyun
2853*4882a593Smuzhiyun #if (RTL8197F_SUPPORT)
2854*4882a593Smuzhiyun case ODM_RTL8197F:
2855*4882a593Smuzhiyun ret = config_phydm_switch_channel_bw_8197f(dm, ch, pri_ch, bw);
2856*4882a593Smuzhiyun break;
2857*4882a593Smuzhiyun #endif
2858*4882a593Smuzhiyun
2859*4882a593Smuzhiyun #if (RTL8821C_SUPPORT)
2860*4882a593Smuzhiyun case ODM_RTL8821C:
2861*4882a593Smuzhiyun ret = config_phydm_switch_channel_bw_8821c(dm, ch, pri_ch, bw);
2862*4882a593Smuzhiyun break;
2863*4882a593Smuzhiyun #endif
2864*4882a593Smuzhiyun
2865*4882a593Smuzhiyun #if (RTL8195B_SUPPORT)
2866*4882a593Smuzhiyun case ODM_RTL8195B:
2867*4882a593Smuzhiyun ret = config_phydm_switch_channel_bw_8195b(dm, ch, pri_ch, bw);
2868*4882a593Smuzhiyun break;
2869*4882a593Smuzhiyun #endif
2870*4882a593Smuzhiyun
2871*4882a593Smuzhiyun #if (RTL8192F_SUPPORT)
2872*4882a593Smuzhiyun case ODM_RTL8192F:
2873*4882a593Smuzhiyun ret = config_phydm_switch_channel_bw_8192f(dm, ch, pri_ch, bw);
2874*4882a593Smuzhiyun break;
2875*4882a593Smuzhiyun #endif
2876*4882a593Smuzhiyun
2877*4882a593Smuzhiyun #if (RTL8198F_SUPPORT)
2878*4882a593Smuzhiyun case ODM_RTL8198F:
2879*4882a593Smuzhiyun ret = config_phydm_switch_channel_bw_8198f(dm, ch, pri_ch, bw);
2880*4882a593Smuzhiyun break;
2881*4882a593Smuzhiyun #endif
2882*4882a593Smuzhiyun
2883*4882a593Smuzhiyun #if (RTL8822C_SUPPORT)
2884*4882a593Smuzhiyun case ODM_RTL8822C:
2885*4882a593Smuzhiyun ret = config_phydm_switch_channel_bw_8822c(dm, ch, pri_ch, bw);
2886*4882a593Smuzhiyun break;
2887*4882a593Smuzhiyun #endif
2888*4882a593Smuzhiyun
2889*4882a593Smuzhiyun #if (RTL8814B_SUPPORT)
2890*4882a593Smuzhiyun case ODM_RTL8814B:
2891*4882a593Smuzhiyun ret = config_phydm_switch_channel_bw_8814b(dm, ch, pri_ch, bw);
2892*4882a593Smuzhiyun break;
2893*4882a593Smuzhiyun #endif
2894*4882a593Smuzhiyun
2895*4882a593Smuzhiyun #if (RTL8812F_SUPPORT)
2896*4882a593Smuzhiyun case ODM_RTL8812F:
2897*4882a593Smuzhiyun ret = config_phydm_switch_channel_bw_8812f(dm, ch, pri_ch, bw);
2898*4882a593Smuzhiyun break;
2899*4882a593Smuzhiyun #endif
2900*4882a593Smuzhiyun
2901*4882a593Smuzhiyun #if (RTL8197G_SUPPORT)
2902*4882a593Smuzhiyun case ODM_RTL8197G:
2903*4882a593Smuzhiyun ret = config_phydm_switch_channel_bw_8197g(dm, ch, pri_ch, bw);
2904*4882a593Smuzhiyun break;
2905*4882a593Smuzhiyun #endif
2906*4882a593Smuzhiyun
2907*4882a593Smuzhiyun #if (RTL8721D_SUPPORT)
2908*4882a593Smuzhiyun case ODM_RTL8721D:
2909*4882a593Smuzhiyun ret = config_phydm_switch_channel_bw_8721d(dm, ch, pri_ch, bw);
2910*4882a593Smuzhiyun break;
2911*4882a593Smuzhiyun #endif
2912*4882a593Smuzhiyun #if (RTL8710C_SUPPORT)
2913*4882a593Smuzhiyun case ODM_RTL8710C:
2914*4882a593Smuzhiyun ret = config_phydm_switch_channel_bw_8710c(dm, ch, pri_ch, bw);
2915*4882a593Smuzhiyun break;
2916*4882a593Smuzhiyun #endif
2917*4882a593Smuzhiyun
2918*4882a593Smuzhiyun default:
2919*4882a593Smuzhiyun break;
2920*4882a593Smuzhiyun }
2921*4882a593Smuzhiyun return ret;
2922*4882a593Smuzhiyun }
2923*4882a593Smuzhiyun
2924*4882a593Smuzhiyun boolean
phydm_api_trx_mode(void * dm_void,enum bb_path tx_path,enum bb_path rx_path,enum bb_path tx_path_ctrl)2925*4882a593Smuzhiyun phydm_api_trx_mode(void *dm_void, enum bb_path tx_path, enum bb_path rx_path,
2926*4882a593Smuzhiyun enum bb_path tx_path_ctrl)
2927*4882a593Smuzhiyun {
2928*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2929*4882a593Smuzhiyun boolean ret = false;
2930*4882a593Smuzhiyun boolean is_2tx = false;
2931*4882a593Smuzhiyun
2932*4882a593Smuzhiyun if (tx_path_ctrl == BB_PATH_AB)
2933*4882a593Smuzhiyun is_2tx = true;
2934*4882a593Smuzhiyun
2935*4882a593Smuzhiyun switch (dm->support_ic_type) {
2936*4882a593Smuzhiyun #if (RTL8822B_SUPPORT)
2937*4882a593Smuzhiyun case ODM_RTL8822B:
2938*4882a593Smuzhiyun ret = config_phydm_trx_mode_8822b(dm, tx_path, rx_path,
2939*4882a593Smuzhiyun tx_path_ctrl);
2940*4882a593Smuzhiyun break;
2941*4882a593Smuzhiyun #endif
2942*4882a593Smuzhiyun
2943*4882a593Smuzhiyun #if (RTL8197F_SUPPORT)
2944*4882a593Smuzhiyun case ODM_RTL8197F:
2945*4882a593Smuzhiyun ret = config_phydm_trx_mode_8197f(dm, tx_path, rx_path, is_2tx);
2946*4882a593Smuzhiyun break;
2947*4882a593Smuzhiyun #endif
2948*4882a593Smuzhiyun
2949*4882a593Smuzhiyun #if (RTL8192F_SUPPORT)
2950*4882a593Smuzhiyun case ODM_RTL8192F:
2951*4882a593Smuzhiyun ret = config_phydm_trx_mode_8192f(dm, tx_path, rx_path,
2952*4882a593Smuzhiyun tx_path_ctrl);
2953*4882a593Smuzhiyun break;
2954*4882a593Smuzhiyun #endif
2955*4882a593Smuzhiyun
2956*4882a593Smuzhiyun #if (RTL8198F_SUPPORT)
2957*4882a593Smuzhiyun case ODM_RTL8198F:
2958*4882a593Smuzhiyun ret = config_phydm_trx_mode_8198f(dm, tx_path, rx_path, is_2tx);
2959*4882a593Smuzhiyun break;
2960*4882a593Smuzhiyun #endif
2961*4882a593Smuzhiyun
2962*4882a593Smuzhiyun #if (RTL8814B_SUPPORT)
2963*4882a593Smuzhiyun case ODM_RTL8814B:
2964*4882a593Smuzhiyun ret = config_phydm_trx_mode_8814b(dm, tx_path, rx_path);
2965*4882a593Smuzhiyun break;
2966*4882a593Smuzhiyun #endif
2967*4882a593Smuzhiyun
2968*4882a593Smuzhiyun #if (RTL8822C_SUPPORT)
2969*4882a593Smuzhiyun case ODM_RTL8822C:
2970*4882a593Smuzhiyun ret = config_phydm_trx_mode_8822c(dm, tx_path, rx_path,
2971*4882a593Smuzhiyun tx_path_ctrl);
2972*4882a593Smuzhiyun break;
2973*4882a593Smuzhiyun #endif
2974*4882a593Smuzhiyun
2975*4882a593Smuzhiyun #if (RTL8812F_SUPPORT)
2976*4882a593Smuzhiyun case ODM_RTL8812F:
2977*4882a593Smuzhiyun ret = config_phydm_trx_mode_8812f(dm, tx_path, rx_path, is_2tx);
2978*4882a593Smuzhiyun break;
2979*4882a593Smuzhiyun #endif
2980*4882a593Smuzhiyun
2981*4882a593Smuzhiyun #if (RTL8197G_SUPPORT)
2982*4882a593Smuzhiyun case ODM_RTL8197G:
2983*4882a593Smuzhiyun ret = config_phydm_trx_mode_8197g(dm, tx_path, rx_path, is_2tx);
2984*4882a593Smuzhiyun break;
2985*4882a593Smuzhiyun #endif
2986*4882a593Smuzhiyun
2987*4882a593Smuzhiyun #if (RTL8721D_SUPPORT)
2988*4882a593Smuzhiyun case ODM_RTL8721D:
2989*4882a593Smuzhiyun ret = config_phydm_trx_mode_8721d(dm, tx_path, rx_path, is_2tx);
2990*4882a593Smuzhiyun break;
2991*4882a593Smuzhiyun #endif
2992*4882a593Smuzhiyun
2993*4882a593Smuzhiyun #if (RTL8710C_SUPPORT)
2994*4882a593Smuzhiyun case ODM_RTL8710C:
2995*4882a593Smuzhiyun ret = config_phydm_trx_mode_8710c(dm, tx_path, rx_path, is_2tx);
2996*4882a593Smuzhiyun break;
2997*4882a593Smuzhiyun #endif
2998*4882a593Smuzhiyun }
2999*4882a593Smuzhiyun return ret;
3000*4882a593Smuzhiyun }
3001*4882a593Smuzhiyun #endif
3002*4882a593Smuzhiyun
3003*4882a593Smuzhiyun #ifdef PHYDM_COMMON_API_NOT_SUPPORT
config_phydm_read_txagc_n(void * dm_void,enum rf_path path,u8 hw_rate)3004*4882a593Smuzhiyun u8 config_phydm_read_txagc_n(void *dm_void, enum rf_path path, u8 hw_rate)
3005*4882a593Smuzhiyun {
3006*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
3007*4882a593Smuzhiyun u8 read_back_data = INVALID_TXAGC_DATA;
3008*4882a593Smuzhiyun u32 reg_txagc;
3009*4882a593Smuzhiyun u32 reg_mask;
3010*4882a593Smuzhiyun /* This function is for 92E/88E etc... */
3011*4882a593Smuzhiyun /* @Input need to be HW rate index, not driver rate index!!!! */
3012*4882a593Smuzhiyun
3013*4882a593Smuzhiyun /* @Error handling */
3014*4882a593Smuzhiyun if (path > RF_PATH_B || hw_rate > ODM_RATEMCS15) {
3015*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_PHY_CONFIG, "%s: unsupported path (%d)\n",
3016*4882a593Smuzhiyun __func__, path);
3017*4882a593Smuzhiyun return INVALID_TXAGC_DATA;
3018*4882a593Smuzhiyun }
3019*4882a593Smuzhiyun
3020*4882a593Smuzhiyun if (path == RF_PATH_A) {
3021*4882a593Smuzhiyun switch (hw_rate) {
3022*4882a593Smuzhiyun case ODM_RATE1M:
3023*4882a593Smuzhiyun reg_txagc = R_0xe08;
3024*4882a593Smuzhiyun reg_mask = 0x00007f00;
3025*4882a593Smuzhiyun break;
3026*4882a593Smuzhiyun case ODM_RATE2M:
3027*4882a593Smuzhiyun reg_txagc = R_0x86c;
3028*4882a593Smuzhiyun reg_mask = 0x00007f00;
3029*4882a593Smuzhiyun break;
3030*4882a593Smuzhiyun case ODM_RATE5_5M:
3031*4882a593Smuzhiyun reg_txagc = R_0x86c;
3032*4882a593Smuzhiyun reg_mask = 0x007f0000;
3033*4882a593Smuzhiyun break;
3034*4882a593Smuzhiyun case ODM_RATE11M:
3035*4882a593Smuzhiyun reg_txagc = R_0x86c;
3036*4882a593Smuzhiyun reg_mask = 0x7f000000;
3037*4882a593Smuzhiyun break;
3038*4882a593Smuzhiyun
3039*4882a593Smuzhiyun case ODM_RATE6M:
3040*4882a593Smuzhiyun reg_txagc = R_0xe00;
3041*4882a593Smuzhiyun reg_mask = 0x0000007f;
3042*4882a593Smuzhiyun break;
3043*4882a593Smuzhiyun case ODM_RATE9M:
3044*4882a593Smuzhiyun reg_txagc = R_0xe00;
3045*4882a593Smuzhiyun reg_mask = 0x00007f00;
3046*4882a593Smuzhiyun break;
3047*4882a593Smuzhiyun case ODM_RATE12M:
3048*4882a593Smuzhiyun reg_txagc = R_0xe00;
3049*4882a593Smuzhiyun reg_mask = 0x007f0000;
3050*4882a593Smuzhiyun break;
3051*4882a593Smuzhiyun case ODM_RATE18M:
3052*4882a593Smuzhiyun reg_txagc = R_0xe00;
3053*4882a593Smuzhiyun reg_mask = 0x7f000000;
3054*4882a593Smuzhiyun break;
3055*4882a593Smuzhiyun case ODM_RATE24M:
3056*4882a593Smuzhiyun reg_txagc = R_0xe04;
3057*4882a593Smuzhiyun reg_mask = 0x0000007f;
3058*4882a593Smuzhiyun break;
3059*4882a593Smuzhiyun case ODM_RATE36M:
3060*4882a593Smuzhiyun reg_txagc = R_0xe04;
3061*4882a593Smuzhiyun reg_mask = 0x00007f00;
3062*4882a593Smuzhiyun break;
3063*4882a593Smuzhiyun case ODM_RATE48M:
3064*4882a593Smuzhiyun reg_txagc = R_0xe04;
3065*4882a593Smuzhiyun reg_mask = 0x007f0000;
3066*4882a593Smuzhiyun break;
3067*4882a593Smuzhiyun case ODM_RATE54M:
3068*4882a593Smuzhiyun reg_txagc = R_0xe04;
3069*4882a593Smuzhiyun reg_mask = 0x7f000000;
3070*4882a593Smuzhiyun break;
3071*4882a593Smuzhiyun
3072*4882a593Smuzhiyun case ODM_RATEMCS0:
3073*4882a593Smuzhiyun reg_txagc = R_0xe10;
3074*4882a593Smuzhiyun reg_mask = 0x0000007f;
3075*4882a593Smuzhiyun break;
3076*4882a593Smuzhiyun case ODM_RATEMCS1:
3077*4882a593Smuzhiyun reg_txagc = R_0xe10;
3078*4882a593Smuzhiyun reg_mask = 0x00007f00;
3079*4882a593Smuzhiyun break;
3080*4882a593Smuzhiyun case ODM_RATEMCS2:
3081*4882a593Smuzhiyun reg_txagc = R_0xe10;
3082*4882a593Smuzhiyun reg_mask = 0x007f0000;
3083*4882a593Smuzhiyun break;
3084*4882a593Smuzhiyun case ODM_RATEMCS3:
3085*4882a593Smuzhiyun reg_txagc = R_0xe10;
3086*4882a593Smuzhiyun reg_mask = 0x7f000000;
3087*4882a593Smuzhiyun break;
3088*4882a593Smuzhiyun case ODM_RATEMCS4:
3089*4882a593Smuzhiyun reg_txagc = R_0xe14;
3090*4882a593Smuzhiyun reg_mask = 0x0000007f;
3091*4882a593Smuzhiyun break;
3092*4882a593Smuzhiyun case ODM_RATEMCS5:
3093*4882a593Smuzhiyun reg_txagc = R_0xe14;
3094*4882a593Smuzhiyun reg_mask = 0x00007f00;
3095*4882a593Smuzhiyun break;
3096*4882a593Smuzhiyun case ODM_RATEMCS6:
3097*4882a593Smuzhiyun reg_txagc = R_0xe14;
3098*4882a593Smuzhiyun reg_mask = 0x007f0000;
3099*4882a593Smuzhiyun break;
3100*4882a593Smuzhiyun case ODM_RATEMCS7:
3101*4882a593Smuzhiyun reg_txagc = R_0xe14;
3102*4882a593Smuzhiyun reg_mask = 0x7f000000;
3103*4882a593Smuzhiyun break;
3104*4882a593Smuzhiyun case ODM_RATEMCS8:
3105*4882a593Smuzhiyun reg_txagc = R_0xe18;
3106*4882a593Smuzhiyun reg_mask = 0x0000007f;
3107*4882a593Smuzhiyun break;
3108*4882a593Smuzhiyun case ODM_RATEMCS9:
3109*4882a593Smuzhiyun reg_txagc = R_0xe18;
3110*4882a593Smuzhiyun reg_mask = 0x00007f00;
3111*4882a593Smuzhiyun break;
3112*4882a593Smuzhiyun case ODM_RATEMCS10:
3113*4882a593Smuzhiyun reg_txagc = R_0xe18;
3114*4882a593Smuzhiyun reg_mask = 0x007f0000;
3115*4882a593Smuzhiyun break;
3116*4882a593Smuzhiyun case ODM_RATEMCS11:
3117*4882a593Smuzhiyun reg_txagc = R_0xe18;
3118*4882a593Smuzhiyun reg_mask = 0x7f000000;
3119*4882a593Smuzhiyun break;
3120*4882a593Smuzhiyun case ODM_RATEMCS12:
3121*4882a593Smuzhiyun reg_txagc = R_0xe1c;
3122*4882a593Smuzhiyun reg_mask = 0x0000007f;
3123*4882a593Smuzhiyun break;
3124*4882a593Smuzhiyun case ODM_RATEMCS13:
3125*4882a593Smuzhiyun reg_txagc = R_0xe1c;
3126*4882a593Smuzhiyun reg_mask = 0x00007f00;
3127*4882a593Smuzhiyun break;
3128*4882a593Smuzhiyun case ODM_RATEMCS14:
3129*4882a593Smuzhiyun reg_txagc = R_0xe1c;
3130*4882a593Smuzhiyun reg_mask = 0x007f0000;
3131*4882a593Smuzhiyun break;
3132*4882a593Smuzhiyun case ODM_RATEMCS15:
3133*4882a593Smuzhiyun reg_txagc = R_0xe1c;
3134*4882a593Smuzhiyun reg_mask = 0x7f000000;
3135*4882a593Smuzhiyun break;
3136*4882a593Smuzhiyun
3137*4882a593Smuzhiyun default:
3138*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_PHY_CONFIG, "Invalid HWrate!\n");
3139*4882a593Smuzhiyun break;
3140*4882a593Smuzhiyun }
3141*4882a593Smuzhiyun } else if (path == RF_PATH_B) {
3142*4882a593Smuzhiyun switch (hw_rate) {
3143*4882a593Smuzhiyun case ODM_RATE1M:
3144*4882a593Smuzhiyun reg_txagc = R_0x838;
3145*4882a593Smuzhiyun reg_mask = 0x00007f00;
3146*4882a593Smuzhiyun break;
3147*4882a593Smuzhiyun case ODM_RATE2M:
3148*4882a593Smuzhiyun reg_txagc = R_0x838;
3149*4882a593Smuzhiyun reg_mask = 0x007f0000;
3150*4882a593Smuzhiyun break;
3151*4882a593Smuzhiyun case ODM_RATE5_5M:
3152*4882a593Smuzhiyun reg_txagc = R_0x838;
3153*4882a593Smuzhiyun reg_mask = 0x7f000000;
3154*4882a593Smuzhiyun break;
3155*4882a593Smuzhiyun case ODM_RATE11M:
3156*4882a593Smuzhiyun reg_txagc = R_0x86c;
3157*4882a593Smuzhiyun reg_mask = 0x0000007f;
3158*4882a593Smuzhiyun break;
3159*4882a593Smuzhiyun
3160*4882a593Smuzhiyun case ODM_RATE6M:
3161*4882a593Smuzhiyun reg_txagc = R_0x830;
3162*4882a593Smuzhiyun reg_mask = 0x0000007f;
3163*4882a593Smuzhiyun break;
3164*4882a593Smuzhiyun case ODM_RATE9M:
3165*4882a593Smuzhiyun reg_txagc = R_0x830;
3166*4882a593Smuzhiyun reg_mask = 0x00007f00;
3167*4882a593Smuzhiyun break;
3168*4882a593Smuzhiyun case ODM_RATE12M:
3169*4882a593Smuzhiyun reg_txagc = R_0x830;
3170*4882a593Smuzhiyun reg_mask = 0x007f0000;
3171*4882a593Smuzhiyun break;
3172*4882a593Smuzhiyun case ODM_RATE18M:
3173*4882a593Smuzhiyun reg_txagc = R_0x830;
3174*4882a593Smuzhiyun reg_mask = 0x7f000000;
3175*4882a593Smuzhiyun break;
3176*4882a593Smuzhiyun case ODM_RATE24M:
3177*4882a593Smuzhiyun reg_txagc = R_0x834;
3178*4882a593Smuzhiyun reg_mask = 0x0000007f;
3179*4882a593Smuzhiyun break;
3180*4882a593Smuzhiyun case ODM_RATE36M:
3181*4882a593Smuzhiyun reg_txagc = R_0x834;
3182*4882a593Smuzhiyun reg_mask = 0x00007f00;
3183*4882a593Smuzhiyun break;
3184*4882a593Smuzhiyun case ODM_RATE48M:
3185*4882a593Smuzhiyun reg_txagc = R_0x834;
3186*4882a593Smuzhiyun reg_mask = 0x007f0000;
3187*4882a593Smuzhiyun break;
3188*4882a593Smuzhiyun case ODM_RATE54M:
3189*4882a593Smuzhiyun reg_txagc = R_0x834;
3190*4882a593Smuzhiyun reg_mask = 0x7f000000;
3191*4882a593Smuzhiyun break;
3192*4882a593Smuzhiyun
3193*4882a593Smuzhiyun case ODM_RATEMCS0:
3194*4882a593Smuzhiyun reg_txagc = R_0x83c;
3195*4882a593Smuzhiyun reg_mask = 0x0000007f;
3196*4882a593Smuzhiyun break;
3197*4882a593Smuzhiyun case ODM_RATEMCS1:
3198*4882a593Smuzhiyun reg_txagc = R_0x83c;
3199*4882a593Smuzhiyun reg_mask = 0x00007f00;
3200*4882a593Smuzhiyun break;
3201*4882a593Smuzhiyun case ODM_RATEMCS2:
3202*4882a593Smuzhiyun reg_txagc = R_0x83c;
3203*4882a593Smuzhiyun reg_mask = 0x007f0000;
3204*4882a593Smuzhiyun break;
3205*4882a593Smuzhiyun case ODM_RATEMCS3:
3206*4882a593Smuzhiyun reg_txagc = R_0x83c;
3207*4882a593Smuzhiyun reg_mask = 0x7f000000;
3208*4882a593Smuzhiyun break;
3209*4882a593Smuzhiyun case ODM_RATEMCS4:
3210*4882a593Smuzhiyun reg_txagc = R_0x848;
3211*4882a593Smuzhiyun reg_mask = 0x0000007f;
3212*4882a593Smuzhiyun break;
3213*4882a593Smuzhiyun case ODM_RATEMCS5:
3214*4882a593Smuzhiyun reg_txagc = R_0x848;
3215*4882a593Smuzhiyun reg_mask = 0x00007f00;
3216*4882a593Smuzhiyun break;
3217*4882a593Smuzhiyun case ODM_RATEMCS6:
3218*4882a593Smuzhiyun reg_txagc = R_0x848;
3219*4882a593Smuzhiyun reg_mask = 0x007f0000;
3220*4882a593Smuzhiyun break;
3221*4882a593Smuzhiyun case ODM_RATEMCS7:
3222*4882a593Smuzhiyun reg_txagc = R_0x848;
3223*4882a593Smuzhiyun reg_mask = 0x7f000000;
3224*4882a593Smuzhiyun break;
3225*4882a593Smuzhiyun
3226*4882a593Smuzhiyun case ODM_RATEMCS8:
3227*4882a593Smuzhiyun reg_txagc = R_0x84c;
3228*4882a593Smuzhiyun reg_mask = 0x0000007f;
3229*4882a593Smuzhiyun break;
3230*4882a593Smuzhiyun case ODM_RATEMCS9:
3231*4882a593Smuzhiyun reg_txagc = R_0x84c;
3232*4882a593Smuzhiyun reg_mask = 0x00007f00;
3233*4882a593Smuzhiyun break;
3234*4882a593Smuzhiyun case ODM_RATEMCS10:
3235*4882a593Smuzhiyun reg_txagc = R_0x84c;
3236*4882a593Smuzhiyun reg_mask = 0x007f0000;
3237*4882a593Smuzhiyun break;
3238*4882a593Smuzhiyun case ODM_RATEMCS11:
3239*4882a593Smuzhiyun reg_txagc = R_0x84c;
3240*4882a593Smuzhiyun reg_mask = 0x7f000000;
3241*4882a593Smuzhiyun break;
3242*4882a593Smuzhiyun case ODM_RATEMCS12:
3243*4882a593Smuzhiyun reg_txagc = R_0x868;
3244*4882a593Smuzhiyun reg_mask = 0x0000007f;
3245*4882a593Smuzhiyun break;
3246*4882a593Smuzhiyun case ODM_RATEMCS13:
3247*4882a593Smuzhiyun reg_txagc = R_0x868;
3248*4882a593Smuzhiyun reg_mask = 0x00007f00;
3249*4882a593Smuzhiyun break;
3250*4882a593Smuzhiyun case ODM_RATEMCS14:
3251*4882a593Smuzhiyun reg_txagc = R_0x868;
3252*4882a593Smuzhiyun reg_mask = 0x007f0000;
3253*4882a593Smuzhiyun break;
3254*4882a593Smuzhiyun case ODM_RATEMCS15:
3255*4882a593Smuzhiyun reg_txagc = R_0x868;
3256*4882a593Smuzhiyun reg_mask = 0x7f000000;
3257*4882a593Smuzhiyun break;
3258*4882a593Smuzhiyun
3259*4882a593Smuzhiyun default:
3260*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_PHY_CONFIG, "Invalid HWrate!\n");
3261*4882a593Smuzhiyun break;
3262*4882a593Smuzhiyun }
3263*4882a593Smuzhiyun } else {
3264*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_PHY_CONFIG, "Invalid RF path!!\n");
3265*4882a593Smuzhiyun }
3266*4882a593Smuzhiyun read_back_data = (u8)odm_get_bb_reg(dm, reg_txagc, reg_mask);
3267*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_PHY_CONFIG, "%s: path-%d rate index 0x%x = 0x%x\n",
3268*4882a593Smuzhiyun __func__, path, hw_rate, read_back_data);
3269*4882a593Smuzhiyun return read_back_data;
3270*4882a593Smuzhiyun }
3271*4882a593Smuzhiyun #endif
3272*4882a593Smuzhiyun
3273*4882a593Smuzhiyun #ifdef CONFIG_MCC_DM
3274*4882a593Smuzhiyun #ifdef DYN_ANT_WEIGHTING_SUPPORT
phydm_set_weighting_cmn(struct dm_struct * dm)3275*4882a593Smuzhiyun void phydm_set_weighting_cmn(struct dm_struct *dm)
3276*4882a593Smuzhiyun {
3277*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_COMP_MCC, "%s\n", __func__);
3278*4882a593Smuzhiyun odm_set_bb_reg(dm, 0xc04, (BIT(18) | BIT(21)), 0x0);
3279*4882a593Smuzhiyun odm_set_bb_reg(dm, 0xe04, (BIT(18) | BIT(21)), 0x0);
3280*4882a593Smuzhiyun }
3281*4882a593Smuzhiyun
phydm_set_weighting_mcc(u8 b_equal_weighting,void * dm_void,u8 port)3282*4882a593Smuzhiyun void phydm_set_weighting_mcc(u8 b_equal_weighting, void *dm_void, u8 port)
3283*4882a593Smuzhiyun {
3284*4882a593Smuzhiyun /*u8 reg_8;*/
3285*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
3286*4882a593Smuzhiyun struct _phydm_mcc_dm_ *mcc_dm = &dm->mcc_dm;
3287*4882a593Smuzhiyun u8 val_0x98e, val_0x98f, val_0x81b;
3288*4882a593Smuzhiyun u32 temp_reg;
3289*4882a593Smuzhiyun
3290*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_COMP_MCC, "ant_weighting_mcc, port = %d\n", port);
3291*4882a593Smuzhiyun if (b_equal_weighting) {
3292*4882a593Smuzhiyun temp_reg = odm_get_bb_reg(dm, 0x98c, 0x00ff0000);
3293*4882a593Smuzhiyun val_0x98e = (u8)(temp_reg >> 16) & 0xc0;
3294*4882a593Smuzhiyun temp_reg = odm_get_bb_reg(dm, 0x98c, 0xff000000);
3295*4882a593Smuzhiyun val_0x98f = (u8)(temp_reg >> 24) & 0x7f;
3296*4882a593Smuzhiyun temp_reg = odm_get_bb_reg(dm, 0x818, 0xff000000);
3297*4882a593Smuzhiyun val_0x81b = (u8)(temp_reg >> 24) & 0xfd;
3298*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_COMP_MCC, "Equal weighting ,rssi_min = %d\n",
3299*4882a593Smuzhiyun dm->rssi_min);
3300*4882a593Smuzhiyun /*equal weighting*/
3301*4882a593Smuzhiyun } else {
3302*4882a593Smuzhiyun val_0x98e = 0x44;
3303*4882a593Smuzhiyun val_0x98f = 0x43;
3304*4882a593Smuzhiyun temp_reg = odm_get_bb_reg(dm, 0x818, 0xff000000);
3305*4882a593Smuzhiyun val_0x81b = (u8)(temp_reg >> 24) | BIT(2);
3306*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_COMP_MCC, "AGC weighting ,rssi_min = %d\n",
3307*4882a593Smuzhiyun dm->rssi_min);
3308*4882a593Smuzhiyun /*fix sec_min_wgt = 1/2*/
3309*4882a593Smuzhiyun }
3310*4882a593Smuzhiyun mcc_dm->mcc_reg_id[2] = 0x2;
3311*4882a593Smuzhiyun mcc_dm->mcc_dm_reg[2] = 0x98e;
3312*4882a593Smuzhiyun mcc_dm->mcc_dm_val[2][port] = val_0x98e;
3313*4882a593Smuzhiyun
3314*4882a593Smuzhiyun mcc_dm->mcc_reg_id[3] = 0x3;
3315*4882a593Smuzhiyun mcc_dm->mcc_dm_reg[3] = 0x98f;
3316*4882a593Smuzhiyun mcc_dm->mcc_dm_val[3][port] = val_0x98f;
3317*4882a593Smuzhiyun
3318*4882a593Smuzhiyun mcc_dm->mcc_reg_id[4] = 0x4;
3319*4882a593Smuzhiyun mcc_dm->mcc_dm_reg[4] = 0x81b;
3320*4882a593Smuzhiyun mcc_dm->mcc_dm_val[4][port] = val_0x81b;
3321*4882a593Smuzhiyun }
3322*4882a593Smuzhiyun
phydm_dyn_ant_dec_mcc(u8 port,u8 rssi_in,void * dm_void)3323*4882a593Smuzhiyun void phydm_dyn_ant_dec_mcc(u8 port, u8 rssi_in, void *dm_void)
3324*4882a593Smuzhiyun {
3325*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
3326*4882a593Smuzhiyun u8 rssi_l2h = 43, rssi_h2l = 37;
3327*4882a593Smuzhiyun
3328*4882a593Smuzhiyun if (rssi_in == 0xff)
3329*4882a593Smuzhiyun phydm_set_weighting_mcc(FALSE, dm, port);
3330*4882a593Smuzhiyun else if (rssi_in >= rssi_l2h)
3331*4882a593Smuzhiyun phydm_set_weighting_mcc(TRUE, dm, port);
3332*4882a593Smuzhiyun else if (rssi_in <= rssi_h2l)
3333*4882a593Smuzhiyun phydm_set_weighting_mcc(FALSE, dm, port);
3334*4882a593Smuzhiyun }
3335*4882a593Smuzhiyun
phydm_dynamic_ant_weighting_mcc_8822b(void * dm_void)3336*4882a593Smuzhiyun void phydm_dynamic_ant_weighting_mcc_8822b(void *dm_void)
3337*4882a593Smuzhiyun {
3338*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
3339*4882a593Smuzhiyun struct _phydm_mcc_dm_ *mcc_dm = &dm->mcc_dm;
3340*4882a593Smuzhiyun u8 i;
3341*4882a593Smuzhiyun
3342*4882a593Smuzhiyun phydm_set_weighting_cmn(dm);
3343*4882a593Smuzhiyun for (i = 0; i <= 1; i++)
3344*4882a593Smuzhiyun phydm_dyn_ant_dec_mcc(i, mcc_dm->mcc_rssi[i], dm);
3345*4882a593Smuzhiyun }
3346*4882a593Smuzhiyun #endif /*#ifdef DYN_ANT_WEIGHTING_SUPPORT*/
3347*4882a593Smuzhiyun
phydm_mcc_init(void * dm_void)3348*4882a593Smuzhiyun void phydm_mcc_init(void *dm_void)
3349*4882a593Smuzhiyun {
3350*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
3351*4882a593Smuzhiyun struct _phydm_mcc_dm_ *mcc_dm = &dm->mcc_dm;
3352*4882a593Smuzhiyun u8 i;
3353*4882a593Smuzhiyun
3354*4882a593Smuzhiyun /*PHYDM_DBG(dm, DBG_COMP_MCC, ("MCC init\n"));*/
3355*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_COMP_MCC, "MCC init\n");
3356*4882a593Smuzhiyun for (i = 0; i < MCC_DM_REG_NUM; i++) {
3357*4882a593Smuzhiyun mcc_dm->mcc_reg_id[i] = 0xff;
3358*4882a593Smuzhiyun mcc_dm->mcc_dm_reg[i] = 0;
3359*4882a593Smuzhiyun mcc_dm->mcc_dm_val[i][0] = 0;
3360*4882a593Smuzhiyun mcc_dm->mcc_dm_val[i][1] = 0;
3361*4882a593Smuzhiyun }
3362*4882a593Smuzhiyun for (i = 0; i < NUM_STA; i++) {
3363*4882a593Smuzhiyun mcc_dm->sta_macid[0][i] = 0xff;
3364*4882a593Smuzhiyun mcc_dm->sta_macid[1][i] = 0xff;
3365*4882a593Smuzhiyun }
3366*4882a593Smuzhiyun /* Function init */
3367*4882a593Smuzhiyun dm->is_stop_dym_ant_weighting = 0;
3368*4882a593Smuzhiyun }
3369*4882a593Smuzhiyun
phydm_check(void * dm_void)3370*4882a593Smuzhiyun u8 phydm_check(void *dm_void)
3371*4882a593Smuzhiyun {
3372*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
3373*4882a593Smuzhiyun struct _phydm_mcc_dm_ *mcc_dm = &dm->mcc_dm;
3374*4882a593Smuzhiyun struct cmn_sta_info *p_entry = NULL;
3375*4882a593Smuzhiyun u8 shift = 0;
3376*4882a593Smuzhiyun u8 i = 0;
3377*4882a593Smuzhiyun u8 j = 0;
3378*4882a593Smuzhiyun u8 rssi_min[2] = {0xff, 0xff};
3379*4882a593Smuzhiyun u8 sta_num = 8;
3380*4882a593Smuzhiyun u8 mcc_macid = 0;
3381*4882a593Smuzhiyun
3382*4882a593Smuzhiyun for (i = 0; i <= 1; i++) {
3383*4882a593Smuzhiyun for (j = 0; j < sta_num; j++) {
3384*4882a593Smuzhiyun if (mcc_dm->sta_macid[i][j] != 0xff) {
3385*4882a593Smuzhiyun mcc_macid = mcc_dm->sta_macid[i][j];
3386*4882a593Smuzhiyun p_entry = dm->phydm_sta_info[mcc_macid];
3387*4882a593Smuzhiyun if (!p_entry) {
3388*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_COMP_MCC,
3389*4882a593Smuzhiyun "PEntry NULL(mac=%d)\n",
3390*4882a593Smuzhiyun mcc_dm->sta_macid[i][j]);
3391*4882a593Smuzhiyun return _FAIL;
3392*4882a593Smuzhiyun }
3393*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_COMP_MCC,
3394*4882a593Smuzhiyun "undec_smoothed_pwdb=%d\n",
3395*4882a593Smuzhiyun p_entry->rssi_stat.rssi);
3396*4882a593Smuzhiyun if (p_entry->rssi_stat.rssi < rssi_min[i])
3397*4882a593Smuzhiyun rssi_min[i] = p_entry->rssi_stat.rssi;
3398*4882a593Smuzhiyun }
3399*4882a593Smuzhiyun }
3400*4882a593Smuzhiyun }
3401*4882a593Smuzhiyun mcc_dm->mcc_rssi[0] = (u8)rssi_min[0];
3402*4882a593Smuzhiyun mcc_dm->mcc_rssi[1] = (u8)rssi_min[1];
3403*4882a593Smuzhiyun return _SUCCESS;
3404*4882a593Smuzhiyun }
3405*4882a593Smuzhiyun
phydm_mcc_h2ccmd_rst(void * dm_void)3406*4882a593Smuzhiyun void phydm_mcc_h2ccmd_rst(void *dm_void)
3407*4882a593Smuzhiyun {
3408*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
3409*4882a593Smuzhiyun struct _phydm_mcc_dm_ *mcc_dm = &dm->mcc_dm;
3410*4882a593Smuzhiyun u8 i;
3411*4882a593Smuzhiyun u8 regid;
3412*4882a593Smuzhiyun u8 h2c_mcc[H2C_MAX_LENGTH];
3413*4882a593Smuzhiyun
3414*4882a593Smuzhiyun /* RST MCC */
3415*4882a593Smuzhiyun for (i = 0; i < H2C_MAX_LENGTH; i++)
3416*4882a593Smuzhiyun h2c_mcc[i] = 0xff;
3417*4882a593Smuzhiyun h2c_mcc[0] = 0x00;
3418*4882a593Smuzhiyun odm_fill_h2c_cmd(dm, PHYDM_H2C_MCC, H2C_MAX_LENGTH, h2c_mcc);
3419*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_COMP_MCC, "MCC H2C RST\n");
3420*4882a593Smuzhiyun }
3421*4882a593Smuzhiyun
phydm_mcc_h2ccmd(void * dm_void)3422*4882a593Smuzhiyun void phydm_mcc_h2ccmd(void *dm_void)
3423*4882a593Smuzhiyun {
3424*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
3425*4882a593Smuzhiyun struct _phydm_mcc_dm_ *mcc_dm = &dm->mcc_dm;
3426*4882a593Smuzhiyun u8 i;
3427*4882a593Smuzhiyun u8 regid;
3428*4882a593Smuzhiyun u8 h2c_mcc[H2C_MAX_LENGTH];
3429*4882a593Smuzhiyun
3430*4882a593Smuzhiyun if (mcc_dm->mcc_rf_ch[0] == 0xff && mcc_dm->mcc_rf_ch[1] == 0xff) {
3431*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_COMP_MCC, "MCC channel Error\n");
3432*4882a593Smuzhiyun return;
3433*4882a593Smuzhiyun }
3434*4882a593Smuzhiyun /* Set Channel number */
3435*4882a593Smuzhiyun for (i = 0; i < H2C_MAX_LENGTH; i++)
3436*4882a593Smuzhiyun h2c_mcc[i] = 0xff;
3437*4882a593Smuzhiyun h2c_mcc[0] = 0xe0;
3438*4882a593Smuzhiyun h2c_mcc[1] = (u8)(mcc_dm->mcc_rf_ch[0]);
3439*4882a593Smuzhiyun h2c_mcc[2] = (u8)(mcc_dm->mcc_rf_ch[0] >> 8);
3440*4882a593Smuzhiyun h2c_mcc[3] = (u8)(mcc_dm->mcc_rf_ch[1]);
3441*4882a593Smuzhiyun h2c_mcc[4] = (u8)(mcc_dm->mcc_rf_ch[1] >> 8);
3442*4882a593Smuzhiyun h2c_mcc[5] = 0xff;
3443*4882a593Smuzhiyun h2c_mcc[6] = 0xff;
3444*4882a593Smuzhiyun odm_fill_h2c_cmd(dm, PHYDM_H2C_MCC, H2C_MAX_LENGTH, h2c_mcc);
3445*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_COMP_MCC,
3446*4882a593Smuzhiyun "MCC H2C SetCH: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
3447*4882a593Smuzhiyun h2c_mcc[0], h2c_mcc[1], h2c_mcc[2], h2c_mcc[3],
3448*4882a593Smuzhiyun h2c_mcc[4], h2c_mcc[5], h2c_mcc[6]);
3449*4882a593Smuzhiyun
3450*4882a593Smuzhiyun /* Set Reg and value*/
3451*4882a593Smuzhiyun for (i = 0; i < H2C_MAX_LENGTH; i++)
3452*4882a593Smuzhiyun h2c_mcc[i] = 0xff;
3453*4882a593Smuzhiyun
3454*4882a593Smuzhiyun for (i = 0; i < MCC_DM_REG_NUM; i++) {
3455*4882a593Smuzhiyun regid = mcc_dm->mcc_reg_id[i];
3456*4882a593Smuzhiyun if (regid != 0xff) {
3457*4882a593Smuzhiyun h2c_mcc[0] = 0xa0 | (regid & 0x1f);
3458*4882a593Smuzhiyun h2c_mcc[1] = (u8)(mcc_dm->mcc_dm_reg[i]);
3459*4882a593Smuzhiyun h2c_mcc[2] = (u8)(mcc_dm->mcc_dm_reg[i] >> 8);
3460*4882a593Smuzhiyun h2c_mcc[3] = mcc_dm->mcc_dm_val[i][0];
3461*4882a593Smuzhiyun h2c_mcc[4] = mcc_dm->mcc_dm_val[i][1];
3462*4882a593Smuzhiyun h2c_mcc[5] = 0xff;
3463*4882a593Smuzhiyun h2c_mcc[6] = 0xff;
3464*4882a593Smuzhiyun odm_fill_h2c_cmd(dm, PHYDM_H2C_MCC, H2C_MAX_LENGTH,
3465*4882a593Smuzhiyun h2c_mcc);
3466*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_COMP_MCC,
3467*4882a593Smuzhiyun "MCC H2C: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
3468*4882a593Smuzhiyun h2c_mcc[0], h2c_mcc[1], h2c_mcc[2],
3469*4882a593Smuzhiyun h2c_mcc[3], h2c_mcc[4],
3470*4882a593Smuzhiyun h2c_mcc[5], h2c_mcc[6]);
3471*4882a593Smuzhiyun }
3472*4882a593Smuzhiyun }
3473*4882a593Smuzhiyun }
3474*4882a593Smuzhiyun
phydm_mcc_ctrl(void * dm_void)3475*4882a593Smuzhiyun void phydm_mcc_ctrl(void *dm_void)
3476*4882a593Smuzhiyun {
3477*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
3478*4882a593Smuzhiyun struct _phydm_mcc_dm_ *mcc_dm = &dm->mcc_dm;
3479*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
3480*4882a593Smuzhiyun
3481*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_COMP_MCC, "MCC status: %x\n", mcc_dm->mcc_status);
3482*4882a593Smuzhiyun /*MCC stage no change*/
3483*4882a593Smuzhiyun if (mcc_dm->mcc_status == mcc_dm->mcc_pre_status)
3484*4882a593Smuzhiyun return;
3485*4882a593Smuzhiyun /*Not in MCC stage*/
3486*4882a593Smuzhiyun if (mcc_dm->mcc_status == 0) {
3487*4882a593Smuzhiyun /* Enable normal Ant-weighting */
3488*4882a593Smuzhiyun dm->is_stop_dym_ant_weighting = 0;
3489*4882a593Smuzhiyun /* Enable normal DIG */
3490*4882a593Smuzhiyun odm_pause_dig(dm, PHYDM_RESUME, PHYDM_PAUSE_LEVEL_1, 0x20);
3491*4882a593Smuzhiyun } else {
3492*4882a593Smuzhiyun /* Disable normal Ant-weighting */
3493*4882a593Smuzhiyun dm->is_stop_dym_ant_weighting = 1;
3494*4882a593Smuzhiyun /* Enable normal DIG */
3495*4882a593Smuzhiyun odm_pause_dig(dm, PHYDM_PAUSE_NO_SET, PHYDM_PAUSE_LEVEL_1,
3496*4882a593Smuzhiyun 0x20);
3497*4882a593Smuzhiyun }
3498*4882a593Smuzhiyun if (mcc_dm->mcc_status == 0 && mcc_dm->mcc_pre_status != 0)
3499*4882a593Smuzhiyun phydm_mcc_init(dm);
3500*4882a593Smuzhiyun mcc_dm->mcc_pre_status = mcc_dm->mcc_status;
3501*4882a593Smuzhiyun }
3502*4882a593Smuzhiyun
phydm_fill_mcccmd(void * dm_void,u8 regid,u16 reg_add,u8 val0,u8 val1)3503*4882a593Smuzhiyun void phydm_fill_mcccmd(void *dm_void, u8 regid, u16 reg_add,
3504*4882a593Smuzhiyun u8 val0, u8 val1)
3505*4882a593Smuzhiyun {
3506*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
3507*4882a593Smuzhiyun struct _phydm_mcc_dm_ *mcc_dm = &dm->mcc_dm;
3508*4882a593Smuzhiyun
3509*4882a593Smuzhiyun mcc_dm->mcc_reg_id[regid] = regid;
3510*4882a593Smuzhiyun mcc_dm->mcc_dm_reg[regid] = reg_add;
3511*4882a593Smuzhiyun mcc_dm->mcc_dm_val[regid][0] = val0;
3512*4882a593Smuzhiyun mcc_dm->mcc_dm_val[regid][1] = val1;
3513*4882a593Smuzhiyun }
3514*4882a593Smuzhiyun
phydm_mcc_switch(void * dm_void)3515*4882a593Smuzhiyun void phydm_mcc_switch(void *dm_void)
3516*4882a593Smuzhiyun {
3517*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
3518*4882a593Smuzhiyun struct _phydm_mcc_dm_ *mcc_dm = &dm->mcc_dm;
3519*4882a593Smuzhiyun s8 ret;
3520*4882a593Smuzhiyun
3521*4882a593Smuzhiyun phydm_mcc_ctrl(dm);
3522*4882a593Smuzhiyun if (mcc_dm->mcc_status == 0) {/*Not in MCC stage*/
3523*4882a593Smuzhiyun phydm_mcc_h2ccmd_rst(dm);
3524*4882a593Smuzhiyun return;
3525*4882a593Smuzhiyun }
3526*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_COMP_MCC, "MCC switch\n");
3527*4882a593Smuzhiyun ret = phydm_check(dm);
3528*4882a593Smuzhiyun if (ret == _FAIL) {
3529*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_COMP_MCC, "MCC check fail\n");
3530*4882a593Smuzhiyun return;
3531*4882a593Smuzhiyun }
3532*4882a593Smuzhiyun /* Set IGI*/
3533*4882a593Smuzhiyun phydm_mcc_igi_cal(dm);
3534*4882a593Smuzhiyun
3535*4882a593Smuzhiyun /* Set Antenna Gain*/
3536*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
3537*4882a593Smuzhiyun phydm_dynamic_ant_weighting_mcc_8822b(dm);
3538*4882a593Smuzhiyun #endif
3539*4882a593Smuzhiyun /* Set H2C Cmd*/
3540*4882a593Smuzhiyun phydm_mcc_h2ccmd(dm);
3541*4882a593Smuzhiyun }
3542*4882a593Smuzhiyun #endif
3543*4882a593Smuzhiyun
3544*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
phydm_normal_driver_rx_sniffer(struct dm_struct * dm,u8 * desc,PRT_RFD_STATUS rt_rfd_status,u8 * drv_info,u8 phy_status)3545*4882a593Smuzhiyun void phydm_normal_driver_rx_sniffer(
3546*4882a593Smuzhiyun struct dm_struct *dm,
3547*4882a593Smuzhiyun u8 *desc,
3548*4882a593Smuzhiyun PRT_RFD_STATUS rt_rfd_status,
3549*4882a593Smuzhiyun u8 *drv_info,
3550*4882a593Smuzhiyun u8 phy_status)
3551*4882a593Smuzhiyun {
3552*4882a593Smuzhiyun #if (defined(CONFIG_PHYDM_RX_SNIFFER_PARSING))
3553*4882a593Smuzhiyun u32 *msg;
3554*4882a593Smuzhiyun u16 seq_num;
3555*4882a593Smuzhiyun
3556*4882a593Smuzhiyun if (rt_rfd_status->packet_report_type != NORMAL_RX)
3557*4882a593Smuzhiyun return;
3558*4882a593Smuzhiyun
3559*4882a593Smuzhiyun if (!dm->is_linked) {
3560*4882a593Smuzhiyun if (rt_rfd_status->is_hw_error)
3561*4882a593Smuzhiyun return;
3562*4882a593Smuzhiyun }
3563*4882a593Smuzhiyun
3564*4882a593Smuzhiyun if (phy_status == true) {
3565*4882a593Smuzhiyun if (dm->rx_pkt_type == type_block_ack ||
3566*4882a593Smuzhiyun dm->rx_pkt_type == type_rts || dm->rx_pkt_type == type_cts)
3567*4882a593Smuzhiyun seq_num = 0;
3568*4882a593Smuzhiyun else
3569*4882a593Smuzhiyun seq_num = rt_rfd_status->seq_num;
3570*4882a593Smuzhiyun
3571*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER,
3572*4882a593Smuzhiyun "%04d , %01s, rate=0x%02x, L=%04d , %s , %s",
3573*4882a593Smuzhiyun seq_num,
3574*4882a593Smuzhiyun /*rt_rfd_status->mac_id,*/
3575*4882a593Smuzhiyun (rt_rfd_status->is_crc ? "C" :
3576*4882a593Smuzhiyun rt_rfd_status->is_ampdu ? "A" : "_"),
3577*4882a593Smuzhiyun rt_rfd_status->data_rate,
3578*4882a593Smuzhiyun rt_rfd_status->length,
3579*4882a593Smuzhiyun ((rt_rfd_status->band_width == 0) ? "20M" :
3580*4882a593Smuzhiyun ((rt_rfd_status->band_width == 1) ? "40M" : "80M")),
3581*4882a593Smuzhiyun (rt_rfd_status->is_ldpc ? "LDP" : "BCC"));
3582*4882a593Smuzhiyun
3583*4882a593Smuzhiyun if (dm->rx_pkt_type == type_asoc_req)
3584*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [%s]", "AS_REQ");
3585*4882a593Smuzhiyun else if (dm->rx_pkt_type == type_asoc_rsp)
3586*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [%s]", "AS_RSP");
3587*4882a593Smuzhiyun else if (dm->rx_pkt_type == type_probe_req)
3588*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [%s]", "PR_REQ");
3589*4882a593Smuzhiyun else if (dm->rx_pkt_type == type_probe_rsp)
3590*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [%s]", "PR_RSP");
3591*4882a593Smuzhiyun else if (dm->rx_pkt_type == type_deauth)
3592*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [%s]", "DEAUTH");
3593*4882a593Smuzhiyun else if (dm->rx_pkt_type == type_beacon)
3594*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [%s]", "BEACON");
3595*4882a593Smuzhiyun else if (dm->rx_pkt_type == type_block_ack_req)
3596*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [%s]", "BA_REQ");
3597*4882a593Smuzhiyun else if (dm->rx_pkt_type == type_rts)
3598*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [%s]", "__RTS_");
3599*4882a593Smuzhiyun else if (dm->rx_pkt_type == type_cts)
3600*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [%s]", "__CTS_");
3601*4882a593Smuzhiyun else if (dm->rx_pkt_type == type_ack)
3602*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [%s]", "__ACK_");
3603*4882a593Smuzhiyun else if (dm->rx_pkt_type == type_block_ack)
3604*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [%s]", "__BA__");
3605*4882a593Smuzhiyun else if (dm->rx_pkt_type == type_data)
3606*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [%s]", "_DATA_");
3607*4882a593Smuzhiyun else if (dm->rx_pkt_type == type_data_ack)
3608*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [%s]", "Data_Ack");
3609*4882a593Smuzhiyun else if (dm->rx_pkt_type == type_qos_data)
3610*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [%s]", "QoS_Data");
3611*4882a593Smuzhiyun else
3612*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [0x%x]",
3613*4882a593Smuzhiyun dm->rx_pkt_type);
3614*4882a593Smuzhiyun
3615*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [RSSI=%d,%d,%d,%d ]",
3616*4882a593Smuzhiyun dm->rssi_a,
3617*4882a593Smuzhiyun dm->rssi_b,
3618*4882a593Smuzhiyun dm->rssi_c,
3619*4882a593Smuzhiyun dm->rssi_d);
3620*4882a593Smuzhiyun
3621*4882a593Smuzhiyun msg = (u32 *)drv_info;
3622*4882a593Smuzhiyun
3623*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER,
3624*4882a593Smuzhiyun " , P-STS[28:0]=%08x-%08x-%08x-%08x-%08x-%08x-%08x\n",
3625*4882a593Smuzhiyun msg[6], msg[5], msg[4], msg[3],
3626*4882a593Smuzhiyun msg[2], msg[1], msg[1]);
3627*4882a593Smuzhiyun } else {
3628*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER,
3629*4882a593Smuzhiyun "%04d , %01s, rate=0x%02x, L=%04d , %s , %s\n",
3630*4882a593Smuzhiyun rt_rfd_status->seq_num,
3631*4882a593Smuzhiyun /*rt_rfd_status->mac_id,*/
3632*4882a593Smuzhiyun (rt_rfd_status->is_crc ? "C" :
3633*4882a593Smuzhiyun (rt_rfd_status->is_ampdu) ? "A" : "_"),
3634*4882a593Smuzhiyun rt_rfd_status->data_rate,
3635*4882a593Smuzhiyun rt_rfd_status->length,
3636*4882a593Smuzhiyun ((rt_rfd_status->band_width == 0) ? "20M" :
3637*4882a593Smuzhiyun ((rt_rfd_status->band_width == 1) ? "40M" : "80M")),
3638*4882a593Smuzhiyun (rt_rfd_status->is_ldpc ? "LDP" : "BCC"));
3639*4882a593Smuzhiyun }
3640*4882a593Smuzhiyun
3641*4882a593Smuzhiyun #endif
3642*4882a593Smuzhiyun }
3643*4882a593Smuzhiyun
3644*4882a593Smuzhiyun #endif
3645