xref: /OK3568_Linux_fs/external/rkwifibt/drivers/infineon/include/sdioh.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * SDIO Host Controller Spec header file
3*4882a593Smuzhiyun  * Register map and definitions for the Standard Host Controller
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Portions of this code are copyright (c) 2021 Cypress Semiconductor Corporation
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 1999-2017, Broadcom Corporation
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  *      Unless you and Broadcom execute a separate written software license
10*4882a593Smuzhiyun  * agreement governing use of this software, this software is licensed to you
11*4882a593Smuzhiyun  * under the terms of the GNU General Public License version 2 (the "GPL"),
12*4882a593Smuzhiyun  * available at http://www.broadcom.com/licenses/GPLv2.php, with the
13*4882a593Smuzhiyun  * following added to such license:
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  *      As a special exception, the copyright holders of this software give you
16*4882a593Smuzhiyun  * permission to link this software with independent modules, and to copy and
17*4882a593Smuzhiyun  * distribute the resulting executable under terms of your choice, provided that
18*4882a593Smuzhiyun  * you also meet, for each linked independent module, the terms and conditions of
19*4882a593Smuzhiyun  * the license of that module.  An independent module is a module which is not
20*4882a593Smuzhiyun  * derived from this software.  The special exception does not apply to any
21*4882a593Smuzhiyun  * modifications of the software.
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  *      Notwithstanding the above, under no circumstances may you combine this
24*4882a593Smuzhiyun  * software in any way with any other Broadcom software provided under a license
25*4882a593Smuzhiyun  * other than the GPL, without Broadcom's express prior written consent.
26*4882a593Smuzhiyun  *
27*4882a593Smuzhiyun  *
28*4882a593Smuzhiyun  * <<Broadcom-WL-IPTag/Open:>>
29*4882a593Smuzhiyun  *
30*4882a593Smuzhiyun  * $Id: sdioh.h 514727 2014-11-12 03:02:48Z $
31*4882a593Smuzhiyun  */
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #ifndef	_SDIOH_H
34*4882a593Smuzhiyun #define	_SDIOH_H
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define SD_SysAddr			0x000
37*4882a593Smuzhiyun #define SD_BlockSize			0x004
38*4882a593Smuzhiyun #define SD_BlockCount 			0x006
39*4882a593Smuzhiyun #define SD_Arg0				0x008
40*4882a593Smuzhiyun #define SD_Arg1 			0x00A
41*4882a593Smuzhiyun #define SD_TransferMode			0x00C
42*4882a593Smuzhiyun #define SD_Command 			0x00E
43*4882a593Smuzhiyun #define SD_Response0			0x010
44*4882a593Smuzhiyun #define SD_Response1 			0x012
45*4882a593Smuzhiyun #define SD_Response2			0x014
46*4882a593Smuzhiyun #define SD_Response3 			0x016
47*4882a593Smuzhiyun #define SD_Response4			0x018
48*4882a593Smuzhiyun #define SD_Response5 			0x01A
49*4882a593Smuzhiyun #define SD_Response6			0x01C
50*4882a593Smuzhiyun #define SD_Response7 			0x01E
51*4882a593Smuzhiyun #define SD_BufferDataPort0		0x020
52*4882a593Smuzhiyun #define SD_BufferDataPort1 		0x022
53*4882a593Smuzhiyun #define SD_PresentState			0x024
54*4882a593Smuzhiyun #define SD_HostCntrl			0x028
55*4882a593Smuzhiyun #define SD_PwrCntrl			0x029
56*4882a593Smuzhiyun #define SD_BlockGapCntrl 		0x02A
57*4882a593Smuzhiyun #define SD_WakeupCntrl 			0x02B
58*4882a593Smuzhiyun #define SD_ClockCntrl			0x02C
59*4882a593Smuzhiyun #define SD_TimeoutCntrl 		0x02E
60*4882a593Smuzhiyun #define SD_SoftwareReset		0x02F
61*4882a593Smuzhiyun #define SD_IntrStatus			0x030
62*4882a593Smuzhiyun #define SD_ErrorIntrStatus 		0x032
63*4882a593Smuzhiyun #define SD_IntrStatusEnable		0x034
64*4882a593Smuzhiyun #define SD_ErrorIntrStatusEnable 	0x036
65*4882a593Smuzhiyun #define SD_IntrSignalEnable		0x038
66*4882a593Smuzhiyun #define SD_ErrorIntrSignalEnable 	0x03A
67*4882a593Smuzhiyun #define SD_CMD12ErrorStatus		0x03C
68*4882a593Smuzhiyun #define SD_Capabilities			0x040
69*4882a593Smuzhiyun #define SD_Capabilities3		0x044
70*4882a593Smuzhiyun #define SD_MaxCurCap			0x048
71*4882a593Smuzhiyun #define SD_MaxCurCap_Reserved		0x04C
72*4882a593Smuzhiyun #define SD_ADMA_ErrStatus		0x054
73*4882a593Smuzhiyun #define SD_ADMA_SysAddr			0x58
74*4882a593Smuzhiyun #define SD_SlotInterruptStatus		0x0FC
75*4882a593Smuzhiyun #define SD_HostControllerVersion 	0x0FE
76*4882a593Smuzhiyun #define	SD_GPIO_Reg			0x100
77*4882a593Smuzhiyun #define	SD_GPIO_OE			0x104
78*4882a593Smuzhiyun #define	SD_GPIO_Enable			0x108
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* SD specific registers in PCI config space */
81*4882a593Smuzhiyun #define SD_SlotInfo	0x40
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun /* HC 3.0 specific registers and offsets */
84*4882a593Smuzhiyun #define SD3_HostCntrl2			0x03E
85*4882a593Smuzhiyun /* preset regsstart and count */
86*4882a593Smuzhiyun #define SD3_PresetValStart		0x060
87*4882a593Smuzhiyun #define SD3_PresetValCount		8
88*4882a593Smuzhiyun /* preset-indiv regs */
89*4882a593Smuzhiyun #define SD3_PresetVal_init		0x060
90*4882a593Smuzhiyun #define SD3_PresetVal_default	0x062
91*4882a593Smuzhiyun #define SD3_PresetVal_HS		0x064
92*4882a593Smuzhiyun #define SD3_PresetVal_SDR12		0x066
93*4882a593Smuzhiyun #define SD3_PresetVal_SDR25		0x068
94*4882a593Smuzhiyun #define SD3_PresetVal_SDR50		0x06a
95*4882a593Smuzhiyun #define SD3_PresetVal_SDR104	0x06c
96*4882a593Smuzhiyun #define SD3_PresetVal_DDR50		0x06e
97*4882a593Smuzhiyun /* SDIO3.0 Revx specific Registers */
98*4882a593Smuzhiyun #define SD3_Tuning_Info_Register 0x0EC
99*4882a593Smuzhiyun #define SD3_WL_BT_reset_register 0x0F0
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun /* preset value indices */
102*4882a593Smuzhiyun #define SD3_PRESETVAL_INITIAL_IX	0
103*4882a593Smuzhiyun #define SD3_PRESETVAL_DESPEED_IX	1
104*4882a593Smuzhiyun #define SD3_PRESETVAL_HISPEED_IX	2
105*4882a593Smuzhiyun #define SD3_PRESETVAL_SDR12_IX		3
106*4882a593Smuzhiyun #define SD3_PRESETVAL_SDR25_IX		4
107*4882a593Smuzhiyun #define SD3_PRESETVAL_SDR50_IX		5
108*4882a593Smuzhiyun #define SD3_PRESETVAL_SDR104_IX		6
109*4882a593Smuzhiyun #define SD3_PRESETVAL_DDR50_IX		7
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /* SD_Capabilities reg (0x040) */
112*4882a593Smuzhiyun #define CAP_TO_CLKFREQ_M 	BITFIELD_MASK(6)
113*4882a593Smuzhiyun #define CAP_TO_CLKFREQ_S 	0
114*4882a593Smuzhiyun #define CAP_TO_CLKUNIT_M  	BITFIELD_MASK(1)
115*4882a593Smuzhiyun #define CAP_TO_CLKUNIT_S 	7
116*4882a593Smuzhiyun /* Note: for sdio-2.0 case, this mask has to be 6 bits, but msb 2
117*4882a593Smuzhiyun 	bits are reserved. going ahead with 8 bits, as it is req for 3.0
118*4882a593Smuzhiyun */
119*4882a593Smuzhiyun #define CAP_BASECLK_M 		BITFIELD_MASK(8)
120*4882a593Smuzhiyun #define CAP_BASECLK_S 		8
121*4882a593Smuzhiyun #define CAP_MAXBLOCK_M 		BITFIELD_MASK(2)
122*4882a593Smuzhiyun #define CAP_MAXBLOCK_S		16
123*4882a593Smuzhiyun #define CAP_ADMA2_M		BITFIELD_MASK(1)
124*4882a593Smuzhiyun #define CAP_ADMA2_S		19
125*4882a593Smuzhiyun #define CAP_ADMA1_M		BITFIELD_MASK(1)
126*4882a593Smuzhiyun #define CAP_ADMA1_S		20
127*4882a593Smuzhiyun #define CAP_HIGHSPEED_M		BITFIELD_MASK(1)
128*4882a593Smuzhiyun #define CAP_HIGHSPEED_S		21
129*4882a593Smuzhiyun #define CAP_DMA_M		BITFIELD_MASK(1)
130*4882a593Smuzhiyun #define CAP_DMA_S		22
131*4882a593Smuzhiyun #define CAP_SUSPEND_M		BITFIELD_MASK(1)
132*4882a593Smuzhiyun #define CAP_SUSPEND_S		23
133*4882a593Smuzhiyun #define CAP_VOLT_3_3_M		BITFIELD_MASK(1)
134*4882a593Smuzhiyun #define CAP_VOLT_3_3_S		24
135*4882a593Smuzhiyun #define CAP_VOLT_3_0_M		BITFIELD_MASK(1)
136*4882a593Smuzhiyun #define CAP_VOLT_3_0_S		25
137*4882a593Smuzhiyun #define CAP_VOLT_1_8_M		BITFIELD_MASK(1)
138*4882a593Smuzhiyun #define CAP_VOLT_1_8_S		26
139*4882a593Smuzhiyun #define CAP_64BIT_HOST_M	BITFIELD_MASK(1)
140*4882a593Smuzhiyun #define CAP_64BIT_HOST_S	28
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #define SDIO_OCR_READ_FAIL	(2)
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define CAP_ASYNCINT_SUP_M	BITFIELD_MASK(1)
145*4882a593Smuzhiyun #define CAP_ASYNCINT_SUP_S	29
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #define CAP_SLOTTYPE_M		BITFIELD_MASK(2)
148*4882a593Smuzhiyun #define CAP_SLOTTYPE_S		30
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun #define CAP3_MSBits_OFFSET	(32)
151*4882a593Smuzhiyun /* note: following are caps MSB32 bits.
152*4882a593Smuzhiyun 	So the bits start from 0, instead of 32. that is why
153*4882a593Smuzhiyun 	CAP3_MSBits_OFFSET is subtracted.
154*4882a593Smuzhiyun */
155*4882a593Smuzhiyun #define CAP3_SDR50_SUP_M		BITFIELD_MASK(1)
156*4882a593Smuzhiyun #define CAP3_SDR50_SUP_S		(32 - CAP3_MSBits_OFFSET)
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun #define CAP3_SDR104_SUP_M	BITFIELD_MASK(1)
159*4882a593Smuzhiyun #define CAP3_SDR104_SUP_S	(33 - CAP3_MSBits_OFFSET)
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define CAP3_DDR50_SUP_M	BITFIELD_MASK(1)
162*4882a593Smuzhiyun #define CAP3_DDR50_SUP_S	(34 - CAP3_MSBits_OFFSET)
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun /* for knowing the clk caps in a single read */
165*4882a593Smuzhiyun #define CAP3_30CLKCAP_M		BITFIELD_MASK(3)
166*4882a593Smuzhiyun #define CAP3_30CLKCAP_S		(32 - CAP3_MSBits_OFFSET)
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #define CAP3_DRIVTYPE_A_M	BITFIELD_MASK(1)
169*4882a593Smuzhiyun #define CAP3_DRIVTYPE_A_S	(36 - CAP3_MSBits_OFFSET)
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun #define CAP3_DRIVTYPE_C_M	BITFIELD_MASK(1)
172*4882a593Smuzhiyun #define CAP3_DRIVTYPE_C_S	(37 - CAP3_MSBits_OFFSET)
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun #define CAP3_DRIVTYPE_D_M	BITFIELD_MASK(1)
175*4882a593Smuzhiyun #define CAP3_DRIVTYPE_D_S	(38 - CAP3_MSBits_OFFSET)
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #define CAP3_RETUNING_TC_M	BITFIELD_MASK(4)
178*4882a593Smuzhiyun #define CAP3_RETUNING_TC_S	(40 - CAP3_MSBits_OFFSET)
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #define CAP3_TUNING_SDR50_M	BITFIELD_MASK(1)
181*4882a593Smuzhiyun #define CAP3_TUNING_SDR50_S	(45 - CAP3_MSBits_OFFSET)
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun #define CAP3_RETUNING_MODES_M	BITFIELD_MASK(2)
184*4882a593Smuzhiyun #define CAP3_RETUNING_MODES_S	(46 - CAP3_MSBits_OFFSET)
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun #define CAP3_RETUNING_TC_DISABLED	(0x0)
187*4882a593Smuzhiyun #define CAP3_RETUNING_TC_1024S		(0xB)
188*4882a593Smuzhiyun #define CAP3_RETUNING_TC_OTHER		(0xF)
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #define CAP3_CLK_MULT_M		BITFIELD_MASK(8)
191*4882a593Smuzhiyun #define CAP3_CLK_MULT_S		(48 - CAP3_MSBits_OFFSET)
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun #define PRESET_DRIVR_SELECT_M	BITFIELD_MASK(2)
194*4882a593Smuzhiyun #define PRESET_DRIVR_SELECT_S	14
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun #define PRESET_CLK_DIV_M	BITFIELD_MASK(10)
197*4882a593Smuzhiyun #define PRESET_CLK_DIV_S	0
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun /* SD_MaxCurCap reg (0x048) */
200*4882a593Smuzhiyun #define CAP_CURR_3_3_M		BITFIELD_MASK(8)
201*4882a593Smuzhiyun #define CAP_CURR_3_3_S		0
202*4882a593Smuzhiyun #define CAP_CURR_3_0_M		BITFIELD_MASK(8)
203*4882a593Smuzhiyun #define CAP_CURR_3_0_S		8
204*4882a593Smuzhiyun #define CAP_CURR_1_8_M		BITFIELD_MASK(8)
205*4882a593Smuzhiyun #define CAP_CURR_1_8_S		16
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun /* SD_SysAddr: Offset 0x0000, Size 4 bytes */
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun /* SD_BlockSize: Offset 0x004, Size 2 bytes */
210*4882a593Smuzhiyun #define BLKSZ_BLKSZ_M		BITFIELD_MASK(12)
211*4882a593Smuzhiyun #define BLKSZ_BLKSZ_S		0
212*4882a593Smuzhiyun #define BLKSZ_BNDRY_M		BITFIELD_MASK(3)
213*4882a593Smuzhiyun #define BLKSZ_BNDRY_S		12
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun /* SD_BlockCount: Offset 0x006, size 2 bytes */
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun /* SD_Arg0: Offset 0x008, size = 4 bytes  */
218*4882a593Smuzhiyun /* SD_TransferMode Offset 0x00C, size = 2 bytes */
219*4882a593Smuzhiyun #define XFER_DMA_ENABLE_M   	BITFIELD_MASK(1)
220*4882a593Smuzhiyun #define XFER_DMA_ENABLE_S	0
221*4882a593Smuzhiyun #define XFER_BLK_COUNT_EN_M 	BITFIELD_MASK(1)
222*4882a593Smuzhiyun #define XFER_BLK_COUNT_EN_S	1
223*4882a593Smuzhiyun #define XFER_CMD_12_EN_M    	BITFIELD_MASK(1)
224*4882a593Smuzhiyun #define XFER_CMD_12_EN_S 	2
225*4882a593Smuzhiyun #define XFER_DATA_DIRECTION_M	BITFIELD_MASK(1)
226*4882a593Smuzhiyun #define XFER_DATA_DIRECTION_S	4
227*4882a593Smuzhiyun #define XFER_MULTI_BLOCK_M	BITFIELD_MASK(1)
228*4882a593Smuzhiyun #define XFER_MULTI_BLOCK_S	5
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun /* SD_Command: Offset 0x00E, size = 2 bytes */
231*4882a593Smuzhiyun /* resp_type field */
232*4882a593Smuzhiyun #define RESP_TYPE_NONE 		0
233*4882a593Smuzhiyun #define RESP_TYPE_136  		1
234*4882a593Smuzhiyun #define RESP_TYPE_48   		2
235*4882a593Smuzhiyun #define RESP_TYPE_48_BUSY	3
236*4882a593Smuzhiyun /* type field */
237*4882a593Smuzhiyun #define CMD_TYPE_NORMAL		0
238*4882a593Smuzhiyun #define CMD_TYPE_SUSPEND	1
239*4882a593Smuzhiyun #define CMD_TYPE_RESUME		2
240*4882a593Smuzhiyun #define CMD_TYPE_ABORT		3
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun #define CMD_RESP_TYPE_M		BITFIELD_MASK(2)	/* Bits [0-1] 	- Response type */
243*4882a593Smuzhiyun #define CMD_RESP_TYPE_S		0
244*4882a593Smuzhiyun #define CMD_CRC_EN_M		BITFIELD_MASK(1)	/* Bit 3 	- CRC enable */
245*4882a593Smuzhiyun #define CMD_CRC_EN_S		3
246*4882a593Smuzhiyun #define CMD_INDEX_EN_M		BITFIELD_MASK(1)	/* Bit 4 	- Enable index checking */
247*4882a593Smuzhiyun #define CMD_INDEX_EN_S		4
248*4882a593Smuzhiyun #define CMD_DATA_EN_M		BITFIELD_MASK(1)	/* Bit 5 	- Using DAT line */
249*4882a593Smuzhiyun #define CMD_DATA_EN_S		5
250*4882a593Smuzhiyun #define CMD_TYPE_M		BITFIELD_MASK(2)	/* Bit [6-7] 	- Normal, abort, resume, etc
251*4882a593Smuzhiyun 							 */
252*4882a593Smuzhiyun #define CMD_TYPE_S		6
253*4882a593Smuzhiyun #define CMD_INDEX_M		BITFIELD_MASK(6)	/* Bits [8-13] 	- Command number */
254*4882a593Smuzhiyun #define CMD_INDEX_S		8
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun /* SD_BufferDataPort0	: Offset 0x020, size = 2 or 4 bytes */
257*4882a593Smuzhiyun /* SD_BufferDataPort1 	: Offset 0x022, size = 2 bytes */
258*4882a593Smuzhiyun /* SD_PresentState	: Offset 0x024, size = 4 bytes */
259*4882a593Smuzhiyun #define PRES_CMD_INHIBIT_M	BITFIELD_MASK(1)	/* Bit 0	May use CMD */
260*4882a593Smuzhiyun #define PRES_CMD_INHIBIT_S	0
261*4882a593Smuzhiyun #define PRES_DAT_INHIBIT_M	BITFIELD_MASK(1)	/* Bit 1	May use DAT */
262*4882a593Smuzhiyun #define PRES_DAT_INHIBIT_S	1
263*4882a593Smuzhiyun #define PRES_DAT_BUSY_M		BITFIELD_MASK(1)	/* Bit 2	DAT is busy */
264*4882a593Smuzhiyun #define PRES_DAT_BUSY_S		2
265*4882a593Smuzhiyun #define PRES_PRESENT_RSVD_M	BITFIELD_MASK(5)	/* Bit [3-7]	rsvd */
266*4882a593Smuzhiyun #define PRES_PRESENT_RSVD_S	3
267*4882a593Smuzhiyun #define PRES_WRITE_ACTIVE_M	BITFIELD_MASK(1)	/* Bit 8	Write is active */
268*4882a593Smuzhiyun #define PRES_WRITE_ACTIVE_S	8
269*4882a593Smuzhiyun #define PRES_READ_ACTIVE_M	BITFIELD_MASK(1)	/* Bit 9	Read is active */
270*4882a593Smuzhiyun #define PRES_READ_ACTIVE_S	9
271*4882a593Smuzhiyun #define PRES_WRITE_DATA_RDY_M	BITFIELD_MASK(1)	/* Bit 10	Write buf is avail */
272*4882a593Smuzhiyun #define PRES_WRITE_DATA_RDY_S	10
273*4882a593Smuzhiyun #define PRES_READ_DATA_RDY_M	BITFIELD_MASK(1)	/* Bit 11	Read buf data avail */
274*4882a593Smuzhiyun #define PRES_READ_DATA_RDY_S	11
275*4882a593Smuzhiyun #define PRES_CARD_PRESENT_M	BITFIELD_MASK(1)	/* Bit 16	Card present - debounced */
276*4882a593Smuzhiyun #define PRES_CARD_PRESENT_S	16
277*4882a593Smuzhiyun #define PRES_CARD_STABLE_M	BITFIELD_MASK(1)	/* Bit 17	Debugging */
278*4882a593Smuzhiyun #define PRES_CARD_STABLE_S	17
279*4882a593Smuzhiyun #define PRES_CARD_PRESENT_RAW_M	BITFIELD_MASK(1)	/* Bit 18	Not debounced */
280*4882a593Smuzhiyun #define PRES_CARD_PRESENT_RAW_S	18
281*4882a593Smuzhiyun #define PRES_WRITE_ENABLED_M	BITFIELD_MASK(1)	/* Bit 19	Write protected? */
282*4882a593Smuzhiyun #define PRES_WRITE_ENABLED_S	19
283*4882a593Smuzhiyun #define PRES_DAT_SIGNAL_M	BITFIELD_MASK(4)	/* Bit [20-23]	Debugging */
284*4882a593Smuzhiyun #define PRES_DAT_SIGNAL_S	20
285*4882a593Smuzhiyun #define PRES_CMD_SIGNAL_M	BITFIELD_MASK(1)	/* Bit 24	Debugging */
286*4882a593Smuzhiyun #define PRES_CMD_SIGNAL_S	24
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun /* SD_HostCntrl: Offset 0x028, size = 1 bytes */
289*4882a593Smuzhiyun #define HOST_LED_M		BITFIELD_MASK(1)	/* Bit 0	LED On/Off */
290*4882a593Smuzhiyun #define HOST_LED_S		0
291*4882a593Smuzhiyun #define HOST_DATA_WIDTH_M	BITFIELD_MASK(1)	/* Bit 1	4 bit enable */
292*4882a593Smuzhiyun #define HOST_DATA_WIDTH_S	1
293*4882a593Smuzhiyun #define HOST_HI_SPEED_EN_M	BITFIELD_MASK(1)	/* Bit 2	High speed vs low speed */
294*4882a593Smuzhiyun #define HOST_DMA_SEL_S		3
295*4882a593Smuzhiyun #define HOST_DMA_SEL_M		BITFIELD_MASK(2)	/* Bit 4:3	DMA Select */
296*4882a593Smuzhiyun #define HOST_HI_SPEED_EN_S	2
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun /* Host Control2: */
299*4882a593Smuzhiyun #define HOSTCtrl2_PRESVAL_EN_M	BITFIELD_MASK(1)	/* 1 bit */
300*4882a593Smuzhiyun #define HOSTCtrl2_PRESVAL_EN_S	15					/* bit# */
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun #define HOSTCtrl2_ASYINT_EN_M	BITFIELD_MASK(1)	/* 1 bit */
303*4882a593Smuzhiyun #define HOSTCtrl2_ASYINT_EN_S	14					/* bit# */
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun #define HOSTCtrl2_SAMPCLK_SEL_M	BITFIELD_MASK(1)	/* 1 bit */
306*4882a593Smuzhiyun #define HOSTCtrl2_SAMPCLK_SEL_S	7					/* bit# */
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun #define HOSTCtrl2_EXEC_TUNING_M	BITFIELD_MASK(1)	/* 1 bit */
309*4882a593Smuzhiyun #define HOSTCtrl2_EXEC_TUNING_S	6					/* bit# */
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun #define HOSTCtrl2_DRIVSTRENGTH_SEL_M	BITFIELD_MASK(2)	/* 2 bit */
312*4882a593Smuzhiyun #define HOSTCtrl2_DRIVSTRENGTH_SEL_S	4					/* bit# */
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun #define HOSTCtrl2_1_8SIG_EN_M	BITFIELD_MASK(1)	/* 1 bit */
315*4882a593Smuzhiyun #define HOSTCtrl2_1_8SIG_EN_S	3					/* bit# */
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun #define HOSTCtrl2_UHSMODE_SEL_M	BITFIELD_MASK(3)	/* 3 bit */
318*4882a593Smuzhiyun #define HOSTCtrl2_UHSMODE_SEL_S	0					/* bit# */
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun #define HOST_CONTR_VER_2		(1)
321*4882a593Smuzhiyun #define HOST_CONTR_VER_3		(2)
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun /* misc defines */
324*4882a593Smuzhiyun #define SD1_MODE 		0x1	/* SD Host Cntrlr Spec */
325*4882a593Smuzhiyun #define SD4_MODE 		0x2	/* SD Host Cntrlr Spec */
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun /* SD_PwrCntrl: Offset 0x029, size = 1 bytes */
328*4882a593Smuzhiyun #define PWR_BUS_EN_M		BITFIELD_MASK(1)	/* Bit 0	Power the bus */
329*4882a593Smuzhiyun #define PWR_BUS_EN_S		0
330*4882a593Smuzhiyun #define PWR_VOLTS_M		BITFIELD_MASK(3)	/* Bit [1-3]	Voltage Select */
331*4882a593Smuzhiyun #define PWR_VOLTS_S		1
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun /* SD_SoftwareReset: Offset 0x02F, size = 1 byte */
334*4882a593Smuzhiyun #define SW_RESET_ALL_M		BITFIELD_MASK(1)	/* Bit 0	Reset All */
335*4882a593Smuzhiyun #define SW_RESET_ALL_S		0
336*4882a593Smuzhiyun #define SW_RESET_CMD_M		BITFIELD_MASK(1)	/* Bit 1	CMD Line Reset */
337*4882a593Smuzhiyun #define SW_RESET_CMD_S		1
338*4882a593Smuzhiyun #define SW_RESET_DAT_M		BITFIELD_MASK(1)	/* Bit 2	DAT Line Reset */
339*4882a593Smuzhiyun #define SW_RESET_DAT_S		2
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun /* SD_IntrStatus: Offset 0x030, size = 2 bytes */
342*4882a593Smuzhiyun /* Defs also serve SD_IntrStatusEnable and SD_IntrSignalEnable */
343*4882a593Smuzhiyun #define INTSTAT_CMD_COMPLETE_M		BITFIELD_MASK(1)	/* Bit 0 */
344*4882a593Smuzhiyun #define INTSTAT_CMD_COMPLETE_S		0
345*4882a593Smuzhiyun #define INTSTAT_XFER_COMPLETE_M		BITFIELD_MASK(1)
346*4882a593Smuzhiyun #define INTSTAT_XFER_COMPLETE_S		1
347*4882a593Smuzhiyun #define INTSTAT_BLOCK_GAP_EVENT_M	BITFIELD_MASK(1)
348*4882a593Smuzhiyun #define INTSTAT_BLOCK_GAP_EVENT_S	2
349*4882a593Smuzhiyun #define INTSTAT_DMA_INT_M		BITFIELD_MASK(1)
350*4882a593Smuzhiyun #define INTSTAT_DMA_INT_S		3
351*4882a593Smuzhiyun #define INTSTAT_BUF_WRITE_READY_M	BITFIELD_MASK(1)
352*4882a593Smuzhiyun #define INTSTAT_BUF_WRITE_READY_S	4
353*4882a593Smuzhiyun #define INTSTAT_BUF_READ_READY_M	BITFIELD_MASK(1)
354*4882a593Smuzhiyun #define INTSTAT_BUF_READ_READY_S	5
355*4882a593Smuzhiyun #define INTSTAT_CARD_INSERTION_M	BITFIELD_MASK(1)
356*4882a593Smuzhiyun #define INTSTAT_CARD_INSERTION_S	6
357*4882a593Smuzhiyun #define INTSTAT_CARD_REMOVAL_M		BITFIELD_MASK(1)
358*4882a593Smuzhiyun #define INTSTAT_CARD_REMOVAL_S		7
359*4882a593Smuzhiyun #define INTSTAT_CARD_INT_M		BITFIELD_MASK(1)
360*4882a593Smuzhiyun #define INTSTAT_CARD_INT_S		8
361*4882a593Smuzhiyun #define INTSTAT_RETUNING_INT_M		BITFIELD_MASK(1)	/* Bit 12 */
362*4882a593Smuzhiyun #define INTSTAT_RETUNING_INT_S		12
363*4882a593Smuzhiyun #define INTSTAT_ERROR_INT_M		BITFIELD_MASK(1)	/* Bit 15 */
364*4882a593Smuzhiyun #define INTSTAT_ERROR_INT_S		15
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun /* SD_ErrorIntrStatus: Offset 0x032, size = 2 bytes */
367*4882a593Smuzhiyun /* Defs also serve SD_ErrorIntrStatusEnable and SD_ErrorIntrSignalEnable */
368*4882a593Smuzhiyun #define ERRINT_CMD_TIMEOUT_M		BITFIELD_MASK(1)
369*4882a593Smuzhiyun #define ERRINT_CMD_TIMEOUT_S		0
370*4882a593Smuzhiyun #define ERRINT_CMD_CRC_M		BITFIELD_MASK(1)
371*4882a593Smuzhiyun #define ERRINT_CMD_CRC_S		1
372*4882a593Smuzhiyun #define ERRINT_CMD_ENDBIT_M		BITFIELD_MASK(1)
373*4882a593Smuzhiyun #define ERRINT_CMD_ENDBIT_S		2
374*4882a593Smuzhiyun #define ERRINT_CMD_INDEX_M		BITFIELD_MASK(1)
375*4882a593Smuzhiyun #define ERRINT_CMD_INDEX_S		3
376*4882a593Smuzhiyun #define ERRINT_DATA_TIMEOUT_M		BITFIELD_MASK(1)
377*4882a593Smuzhiyun #define ERRINT_DATA_TIMEOUT_S		4
378*4882a593Smuzhiyun #define ERRINT_DATA_CRC_M		BITFIELD_MASK(1)
379*4882a593Smuzhiyun #define ERRINT_DATA_CRC_S		5
380*4882a593Smuzhiyun #define ERRINT_DATA_ENDBIT_M		BITFIELD_MASK(1)
381*4882a593Smuzhiyun #define ERRINT_DATA_ENDBIT_S		6
382*4882a593Smuzhiyun #define ERRINT_CURRENT_LIMIT_M		BITFIELD_MASK(1)
383*4882a593Smuzhiyun #define ERRINT_CURRENT_LIMIT_S		7
384*4882a593Smuzhiyun #define ERRINT_AUTO_CMD12_M		BITFIELD_MASK(1)
385*4882a593Smuzhiyun #define ERRINT_AUTO_CMD12_S		8
386*4882a593Smuzhiyun #define ERRINT_VENDOR_M			BITFIELD_MASK(4)
387*4882a593Smuzhiyun #define ERRINT_VENDOR_S			12
388*4882a593Smuzhiyun #define ERRINT_ADMA_M			BITFIELD_MASK(1)
389*4882a593Smuzhiyun #define ERRINT_ADMA_S			9
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun /* Also provide definitions in "normal" form to allow combined masks */
392*4882a593Smuzhiyun #define ERRINT_CMD_TIMEOUT_BIT		0x0001
393*4882a593Smuzhiyun #define ERRINT_CMD_CRC_BIT		0x0002
394*4882a593Smuzhiyun #define ERRINT_CMD_ENDBIT_BIT		0x0004
395*4882a593Smuzhiyun #define ERRINT_CMD_INDEX_BIT		0x0008
396*4882a593Smuzhiyun #define ERRINT_DATA_TIMEOUT_BIT		0x0010
397*4882a593Smuzhiyun #define ERRINT_DATA_CRC_BIT		0x0020
398*4882a593Smuzhiyun #define ERRINT_DATA_ENDBIT_BIT		0x0040
399*4882a593Smuzhiyun #define ERRINT_CURRENT_LIMIT_BIT	0x0080
400*4882a593Smuzhiyun #define ERRINT_AUTO_CMD12_BIT		0x0100
401*4882a593Smuzhiyun #define ERRINT_ADMA_BIT		0x0200
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun /* Masks to select CMD vs. DATA errors */
404*4882a593Smuzhiyun #define ERRINT_CMD_ERRS		(ERRINT_CMD_TIMEOUT_BIT | ERRINT_CMD_CRC_BIT |\
405*4882a593Smuzhiyun 				 ERRINT_CMD_ENDBIT_BIT | ERRINT_CMD_INDEX_BIT)
406*4882a593Smuzhiyun #define ERRINT_DATA_ERRS	(ERRINT_DATA_TIMEOUT_BIT | ERRINT_DATA_CRC_BIT |\
407*4882a593Smuzhiyun 				 ERRINT_DATA_ENDBIT_BIT | ERRINT_ADMA_BIT)
408*4882a593Smuzhiyun #define ERRINT_TRANSFER_ERRS	(ERRINT_CMD_ERRS | ERRINT_DATA_ERRS)
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun /* SD_WakeupCntr_BlockGapCntrl : Offset 0x02A , size = bytes */
411*4882a593Smuzhiyun /* SD_ClockCntrl	: Offset 0x02C , size = bytes */
412*4882a593Smuzhiyun /* SD_SoftwareReset_TimeoutCntrl 	: Offset 0x02E , size = bytes */
413*4882a593Smuzhiyun /* SD_IntrStatus	: Offset 0x030 , size = bytes */
414*4882a593Smuzhiyun /* SD_ErrorIntrStatus 	: Offset 0x032 , size = bytes */
415*4882a593Smuzhiyun /* SD_IntrStatusEnable	: Offset 0x034 , size = bytes */
416*4882a593Smuzhiyun /* SD_ErrorIntrStatusEnable : Offset 0x036 , size = bytes */
417*4882a593Smuzhiyun /* SD_IntrSignalEnable	: Offset 0x038 , size = bytes */
418*4882a593Smuzhiyun /* SD_ErrorIntrSignalEnable : Offset 0x03A , size = bytes */
419*4882a593Smuzhiyun /* SD_CMD12ErrorStatus	: Offset 0x03C , size = bytes */
420*4882a593Smuzhiyun /* SD_Capabilities	: Offset 0x040 , size = bytes */
421*4882a593Smuzhiyun /* SD_MaxCurCap		: Offset 0x048 , size = bytes */
422*4882a593Smuzhiyun /* SD_MaxCurCap_Reserved: Offset 0x04C , size = bytes */
423*4882a593Smuzhiyun /* SD_SlotInterruptStatus: Offset 0x0FC , size = bytes */
424*4882a593Smuzhiyun /* SD_HostControllerVersion : Offset 0x0FE , size = bytes */
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun /* SDIO Host Control Register DMA Mode Definitions */
427*4882a593Smuzhiyun #define SDIOH_SDMA_MODE			0
428*4882a593Smuzhiyun #define SDIOH_ADMA1_MODE		1
429*4882a593Smuzhiyun #define SDIOH_ADMA2_MODE		2
430*4882a593Smuzhiyun #define SDIOH_ADMA2_64_MODE		3
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun #define ADMA2_ATTRIBUTE_VALID		(1 << 0)	/* ADMA Descriptor line valid */
433*4882a593Smuzhiyun #define ADMA2_ATTRIBUTE_END			(1 << 1)	/* End of Descriptor */
434*4882a593Smuzhiyun #define ADMA2_ATTRIBUTE_INT			(1 << 2)	/* Interrupt when line is done */
435*4882a593Smuzhiyun #define ADMA2_ATTRIBUTE_ACT_NOP		(0 << 4)	/* Skip current line, go to next. */
436*4882a593Smuzhiyun #define ADMA2_ATTRIBUTE_ACT_RSV		(1 << 4)	/* Same as NOP */
437*4882a593Smuzhiyun #define ADMA1_ATTRIBUTE_ACT_SET		(1 << 4)	/* ADMA1 Only - set transfer length */
438*4882a593Smuzhiyun #define ADMA2_ATTRIBUTE_ACT_TRAN	(2 << 4)	/* Transfer Data of one descriptor line. */
439*4882a593Smuzhiyun #define ADMA2_ATTRIBUTE_ACT_LINK	(3 << 4)	/* Link Descriptor */
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun /* ADMA2 Descriptor Table Entry for 32-bit Address */
442*4882a593Smuzhiyun typedef struct adma2_dscr_32b {
443*4882a593Smuzhiyun 	uint32 len_attr;
444*4882a593Smuzhiyun 	uint32 phys_addr;
445*4882a593Smuzhiyun } adma2_dscr_32b_t;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun /* ADMA1 Descriptor Table Entry */
448*4882a593Smuzhiyun typedef struct adma1_dscr {
449*4882a593Smuzhiyun 	uint32 phys_addr_attr;
450*4882a593Smuzhiyun } adma1_dscr_t;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun #endif /* _SDIOH_H */
453