1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * SiliconBackplane Chipcommon core hardware definitions. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * The chipcommon core provides chip identification, SB control, 5*4882a593Smuzhiyun * JTAG, 0/1/2 UARTs, clock frequency control, a watchdog interrupt timer, 6*4882a593Smuzhiyun * GPIO interface, extbus, and support for serial and parallel flashes. 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * $Id: sbchipc.h 701163 2017-05-23 22:21:03Z $ 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * Portions of this code are copyright (c) 2021 Cypress Semiconductor Corporation 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun * Copyright (C) 1999-2017, Broadcom Corporation 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * Unless you and Broadcom execute a separate written software license 15*4882a593Smuzhiyun * agreement governing use of this software, this software is licensed to you 16*4882a593Smuzhiyun * under the terms of the GNU General Public License version 2 (the "GPL"), 17*4882a593Smuzhiyun * available at http://www.broadcom.com/licenses/GPLv2.php, with the 18*4882a593Smuzhiyun * following added to such license: 19*4882a593Smuzhiyun * 20*4882a593Smuzhiyun * As a special exception, the copyright holders of this software give you 21*4882a593Smuzhiyun * permission to link this software with independent modules, and to copy and 22*4882a593Smuzhiyun * distribute the resulting executable under terms of your choice, provided that 23*4882a593Smuzhiyun * you also meet, for each linked independent module, the terms and conditions of 24*4882a593Smuzhiyun * the license of that module. An independent module is a module which is not 25*4882a593Smuzhiyun * derived from this software. The special exception does not apply to any 26*4882a593Smuzhiyun * modifications of the software. 27*4882a593Smuzhiyun * 28*4882a593Smuzhiyun * Notwithstanding the above, under no circumstances may you combine this 29*4882a593Smuzhiyun * software in any way with any other Broadcom software provided under a license 30*4882a593Smuzhiyun * other than the GPL, without Broadcom's express prior written consent. 31*4882a593Smuzhiyun * 32*4882a593Smuzhiyun * 33*4882a593Smuzhiyun * <<Broadcom-WL-IPTag/Open:>> 34*4882a593Smuzhiyun */ 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun #ifndef _SBCHIPC_H 37*4882a593Smuzhiyun #define _SBCHIPC_H 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun #if !defined(_LANGUAGE_ASSEMBLY) && !defined(__ASSEMBLY__) 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun /* cpp contortions to concatenate w/arg prescan */ 42*4882a593Smuzhiyun #ifndef PAD 43*4882a593Smuzhiyun #define _PADLINE(line) pad ## line 44*4882a593Smuzhiyun #define _XSTR(line) _PADLINE(line) 45*4882a593Smuzhiyun #define PAD _XSTR(__LINE__) 46*4882a593Smuzhiyun #endif /* PAD */ 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun #define BCM_MASK32(msb, lsb) ((~0u >> (32u - (msb) - 1u)) & (~0u << (lsb))) 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun /** 51*4882a593Smuzhiyun * In chipcommon rev 49 the pmu registers have been moved from chipc to the pmu core if the 52*4882a593Smuzhiyun * 'AOBPresent' bit of 'CoreCapabilitiesExt' is set. If this field is set, the traditional chipc to 53*4882a593Smuzhiyun * [pmu|gci|sreng] register interface is deprecated and removed. These register blocks would instead 54*4882a593Smuzhiyun * be assigned their respective chipc-specific address space and connected to the Always On 55*4882a593Smuzhiyun * Backplane via the APB interface. 56*4882a593Smuzhiyun */ 57*4882a593Smuzhiyun typedef volatile struct { 58*4882a593Smuzhiyun uint32 PAD[384]; 59*4882a593Smuzhiyun uint32 pmucontrol; /* 0x600 */ 60*4882a593Smuzhiyun uint32 pmucapabilities; /* 0x604 */ 61*4882a593Smuzhiyun uint32 pmustatus; /* 0x608 */ 62*4882a593Smuzhiyun uint32 res_state; /* 0x60C */ 63*4882a593Smuzhiyun uint32 res_pending; /* 0x610 */ 64*4882a593Smuzhiyun uint32 pmutimer; /* 0x614 */ 65*4882a593Smuzhiyun uint32 min_res_mask; /* 0x618 */ 66*4882a593Smuzhiyun uint32 max_res_mask; /* 0x61C */ 67*4882a593Smuzhiyun uint32 res_table_sel; /* 0x620 */ 68*4882a593Smuzhiyun uint32 res_dep_mask; 69*4882a593Smuzhiyun uint32 res_updn_timer; 70*4882a593Smuzhiyun uint32 res_timer; 71*4882a593Smuzhiyun uint32 clkstretch; 72*4882a593Smuzhiyun uint32 pmuwatchdog; 73*4882a593Smuzhiyun uint32 gpiosel; /* 0x638, rev >= 1 */ 74*4882a593Smuzhiyun uint32 gpioenable; /* 0x63c, rev >= 1 */ 75*4882a593Smuzhiyun uint32 res_req_timer_sel; /* 0x640 */ 76*4882a593Smuzhiyun uint32 res_req_timer; /* 0x644 */ 77*4882a593Smuzhiyun uint32 res_req_mask; /* 0x648 */ 78*4882a593Smuzhiyun uint32 core_cap_ext; /* 0x64C */ 79*4882a593Smuzhiyun uint32 chipcontrol_addr; /* 0x650 */ 80*4882a593Smuzhiyun uint32 chipcontrol_data; /* 0x654 */ 81*4882a593Smuzhiyun uint32 regcontrol_addr; 82*4882a593Smuzhiyun uint32 regcontrol_data; 83*4882a593Smuzhiyun uint32 pllcontrol_addr; 84*4882a593Smuzhiyun uint32 pllcontrol_data; 85*4882a593Smuzhiyun uint32 pmustrapopt; /* 0x668, corerev >= 28 */ 86*4882a593Smuzhiyun uint32 pmu_xtalfreq; /* 0x66C, pmurev >= 10 */ 87*4882a593Smuzhiyun uint32 retention_ctl; /* 0x670 */ 88*4882a593Smuzhiyun uint32 ILPPeriod; /* 0x674 */ 89*4882a593Smuzhiyun uint32 PAD[2]; 90*4882a593Smuzhiyun uint32 retention_grpidx; /* 0x680 */ 91*4882a593Smuzhiyun uint32 retention_grpctl; /* 0x684 */ 92*4882a593Smuzhiyun uint32 mac_res_req_timer; /* 0x688 */ 93*4882a593Smuzhiyun uint32 mac_res_req_mask; /* 0x68c */ 94*4882a593Smuzhiyun uint32 PAD[18]; 95*4882a593Smuzhiyun uint32 pmucontrol_ext; /* 0x6d8 */ 96*4882a593Smuzhiyun uint32 slowclkperiod; /* 0x6dc */ 97*4882a593Smuzhiyun uint32 pmu_statstimer_addr; /* 0x6e0 */ 98*4882a593Smuzhiyun uint32 pmu_statstimer_ctrl; /* 0x6e4 */ 99*4882a593Smuzhiyun uint32 pmu_statstimer_N; /* 0x6e8 */ 100*4882a593Smuzhiyun uint32 PAD[1]; 101*4882a593Smuzhiyun uint32 mac_res_req_timer1; /* 0x6f0 */ 102*4882a593Smuzhiyun uint32 mac_res_req_mask1; /* 0x6f4 */ 103*4882a593Smuzhiyun uint32 PAD[2]; 104*4882a593Smuzhiyun uint32 pmuintmask0; /* 0x700 */ 105*4882a593Smuzhiyun uint32 pmuintmask1; /* 0x704 */ 106*4882a593Smuzhiyun uint32 PAD[14]; 107*4882a593Smuzhiyun uint32 pmuintstatus; /* 0x740 */ 108*4882a593Smuzhiyun uint32 extwakeupstatus; /* 0x744 */ 109*4882a593Smuzhiyun uint32 watchdog_res_mask; /* 0x748 */ 110*4882a593Smuzhiyun uint32 PAD[1]; /* 0x74C */ 111*4882a593Smuzhiyun uint32 swscratch; /* 0x750 */ 112*4882a593Smuzhiyun uint32 PAD[3]; /* 0x754-0x75C */ 113*4882a593Smuzhiyun uint32 extwakemask0; /* 0x760 */ 114*4882a593Smuzhiyun uint32 extwakemask1; /* 0x764 */ 115*4882a593Smuzhiyun uint32 PAD[2]; /* 0x768-0x76C */ 116*4882a593Smuzhiyun uint32 extwakereqmask[2]; /* 0x770-0x774 */ 117*4882a593Smuzhiyun uint32 PAD[2]; /* 0x778-0x77C */ 118*4882a593Smuzhiyun uint32 pmuintctrl0; /* 0x780 */ 119*4882a593Smuzhiyun uint32 pmuintctrl1; /* 0x784 */ 120*4882a593Smuzhiyun uint32 PAD[2]; 121*4882a593Smuzhiyun uint32 extwakectrl[2]; /* 0x790 */ 122*4882a593Smuzhiyun uint32 PAD[7]; 123*4882a593Smuzhiyun uint32 fis_ctrl_status; /* 0x7b4 */ 124*4882a593Smuzhiyun uint32 fis_min_res_mask; /* 0x7b8 */ 125*4882a593Smuzhiyun uint32 PAD[1]; 126*4882a593Smuzhiyun uint32 PrecisionTmrCtrlStatus; /* 0x7c0 */ 127*4882a593Smuzhiyun } pmuregs_t; 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun typedef struct eci_prerev35 { 130*4882a593Smuzhiyun uint32 eci_output; 131*4882a593Smuzhiyun uint32 eci_control; 132*4882a593Smuzhiyun uint32 eci_inputlo; 133*4882a593Smuzhiyun uint32 eci_inputmi; 134*4882a593Smuzhiyun uint32 eci_inputhi; 135*4882a593Smuzhiyun uint32 eci_inputintpolaritylo; 136*4882a593Smuzhiyun uint32 eci_inputintpolaritymi; 137*4882a593Smuzhiyun uint32 eci_inputintpolarityhi; 138*4882a593Smuzhiyun uint32 eci_intmasklo; 139*4882a593Smuzhiyun uint32 eci_intmaskmi; 140*4882a593Smuzhiyun uint32 eci_intmaskhi; 141*4882a593Smuzhiyun uint32 eci_eventlo; 142*4882a593Smuzhiyun uint32 eci_eventmi; 143*4882a593Smuzhiyun uint32 eci_eventhi; 144*4882a593Smuzhiyun uint32 eci_eventmasklo; 145*4882a593Smuzhiyun uint32 eci_eventmaskmi; 146*4882a593Smuzhiyun uint32 eci_eventmaskhi; 147*4882a593Smuzhiyun uint32 PAD[3]; 148*4882a593Smuzhiyun } eci_prerev35_t; 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun typedef struct eci_rev35 { 151*4882a593Smuzhiyun uint32 eci_outputlo; 152*4882a593Smuzhiyun uint32 eci_outputhi; 153*4882a593Smuzhiyun uint32 eci_controllo; 154*4882a593Smuzhiyun uint32 eci_controlhi; 155*4882a593Smuzhiyun uint32 eci_inputlo; 156*4882a593Smuzhiyun uint32 eci_inputhi; 157*4882a593Smuzhiyun uint32 eci_inputintpolaritylo; 158*4882a593Smuzhiyun uint32 eci_inputintpolarityhi; 159*4882a593Smuzhiyun uint32 eci_intmasklo; 160*4882a593Smuzhiyun uint32 eci_intmaskhi; 161*4882a593Smuzhiyun uint32 eci_eventlo; 162*4882a593Smuzhiyun uint32 eci_eventhi; 163*4882a593Smuzhiyun uint32 eci_eventmasklo; 164*4882a593Smuzhiyun uint32 eci_eventmaskhi; 165*4882a593Smuzhiyun uint32 eci_auxtx; 166*4882a593Smuzhiyun uint32 eci_auxrx; 167*4882a593Smuzhiyun uint32 eci_datatag; 168*4882a593Smuzhiyun uint32 eci_uartescvalue; 169*4882a593Smuzhiyun uint32 eci_autobaudctr; 170*4882a593Smuzhiyun uint32 eci_uartfifolevel; 171*4882a593Smuzhiyun } eci_rev35_t; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun typedef struct flash_config { 174*4882a593Smuzhiyun uint32 PAD[19]; 175*4882a593Smuzhiyun /* Flash struct configuration registers (0x18c) for BCM4706 (corerev = 31) */ 176*4882a593Smuzhiyun uint32 flashstrconfig; 177*4882a593Smuzhiyun } flash_config_t; 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun typedef volatile struct { 180*4882a593Smuzhiyun uint32 chipid; /* 0x0 */ 181*4882a593Smuzhiyun uint32 capabilities; 182*4882a593Smuzhiyun uint32 corecontrol; /* corerev >= 1 */ 183*4882a593Smuzhiyun uint32 bist; 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun /* OTP */ 186*4882a593Smuzhiyun uint32 otpstatus; /* 0x10, corerev >= 10 */ 187*4882a593Smuzhiyun uint32 otpcontrol; 188*4882a593Smuzhiyun uint32 otpprog; 189*4882a593Smuzhiyun uint32 otplayout; /* corerev >= 23 */ 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun /* Interrupt control */ 192*4882a593Smuzhiyun uint32 intstatus; /* 0x20 */ 193*4882a593Smuzhiyun uint32 intmask; 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun /* Chip specific regs */ 196*4882a593Smuzhiyun uint32 chipcontrol; /* 0x28, rev >= 11 */ 197*4882a593Smuzhiyun uint32 chipstatus; /* 0x2c, rev >= 11 */ 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun /* Jtag Master */ 200*4882a593Smuzhiyun uint32 jtagcmd; /* 0x30, rev >= 10 */ 201*4882a593Smuzhiyun uint32 jtagir; 202*4882a593Smuzhiyun uint32 jtagdr; 203*4882a593Smuzhiyun uint32 jtagctrl; 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun /* serial flash interface registers */ 206*4882a593Smuzhiyun uint32 flashcontrol; /* 0x40 */ 207*4882a593Smuzhiyun uint32 flashaddress; 208*4882a593Smuzhiyun uint32 flashdata; 209*4882a593Smuzhiyun uint32 otplayoutextension; /* rev >= 35 */ 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun /* Silicon backplane configuration broadcast control */ 212*4882a593Smuzhiyun uint32 broadcastaddress; /* 0x50 */ 213*4882a593Smuzhiyun uint32 broadcastdata; 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun /* gpio - cleared only by power-on-reset */ 216*4882a593Smuzhiyun uint32 gpiopullup; /* 0x58, corerev >= 20 */ 217*4882a593Smuzhiyun uint32 gpiopulldown; /* 0x5c, corerev >= 20 */ 218*4882a593Smuzhiyun uint32 gpioin; /* 0x60 */ 219*4882a593Smuzhiyun uint32 gpioout; /* 0x64 */ 220*4882a593Smuzhiyun uint32 gpioouten; /* 0x68 */ 221*4882a593Smuzhiyun uint32 gpiocontrol; /* 0x6C */ 222*4882a593Smuzhiyun uint32 gpiointpolarity; /* 0x70 */ 223*4882a593Smuzhiyun uint32 gpiointmask; /* 0x74 */ 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun /* GPIO events corerev >= 11 */ 226*4882a593Smuzhiyun uint32 gpioevent; 227*4882a593Smuzhiyun uint32 gpioeventintmask; 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun /* Watchdog timer */ 230*4882a593Smuzhiyun uint32 watchdog; /* 0x80 */ 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun /* GPIO events corerev >= 11 */ 233*4882a593Smuzhiyun uint32 gpioeventintpolarity; 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun /* GPIO based LED powersave registers corerev >= 16 */ 236*4882a593Smuzhiyun uint32 gpiotimerval; /* 0x88 */ 237*4882a593Smuzhiyun uint32 gpiotimeroutmask; 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun /* clock control */ 240*4882a593Smuzhiyun uint32 clockcontrol_n; /* 0x90 */ 241*4882a593Smuzhiyun uint32 clockcontrol_sb; /* aka m0 */ 242*4882a593Smuzhiyun uint32 clockcontrol_pci; /* aka m1 */ 243*4882a593Smuzhiyun uint32 clockcontrol_m2; /* mii/uart/mipsref */ 244*4882a593Smuzhiyun uint32 clockcontrol_m3; /* cpu */ 245*4882a593Smuzhiyun uint32 clkdiv; /* corerev >= 3 */ 246*4882a593Smuzhiyun uint32 gpiodebugsel; /* corerev >= 28 */ 247*4882a593Smuzhiyun uint32 capabilities_ext; /* 0xac */ 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun /* pll delay registers (corerev >= 4) */ 250*4882a593Smuzhiyun uint32 pll_on_delay; /* 0xb0 */ 251*4882a593Smuzhiyun uint32 fref_sel_delay; 252*4882a593Smuzhiyun uint32 slow_clk_ctl; /* 5 < corerev < 10 */ 253*4882a593Smuzhiyun uint32 PAD; 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun /* Instaclock registers (corerev >= 10) */ 256*4882a593Smuzhiyun uint32 system_clk_ctl; /* 0xc0 */ 257*4882a593Smuzhiyun uint32 clkstatestretch; 258*4882a593Smuzhiyun uint32 PAD[2]; 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun /* Indirect backplane access (corerev >= 22) */ 261*4882a593Smuzhiyun uint32 bp_addrlow; /* 0xd0 */ 262*4882a593Smuzhiyun uint32 bp_addrhigh; 263*4882a593Smuzhiyun uint32 bp_data; 264*4882a593Smuzhiyun uint32 PAD; 265*4882a593Smuzhiyun uint32 bp_indaccess; 266*4882a593Smuzhiyun /* SPI registers, corerev >= 37 */ 267*4882a593Smuzhiyun uint32 gsioctrl; 268*4882a593Smuzhiyun uint32 gsioaddress; 269*4882a593Smuzhiyun uint32 gsiodata; 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun /* More clock dividers (corerev >= 32) */ 272*4882a593Smuzhiyun uint32 clkdiv2; 273*4882a593Smuzhiyun /* FAB ID (corerev >= 40) */ 274*4882a593Smuzhiyun uint32 otpcontrol1; 275*4882a593Smuzhiyun uint32 fabid; /* 0xf8 */ 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun /* In AI chips, pointer to erom */ 278*4882a593Smuzhiyun uint32 eromptr; /* 0xfc */ 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun /* ExtBus control registers (corerev >= 3) */ 281*4882a593Smuzhiyun uint32 pcmcia_config; /* 0x100 */ 282*4882a593Smuzhiyun uint32 pcmcia_memwait; 283*4882a593Smuzhiyun uint32 pcmcia_attrwait; 284*4882a593Smuzhiyun uint32 pcmcia_iowait; 285*4882a593Smuzhiyun uint32 ide_config; 286*4882a593Smuzhiyun uint32 ide_memwait; 287*4882a593Smuzhiyun uint32 ide_attrwait; 288*4882a593Smuzhiyun uint32 ide_iowait; 289*4882a593Smuzhiyun uint32 prog_config; 290*4882a593Smuzhiyun uint32 prog_waitcount; 291*4882a593Smuzhiyun uint32 flash_config; 292*4882a593Smuzhiyun uint32 flash_waitcount; 293*4882a593Smuzhiyun uint32 SECI_config; /* 0x130 SECI configuration */ 294*4882a593Smuzhiyun uint32 SECI_status; 295*4882a593Smuzhiyun uint32 SECI_statusmask; 296*4882a593Smuzhiyun uint32 SECI_rxnibchanged; 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun uint32 PAD[20]; 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun /* SROM interface (corerev >= 32) */ 301*4882a593Smuzhiyun uint32 sromcontrol; /* 0x190 */ 302*4882a593Smuzhiyun uint32 sromaddress; 303*4882a593Smuzhiyun uint32 sromdata; 304*4882a593Smuzhiyun uint32 PAD[1]; /* 0x19C */ 305*4882a593Smuzhiyun /* NAND flash registers for BCM4706 (corerev = 31) */ 306*4882a593Smuzhiyun uint32 nflashctrl; /* 0x1a0 */ 307*4882a593Smuzhiyun uint32 nflashconf; 308*4882a593Smuzhiyun uint32 nflashcoladdr; 309*4882a593Smuzhiyun uint32 nflashrowaddr; 310*4882a593Smuzhiyun uint32 nflashdata; 311*4882a593Smuzhiyun uint32 nflashwaitcnt0; /* 0x1b4 */ 312*4882a593Smuzhiyun uint32 PAD[2]; 313*4882a593Smuzhiyun 314*4882a593Smuzhiyun uint32 seci_uart_data; /* 0x1C0 */ 315*4882a593Smuzhiyun uint32 seci_uart_bauddiv; 316*4882a593Smuzhiyun uint32 seci_uart_fcr; 317*4882a593Smuzhiyun uint32 seci_uart_lcr; 318*4882a593Smuzhiyun uint32 seci_uart_mcr; 319*4882a593Smuzhiyun uint32 seci_uart_lsr; 320*4882a593Smuzhiyun uint32 seci_uart_msr; 321*4882a593Smuzhiyun uint32 seci_uart_baudadj; 322*4882a593Smuzhiyun /* Clock control and hardware workarounds (corerev >= 20) */ 323*4882a593Smuzhiyun uint32 clk_ctl_st; /* 0x1e0 */ 324*4882a593Smuzhiyun uint32 hw_war; 325*4882a593Smuzhiyun uint32 powerctl; /* 0x1e8 */ 326*4882a593Smuzhiyun uint32 PAD[69]; 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun /* UARTs */ 329*4882a593Smuzhiyun uint8 uart0data; /* 0x300 */ 330*4882a593Smuzhiyun uint8 uart0imr; 331*4882a593Smuzhiyun uint8 uart0fcr; 332*4882a593Smuzhiyun uint8 uart0lcr; 333*4882a593Smuzhiyun uint8 uart0mcr; 334*4882a593Smuzhiyun uint8 uart0lsr; 335*4882a593Smuzhiyun uint8 uart0msr; 336*4882a593Smuzhiyun uint8 uart0scratch; 337*4882a593Smuzhiyun uint8 PAD[248]; /* corerev >= 1 */ 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun uint8 uart1data; /* 0x400 */ 340*4882a593Smuzhiyun uint8 uart1imr; 341*4882a593Smuzhiyun uint8 uart1fcr; 342*4882a593Smuzhiyun uint8 uart1lcr; 343*4882a593Smuzhiyun uint8 uart1mcr; 344*4882a593Smuzhiyun uint8 uart1lsr; 345*4882a593Smuzhiyun uint8 uart1msr; 346*4882a593Smuzhiyun uint8 uart1scratch; /* 0x407 */ 347*4882a593Smuzhiyun uint32 PAD[50]; 348*4882a593Smuzhiyun uint32 sr_memrw_addr; /* 0x4d0 */ 349*4882a593Smuzhiyun uint32 sr_memrw_data; /* 0x4d4 */ 350*4882a593Smuzhiyun uint32 PAD[10]; 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun /* save/restore, corerev >= 48 */ 353*4882a593Smuzhiyun uint32 sr_capability; /* 0x500 */ 354*4882a593Smuzhiyun uint32 sr_control0; /* 0x504 */ 355*4882a593Smuzhiyun uint32 sr_control1; /* 0x508 */ 356*4882a593Smuzhiyun uint32 gpio_control; /* 0x50C */ 357*4882a593Smuzhiyun uint32 PAD[29]; 358*4882a593Smuzhiyun /* 2 SR engines case */ 359*4882a593Smuzhiyun uint32 sr1_control0; /* 0x584 */ 360*4882a593Smuzhiyun uint32 sr1_control1; /* 0x588 */ 361*4882a593Smuzhiyun uint32 PAD[29]; 362*4882a593Smuzhiyun /* PMU registers (corerev >= 20) */ 363*4882a593Smuzhiyun /* Note: all timers driven by ILP clock are updated asynchronously to HT/ALP. 364*4882a593Smuzhiyun * The CPU must read them twice, compare, and retry if different. 365*4882a593Smuzhiyun */ 366*4882a593Smuzhiyun uint32 pmucontrol; /* 0x600 */ 367*4882a593Smuzhiyun uint32 pmucapabilities; 368*4882a593Smuzhiyun uint32 pmustatus; 369*4882a593Smuzhiyun uint32 res_state; 370*4882a593Smuzhiyun uint32 res_pending; 371*4882a593Smuzhiyun uint32 pmutimer; 372*4882a593Smuzhiyun uint32 min_res_mask; 373*4882a593Smuzhiyun uint32 max_res_mask; 374*4882a593Smuzhiyun uint32 res_table_sel; 375*4882a593Smuzhiyun uint32 res_dep_mask; 376*4882a593Smuzhiyun uint32 res_updn_timer; 377*4882a593Smuzhiyun uint32 res_timer; 378*4882a593Smuzhiyun uint32 clkstretch; 379*4882a593Smuzhiyun uint32 pmuwatchdog; 380*4882a593Smuzhiyun uint32 gpiosel; /* 0x638, rev >= 1 */ 381*4882a593Smuzhiyun uint32 gpioenable; /* 0x63c, rev >= 1 */ 382*4882a593Smuzhiyun uint32 res_req_timer_sel; 383*4882a593Smuzhiyun uint32 res_req_timer; 384*4882a593Smuzhiyun uint32 res_req_mask; 385*4882a593Smuzhiyun uint32 core_cap_ext; /* 0x64c */ 386*4882a593Smuzhiyun uint32 chipcontrol_addr; /* 0x650 */ 387*4882a593Smuzhiyun uint32 chipcontrol_data; /* 0x654 */ 388*4882a593Smuzhiyun uint32 regcontrol_addr; 389*4882a593Smuzhiyun uint32 regcontrol_data; 390*4882a593Smuzhiyun uint32 pllcontrol_addr; 391*4882a593Smuzhiyun uint32 pllcontrol_data; 392*4882a593Smuzhiyun uint32 pmustrapopt; /* 0x668, corerev >= 28 */ 393*4882a593Smuzhiyun uint32 pmu_xtalfreq; /* 0x66C, pmurev >= 10 */ 394*4882a593Smuzhiyun uint32 retention_ctl; /* 0x670 */ 395*4882a593Smuzhiyun uint32 ILPPeriod; /* 0x674 */ 396*4882a593Smuzhiyun uint32 PAD[2]; 397*4882a593Smuzhiyun uint32 retention_grpidx; /* 0x680 */ 398*4882a593Smuzhiyun uint32 retention_grpctl; /* 0x684 */ 399*4882a593Smuzhiyun uint32 mac_res_req_timer; /* 0x688 */ 400*4882a593Smuzhiyun uint32 mac_res_req_mask; /* 0x68c */ 401*4882a593Smuzhiyun uint32 PAD[18]; 402*4882a593Smuzhiyun uint32 pmucontrol_ext; /* 0x6d8 */ 403*4882a593Smuzhiyun uint32 slowclkperiod; /* 0x6dc */ 404*4882a593Smuzhiyun uint32 pmu_statstimer_addr; /* 0x6e0 */ 405*4882a593Smuzhiyun uint32 pmu_statstimer_ctrl; /* 0x6e4 */ 406*4882a593Smuzhiyun uint32 pmu_statstimer_N; /* 0x6e8 */ 407*4882a593Smuzhiyun uint32 PAD[1]; 408*4882a593Smuzhiyun uint32 mac_res_req_timer1; /* 0x6f0 */ 409*4882a593Smuzhiyun uint32 mac_res_req_mask1; /* 0x6f4 */ 410*4882a593Smuzhiyun uint32 PAD[2]; 411*4882a593Smuzhiyun uint32 pmuintmask0; /* 0x700 */ 412*4882a593Smuzhiyun uint32 pmuintmask1; /* 0x704 */ 413*4882a593Smuzhiyun uint32 PAD[14]; 414*4882a593Smuzhiyun uint32 pmuintstatus; /* 0x740 */ 415*4882a593Smuzhiyun uint32 extwakeupstatus; /* 0x744 */ 416*4882a593Smuzhiyun uint32 PAD[6]; 417*4882a593Smuzhiyun uint32 extwakemask0; /* 0x760 */ 418*4882a593Smuzhiyun uint32 extwakemask1; /* 0x764 */ 419*4882a593Smuzhiyun uint32 PAD[2]; /* 0x768-0x76C */ 420*4882a593Smuzhiyun uint32 extwakereqmask[2]; /* 0x770-0x774 */ 421*4882a593Smuzhiyun uint32 PAD[2]; /* 0x778-0x77C */ 422*4882a593Smuzhiyun uint32 pmuintctrl0; /* 0x780 */ 423*4882a593Smuzhiyun uint32 PAD[3]; /* 0x784 - 0x78c */ 424*4882a593Smuzhiyun uint32 extwakectrl[1]; /* 0x790 */ 425*4882a593Smuzhiyun uint32 PAD[8]; 426*4882a593Smuzhiyun uint32 fis_ctrl_status; /* 0x7b4 */ 427*4882a593Smuzhiyun uint32 fis_min_res_mask; /* 0x7b8 */ 428*4882a593Smuzhiyun uint32 PAD[17]; 429*4882a593Smuzhiyun uint16 sromotp[512]; /* 0x800 */ 430*4882a593Smuzhiyun #ifdef CCNFLASH_SUPPORT 431*4882a593Smuzhiyun /* Nand flash MLC controller registers (corerev >= 38) */ 432*4882a593Smuzhiyun uint32 nand_revision; /* 0xC00 */ 433*4882a593Smuzhiyun uint32 nand_cmd_start; 434*4882a593Smuzhiyun uint32 nand_cmd_addr_x; 435*4882a593Smuzhiyun uint32 nand_cmd_addr; 436*4882a593Smuzhiyun uint32 nand_cmd_end_addr; 437*4882a593Smuzhiyun uint32 nand_cs_nand_select; 438*4882a593Smuzhiyun uint32 nand_cs_nand_xor; 439*4882a593Smuzhiyun uint32 PAD; 440*4882a593Smuzhiyun uint32 nand_spare_rd0; 441*4882a593Smuzhiyun uint32 nand_spare_rd4; 442*4882a593Smuzhiyun uint32 nand_spare_rd8; 443*4882a593Smuzhiyun uint32 nand_spare_rd12; 444*4882a593Smuzhiyun uint32 nand_spare_wr0; 445*4882a593Smuzhiyun uint32 nand_spare_wr4; 446*4882a593Smuzhiyun uint32 nand_spare_wr8; 447*4882a593Smuzhiyun uint32 nand_spare_wr12; 448*4882a593Smuzhiyun uint32 nand_acc_control; 449*4882a593Smuzhiyun uint32 PAD; 450*4882a593Smuzhiyun uint32 nand_config; 451*4882a593Smuzhiyun uint32 PAD; 452*4882a593Smuzhiyun uint32 nand_timing_1; 453*4882a593Smuzhiyun uint32 nand_timing_2; 454*4882a593Smuzhiyun uint32 nand_semaphore; 455*4882a593Smuzhiyun uint32 PAD; 456*4882a593Smuzhiyun uint32 nand_devid; 457*4882a593Smuzhiyun uint32 nand_devid_x; 458*4882a593Smuzhiyun uint32 nand_block_lock_status; 459*4882a593Smuzhiyun uint32 nand_intfc_status; 460*4882a593Smuzhiyun uint32 nand_ecc_corr_addr_x; 461*4882a593Smuzhiyun uint32 nand_ecc_corr_addr; 462*4882a593Smuzhiyun uint32 nand_ecc_unc_addr_x; 463*4882a593Smuzhiyun uint32 nand_ecc_unc_addr; 464*4882a593Smuzhiyun uint32 nand_read_error_count; 465*4882a593Smuzhiyun uint32 nand_corr_stat_threshold; 466*4882a593Smuzhiyun uint32 PAD[2]; 467*4882a593Smuzhiyun uint32 nand_read_addr_x; 468*4882a593Smuzhiyun uint32 nand_read_addr; 469*4882a593Smuzhiyun uint32 nand_page_program_addr_x; 470*4882a593Smuzhiyun uint32 nand_page_program_addr; 471*4882a593Smuzhiyun uint32 nand_copy_back_addr_x; 472*4882a593Smuzhiyun uint32 nand_copy_back_addr; 473*4882a593Smuzhiyun uint32 nand_block_erase_addr_x; 474*4882a593Smuzhiyun uint32 nand_block_erase_addr; 475*4882a593Smuzhiyun uint32 nand_inv_read_addr_x; 476*4882a593Smuzhiyun uint32 nand_inv_read_addr; 477*4882a593Smuzhiyun uint32 PAD[2]; 478*4882a593Smuzhiyun uint32 nand_blk_wr_protect; 479*4882a593Smuzhiyun uint32 PAD[3]; 480*4882a593Smuzhiyun uint32 nand_acc_control_cs1; 481*4882a593Smuzhiyun uint32 nand_config_cs1; 482*4882a593Smuzhiyun uint32 nand_timing_1_cs1; 483*4882a593Smuzhiyun uint32 nand_timing_2_cs1; 484*4882a593Smuzhiyun uint32 PAD[20]; 485*4882a593Smuzhiyun uint32 nand_spare_rd16; 486*4882a593Smuzhiyun uint32 nand_spare_rd20; 487*4882a593Smuzhiyun uint32 nand_spare_rd24; 488*4882a593Smuzhiyun uint32 nand_spare_rd28; 489*4882a593Smuzhiyun uint32 nand_cache_addr; 490*4882a593Smuzhiyun uint32 nand_cache_data; 491*4882a593Smuzhiyun uint32 nand_ctrl_config; 492*4882a593Smuzhiyun uint32 nand_ctrl_status; 493*4882a593Smuzhiyun #endif /* CCNFLASH_SUPPORT */ 494*4882a593Smuzhiyun uint32 gci_corecaps0; /* GCI starting at 0xC00 */ 495*4882a593Smuzhiyun uint32 gci_corecaps1; 496*4882a593Smuzhiyun uint32 gci_corecaps2; 497*4882a593Smuzhiyun uint32 gci_corectrl; 498*4882a593Smuzhiyun uint32 gci_corestat; /* 0xC10 */ 499*4882a593Smuzhiyun uint32 gci_intstat; /* 0xC14 */ 500*4882a593Smuzhiyun uint32 gci_intmask; /* 0xC18 */ 501*4882a593Smuzhiyun uint32 gci_wakemask; /* 0xC1C */ 502*4882a593Smuzhiyun uint32 gci_levelintstat; /* 0xC20 */ 503*4882a593Smuzhiyun uint32 gci_eventintstat; /* 0xC24 */ 504*4882a593Smuzhiyun uint32 PAD[6]; 505*4882a593Smuzhiyun uint32 gci_indirect_addr; /* 0xC40 */ 506*4882a593Smuzhiyun uint32 gci_gpioctl; /* 0xC44 */ 507*4882a593Smuzhiyun uint32 gci_gpiostatus; 508*4882a593Smuzhiyun uint32 gci_gpiomask; /* 0xC4C */ 509*4882a593Smuzhiyun uint32 gci_eventsummary; /* 0xC50 */ 510*4882a593Smuzhiyun uint32 gci_miscctl; /* 0xC54 */ 511*4882a593Smuzhiyun uint32 gci_gpiointmask; 512*4882a593Smuzhiyun uint32 gci_gpiowakemask; 513*4882a593Smuzhiyun uint32 gci_input[32]; /* C60 */ 514*4882a593Smuzhiyun uint32 gci_event[32]; /* CE0 */ 515*4882a593Smuzhiyun uint32 gci_output[4]; /* D60 */ 516*4882a593Smuzhiyun uint32 gci_control_0; /* 0xD70 */ 517*4882a593Smuzhiyun uint32 gci_control_1; /* 0xD74 */ 518*4882a593Smuzhiyun uint32 gci_intpolreg; /* 0xD78 */ 519*4882a593Smuzhiyun uint32 gci_levelintmask; /* 0xD7C */ 520*4882a593Smuzhiyun uint32 gci_eventintmask; /* 0xD80 */ 521*4882a593Smuzhiyun uint32 PAD[3]; 522*4882a593Smuzhiyun uint32 gci_inbandlevelintmask; /* 0xD90 */ 523*4882a593Smuzhiyun uint32 gci_inbandeventintmask; /* 0xD94 */ 524*4882a593Smuzhiyun uint32 PAD[2]; 525*4882a593Smuzhiyun uint32 gci_seciauxtx; /* 0xDA0 */ 526*4882a593Smuzhiyun uint32 gci_seciauxrx; /* 0xDA4 */ 527*4882a593Smuzhiyun uint32 gci_secitx_datatag; /* 0xDA8 */ 528*4882a593Smuzhiyun uint32 gci_secirx_datatag; /* 0xDAC */ 529*4882a593Smuzhiyun uint32 gci_secitx_datamask; /* 0xDB0 */ 530*4882a593Smuzhiyun uint32 gci_seciusef0tx_reg; /* 0xDB4 */ 531*4882a593Smuzhiyun uint32 gci_secif0tx_offset; /* 0xDB8 */ 532*4882a593Smuzhiyun uint32 gci_secif0rx_offset; /* 0xDBC */ 533*4882a593Smuzhiyun uint32 gci_secif1tx_offset; /* 0xDC0 */ 534*4882a593Smuzhiyun uint32 gci_rxfifo_common_ctrl; /* 0xDC4 */ 535*4882a593Smuzhiyun uint32 gci_rxfifoctrl; /* 0xDC8 */ 536*4882a593Smuzhiyun uint32 gci_uartreadid; /* DCC */ 537*4882a593Smuzhiyun uint32 gci_seciuartescval; /* DD0 */ 538*4882a593Smuzhiyun uint32 PAD; 539*4882a593Smuzhiyun uint32 gci_secififolevel; /* DD8 */ 540*4882a593Smuzhiyun uint32 gci_seciuartdata; /* DDC */ 541*4882a593Smuzhiyun uint32 gci_secibauddiv; /* DE0 */ 542*4882a593Smuzhiyun uint32 gci_secifcr; /* DE4 */ 543*4882a593Smuzhiyun uint32 gci_secilcr; /* DE8 */ 544*4882a593Smuzhiyun uint32 gci_secimcr; /* DEC */ 545*4882a593Smuzhiyun uint32 gci_secilsr; /* DF0 */ 546*4882a593Smuzhiyun uint32 gci_secimsr; /* DF4 */ 547*4882a593Smuzhiyun uint32 gci_baudadj; /* DF8 */ 548*4882a593Smuzhiyun uint32 PAD; 549*4882a593Smuzhiyun uint32 gci_chipctrl; /* 0xE00 */ 550*4882a593Smuzhiyun uint32 gci_chipsts; /* 0xE04 */ 551*4882a593Smuzhiyun uint32 gci_gpioout; /* 0xE08 */ 552*4882a593Smuzhiyun uint32 gci_gpioout_read; /* 0xE0C */ 553*4882a593Smuzhiyun uint32 gci_mpwaketx; /* 0xE10 */ 554*4882a593Smuzhiyun uint32 gci_mpwakedetect; /* 0xE14 */ 555*4882a593Smuzhiyun uint32 gci_seciin_ctrl; /* 0xE18 */ 556*4882a593Smuzhiyun uint32 gci_seciout_ctrl; /* 0xE1C */ 557*4882a593Smuzhiyun uint32 gci_seciin_auxfifo_en; /* 0xE20 */ 558*4882a593Smuzhiyun uint32 gci_seciout_txen_txbr; /* 0xE24 */ 559*4882a593Smuzhiyun uint32 gci_seciin_rxbrstatus; /* 0xE28 */ 560*4882a593Smuzhiyun uint32 gci_seciin_rxerrstatus; /* 0xE2C */ 561*4882a593Smuzhiyun uint32 gci_seciin_fcstatus; /* 0xE30 */ 562*4882a593Smuzhiyun uint32 gci_seciout_txstatus; /* 0xE34 */ 563*4882a593Smuzhiyun uint32 gci_seciout_txbrstatus; /* 0xE38 */ 564*4882a593Smuzhiyun } chipcregs_t; 565*4882a593Smuzhiyun 566*4882a593Smuzhiyun #endif /* !_LANGUAGE_ASSEMBLY && !__ASSEMBLY__ */ 567*4882a593Smuzhiyun 568*4882a593Smuzhiyun #define CC_CHIPID 0 569*4882a593Smuzhiyun #define CC_CAPABILITIES 4 570*4882a593Smuzhiyun #define CC_CHIPST 0x2c 571*4882a593Smuzhiyun #define CC_EROMPTR 0xfc 572*4882a593Smuzhiyun 573*4882a593Smuzhiyun #define CC_OTPST 0x10 574*4882a593Smuzhiyun #define CC_INTSTATUS 0x20 575*4882a593Smuzhiyun #define CC_INTMASK 0x24 576*4882a593Smuzhiyun #define CC_JTAGCMD 0x30 577*4882a593Smuzhiyun #define CC_JTAGIR 0x34 578*4882a593Smuzhiyun #define CC_JTAGDR 0x38 579*4882a593Smuzhiyun #define CC_JTAGCTRL 0x3c 580*4882a593Smuzhiyun #define CC_GPIOPU 0x58 581*4882a593Smuzhiyun #define CC_GPIOPD 0x5c 582*4882a593Smuzhiyun #define CC_GPIOIN 0x60 583*4882a593Smuzhiyun #define CC_GPIOOUT 0x64 584*4882a593Smuzhiyun #define CC_GPIOOUTEN 0x68 585*4882a593Smuzhiyun #define CC_GPIOCTRL 0x6c 586*4882a593Smuzhiyun #define CC_GPIOPOL 0x70 587*4882a593Smuzhiyun #define CC_GPIOINTM 0x74 588*4882a593Smuzhiyun #define CC_GPIOEVENT 0x78 589*4882a593Smuzhiyun #define CC_GPIOEVENTMASK 0x7c 590*4882a593Smuzhiyun #define CC_WATCHDOG 0x80 591*4882a593Smuzhiyun #define CC_GPIOEVENTPOL 0x84 592*4882a593Smuzhiyun #define CC_CLKC_N 0x90 593*4882a593Smuzhiyun #define CC_CLKC_M0 0x94 594*4882a593Smuzhiyun #define CC_CLKC_M1 0x98 595*4882a593Smuzhiyun #define CC_CLKC_M2 0x9c 596*4882a593Smuzhiyun #define CC_CLKC_M3 0xa0 597*4882a593Smuzhiyun #define CC_CLKDIV 0xa4 598*4882a593Smuzhiyun #define CC_CAP_EXT 0xac 599*4882a593Smuzhiyun #define CC_SYS_CLK_CTL 0xc0 600*4882a593Smuzhiyun #define CC_CLKDIV2 0xf0 601*4882a593Smuzhiyun #define CC_CLK_CTL_ST SI_CLK_CTL_ST 602*4882a593Smuzhiyun #define PMU_CTL 0x600 603*4882a593Smuzhiyun #define PMU_CAP 0x604 604*4882a593Smuzhiyun #define PMU_ST 0x608 605*4882a593Smuzhiyun #define PMU_RES_STATE 0x60c 606*4882a593Smuzhiyun #define PMU_RES_PENDING 0x610 607*4882a593Smuzhiyun #define PMU_TIMER 0x614 608*4882a593Smuzhiyun #define PMU_MIN_RES_MASK 0x618 609*4882a593Smuzhiyun #define PMU_MAX_RES_MASK 0x61c 610*4882a593Smuzhiyun #define CC_CHIPCTL_ADDR 0x650 611*4882a593Smuzhiyun #define CC_CHIPCTL_DATA 0x654 612*4882a593Smuzhiyun #define PMU_REG_CONTROL_ADDR 0x658 613*4882a593Smuzhiyun #define PMU_REG_CONTROL_DATA 0x65C 614*4882a593Smuzhiyun #define PMU_PLL_CONTROL_ADDR 0x660 615*4882a593Smuzhiyun #define PMU_PLL_CONTROL_DATA 0x664 616*4882a593Smuzhiyun 617*4882a593Smuzhiyun #define CC_SROM_CTRL 0x190 618*4882a593Smuzhiyun #define CC_SROM_ADDRESS 0x194u 619*4882a593Smuzhiyun #define CC_SROM_DATA 0x198u 620*4882a593Smuzhiyun #ifdef SROM16K_4364_ADDRSPACE 621*4882a593Smuzhiyun #define CC_SROM_OTP 0xa000 /* SROM/OTP address space */ 622*4882a593Smuzhiyun #else 623*4882a593Smuzhiyun #define CC_SROM_OTP 0x0800 624*4882a593Smuzhiyun #endif // endif 625*4882a593Smuzhiyun #define CC_GCI_INDIRECT_ADDR_REG 0xC40 626*4882a593Smuzhiyun #define CC_GCI_CHIP_CTRL_REG 0xE00 627*4882a593Smuzhiyun #define CC_GCI_CC_OFFSET_2 2 628*4882a593Smuzhiyun #define CC_GCI_CC_OFFSET_5 5 629*4882a593Smuzhiyun #define CC_SWD_CTRL 0x380 630*4882a593Smuzhiyun #define CC_SWD_REQACK 0x384 631*4882a593Smuzhiyun #define CC_SWD_DATA 0x388 632*4882a593Smuzhiyun #define GPIO_SEL_0 0x00001111 633*4882a593Smuzhiyun #define GPIO_SEL_1 0x11110000 634*4882a593Smuzhiyun #define GPIO_SEL_8 0x00001111 635*4882a593Smuzhiyun #define GPIO_SEL_9 0x11110000 636*4882a593Smuzhiyun 637*4882a593Smuzhiyun #define CHIPCTRLREG0 0x0 638*4882a593Smuzhiyun #define CHIPCTRLREG1 0x1 639*4882a593Smuzhiyun #define CHIPCTRLREG2 0x2 640*4882a593Smuzhiyun #define CHIPCTRLREG3 0x3 641*4882a593Smuzhiyun #define CHIPCTRLREG4 0x4 642*4882a593Smuzhiyun #define CHIPCTRLREG5 0x5 643*4882a593Smuzhiyun #define CHIPCTRLREG6 0x6 644*4882a593Smuzhiyun #define REGCTRLREG4 0x4 645*4882a593Smuzhiyun #define REGCTRLREG5 0x5 646*4882a593Smuzhiyun #define REGCTRLREG6 0x6 647*4882a593Smuzhiyun #define MINRESMASKREG 0x618 648*4882a593Smuzhiyun #define MAXRESMASKREG 0x61c 649*4882a593Smuzhiyun #define CHIPCTRLADDR 0x650 650*4882a593Smuzhiyun #define CHIPCTRLDATA 0x654 651*4882a593Smuzhiyun #define RSRCTABLEADDR 0x620 652*4882a593Smuzhiyun #define PMU_RES_DEP_MASK 0x624 653*4882a593Smuzhiyun #define RSRCUPDWNTIME 0x628 654*4882a593Smuzhiyun #define PMUREG_RESREQ_MASK 0x68c 655*4882a593Smuzhiyun #define PMUREG_RESREQ_TIMER 0x688 656*4882a593Smuzhiyun #define PMUREG_RESREQ_MASK1 0x6f4 657*4882a593Smuzhiyun #define PMUREG_RESREQ_TIMER1 0x6f0 658*4882a593Smuzhiyun #define EXT_LPO_AVAIL 0x100 659*4882a593Smuzhiyun #define LPO_SEL (1 << 0) 660*4882a593Smuzhiyun #define CC_EXT_LPO_PU 0x200000 661*4882a593Smuzhiyun #define GC_EXT_LPO_PU 0x2 662*4882a593Smuzhiyun #define CC_INT_LPO_PU 0x100000 663*4882a593Smuzhiyun #define GC_INT_LPO_PU 0x1 664*4882a593Smuzhiyun #define EXT_LPO_SEL 0x8 665*4882a593Smuzhiyun #define INT_LPO_SEL 0x4 666*4882a593Smuzhiyun #define ENABLE_FINE_CBUCK_CTRL (1 << 30) 667*4882a593Smuzhiyun #define REGCTRL5_PWM_AUTO_CTRL_MASK 0x007e0000 668*4882a593Smuzhiyun #define REGCTRL5_PWM_AUTO_CTRL_SHIFT 17 669*4882a593Smuzhiyun #define REGCTRL6_PWM_AUTO_CTRL_MASK 0x3fff0000 670*4882a593Smuzhiyun #define REGCTRL6_PWM_AUTO_CTRL_SHIFT 16 671*4882a593Smuzhiyun #define CC_BP_IND_ACCESS_START_SHIFT 9 672*4882a593Smuzhiyun #define CC_BP_IND_ACCESS_START_MASK (1 << CC_BP_IND_ACCESS_START_SHIFT) 673*4882a593Smuzhiyun #define CC_BP_IND_ACCESS_RDWR_SHIFT 8 674*4882a593Smuzhiyun #define CC_BP_IND_ACCESS_RDWR_MASK (1 << CC_BP_IND_ACCESS_RDWR_SHIFT) 675*4882a593Smuzhiyun #define CC_BP_IND_ACCESS_ERROR_SHIFT 10 676*4882a593Smuzhiyun #define CC_BP_IND_ACCESS_ERROR_MASK (1 << CC_BP_IND_ACCESS_ERROR_SHIFT) 677*4882a593Smuzhiyun 678*4882a593Smuzhiyun #define LPO_SEL_TIMEOUT 1000 679*4882a593Smuzhiyun 680*4882a593Smuzhiyun #define LPO_FINAL_SEL_SHIFT 18 681*4882a593Smuzhiyun 682*4882a593Smuzhiyun #define LHL_LPO1_SEL 0 683*4882a593Smuzhiyun #define LHL_LPO2_SEL 0x1 684*4882a593Smuzhiyun #define LHL_32k_SEL 0x2 685*4882a593Smuzhiyun #define LHL_EXT_SEL 0x3 686*4882a593Smuzhiyun 687*4882a593Smuzhiyun #define EXTLPO_BUF_PD 0x40 688*4882a593Smuzhiyun #define LPO1_PD_EN 0x1 689*4882a593Smuzhiyun #define LPO1_PD_SEL 0x6 690*4882a593Smuzhiyun #define LPO1_PD_SEL_VAL 0x4 691*4882a593Smuzhiyun #define LPO2_PD_EN 0x8 692*4882a593Smuzhiyun #define LPO2_PD_SEL 0x30 693*4882a593Smuzhiyun #define LPO2_PD_SEL_VAL 0x20 694*4882a593Smuzhiyun #define OSC_32k_PD 0x80 695*4882a593Smuzhiyun 696*4882a593Smuzhiyun #define LHL_CLK_DET_CTL_AD_CNTR_CLK_SEL 0x3 697*4882a593Smuzhiyun 698*4882a593Smuzhiyun #define LHL_LPO_AUTO 0x0 699*4882a593Smuzhiyun #define LHL_LPO1_ENAB 0x1 700*4882a593Smuzhiyun #define LHL_LPO2_ENAB 0x2 701*4882a593Smuzhiyun #define LHL_OSC_32k_ENAB 0x3 702*4882a593Smuzhiyun #define LHL_EXT_LPO_ENAB 0x4 703*4882a593Smuzhiyun #define RADIO_LPO_ENAB 0x5 704*4882a593Smuzhiyun 705*4882a593Smuzhiyun #define LHL_CLK_DET_CTL_ADR_LHL_CNTR_EN 0x4 706*4882a593Smuzhiyun #define LHL_CLK_DET_CTL_ADR_LHL_CNTR_CLR 0x8 707*4882a593Smuzhiyun #define LHL_CLK_DET_CNT 0xF0 708*4882a593Smuzhiyun #define LHL_CLK_DET_CNT_SHIFT 4 709*4882a593Smuzhiyun #define LPO_SEL_SHIFT 9 710*4882a593Smuzhiyun 711*4882a593Smuzhiyun #define LHL_MAIN_CTL_ADR_FINAL_CLK_SEL 0x3C0000 712*4882a593Smuzhiyun #define LHL_MAIN_CTL_ADR_LHL_WLCLK_SEL 0x600 713*4882a593Smuzhiyun 714*4882a593Smuzhiyun #define CLK_DET_CNT_THRESH 8 715*4882a593Smuzhiyun 716*4882a593Smuzhiyun #ifdef SR_DEBUG 717*4882a593Smuzhiyun #define SUBCORE_POWER_ON 0x0001 718*4882a593Smuzhiyun #define PHY_POWER_ON 0x0010 719*4882a593Smuzhiyun #define VDDM_POWER_ON 0x0100 720*4882a593Smuzhiyun #define MEMLPLDO_POWER_ON 0x1000 721*4882a593Smuzhiyun #define SUBCORE_POWER_ON_CHK 0x00040000 722*4882a593Smuzhiyun #define PHY_POWER_ON_CHK 0x00080000 723*4882a593Smuzhiyun #define VDDM_POWER_ON_CHK 0x00100000 724*4882a593Smuzhiyun #define MEMLPLDO_POWER_ON_CHK 0x00200000 725*4882a593Smuzhiyun #endif /* SR_DEBUG */ 726*4882a593Smuzhiyun 727*4882a593Smuzhiyun #ifdef CCNFLASH_SUPPORT 728*4882a593Smuzhiyun /* NAND flash support */ 729*4882a593Smuzhiyun #define CC_NAND_REVISION 0xC00 730*4882a593Smuzhiyun #define CC_NAND_CMD_START 0xC04 731*4882a593Smuzhiyun #define CC_NAND_CMD_ADDR 0xC0C 732*4882a593Smuzhiyun #define CC_NAND_SPARE_RD_0 0xC20 733*4882a593Smuzhiyun #define CC_NAND_SPARE_RD_4 0xC24 734*4882a593Smuzhiyun #define CC_NAND_SPARE_RD_8 0xC28 735*4882a593Smuzhiyun #define CC_NAND_SPARE_RD_C 0xC2C 736*4882a593Smuzhiyun #define CC_NAND_CONFIG 0xC48 737*4882a593Smuzhiyun #define CC_NAND_DEVID 0xC60 738*4882a593Smuzhiyun #define CC_NAND_DEVID_EXT 0xC64 739*4882a593Smuzhiyun #define CC_NAND_INTFC_STATUS 0xC6C 740*4882a593Smuzhiyun #endif /* CCNFLASH_SUPPORT */ 741*4882a593Smuzhiyun 742*4882a593Smuzhiyun /* chipid */ 743*4882a593Smuzhiyun #define CID_ID_MASK 0x0000ffff /**< Chip Id mask */ 744*4882a593Smuzhiyun #define CID_REV_MASK 0x000f0000 /**< Chip Revision mask */ 745*4882a593Smuzhiyun #define CID_REV_SHIFT 16 /**< Chip Revision shift */ 746*4882a593Smuzhiyun #define CID_PKG_MASK 0x00f00000 /**< Package Option mask */ 747*4882a593Smuzhiyun #define CID_PKG_SHIFT 20 /**< Package Option shift */ 748*4882a593Smuzhiyun #define CID_CC_MASK 0x0f000000 /**< CoreCount (corerev >= 4) */ 749*4882a593Smuzhiyun #define CID_CC_SHIFT 24 750*4882a593Smuzhiyun #define CID_TYPE_MASK 0xf0000000 /**< Chip Type */ 751*4882a593Smuzhiyun #define CID_TYPE_SHIFT 28 752*4882a593Smuzhiyun 753*4882a593Smuzhiyun /* capabilities */ 754*4882a593Smuzhiyun #define CC_CAP_UARTS_MASK 0x00000003 /**< Number of UARTs */ 755*4882a593Smuzhiyun #define CC_CAP_MIPSEB 0x00000004 /**< MIPS is in big-endian mode */ 756*4882a593Smuzhiyun #define CC_CAP_UCLKSEL 0x00000018 /**< UARTs clock select */ 757*4882a593Smuzhiyun #define CC_CAP_UINTCLK 0x00000008 /**< UARTs are driven by internal divided clock */ 758*4882a593Smuzhiyun #define CC_CAP_UARTGPIO 0x00000020 /**< UARTs own GPIOs 15:12 */ 759*4882a593Smuzhiyun #define CC_CAP_EXTBUS_MASK 0x000000c0 /**< External bus mask */ 760*4882a593Smuzhiyun #define CC_CAP_EXTBUS_NONE 0x00000000 /**< No ExtBus present */ 761*4882a593Smuzhiyun #define CC_CAP_EXTBUS_FULL 0x00000040 /**< ExtBus: PCMCIA, IDE & Prog */ 762*4882a593Smuzhiyun #define CC_CAP_EXTBUS_PROG 0x00000080 /**< ExtBus: ProgIf only */ 763*4882a593Smuzhiyun #define CC_CAP_FLASH_MASK 0x00000700 /**< Type of flash */ 764*4882a593Smuzhiyun #define CC_CAP_PLL_MASK 0x00038000 /**< Type of PLL */ 765*4882a593Smuzhiyun #define CC_CAP_PWR_CTL 0x00040000 /**< Power control */ 766*4882a593Smuzhiyun #define CC_CAP_OTPSIZE 0x00380000 /**< OTP Size (0 = none) */ 767*4882a593Smuzhiyun #define CC_CAP_OTPSIZE_SHIFT 19 /**< OTP Size shift */ 768*4882a593Smuzhiyun #define CC_CAP_OTPSIZE_BASE 5 /**< OTP Size base */ 769*4882a593Smuzhiyun #define CC_CAP_JTAGP 0x00400000 /**< JTAG Master Present */ 770*4882a593Smuzhiyun #define CC_CAP_ROM 0x00800000 /**< Internal boot rom active */ 771*4882a593Smuzhiyun #define CC_CAP_BKPLN64 0x08000000 /**< 64-bit backplane */ 772*4882a593Smuzhiyun #define CC_CAP_PMU 0x10000000 /**< PMU Present, rev >= 20 */ 773*4882a593Smuzhiyun #define CC_CAP_ECI 0x20000000 /**< ECI Present, rev >= 21 */ 774*4882a593Smuzhiyun #define CC_CAP_SROM 0x40000000 /**< Srom Present, rev >= 32 */ 775*4882a593Smuzhiyun #define CC_CAP_NFLASH 0x80000000 /**< Nand flash present, rev >= 35 */ 776*4882a593Smuzhiyun 777*4882a593Smuzhiyun #define CC_CAP2_SECI 0x00000001 /**< SECI Present, rev >= 36 */ 778*4882a593Smuzhiyun #define CC_CAP2_GSIO 0x00000002 /**< GSIO (spi/i2c) present, rev >= 37 */ 779*4882a593Smuzhiyun 780*4882a593Smuzhiyun /* capabilities extension */ 781*4882a593Smuzhiyun #define CC_CAP_EXT_SECI_PRESENT 0x00000001 /**< SECI present */ 782*4882a593Smuzhiyun #define CC_CAP_EXT_GSIO_PRESENT 0x00000002 /**< GSIO present */ 783*4882a593Smuzhiyun #define CC_CAP_EXT_GCI_PRESENT 0x00000004 /**< GCI present */ 784*4882a593Smuzhiyun #define CC_CAP_EXT_SECI_PUART_PRESENT 0x00000008 /**< UART present */ 785*4882a593Smuzhiyun #define CC_CAP_EXT_AOB_PRESENT 0x00000040 /**< AOB present */ 786*4882a593Smuzhiyun #define CC_CAP_EXT_SWD_PRESENT 0x00000400 /**< SWD present */ 787*4882a593Smuzhiyun 788*4882a593Smuzhiyun /* WL Channel Info to BT via GCI - bits 40 - 47 */ 789*4882a593Smuzhiyun #define GCI_WL_CHN_INFO_MASK (0xFF00) 790*4882a593Smuzhiyun /* WL indication of MCHAN enabled/disabled to BT in awdl mode- bit 36 */ 791*4882a593Smuzhiyun #define GCI_WL_MCHAN_BIT_MASK (0x0010) 792*4882a593Smuzhiyun 793*4882a593Smuzhiyun #ifdef WLC_SW_DIVERSITY 794*4882a593Smuzhiyun /* WL indication of SWDIV enabled/disabled to BT - bit 33 */ 795*4882a593Smuzhiyun #define GCI_WL_SWDIV_ANT_VALID_BIT_MASK (0x0002) 796*4882a593Smuzhiyun #define GCI_SWDIV_ANT_VALID_SHIFT 0x1 797*4882a593Smuzhiyun #define GCI_SWDIV_ANT_VALID_DISABLE 0x0 798*4882a593Smuzhiyun #endif // endif 799*4882a593Smuzhiyun 800*4882a593Smuzhiyun /* WL Strobe to BT */ 801*4882a593Smuzhiyun #define GCI_WL_STROBE_BIT_MASK (0x0020) 802*4882a593Smuzhiyun /* bits [51:48] - reserved for wlan TX pwr index */ 803*4882a593Smuzhiyun /* bits [55:52] btc mode indication */ 804*4882a593Smuzhiyun #define GCI_WL_BTC_MODE_SHIFT (20) 805*4882a593Smuzhiyun #define GCI_WL_BTC_MODE_MASK (0xF << GCI_WL_BTC_MODE_SHIFT) 806*4882a593Smuzhiyun #define GCI_WL_ANT_BIT_MASK (0x00c0) 807*4882a593Smuzhiyun #define GCI_WL_ANT_SHIFT_BITS (6) 808*4882a593Smuzhiyun /* PLL type */ 809*4882a593Smuzhiyun #define PLL_NONE 0x00000000 810*4882a593Smuzhiyun #define PLL_TYPE1 0x00010000 /**< 48MHz base, 3 dividers */ 811*4882a593Smuzhiyun #define PLL_TYPE2 0x00020000 /**< 48MHz, 4 dividers */ 812*4882a593Smuzhiyun #define PLL_TYPE3 0x00030000 /**< 25MHz, 2 dividers */ 813*4882a593Smuzhiyun #define PLL_TYPE4 0x00008000 /**< 48MHz, 4 dividers */ 814*4882a593Smuzhiyun #define PLL_TYPE5 0x00018000 /**< 25MHz, 4 dividers */ 815*4882a593Smuzhiyun #define PLL_TYPE6 0x00028000 /**< 100/200 or 120/240 only */ 816*4882a593Smuzhiyun #define PLL_TYPE7 0x00038000 /**< 25MHz, 4 dividers */ 817*4882a593Smuzhiyun 818*4882a593Smuzhiyun /* ILP clock */ 819*4882a593Smuzhiyun #define ILP_CLOCK 32000 820*4882a593Smuzhiyun 821*4882a593Smuzhiyun /* ALP clock on pre-PMU chips */ 822*4882a593Smuzhiyun #define ALP_CLOCK 20000000 823*4882a593Smuzhiyun 824*4882a593Smuzhiyun #ifdef CFG_SIM 825*4882a593Smuzhiyun #define NS_ALP_CLOCK 84922 826*4882a593Smuzhiyun #define NS_SLOW_ALP_CLOCK 84922 827*4882a593Smuzhiyun #define NS_CPU_CLOCK 534500 828*4882a593Smuzhiyun #define NS_SLOW_CPU_CLOCK 534500 829*4882a593Smuzhiyun #define NS_SI_CLOCK 271750 830*4882a593Smuzhiyun #define NS_SLOW_SI_CLOCK 271750 831*4882a593Smuzhiyun #define NS_FAST_MEM_CLOCK 271750 832*4882a593Smuzhiyun #define NS_MEM_CLOCK 271750 833*4882a593Smuzhiyun #define NS_SLOW_MEM_CLOCK 271750 834*4882a593Smuzhiyun #else 835*4882a593Smuzhiyun #define NS_ALP_CLOCK 125000000 836*4882a593Smuzhiyun #define NS_SLOW_ALP_CLOCK 100000000 837*4882a593Smuzhiyun #define NS_CPU_CLOCK 1000000000 838*4882a593Smuzhiyun #define NS_SLOW_CPU_CLOCK 800000000 839*4882a593Smuzhiyun #define NS_SI_CLOCK 250000000 840*4882a593Smuzhiyun #define NS_SLOW_SI_CLOCK 200000000 841*4882a593Smuzhiyun #define NS_FAST_MEM_CLOCK 800000000 842*4882a593Smuzhiyun #define NS_MEM_CLOCK 533000000 843*4882a593Smuzhiyun #define NS_SLOW_MEM_CLOCK 400000000 844*4882a593Smuzhiyun #endif /* CFG_SIM */ 845*4882a593Smuzhiyun 846*4882a593Smuzhiyun #define ALP_CLOCK_53573 40000000 847*4882a593Smuzhiyun 848*4882a593Smuzhiyun /* HT clock */ 849*4882a593Smuzhiyun #define HT_CLOCK 80000000 850*4882a593Smuzhiyun 851*4882a593Smuzhiyun /* corecontrol */ 852*4882a593Smuzhiyun #define CC_UARTCLKO 0x00000001 /**< Drive UART with internal clock */ 853*4882a593Smuzhiyun #define CC_SE 0x00000002 /**< sync clk out enable (corerev >= 3) */ 854*4882a593Smuzhiyun #define CC_ASYNCGPIO 0x00000004 /**< 1=generate GPIO interrupt without backplane clock */ 855*4882a593Smuzhiyun #define CC_UARTCLKEN 0x00000008 /**< enable UART Clock (corerev > = 21 */ 856*4882a593Smuzhiyun 857*4882a593Smuzhiyun /* retention_ctl */ 858*4882a593Smuzhiyun #define RCTL_MEM_RET_SLEEP_LOG_SHIFT 29 859*4882a593Smuzhiyun #define RCTL_MEM_RET_SLEEP_LOG_MASK (1 << RCTL_MEM_RET_SLEEP_LOG_SHIFT) 860*4882a593Smuzhiyun 861*4882a593Smuzhiyun /* 4321 chipcontrol */ 862*4882a593Smuzhiyun #define CHIPCTRL_4321_PLL_DOWN 0x800000 /**< serdes PLL down override */ 863*4882a593Smuzhiyun 864*4882a593Smuzhiyun /* Fields in the otpstatus register in rev >= 21 */ 865*4882a593Smuzhiyun #define OTPS_OL_MASK 0x000000ff 866*4882a593Smuzhiyun #define OTPS_OL_MFG 0x00000001 /**< manuf row is locked */ 867*4882a593Smuzhiyun #define OTPS_OL_OR1 0x00000002 /**< otp redundancy row 1 is locked */ 868*4882a593Smuzhiyun #define OTPS_OL_OR2 0x00000004 /**< otp redundancy row 2 is locked */ 869*4882a593Smuzhiyun #define OTPS_OL_GU 0x00000008 /**< general use region is locked */ 870*4882a593Smuzhiyun #define OTPS_GUP_MASK 0x00000f00 871*4882a593Smuzhiyun #define OTPS_GUP_SHIFT 8 872*4882a593Smuzhiyun #define OTPS_GUP_HW 0x00000100 /**< h/w subregion is programmed */ 873*4882a593Smuzhiyun #define OTPS_GUP_SW 0x00000200 /**< s/w subregion is programmed */ 874*4882a593Smuzhiyun #define OTPS_GUP_CI 0x00000400 /**< chipid/pkgopt subregion is programmed */ 875*4882a593Smuzhiyun #define OTPS_GUP_FUSE 0x00000800 /**< fuse subregion is programmed */ 876*4882a593Smuzhiyun #define OTPS_READY 0x00001000 877*4882a593Smuzhiyun #define OTPS_RV(x) (1 << (16 + (x))) /**< redundancy entry valid */ 878*4882a593Smuzhiyun #define OTPS_RV_MASK 0x0fff0000 879*4882a593Smuzhiyun #define OTPS_PROGOK 0x40000000 880*4882a593Smuzhiyun 881*4882a593Smuzhiyun /* Fields in the otpcontrol register in rev >= 21 */ 882*4882a593Smuzhiyun #define OTPC_PROGSEL 0x00000001 883*4882a593Smuzhiyun #define OTPC_PCOUNT_MASK 0x0000000e 884*4882a593Smuzhiyun #define OTPC_PCOUNT_SHIFT 1 885*4882a593Smuzhiyun #define OTPC_VSEL_MASK 0x000000f0 886*4882a593Smuzhiyun #define OTPC_VSEL_SHIFT 4 887*4882a593Smuzhiyun #define OTPC_TMM_MASK 0x00000700 888*4882a593Smuzhiyun #define OTPC_TMM_SHIFT 8 889*4882a593Smuzhiyun #define OTPC_ODM 0x00000800 890*4882a593Smuzhiyun #define OTPC_PROGEN 0x80000000 891*4882a593Smuzhiyun 892*4882a593Smuzhiyun /* Fields in the 40nm otpcontrol register in rev >= 40 */ 893*4882a593Smuzhiyun #define OTPC_40NM_PROGSEL_SHIFT 0 894*4882a593Smuzhiyun #define OTPC_40NM_PCOUNT_SHIFT 1 895*4882a593Smuzhiyun #define OTPC_40NM_PCOUNT_WR 0xA 896*4882a593Smuzhiyun #define OTPC_40NM_PCOUNT_V1X 0xB 897*4882a593Smuzhiyun #define OTPC_40NM_REGCSEL_SHIFT 5 898*4882a593Smuzhiyun #define OTPC_40NM_REGCSEL_DEF 0x4 899*4882a593Smuzhiyun #define OTPC_40NM_PROGIN_SHIFT 8 900*4882a593Smuzhiyun #define OTPC_40NM_R2X_SHIFT 10 901*4882a593Smuzhiyun #define OTPC_40NM_ODM_SHIFT 11 902*4882a593Smuzhiyun #define OTPC_40NM_DF_SHIFT 15 903*4882a593Smuzhiyun #define OTPC_40NM_VSEL_SHIFT 16 904*4882a593Smuzhiyun #define OTPC_40NM_VSEL_WR 0xA 905*4882a593Smuzhiyun #define OTPC_40NM_VSEL_V1X 0xA 906*4882a593Smuzhiyun #define OTPC_40NM_VSEL_R1X 0x5 907*4882a593Smuzhiyun #define OTPC_40NM_COFAIL_SHIFT 30 908*4882a593Smuzhiyun 909*4882a593Smuzhiyun #define OTPC1_CPCSEL_SHIFT 0 910*4882a593Smuzhiyun #define OTPC1_CPCSEL_DEF 6 911*4882a593Smuzhiyun #define OTPC1_TM_SHIFT 8 912*4882a593Smuzhiyun #define OTPC1_TM_WR 0x84 913*4882a593Smuzhiyun #define OTPC1_TM_V1X 0x84 914*4882a593Smuzhiyun #define OTPC1_TM_R1X 0x4 915*4882a593Smuzhiyun #define OTPC1_CLK_EN_MASK 0x00020000 916*4882a593Smuzhiyun #define OTPC1_CLK_DIV_MASK 0x00FC0000 917*4882a593Smuzhiyun 918*4882a593Smuzhiyun /* Fields in otpprog in rev >= 21 and HND OTP */ 919*4882a593Smuzhiyun #define OTPP_COL_MASK 0x000000ff 920*4882a593Smuzhiyun #define OTPP_COL_SHIFT 0 921*4882a593Smuzhiyun #define OTPP_ROW_MASK 0x0000ff00 922*4882a593Smuzhiyun #define OTPP_ROW_MASK9 0x0001ff00 /* for ccrev >= 49 */ 923*4882a593Smuzhiyun #define OTPP_ROW_SHIFT 8 924*4882a593Smuzhiyun #define OTPP_OC_MASK 0x0f000000 925*4882a593Smuzhiyun #define OTPP_OC_SHIFT 24 926*4882a593Smuzhiyun #define OTPP_READERR 0x10000000 927*4882a593Smuzhiyun #define OTPP_VALUE_MASK 0x20000000 928*4882a593Smuzhiyun #define OTPP_VALUE_SHIFT 29 929*4882a593Smuzhiyun #define OTPP_START_BUSY 0x80000000 930*4882a593Smuzhiyun #define OTPP_READ 0x40000000 /* HND OTP */ 931*4882a593Smuzhiyun 932*4882a593Smuzhiyun /* Fields in otplayout register */ 933*4882a593Smuzhiyun #define OTPL_HWRGN_OFF_MASK 0x00000FFF 934*4882a593Smuzhiyun #define OTPL_HWRGN_OFF_SHIFT 0 935*4882a593Smuzhiyun #define OTPL_WRAP_REVID_MASK 0x00F80000 936*4882a593Smuzhiyun #define OTPL_WRAP_REVID_SHIFT 19 937*4882a593Smuzhiyun #define OTPL_WRAP_TYPE_MASK 0x00070000 938*4882a593Smuzhiyun #define OTPL_WRAP_TYPE_SHIFT 16 939*4882a593Smuzhiyun #define OTPL_WRAP_TYPE_65NM 0 940*4882a593Smuzhiyun #define OTPL_WRAP_TYPE_40NM 1 941*4882a593Smuzhiyun #define OTPL_WRAP_TYPE_28NM 2 942*4882a593Smuzhiyun #define OTPL_ROW_SIZE_MASK 0x0000F000 943*4882a593Smuzhiyun #define OTPL_ROW_SIZE_SHIFT 12 944*4882a593Smuzhiyun 945*4882a593Smuzhiyun /* otplayout reg corerev >= 36 */ 946*4882a593Smuzhiyun #define OTP_CISFORMAT_NEW 0x80000000 947*4882a593Smuzhiyun 948*4882a593Smuzhiyun /* Opcodes for OTPP_OC field */ 949*4882a593Smuzhiyun #define OTPPOC_READ 0 950*4882a593Smuzhiyun #define OTPPOC_BIT_PROG 1 951*4882a593Smuzhiyun #define OTPPOC_VERIFY 3 952*4882a593Smuzhiyun #define OTPPOC_INIT 4 953*4882a593Smuzhiyun #define OTPPOC_SET 5 954*4882a593Smuzhiyun #define OTPPOC_RESET 6 955*4882a593Smuzhiyun #define OTPPOC_OCST 7 956*4882a593Smuzhiyun #define OTPPOC_ROW_LOCK 8 957*4882a593Smuzhiyun #define OTPPOC_PRESCN_TEST 9 958*4882a593Smuzhiyun 959*4882a593Smuzhiyun /* Opcodes for OTPP_OC field (40NM) */ 960*4882a593Smuzhiyun #define OTPPOC_READ_40NM 0 961*4882a593Smuzhiyun #define OTPPOC_PROG_ENABLE_40NM 1 962*4882a593Smuzhiyun #define OTPPOC_PROG_DISABLE_40NM 2 963*4882a593Smuzhiyun #define OTPPOC_VERIFY_40NM 3 964*4882a593Smuzhiyun #define OTPPOC_WORD_VERIFY_1_40NM 4 965*4882a593Smuzhiyun #define OTPPOC_ROW_LOCK_40NM 5 966*4882a593Smuzhiyun #define OTPPOC_STBY_40NM 6 967*4882a593Smuzhiyun #define OTPPOC_WAKEUP_40NM 7 968*4882a593Smuzhiyun #define OTPPOC_WORD_VERIFY_0_40NM 8 969*4882a593Smuzhiyun #define OTPPOC_PRESCN_TEST_40NM 9 970*4882a593Smuzhiyun #define OTPPOC_BIT_PROG_40NM 10 971*4882a593Smuzhiyun #define OTPPOC_WORDPROG_40NM 11 972*4882a593Smuzhiyun #define OTPPOC_BURNIN_40NM 12 973*4882a593Smuzhiyun #define OTPPOC_AUTORELOAD_40NM 13 974*4882a593Smuzhiyun #define OTPPOC_OVST_READ_40NM 14 975*4882a593Smuzhiyun #define OTPPOC_OVST_PROG_40NM 15 976*4882a593Smuzhiyun 977*4882a593Smuzhiyun /* Opcodes for OTPP_OC field (28NM) */ 978*4882a593Smuzhiyun #define OTPPOC_READ_28NM 0 979*4882a593Smuzhiyun #define OTPPOC_READBURST_28NM 1 980*4882a593Smuzhiyun #define OTPPOC_PROG_ENABLE_28NM 2 981*4882a593Smuzhiyun #define OTPPOC_PROG_DISABLE_28NM 3 982*4882a593Smuzhiyun #define OTPPOC_PRESCREEN_28NM 4 983*4882a593Smuzhiyun #define OTPPOC_PRESCREEN_RP_28NM 5 984*4882a593Smuzhiyun #define OTPPOC_FLUSH_28NM 6 985*4882a593Smuzhiyun #define OTPPOC_NOP_28NM 7 986*4882a593Smuzhiyun #define OTPPOC_PROG_ECC_28NM 8 987*4882a593Smuzhiyun #define OTPPOC_PROG_ECC_READ_28NM 9 988*4882a593Smuzhiyun #define OTPPOC_PROG_28NM 10 989*4882a593Smuzhiyun #define OTPPOC_PROGRAM_RP_28NM 11 990*4882a593Smuzhiyun #define OTPPOC_PROGRAM_OVST_28NM 12 991*4882a593Smuzhiyun #define OTPPOC_RELOAD_28NM 13 992*4882a593Smuzhiyun #define OTPPOC_ERASE_28NM 14 993*4882a593Smuzhiyun #define OTPPOC_LOAD_RF_28NM 15 994*4882a593Smuzhiyun #define OTPPOC_CTRL_WR_28NM 16 995*4882a593Smuzhiyun #define OTPPOC_CTRL_RD_28NM 17 996*4882a593Smuzhiyun #define OTPPOC_READ_HP_28NM 18 997*4882a593Smuzhiyun #define OTPPOC_READ_OVST_28NM 19 998*4882a593Smuzhiyun #define OTPPOC_READ_VERIFY0_28NM 20 999*4882a593Smuzhiyun #define OTPPOC_READ_VERIFY1_28NM 21 1000*4882a593Smuzhiyun #define OTPPOC_READ_FORCE0_28NM 22 1001*4882a593Smuzhiyun #define OTPPOC_READ_FORCE1_28NM 23 1002*4882a593Smuzhiyun #define OTPPOC_BURNIN_28NM 24 1003*4882a593Smuzhiyun #define OTPPOC_PROGRAM_LOCK_28NM 25 1004*4882a593Smuzhiyun #define OTPPOC_PROGRAM_TESTCOL_28NM 26 1005*4882a593Smuzhiyun #define OTPPOC_READ_TESTCOL_28NM 27 1006*4882a593Smuzhiyun #define OTPPOC_READ_FOUT_28NM 28 1007*4882a593Smuzhiyun #define OTPPOC_SFT_RESET_28NM 29 1008*4882a593Smuzhiyun 1009*4882a593Smuzhiyun #define OTPP_OC_MASK_28NM 0x0f800000 1010*4882a593Smuzhiyun #define OTPP_OC_SHIFT_28NM 23 1011*4882a593Smuzhiyun #define OTPC_PROGEN_28NM 0x8 1012*4882a593Smuzhiyun #define OTPC_DBLERRCLR 0x20 1013*4882a593Smuzhiyun #define OTPC_CLK_EN_MASK 0x00000040 1014*4882a593Smuzhiyun #define OTPC_CLK_DIV_MASK 0x00000F80 1015*4882a593Smuzhiyun 1016*4882a593Smuzhiyun /* Fields in otplayoutextension */ 1017*4882a593Smuzhiyun #define OTPLAYOUTEXT_FUSE_MASK 0x3FF 1018*4882a593Smuzhiyun 1019*4882a593Smuzhiyun /* Jtagm characteristics that appeared at a given corerev */ 1020*4882a593Smuzhiyun #define JTAGM_CREV_OLD 10 /**< Old command set, 16bit max IR */ 1021*4882a593Smuzhiyun #define JTAGM_CREV_IRP 22 /**< Able to do pause-ir */ 1022*4882a593Smuzhiyun #define JTAGM_CREV_RTI 28 /**< Able to do return-to-idle */ 1023*4882a593Smuzhiyun 1024*4882a593Smuzhiyun /* jtagcmd */ 1025*4882a593Smuzhiyun #define JCMD_START 0x80000000 1026*4882a593Smuzhiyun #define JCMD_BUSY 0x80000000 1027*4882a593Smuzhiyun #define JCMD_STATE_MASK 0x60000000 1028*4882a593Smuzhiyun #define JCMD_STATE_TLR 0x00000000 /**< Test-logic-reset */ 1029*4882a593Smuzhiyun #define JCMD_STATE_PIR 0x20000000 /**< Pause IR */ 1030*4882a593Smuzhiyun #define JCMD_STATE_PDR 0x40000000 /**< Pause DR */ 1031*4882a593Smuzhiyun #define JCMD_STATE_RTI 0x60000000 /**< Run-test-idle */ 1032*4882a593Smuzhiyun #define JCMD0_ACC_MASK 0x0000f000 1033*4882a593Smuzhiyun #define JCMD0_ACC_IRDR 0x00000000 1034*4882a593Smuzhiyun #define JCMD0_ACC_DR 0x00001000 1035*4882a593Smuzhiyun #define JCMD0_ACC_IR 0x00002000 1036*4882a593Smuzhiyun #define JCMD0_ACC_RESET 0x00003000 1037*4882a593Smuzhiyun #define JCMD0_ACC_IRPDR 0x00004000 1038*4882a593Smuzhiyun #define JCMD0_ACC_PDR 0x00005000 1039*4882a593Smuzhiyun #define JCMD0_IRW_MASK 0x00000f00 1040*4882a593Smuzhiyun #define JCMD_ACC_MASK 0x000f0000 /**< Changes for corerev 11 */ 1041*4882a593Smuzhiyun #define JCMD_ACC_IRDR 0x00000000 1042*4882a593Smuzhiyun #define JCMD_ACC_DR 0x00010000 1043*4882a593Smuzhiyun #define JCMD_ACC_IR 0x00020000 1044*4882a593Smuzhiyun #define JCMD_ACC_RESET 0x00030000 1045*4882a593Smuzhiyun #define JCMD_ACC_IRPDR 0x00040000 1046*4882a593Smuzhiyun #define JCMD_ACC_PDR 0x00050000 1047*4882a593Smuzhiyun #define JCMD_ACC_PIR 0x00060000 1048*4882a593Smuzhiyun #define JCMD_ACC_IRDR_I 0x00070000 /**< rev 28: return to run-test-idle */ 1049*4882a593Smuzhiyun #define JCMD_ACC_DR_I 0x00080000 /**< rev 28: return to run-test-idle */ 1050*4882a593Smuzhiyun #define JCMD_IRW_MASK 0x00001f00 1051*4882a593Smuzhiyun #define JCMD_IRW_SHIFT 8 1052*4882a593Smuzhiyun #define JCMD_DRW_MASK 0x0000003f 1053*4882a593Smuzhiyun 1054*4882a593Smuzhiyun /* jtagctrl */ 1055*4882a593Smuzhiyun #define JCTRL_FORCE_CLK 4 /**< Force clock */ 1056*4882a593Smuzhiyun #define JCTRL_EXT_EN 2 /**< Enable external targets */ 1057*4882a593Smuzhiyun #define JCTRL_EN 1 /**< Enable Jtag master */ 1058*4882a593Smuzhiyun #define JCTRL_TAPSEL_BIT 0x00000008 /**< JtagMasterCtrl tap_sel bit */ 1059*4882a593Smuzhiyun 1060*4882a593Smuzhiyun /* swdmasterctrl */ 1061*4882a593Smuzhiyun #define SWDCTRL_INT_EN 8 /**< Enable internal targets */ 1062*4882a593Smuzhiyun #define SWDCTRL_FORCE_CLK 4 /**< Force clock */ 1063*4882a593Smuzhiyun #define SWDCTRL_OVJTAG 2 /**< Enable shared SWD/JTAG pins */ 1064*4882a593Smuzhiyun #define SWDCTRL_EN 1 /**< Enable Jtag master */ 1065*4882a593Smuzhiyun 1066*4882a593Smuzhiyun /* Fields in clkdiv */ 1067*4882a593Smuzhiyun #define CLKD_SFLASH 0x1f000000 1068*4882a593Smuzhiyun #define CLKD_SFLASH_SHIFT 24 1069*4882a593Smuzhiyun #define CLKD_OTP 0x000f0000 1070*4882a593Smuzhiyun #define CLKD_OTP_SHIFT 16 1071*4882a593Smuzhiyun #define CLKD_JTAG 0x00000f00 1072*4882a593Smuzhiyun #define CLKD_JTAG_SHIFT 8 1073*4882a593Smuzhiyun #define CLKD_UART 0x000000ff 1074*4882a593Smuzhiyun 1075*4882a593Smuzhiyun #define CLKD2_SROM 0x00000007 1076*4882a593Smuzhiyun #define CLKD2_SROMDIV_32 0 1077*4882a593Smuzhiyun #define CLKD2_SROMDIV_64 1 1078*4882a593Smuzhiyun #define CLKD2_SROMDIV_96 2 1079*4882a593Smuzhiyun #define CLKD2_SROMDIV_128 3 1080*4882a593Smuzhiyun #define CLKD2_SROMDIV_192 4 1081*4882a593Smuzhiyun #define CLKD2_SROMDIV_256 5 1082*4882a593Smuzhiyun #define CLKD2_SROMDIV_384 6 1083*4882a593Smuzhiyun #define CLKD2_SROMDIV_512 7 1084*4882a593Smuzhiyun #define CLKD2_SWD 0xf8000000 1085*4882a593Smuzhiyun #define CLKD2_SWD_SHIFT 27 1086*4882a593Smuzhiyun 1087*4882a593Smuzhiyun /* intstatus/intmask */ 1088*4882a593Smuzhiyun #define CI_GPIO 0x00000001 /**< gpio intr */ 1089*4882a593Smuzhiyun #define CI_EI 0x00000002 /**< extif intr (corerev >= 3) */ 1090*4882a593Smuzhiyun #define CI_TEMP 0x00000004 /**< temp. ctrl intr (corerev >= 15) */ 1091*4882a593Smuzhiyun #define CI_SIRQ 0x00000008 /**< serial IRQ intr (corerev >= 15) */ 1092*4882a593Smuzhiyun #define CI_ECI 0x00000010 /**< eci intr (corerev >= 21) */ 1093*4882a593Smuzhiyun #define CI_PMU 0x00000020 /**< pmu intr (corerev >= 21) */ 1094*4882a593Smuzhiyun #define CI_UART 0x00000040 /**< uart intr (corerev >= 21) */ 1095*4882a593Smuzhiyun #define CI_WECI 0x00000080 /* eci wakeup intr (corerev >= 21) */ 1096*4882a593Smuzhiyun #define CI_WDRESET 0x80000000 /**< watchdog reset occurred */ 1097*4882a593Smuzhiyun 1098*4882a593Smuzhiyun /* slow_clk_ctl */ 1099*4882a593Smuzhiyun #define SCC_SS_MASK 0x00000007 /**< slow clock source mask */ 1100*4882a593Smuzhiyun #define SCC_SS_LPO 0x00000000 /**< source of slow clock is LPO */ 1101*4882a593Smuzhiyun #define SCC_SS_XTAL 0x00000001 /**< source of slow clock is crystal */ 1102*4882a593Smuzhiyun #define SCC_SS_PCI 0x00000002 /**< source of slow clock is PCI */ 1103*4882a593Smuzhiyun #define SCC_LF 0x00000200 /**< LPOFreqSel, 1: 160Khz, 0: 32KHz */ 1104*4882a593Smuzhiyun #define SCC_LP 0x00000400 /**< LPOPowerDown, 1: LPO is disabled, 1105*4882a593Smuzhiyun * 0: LPO is enabled 1106*4882a593Smuzhiyun */ 1107*4882a593Smuzhiyun #define SCC_FS 0x00000800 /**< ForceSlowClk, 1: sb/cores running on slow clock, 1108*4882a593Smuzhiyun * 0: power logic control 1109*4882a593Smuzhiyun */ 1110*4882a593Smuzhiyun #define SCC_IP 0x00001000 /**< IgnorePllOffReq, 1/0: power logic ignores/honors 1111*4882a593Smuzhiyun * PLL clock disable requests from core 1112*4882a593Smuzhiyun */ 1113*4882a593Smuzhiyun #define SCC_XC 0x00002000 /**< XtalControlEn, 1/0: power logic does/doesn't 1114*4882a593Smuzhiyun * disable crystal when appropriate 1115*4882a593Smuzhiyun */ 1116*4882a593Smuzhiyun #define SCC_XP 0x00004000 /**< XtalPU (RO), 1/0: crystal running/disabled */ 1117*4882a593Smuzhiyun #define SCC_CD_MASK 0xffff0000 /**< ClockDivider (SlowClk = 1/(4+divisor)) */ 1118*4882a593Smuzhiyun #define SCC_CD_SHIFT 16 1119*4882a593Smuzhiyun 1120*4882a593Smuzhiyun /* system_clk_ctl */ 1121*4882a593Smuzhiyun #define SYCC_IE 0x00000001 /**< ILPen: Enable Idle Low Power */ 1122*4882a593Smuzhiyun #define SYCC_AE 0x00000002 /**< ALPen: Enable Active Low Power */ 1123*4882a593Smuzhiyun #define SYCC_FP 0x00000004 /**< ForcePLLOn */ 1124*4882a593Smuzhiyun #define SYCC_AR 0x00000008 /**< Force ALP (or HT if ALPen is not set */ 1125*4882a593Smuzhiyun #define SYCC_HR 0x00000010 /**< Force HT */ 1126*4882a593Smuzhiyun #define SYCC_CD_MASK 0xffff0000 /**< ClkDiv (ILP = 1/(4 * (divisor + 1)) */ 1127*4882a593Smuzhiyun #define SYCC_CD_SHIFT 16 1128*4882a593Smuzhiyun 1129*4882a593Smuzhiyun /* watchdogcounter */ 1130*4882a593Smuzhiyun /* WL sub-system reset */ 1131*4882a593Smuzhiyun #define WD_SSRESET_PCIE_F0_EN 0x10000000 1132*4882a593Smuzhiyun /* BT sub-system reset */ 1133*4882a593Smuzhiyun #define WD_SSRESET_PCIE_F1_EN 0x20000000 1134*4882a593Smuzhiyun #define WD_SSRESET_PCIE_F2_EN 0x40000000 1135*4882a593Smuzhiyun /* Both WL and BT sub-system reset */ 1136*4882a593Smuzhiyun #define WD_SSRESET_PCIE_ALL_FN_EN 0x80000000 1137*4882a593Smuzhiyun #define WD_COUNTER_MASK 0x0fffffff 1138*4882a593Smuzhiyun #define WD_ENABLE_MASK \ 1139*4882a593Smuzhiyun (WD_SSRESET_PCIE_F0_EN | WD_SSRESET_PCIE_F1_EN | \ 1140*4882a593Smuzhiyun WD_SSRESET_PCIE_F2_EN | WD_SSRESET_PCIE_ALL_FN_EN) 1141*4882a593Smuzhiyun 1142*4882a593Smuzhiyun /* Indirect backplane access */ 1143*4882a593Smuzhiyun #define BPIA_BYTEEN 0x0000000f 1144*4882a593Smuzhiyun #define BPIA_SZ1 0x00000001 1145*4882a593Smuzhiyun #define BPIA_SZ2 0x00000003 1146*4882a593Smuzhiyun #define BPIA_SZ4 0x00000007 1147*4882a593Smuzhiyun #define BPIA_SZ8 0x0000000f 1148*4882a593Smuzhiyun #define BPIA_WRITE 0x00000100 1149*4882a593Smuzhiyun #define BPIA_START 0x00000200 1150*4882a593Smuzhiyun #define BPIA_BUSY 0x00000200 1151*4882a593Smuzhiyun #define BPIA_ERROR 0x00000400 1152*4882a593Smuzhiyun 1153*4882a593Smuzhiyun /* pcmcia/prog/flash_config */ 1154*4882a593Smuzhiyun #define CF_EN 0x00000001 /**< enable */ 1155*4882a593Smuzhiyun #define CF_EM_MASK 0x0000000e /**< mode */ 1156*4882a593Smuzhiyun #define CF_EM_SHIFT 1 1157*4882a593Smuzhiyun #define CF_EM_FLASH 0 /**< flash/asynchronous mode */ 1158*4882a593Smuzhiyun #define CF_EM_SYNC 2 /**< synchronous mode */ 1159*4882a593Smuzhiyun #define CF_EM_PCMCIA 4 /**< pcmcia mode */ 1160*4882a593Smuzhiyun #define CF_DS 0x00000010 /**< destsize: 0=8bit, 1=16bit */ 1161*4882a593Smuzhiyun #define CF_BS 0x00000020 /**< byteswap */ 1162*4882a593Smuzhiyun #define CF_CD_MASK 0x000000c0 /**< clock divider */ 1163*4882a593Smuzhiyun #define CF_CD_SHIFT 6 1164*4882a593Smuzhiyun #define CF_CD_DIV2 0x00000000 /**< backplane/2 */ 1165*4882a593Smuzhiyun #define CF_CD_DIV3 0x00000040 /**< backplane/3 */ 1166*4882a593Smuzhiyun #define CF_CD_DIV4 0x00000080 /**< backplane/4 */ 1167*4882a593Smuzhiyun #define CF_CE 0x00000100 /**< clock enable */ 1168*4882a593Smuzhiyun #define CF_SB 0x00000200 /**< size/bytestrobe (synch only) */ 1169*4882a593Smuzhiyun 1170*4882a593Smuzhiyun /* pcmcia_memwait */ 1171*4882a593Smuzhiyun #define PM_W0_MASK 0x0000003f /**< waitcount0 */ 1172*4882a593Smuzhiyun #define PM_W1_MASK 0x00001f00 /**< waitcount1 */ 1173*4882a593Smuzhiyun #define PM_W1_SHIFT 8 1174*4882a593Smuzhiyun #define PM_W2_MASK 0x001f0000 /**< waitcount2 */ 1175*4882a593Smuzhiyun #define PM_W2_SHIFT 16 1176*4882a593Smuzhiyun #define PM_W3_MASK 0x1f000000 /**< waitcount3 */ 1177*4882a593Smuzhiyun #define PM_W3_SHIFT 24 1178*4882a593Smuzhiyun 1179*4882a593Smuzhiyun /* pcmcia_attrwait */ 1180*4882a593Smuzhiyun #define PA_W0_MASK 0x0000003f /**< waitcount0 */ 1181*4882a593Smuzhiyun #define PA_W1_MASK 0x00001f00 /**< waitcount1 */ 1182*4882a593Smuzhiyun #define PA_W1_SHIFT 8 1183*4882a593Smuzhiyun #define PA_W2_MASK 0x001f0000 /**< waitcount2 */ 1184*4882a593Smuzhiyun #define PA_W2_SHIFT 16 1185*4882a593Smuzhiyun #define PA_W3_MASK 0x1f000000 /**< waitcount3 */ 1186*4882a593Smuzhiyun #define PA_W3_SHIFT 24 1187*4882a593Smuzhiyun 1188*4882a593Smuzhiyun /* pcmcia_iowait */ 1189*4882a593Smuzhiyun #define PI_W0_MASK 0x0000003f /**< waitcount0 */ 1190*4882a593Smuzhiyun #define PI_W1_MASK 0x00001f00 /**< waitcount1 */ 1191*4882a593Smuzhiyun #define PI_W1_SHIFT 8 1192*4882a593Smuzhiyun #define PI_W2_MASK 0x001f0000 /**< waitcount2 */ 1193*4882a593Smuzhiyun #define PI_W2_SHIFT 16 1194*4882a593Smuzhiyun #define PI_W3_MASK 0x1f000000 /**< waitcount3 */ 1195*4882a593Smuzhiyun #define PI_W3_SHIFT 24 1196*4882a593Smuzhiyun 1197*4882a593Smuzhiyun /* prog_waitcount */ 1198*4882a593Smuzhiyun #define PW_W0_MASK 0x0000001f /**< waitcount0 */ 1199*4882a593Smuzhiyun #define PW_W1_MASK 0x00001f00 /**< waitcount1 */ 1200*4882a593Smuzhiyun #define PW_W1_SHIFT 8 1201*4882a593Smuzhiyun #define PW_W2_MASK 0x001f0000 /**< waitcount2 */ 1202*4882a593Smuzhiyun #define PW_W2_SHIFT 16 1203*4882a593Smuzhiyun #define PW_W3_MASK 0x1f000000 /**< waitcount3 */ 1204*4882a593Smuzhiyun #define PW_W3_SHIFT 24 1205*4882a593Smuzhiyun 1206*4882a593Smuzhiyun #define PW_W0 0x0000000c 1207*4882a593Smuzhiyun #define PW_W1 0x00000a00 1208*4882a593Smuzhiyun #define PW_W2 0x00020000 1209*4882a593Smuzhiyun #define PW_W3 0x01000000 1210*4882a593Smuzhiyun 1211*4882a593Smuzhiyun /* flash_waitcount */ 1212*4882a593Smuzhiyun #define FW_W0_MASK 0x0000003f /**< waitcount0 */ 1213*4882a593Smuzhiyun #define FW_W1_MASK 0x00001f00 /**< waitcount1 */ 1214*4882a593Smuzhiyun #define FW_W1_SHIFT 8 1215*4882a593Smuzhiyun #define FW_W2_MASK 0x001f0000 /**< waitcount2 */ 1216*4882a593Smuzhiyun #define FW_W2_SHIFT 16 1217*4882a593Smuzhiyun #define FW_W3_MASK 0x1f000000 /**< waitcount3 */ 1218*4882a593Smuzhiyun #define FW_W3_SHIFT 24 1219*4882a593Smuzhiyun 1220*4882a593Smuzhiyun /* When Srom support present, fields in sromcontrol */ 1221*4882a593Smuzhiyun #define SRC_START 0x80000000 1222*4882a593Smuzhiyun #define SRC_BUSY 0x80000000 1223*4882a593Smuzhiyun #define SRC_OPCODE 0x60000000 1224*4882a593Smuzhiyun #define SRC_OP_READ 0x00000000 1225*4882a593Smuzhiyun #define SRC_OP_WRITE 0x20000000 1226*4882a593Smuzhiyun #define SRC_OP_WRDIS 0x40000000 1227*4882a593Smuzhiyun #define SRC_OP_WREN 0x60000000 1228*4882a593Smuzhiyun #define SRC_OTPSEL 0x00000010 1229*4882a593Smuzhiyun #define SRC_OTPPRESENT 0x00000020 1230*4882a593Smuzhiyun #define SRC_LOCK 0x00000008 1231*4882a593Smuzhiyun #define SRC_SIZE_MASK 0x00000006 1232*4882a593Smuzhiyun #define SRC_SIZE_1K 0x00000000 1233*4882a593Smuzhiyun #define SRC_SIZE_4K 0x00000002 1234*4882a593Smuzhiyun #define SRC_SIZE_16K 0x00000004 1235*4882a593Smuzhiyun #define SRC_SIZE_SHIFT 1 1236*4882a593Smuzhiyun #define SRC_PRESENT 0x00000001 1237*4882a593Smuzhiyun 1238*4882a593Smuzhiyun /* Fields in pmucontrol */ 1239*4882a593Smuzhiyun #define PCTL_ILP_DIV_MASK 0xffff0000 1240*4882a593Smuzhiyun #define PCTL_ILP_DIV_SHIFT 16 1241*4882a593Smuzhiyun #define PCTL_LQ_REQ_EN 0x00008000 1242*4882a593Smuzhiyun #define PCTL_PLL_PLLCTL_UPD 0x00000400 /**< rev 2 */ 1243*4882a593Smuzhiyun #define PCTL_NOILP_ON_WAIT 0x00000200 /**< rev 1 */ 1244*4882a593Smuzhiyun #define PCTL_HT_REQ_EN 0x00000100 1245*4882a593Smuzhiyun #define PCTL_ALP_REQ_EN 0x00000080 1246*4882a593Smuzhiyun #define PCTL_XTALFREQ_MASK 0x0000007c 1247*4882a593Smuzhiyun #define PCTL_XTALFREQ_SHIFT 2 1248*4882a593Smuzhiyun #define PCTL_ILP_DIV_EN 0x00000002 1249*4882a593Smuzhiyun #define PCTL_LPO_SEL 0x00000001 1250*4882a593Smuzhiyun 1251*4882a593Smuzhiyun /* Fields in pmucontrol_ext */ 1252*4882a593Smuzhiyun #define PCTL_EXT_USE_LHL_TIMER 0x00000010 1253*4882a593Smuzhiyun #define PCTL_EXT_FASTLPO_ENAB 0x00000080 1254*4882a593Smuzhiyun #define PCTL_EXT_FASTLPO_SWENAB 0x00000200 1255*4882a593Smuzhiyun #define PCTL_EXT_FASTSEQ_ENAB 0x00001000 1256*4882a593Smuzhiyun #define PCTL_EXT_FASTLPO_PCIE_SWENAB 0x00004000 /**< rev33 for FLL1M */ 1257*4882a593Smuzhiyun 1258*4882a593Smuzhiyun #define DEFAULT_43012_MIN_RES_MASK 0x0f8bfe77 1259*4882a593Smuzhiyun 1260*4882a593Smuzhiyun /* Retention Control */ 1261*4882a593Smuzhiyun #define PMU_RCTL_CLK_DIV_SHIFT 0 1262*4882a593Smuzhiyun #define PMU_RCTL_CHAIN_LEN_SHIFT 12 1263*4882a593Smuzhiyun #define PMU_RCTL_MACPHY_DISABLE_SHIFT 26 1264*4882a593Smuzhiyun #define PMU_RCTL_MACPHY_DISABLE_MASK (1 << 26) 1265*4882a593Smuzhiyun #define PMU_RCTL_LOGIC_DISABLE_SHIFT 27 1266*4882a593Smuzhiyun #define PMU_RCTL_LOGIC_DISABLE_MASK (1 << 27) 1267*4882a593Smuzhiyun #define PMU_RCTL_MEMSLP_LOG_SHIFT 28 1268*4882a593Smuzhiyun #define PMU_RCTL_MEMSLP_LOG_MASK (1 << 28) 1269*4882a593Smuzhiyun #define PMU_RCTL_MEMRETSLP_LOG_SHIFT 29 1270*4882a593Smuzhiyun #define PMU_RCTL_MEMRETSLP_LOG_MASK (1 << 29) 1271*4882a593Smuzhiyun 1272*4882a593Smuzhiyun /* Retention Group Control */ 1273*4882a593Smuzhiyun #define PMU_RCTLGRP_CHAIN_LEN_SHIFT 0 1274*4882a593Smuzhiyun #define PMU_RCTLGRP_RMODE_ENABLE_SHIFT 14 1275*4882a593Smuzhiyun #define PMU_RCTLGRP_RMODE_ENABLE_MASK (1 << 14) 1276*4882a593Smuzhiyun #define PMU_RCTLGRP_DFT_ENABLE_SHIFT 15 1277*4882a593Smuzhiyun #define PMU_RCTLGRP_DFT_ENABLE_MASK (1 << 15) 1278*4882a593Smuzhiyun #define PMU_RCTLGRP_NSRST_DISABLE_SHIFT 16 1279*4882a593Smuzhiyun #define PMU_RCTLGRP_NSRST_DISABLE_MASK (1 << 16) 1280*4882a593Smuzhiyun 1281*4882a593Smuzhiyun /* Fields in clkstretch */ 1282*4882a593Smuzhiyun #define CSTRETCH_HT 0xffff0000 1283*4882a593Smuzhiyun #define CSTRETCH_ALP 0x0000ffff 1284*4882a593Smuzhiyun #define CSTRETCH_REDUCE_8 0x00080008 1285*4882a593Smuzhiyun 1286*4882a593Smuzhiyun /* gpiotimerval */ 1287*4882a593Smuzhiyun #define GPIO_ONTIME_SHIFT 16 1288*4882a593Smuzhiyun 1289*4882a593Smuzhiyun /* clockcontrol_n */ 1290*4882a593Smuzhiyun #define CN_N1_MASK 0x3f /**< n1 control */ 1291*4882a593Smuzhiyun #define CN_N2_MASK 0x3f00 /**< n2 control */ 1292*4882a593Smuzhiyun #define CN_N2_SHIFT 8 1293*4882a593Smuzhiyun #define CN_PLLC_MASK 0xf0000 /**< pll control */ 1294*4882a593Smuzhiyun #define CN_PLLC_SHIFT 16 1295*4882a593Smuzhiyun 1296*4882a593Smuzhiyun /* clockcontrol_sb/pci/uart */ 1297*4882a593Smuzhiyun #define CC_M1_MASK 0x3f /**< m1 control */ 1298*4882a593Smuzhiyun #define CC_M2_MASK 0x3f00 /**< m2 control */ 1299*4882a593Smuzhiyun #define CC_M2_SHIFT 8 1300*4882a593Smuzhiyun #define CC_M3_MASK 0x3f0000 /**< m3 control */ 1301*4882a593Smuzhiyun #define CC_M3_SHIFT 16 1302*4882a593Smuzhiyun #define CC_MC_MASK 0x1f000000 /**< mux control */ 1303*4882a593Smuzhiyun #define CC_MC_SHIFT 24 1304*4882a593Smuzhiyun 1305*4882a593Smuzhiyun /* N3M Clock control magic field values */ 1306*4882a593Smuzhiyun #define CC_F6_2 0x02 /**< A factor of 2 in */ 1307*4882a593Smuzhiyun #define CC_F6_3 0x03 /**< 6-bit fields like */ 1308*4882a593Smuzhiyun #define CC_F6_4 0x05 /**< N1, M1 or M3 */ 1309*4882a593Smuzhiyun #define CC_F6_5 0x09 1310*4882a593Smuzhiyun #define CC_F6_6 0x11 1311*4882a593Smuzhiyun #define CC_F6_7 0x21 1312*4882a593Smuzhiyun 1313*4882a593Smuzhiyun #define CC_F5_BIAS 5 /**< 5-bit fields get this added */ 1314*4882a593Smuzhiyun 1315*4882a593Smuzhiyun #define CC_MC_BYPASS 0x08 1316*4882a593Smuzhiyun #define CC_MC_M1 0x04 1317*4882a593Smuzhiyun #define CC_MC_M1M2 0x02 1318*4882a593Smuzhiyun #define CC_MC_M1M2M3 0x01 1319*4882a593Smuzhiyun #define CC_MC_M1M3 0x11 1320*4882a593Smuzhiyun 1321*4882a593Smuzhiyun /* Type 2 Clock control magic field values */ 1322*4882a593Smuzhiyun #define CC_T2_BIAS 2 /**< n1, n2, m1 & m3 bias */ 1323*4882a593Smuzhiyun #define CC_T2M2_BIAS 3 /**< m2 bias */ 1324*4882a593Smuzhiyun 1325*4882a593Smuzhiyun #define CC_T2MC_M1BYP 1 1326*4882a593Smuzhiyun #define CC_T2MC_M2BYP 2 1327*4882a593Smuzhiyun #define CC_T2MC_M3BYP 4 1328*4882a593Smuzhiyun 1329*4882a593Smuzhiyun /* Type 6 Clock control magic field values */ 1330*4882a593Smuzhiyun #define CC_T6_MMASK 1 /**< bits of interest in m */ 1331*4882a593Smuzhiyun #define CC_T6_M0 120000000 /**< sb clock for m = 0 */ 1332*4882a593Smuzhiyun #define CC_T6_M1 100000000 /**< sb clock for m = 1 */ 1333*4882a593Smuzhiyun #define SB2MIPS_T6(sb) (2 * (sb)) 1334*4882a593Smuzhiyun 1335*4882a593Smuzhiyun /* Common clock base */ 1336*4882a593Smuzhiyun #define CC_CLOCK_BASE1 24000000 /**< Half the clock freq */ 1337*4882a593Smuzhiyun #define CC_CLOCK_BASE2 12500000 /**< Alternate crystal on some PLLs */ 1338*4882a593Smuzhiyun 1339*4882a593Smuzhiyun /* Clock control values for 200MHz in 5350 */ 1340*4882a593Smuzhiyun #define CLKC_5350_N 0x0311 1341*4882a593Smuzhiyun #define CLKC_5350_M 0x04020009 1342*4882a593Smuzhiyun 1343*4882a593Smuzhiyun /* Flash types in the chipcommon capabilities register */ 1344*4882a593Smuzhiyun #define FLASH_NONE 0x000 /**< No flash */ 1345*4882a593Smuzhiyun #define SFLASH_ST 0x100 /**< ST serial flash */ 1346*4882a593Smuzhiyun #define SFLASH_AT 0x200 /**< Atmel serial flash */ 1347*4882a593Smuzhiyun #define NFLASH 0x300 1348*4882a593Smuzhiyun #define PFLASH 0x700 /**< Parallel flash */ 1349*4882a593Smuzhiyun #define QSPIFLASH_ST 0x800 1350*4882a593Smuzhiyun #define QSPIFLASH_AT 0x900 1351*4882a593Smuzhiyun 1352*4882a593Smuzhiyun /* Bits in the ExtBus config registers */ 1353*4882a593Smuzhiyun #define CC_CFG_EN 0x0001 /**< Enable */ 1354*4882a593Smuzhiyun #define CC_CFG_EM_MASK 0x000e /**< Extif Mode */ 1355*4882a593Smuzhiyun #define CC_CFG_EM_ASYNC 0x0000 /**< Async/Parallel flash */ 1356*4882a593Smuzhiyun #define CC_CFG_EM_SYNC 0x0002 /**< Synchronous */ 1357*4882a593Smuzhiyun #define CC_CFG_EM_PCMCIA 0x0004 /**< PCMCIA */ 1358*4882a593Smuzhiyun #define CC_CFG_EM_IDE 0x0006 /**< IDE */ 1359*4882a593Smuzhiyun #define CC_CFG_DS 0x0010 /**< Data size, 0=8bit, 1=16bit */ 1360*4882a593Smuzhiyun #define CC_CFG_CD_MASK 0x00e0 /**< Sync: Clock divisor, rev >= 20 */ 1361*4882a593Smuzhiyun #define CC_CFG_CE 0x0100 /**< Sync: Clock enable, rev >= 20 */ 1362*4882a593Smuzhiyun #define CC_CFG_SB 0x0200 /**< Sync: Size/Bytestrobe, rev >= 20 */ 1363*4882a593Smuzhiyun #define CC_CFG_IS 0x0400 /**< Extif Sync Clk Select, rev >= 20 */ 1364*4882a593Smuzhiyun 1365*4882a593Smuzhiyun /* ExtBus address space */ 1366*4882a593Smuzhiyun #define CC_EB_BASE 0x1a000000 /**< Chipc ExtBus base address */ 1367*4882a593Smuzhiyun #define CC_EB_PCMCIA_MEM 0x1a000000 /**< PCMCIA 0 memory base address */ 1368*4882a593Smuzhiyun #define CC_EB_PCMCIA_IO 0x1a200000 /**< PCMCIA 0 I/O base address */ 1369*4882a593Smuzhiyun #define CC_EB_PCMCIA_CFG 0x1a400000 /**< PCMCIA 0 config base address */ 1370*4882a593Smuzhiyun #define CC_EB_IDE 0x1a800000 /**< IDE memory base */ 1371*4882a593Smuzhiyun #define CC_EB_PCMCIA1_MEM 0x1a800000 /**< PCMCIA 1 memory base address */ 1372*4882a593Smuzhiyun #define CC_EB_PCMCIA1_IO 0x1aa00000 /**< PCMCIA 1 I/O base address */ 1373*4882a593Smuzhiyun #define CC_EB_PCMCIA1_CFG 0x1ac00000 /**< PCMCIA 1 config base address */ 1374*4882a593Smuzhiyun #define CC_EB_PROGIF 0x1b000000 /**< ProgIF Async/Sync base address */ 1375*4882a593Smuzhiyun 1376*4882a593Smuzhiyun /* Start/busy bit in flashcontrol */ 1377*4882a593Smuzhiyun #define SFLASH_OPCODE 0x000000ff 1378*4882a593Smuzhiyun #define SFLASH_ACTION 0x00000700 1379*4882a593Smuzhiyun #define SFLASH_CS_ACTIVE 0x00001000 /**< Chip Select Active, rev >= 20 */ 1380*4882a593Smuzhiyun #define SFLASH_START 0x80000000 1381*4882a593Smuzhiyun #define SFLASH_BUSY SFLASH_START 1382*4882a593Smuzhiyun 1383*4882a593Smuzhiyun /* flashcontrol action codes */ 1384*4882a593Smuzhiyun #define SFLASH_ACT_OPONLY 0x0000 /**< Issue opcode only */ 1385*4882a593Smuzhiyun #define SFLASH_ACT_OP1D 0x0100 /**< opcode + 1 data byte */ 1386*4882a593Smuzhiyun #define SFLASH_ACT_OP3A 0x0200 /**< opcode + 3 addr bytes */ 1387*4882a593Smuzhiyun #define SFLASH_ACT_OP3A1D 0x0300 /**< opcode + 3 addr & 1 data bytes */ 1388*4882a593Smuzhiyun #define SFLASH_ACT_OP3A4D 0x0400 /**< opcode + 3 addr & 4 data bytes */ 1389*4882a593Smuzhiyun #define SFLASH_ACT_OP3A4X4D 0x0500 /**< opcode + 3 addr, 4 don't care & 4 data bytes */ 1390*4882a593Smuzhiyun #define SFLASH_ACT_OP3A1X4D 0x0700 /**< opcode + 3 addr, 1 don't care & 4 data bytes */ 1391*4882a593Smuzhiyun 1392*4882a593Smuzhiyun /* flashcontrol action+opcodes for ST flashes */ 1393*4882a593Smuzhiyun #define SFLASH_ST_WREN 0x0006 /**< Write Enable */ 1394*4882a593Smuzhiyun #define SFLASH_ST_WRDIS 0x0004 /**< Write Disable */ 1395*4882a593Smuzhiyun #define SFLASH_ST_RDSR 0x0105 /**< Read Status Register */ 1396*4882a593Smuzhiyun #define SFLASH_ST_WRSR 0x0101 /**< Write Status Register */ 1397*4882a593Smuzhiyun #define SFLASH_ST_READ 0x0303 /**< Read Data Bytes */ 1398*4882a593Smuzhiyun #define SFLASH_ST_PP 0x0302 /**< Page Program */ 1399*4882a593Smuzhiyun #define SFLASH_ST_SE 0x02d8 /**< Sector Erase */ 1400*4882a593Smuzhiyun #define SFLASH_ST_BE 0x00c7 /**< Bulk Erase */ 1401*4882a593Smuzhiyun #define SFLASH_ST_DP 0x00b9 /**< Deep Power-down */ 1402*4882a593Smuzhiyun #define SFLASH_ST_RES 0x03ab /**< Read Electronic Signature */ 1403*4882a593Smuzhiyun #define SFLASH_ST_CSA 0x1000 /**< Keep chip select asserted */ 1404*4882a593Smuzhiyun #define SFLASH_ST_SSE 0x0220 /**< Sub-sector Erase */ 1405*4882a593Smuzhiyun 1406*4882a593Smuzhiyun #define SFLASH_ST_READ4B 0x6313 /* Read Data Bytes in 4Byte address */ 1407*4882a593Smuzhiyun #define SFLASH_ST_PP4B 0x6312 /* Page Program in 4Byte address */ 1408*4882a593Smuzhiyun #define SFLASH_ST_SE4B 0x62dc /* Sector Erase in 4Byte address */ 1409*4882a593Smuzhiyun #define SFLASH_ST_SSE4B 0x6221 /* Sub-sector Erase */ 1410*4882a593Smuzhiyun 1411*4882a593Smuzhiyun #define SFLASH_MXIC_RDID 0x0390 /* Read Manufacture ID */ 1412*4882a593Smuzhiyun #define SFLASH_MXIC_MFID 0xc2 /* MXIC Manufacture ID */ 1413*4882a593Smuzhiyun 1414*4882a593Smuzhiyun /* Status register bits for ST flashes */ 1415*4882a593Smuzhiyun #define SFLASH_ST_WIP 0x01 /**< Write In Progress */ 1416*4882a593Smuzhiyun #define SFLASH_ST_WEL 0x02 /**< Write Enable Latch */ 1417*4882a593Smuzhiyun #define SFLASH_ST_BP_MASK 0x1c /**< Block Protect */ 1418*4882a593Smuzhiyun #define SFLASH_ST_BP_SHIFT 2 1419*4882a593Smuzhiyun #define SFLASH_ST_SRWD 0x80 /**< Status Register Write Disable */ 1420*4882a593Smuzhiyun 1421*4882a593Smuzhiyun /* flashcontrol action+opcodes for Atmel flashes */ 1422*4882a593Smuzhiyun #define SFLASH_AT_READ 0x07e8 1423*4882a593Smuzhiyun #define SFLASH_AT_PAGE_READ 0x07d2 1424*4882a593Smuzhiyun #define SFLASH_AT_BUF1_READ 1425*4882a593Smuzhiyun #define SFLASH_AT_BUF2_READ 1426*4882a593Smuzhiyun #define SFLASH_AT_STATUS 0x01d7 1427*4882a593Smuzhiyun #define SFLASH_AT_BUF1_WRITE 0x0384 1428*4882a593Smuzhiyun #define SFLASH_AT_BUF2_WRITE 0x0387 1429*4882a593Smuzhiyun #define SFLASH_AT_BUF1_ERASE_PROGRAM 0x0283 1430*4882a593Smuzhiyun #define SFLASH_AT_BUF2_ERASE_PROGRAM 0x0286 1431*4882a593Smuzhiyun #define SFLASH_AT_BUF1_PROGRAM 0x0288 1432*4882a593Smuzhiyun #define SFLASH_AT_BUF2_PROGRAM 0x0289 1433*4882a593Smuzhiyun #define SFLASH_AT_PAGE_ERASE 0x0281 1434*4882a593Smuzhiyun #define SFLASH_AT_BLOCK_ERASE 0x0250 1435*4882a593Smuzhiyun #define SFLASH_AT_BUF1_WRITE_ERASE_PROGRAM 0x0382 1436*4882a593Smuzhiyun #define SFLASH_AT_BUF2_WRITE_ERASE_PROGRAM 0x0385 1437*4882a593Smuzhiyun #define SFLASH_AT_BUF1_LOAD 0x0253 1438*4882a593Smuzhiyun #define SFLASH_AT_BUF2_LOAD 0x0255 1439*4882a593Smuzhiyun #define SFLASH_AT_BUF1_COMPARE 0x0260 1440*4882a593Smuzhiyun #define SFLASH_AT_BUF2_COMPARE 0x0261 1441*4882a593Smuzhiyun #define SFLASH_AT_BUF1_REPROGRAM 0x0258 1442*4882a593Smuzhiyun #define SFLASH_AT_BUF2_REPROGRAM 0x0259 1443*4882a593Smuzhiyun 1444*4882a593Smuzhiyun /* Status register bits for Atmel flashes */ 1445*4882a593Smuzhiyun #define SFLASH_AT_READY 0x80 1446*4882a593Smuzhiyun #define SFLASH_AT_MISMATCH 0x40 1447*4882a593Smuzhiyun #define SFLASH_AT_ID_MASK 0x38 1448*4882a593Smuzhiyun #define SFLASH_AT_ID_SHIFT 3 1449*4882a593Smuzhiyun 1450*4882a593Smuzhiyun /* SPI register bits, corerev >= 37 */ 1451*4882a593Smuzhiyun #define GSIO_START 0x80000000 1452*4882a593Smuzhiyun #define GSIO_BUSY GSIO_START 1453*4882a593Smuzhiyun 1454*4882a593Smuzhiyun /* GCI UART Function sel related */ 1455*4882a593Smuzhiyun #define MUXENAB_GCI_UART_MASK (0x00000f00) 1456*4882a593Smuzhiyun #define MUXENAB_GCI_UART_SHIFT 8 1457*4882a593Smuzhiyun #define MUXENAB_GCI_UART_FNSEL_MASK (0x00003000) 1458*4882a593Smuzhiyun #define MUXENAB_GCI_UART_FNSEL_SHIFT 12 1459*4882a593Smuzhiyun 1460*4882a593Smuzhiyun /* 1461*4882a593Smuzhiyun * These are the UART port assignments, expressed as offsets from the base 1462*4882a593Smuzhiyun * register. These assignments should hold for any serial port based on 1463*4882a593Smuzhiyun * a 8250, 16450, or 16550(A). 1464*4882a593Smuzhiyun */ 1465*4882a593Smuzhiyun 1466*4882a593Smuzhiyun #define UART_RX 0 /**< In: Receive buffer (DLAB=0) */ 1467*4882a593Smuzhiyun #define UART_TX 0 /**< Out: Transmit buffer (DLAB=0) */ 1468*4882a593Smuzhiyun #define UART_DLL 0 /**< Out: Divisor Latch Low (DLAB=1) */ 1469*4882a593Smuzhiyun #define UART_IER 1 /**< In/Out: Interrupt Enable Register (DLAB=0) */ 1470*4882a593Smuzhiyun #define UART_DLM 1 /**< Out: Divisor Latch High (DLAB=1) */ 1471*4882a593Smuzhiyun #define UART_IIR 2 /**< In: Interrupt Identity Register */ 1472*4882a593Smuzhiyun #define UART_FCR 2 /**< Out: FIFO Control Register */ 1473*4882a593Smuzhiyun #define UART_LCR 3 /**< Out: Line Control Register */ 1474*4882a593Smuzhiyun #define UART_MCR 4 /**< Out: Modem Control Register */ 1475*4882a593Smuzhiyun #define UART_LSR 5 /**< In: Line Status Register */ 1476*4882a593Smuzhiyun #define UART_MSR 6 /**< In: Modem Status Register */ 1477*4882a593Smuzhiyun #define UART_SCR 7 /**< I/O: Scratch Register */ 1478*4882a593Smuzhiyun #define UART_LCR_DLAB 0x80 /**< Divisor latch access bit */ 1479*4882a593Smuzhiyun #define UART_LCR_WLEN8 0x03 /**< Word length: 8 bits */ 1480*4882a593Smuzhiyun #define UART_MCR_OUT2 0x08 /**< MCR GPIO out 2 */ 1481*4882a593Smuzhiyun #define UART_MCR_LOOP 0x10 /**< Enable loopback test mode */ 1482*4882a593Smuzhiyun #define UART_LSR_RX_FIFO 0x80 /**< Receive FIFO error */ 1483*4882a593Smuzhiyun #define UART_LSR_TDHR 0x40 /**< Data-hold-register empty */ 1484*4882a593Smuzhiyun #define UART_LSR_THRE 0x20 /**< Transmit-hold-register empty */ 1485*4882a593Smuzhiyun #define UART_LSR_BREAK 0x10 /**< Break interrupt */ 1486*4882a593Smuzhiyun #define UART_LSR_FRAMING 0x08 /**< Framing error */ 1487*4882a593Smuzhiyun #define UART_LSR_PARITY 0x04 /**< Parity error */ 1488*4882a593Smuzhiyun #define UART_LSR_OVERRUN 0x02 /**< Overrun error */ 1489*4882a593Smuzhiyun #define UART_LSR_RXRDY 0x01 /**< Receiver ready */ 1490*4882a593Smuzhiyun #define UART_FCR_FIFO_ENABLE 1 /**< FIFO control register bit controlling FIFO enable/disable */ 1491*4882a593Smuzhiyun 1492*4882a593Smuzhiyun /* Interrupt Identity Register (IIR) bits */ 1493*4882a593Smuzhiyun #define UART_IIR_FIFO_MASK 0xc0 /**< IIR FIFO disable/enabled mask */ 1494*4882a593Smuzhiyun #define UART_IIR_INT_MASK 0xf /**< IIR interrupt ID source */ 1495*4882a593Smuzhiyun #define UART_IIR_MDM_CHG 0x0 /**< Modem status changed */ 1496*4882a593Smuzhiyun #define UART_IIR_NOINT 0x1 /**< No interrupt pending */ 1497*4882a593Smuzhiyun #define UART_IIR_THRE 0x2 /**< THR empty */ 1498*4882a593Smuzhiyun #define UART_IIR_RCVD_DATA 0x4 /**< Received data available */ 1499*4882a593Smuzhiyun #define UART_IIR_RCVR_STATUS 0x6 /**< Receiver status */ 1500*4882a593Smuzhiyun #define UART_IIR_CHAR_TIME 0xc /**< Character time */ 1501*4882a593Smuzhiyun 1502*4882a593Smuzhiyun /* Interrupt Enable Register (IER) bits */ 1503*4882a593Smuzhiyun #define UART_IER_PTIME 128 /**< Programmable THRE Interrupt Mode Enable */ 1504*4882a593Smuzhiyun #define UART_IER_EDSSI 8 /**< enable modem status interrupt */ 1505*4882a593Smuzhiyun #define UART_IER_ELSI 4 /**< enable receiver line status interrupt */ 1506*4882a593Smuzhiyun #define UART_IER_ETBEI 2 /**< enable transmitter holding register empty interrupt */ 1507*4882a593Smuzhiyun #define UART_IER_ERBFI 1 /**< enable data available interrupt */ 1508*4882a593Smuzhiyun 1509*4882a593Smuzhiyun /* pmustatus */ 1510*4882a593Smuzhiyun #define PST_SLOW_WR_PENDING 0x0400 1511*4882a593Smuzhiyun #define PST_EXTLPOAVAIL 0x0100 1512*4882a593Smuzhiyun #define PST_WDRESET 0x0080 1513*4882a593Smuzhiyun #define PST_INTPEND 0x0040 1514*4882a593Smuzhiyun #define PST_SBCLKST 0x0030 1515*4882a593Smuzhiyun #define PST_SBCLKST_ILP 0x0010 1516*4882a593Smuzhiyun #define PST_SBCLKST_ALP 0x0020 1517*4882a593Smuzhiyun #define PST_SBCLKST_HT 0x0030 1518*4882a593Smuzhiyun #define PST_ALPAVAIL 0x0008 1519*4882a593Smuzhiyun #define PST_HTAVAIL 0x0004 1520*4882a593Smuzhiyun #define PST_RESINIT 0x0003 1521*4882a593Smuzhiyun #define PST_ILPFASTLPO 0x00010000 1522*4882a593Smuzhiyun 1523*4882a593Smuzhiyun /* pmucapabilities */ 1524*4882a593Smuzhiyun #define PCAP_REV_MASK 0x000000ff 1525*4882a593Smuzhiyun #define PCAP_RC_MASK 0x00001f00 1526*4882a593Smuzhiyun #define PCAP_RC_SHIFT 8 1527*4882a593Smuzhiyun #define PCAP_TC_MASK 0x0001e000 1528*4882a593Smuzhiyun #define PCAP_TC_SHIFT 13 1529*4882a593Smuzhiyun #define PCAP_PC_MASK 0x001e0000 1530*4882a593Smuzhiyun #define PCAP_PC_SHIFT 17 1531*4882a593Smuzhiyun #define PCAP_VC_MASK 0x01e00000 1532*4882a593Smuzhiyun #define PCAP_VC_SHIFT 21 1533*4882a593Smuzhiyun #define PCAP_CC_MASK 0x1e000000 1534*4882a593Smuzhiyun #define PCAP_CC_SHIFT 25 1535*4882a593Smuzhiyun #define PCAP5_PC_MASK 0x003e0000 /**< PMU corerev >= 5 */ 1536*4882a593Smuzhiyun #define PCAP5_PC_SHIFT 17 1537*4882a593Smuzhiyun #define PCAP5_VC_MASK 0x07c00000 1538*4882a593Smuzhiyun #define PCAP5_VC_SHIFT 22 1539*4882a593Smuzhiyun #define PCAP5_CC_MASK 0xf8000000 1540*4882a593Smuzhiyun #define PCAP5_CC_SHIFT 27 1541*4882a593Smuzhiyun 1542*4882a593Smuzhiyun /* pmucapabilities ext */ 1543*4882a593Smuzhiyun #define PCAP_EXT_ST_NUM_SHIFT (8) /* stat timer number */ 1544*4882a593Smuzhiyun #define PCAP_EXT_ST_NUM_MASK (0xf << PCAP_EXT_ST_NUM_SHIFT) 1545*4882a593Smuzhiyun #define PCAP_EXT_ST_SRC_NUM_SHIFT (12) /* stat timer source number */ 1546*4882a593Smuzhiyun #define PCAP_EXT_ST_SRC_NUM_MASK (0xf << PCAP_EXT_ST_SRC_NUM_SHIFT) 1547*4882a593Smuzhiyun 1548*4882a593Smuzhiyun /* pmustattimer ctrl */ 1549*4882a593Smuzhiyun #define PMU_ST_SRC_SHIFT (0) /* stat timer source number */ 1550*4882a593Smuzhiyun #define PMU_ST_SRC_MASK (0xff << PMU_ST_SRC_SHIFT) 1551*4882a593Smuzhiyun #define PMU_ST_CNT_MODE_SHIFT (10) /* stat timer count mode */ 1552*4882a593Smuzhiyun #define PMU_ST_CNT_MODE_MASK (0x3 << PMU_ST_CNT_MODE_SHIFT) 1553*4882a593Smuzhiyun #define PMU_ST_EN_SHIFT (8) /* stat timer enable */ 1554*4882a593Smuzhiyun #define PMU_ST_EN_MASK (0x1 << PMU_ST_EN_SHIFT) 1555*4882a593Smuzhiyun #define PMU_ST_ENAB 1 1556*4882a593Smuzhiyun #define PMU_ST_DISAB 0 1557*4882a593Smuzhiyun #define PMU_ST_INT_EN_SHIFT (9) /* stat timer enable */ 1558*4882a593Smuzhiyun #define PMU_ST_INT_EN_MASK (0x1 << PMU_ST_INT_EN_SHIFT) 1559*4882a593Smuzhiyun #define PMU_ST_INT_ENAB 1 1560*4882a593Smuzhiyun #define PMU_ST_INT_DISAB 0 1561*4882a593Smuzhiyun 1562*4882a593Smuzhiyun /* CoreCapabilitiesExtension */ 1563*4882a593Smuzhiyun #define PCAP_EXT_USE_MUXED_ILP_CLK_MASK 0x04000000 1564*4882a593Smuzhiyun 1565*4882a593Smuzhiyun /* PMU Resource Request Timer registers */ 1566*4882a593Smuzhiyun /* This is based on PmuRev0 */ 1567*4882a593Smuzhiyun #define PRRT_TIME_MASK 0x03ff 1568*4882a593Smuzhiyun #define PRRT_INTEN 0x0400 1569*4882a593Smuzhiyun /* ReqActive 25 1570*4882a593Smuzhiyun * The hardware sets this field to 1 when the timer expires. 1571*4882a593Smuzhiyun * Software writes this field to 1 to make immediate resource requests. 1572*4882a593Smuzhiyun */ 1573*4882a593Smuzhiyun #define PRRT_REQ_ACTIVE 0x0800 /* To check h/w status */ 1574*4882a593Smuzhiyun #define PRRT_IMMEDIATE_RES_REQ 0x0800 /* macro for sw immediate res req */ 1575*4882a593Smuzhiyun #define PRRT_ALP_REQ 0x1000 1576*4882a593Smuzhiyun #define PRRT_HT_REQ 0x2000 1577*4882a593Smuzhiyun #define PRRT_HQ_REQ 0x4000 1578*4882a593Smuzhiyun 1579*4882a593Smuzhiyun /* PMU Int Control register bits */ 1580*4882a593Smuzhiyun #define PMU_INTC_ALP_REQ 0x1 1581*4882a593Smuzhiyun #define PMU_INTC_HT_REQ 0x2 1582*4882a593Smuzhiyun #define PMU_INTC_HQ_REQ 0x4 1583*4882a593Smuzhiyun 1584*4882a593Smuzhiyun /* bit 0 of the PMU interrupt vector is asserted if this mask is enabled */ 1585*4882a593Smuzhiyun #define RSRC_INTR_MASK_TIMER_INT_0 1 1586*4882a593Smuzhiyun #define PMU_INTR_MASK_EXTWAKE_REQ_ACTIVE_0 (1 << 20) 1587*4882a593Smuzhiyun 1588*4882a593Smuzhiyun /* bit 16 of the PMU interrupt vector - Stats Timer Interrupt */ 1589*4882a593Smuzhiyun #define PMU_INT_STAT_TIMER_INT_SHIFT 16 1590*4882a593Smuzhiyun #define PMU_INT_STAT_TIMER_INT_MASK (1 << PMU_INT_STAT_TIMER_INT_SHIFT) 1591*4882a593Smuzhiyun 1592*4882a593Smuzhiyun /* PMU resource bit position */ 1593*4882a593Smuzhiyun #define PMURES_BIT(bit) (1 << (bit)) 1594*4882a593Smuzhiyun 1595*4882a593Smuzhiyun /* PMU resource number limit */ 1596*4882a593Smuzhiyun #define PMURES_MAX_RESNUM 30 1597*4882a593Smuzhiyun 1598*4882a593Smuzhiyun /* PMU chip control0 register */ 1599*4882a593Smuzhiyun #define PMU_CHIPCTL0 0 1600*4882a593Smuzhiyun 1601*4882a593Smuzhiyun #define PMU_CC0_4369_XTALCORESIZE_BIAS_ADJ_START_VAL (0x20 << 0) 1602*4882a593Smuzhiyun #define PMU_CC0_4369_XTALCORESIZE_BIAS_ADJ_START_MASK (0x3F << 0) 1603*4882a593Smuzhiyun #define PMU_CC0_4369_XTALCORESIZE_BIAS_ADJ_NORMAL_VAL (0xF << 6) 1604*4882a593Smuzhiyun #define PMU_CC0_4369_XTALCORESIZE_BIAS_ADJ_NORMAL_MASK (0x3F << 6) 1605*4882a593Smuzhiyun #define PMU_CC0_4369_XTAL_RES_BYPASS_START_VAL (0 << 12) 1606*4882a593Smuzhiyun #define PMU_CC0_4369_XTAL_RES_BYPASS_START_MASK (0x7 << 12) 1607*4882a593Smuzhiyun #define PMU_CC0_4369_XTAL_RES_BYPASS_NORMAL_VAL (0x1 << 15) 1608*4882a593Smuzhiyun #define PMU_CC0_4369_XTAL_RES_BYPASS_NORMAL_MASK (0x7 << 15) 1609*4882a593Smuzhiyun 1610*4882a593Smuzhiyun /* clock req types */ 1611*4882a593Smuzhiyun #define PMU_CC1_CLKREQ_TYPE_SHIFT 19 1612*4882a593Smuzhiyun #define PMU_CC1_CLKREQ_TYPE_MASK (1 << PMU_CC1_CLKREQ_TYPE_SHIFT) 1613*4882a593Smuzhiyun 1614*4882a593Smuzhiyun #define CLKREQ_TYPE_CONFIG_OPENDRAIN 0 1615*4882a593Smuzhiyun #define CLKREQ_TYPE_CONFIG_PUSHPULL 1 1616*4882a593Smuzhiyun 1617*4882a593Smuzhiyun /* Power Control */ 1618*4882a593Smuzhiyun #define PWRCTL_ENAB_MEM_CLK_GATE_SHIFT 5 1619*4882a593Smuzhiyun #define PWRCTL_AUTO_MEM_STBYRET 28 1620*4882a593Smuzhiyun 1621*4882a593Smuzhiyun /* PMU chip control1 register */ 1622*4882a593Smuzhiyun #define PMU_CHIPCTL1 1 1623*4882a593Smuzhiyun #define PMU_CC1_RXC_DLL_BYPASS 0x00010000 1624*4882a593Smuzhiyun #define PMU_CC1_ENABLE_BBPLL_PWR_DOWN 0x00000010 1625*4882a593Smuzhiyun 1626*4882a593Smuzhiyun #define PMU_CC1_IF_TYPE_MASK 0x00000030 1627*4882a593Smuzhiyun #define PMU_CC1_IF_TYPE_RMII 0x00000000 1628*4882a593Smuzhiyun #define PMU_CC1_IF_TYPE_MII 0x00000010 1629*4882a593Smuzhiyun #define PMU_CC1_IF_TYPE_RGMII 0x00000020 1630*4882a593Smuzhiyun 1631*4882a593Smuzhiyun #define PMU_CC1_SW_TYPE_MASK 0x000000c0 1632*4882a593Smuzhiyun #define PMU_CC1_SW_TYPE_EPHY 0x00000000 1633*4882a593Smuzhiyun #define PMU_CC1_SW_TYPE_EPHYMII 0x00000040 1634*4882a593Smuzhiyun #define PMU_CC1_SW_TYPE_EPHYRMII 0x00000080 1635*4882a593Smuzhiyun #define PMU_CC1_SW_TYPE_RGMII 0x000000c0 1636*4882a593Smuzhiyun 1637*4882a593Smuzhiyun #define PMU_CC1_ENABLE_CLOSED_LOOP_MASK 0x00000080 1638*4882a593Smuzhiyun #define PMU_CC1_ENABLE_CLOSED_LOOP 0x00000000 1639*4882a593Smuzhiyun 1640*4882a593Smuzhiyun #define PMU_CC1_PWRSW_CLKSTRSTP_DELAY_MASK 0x00003F00u 1641*4882a593Smuzhiyun #define PMU_CC1_PWRSW_CLKSTRSTP_DELAY 0x00000400u 1642*4882a593Smuzhiyun 1643*4882a593Smuzhiyun /* PMU chip control2 register */ 1644*4882a593Smuzhiyun #define PMU_CC2_RFLDO3P3_PU_FORCE_ON (1 << 15) 1645*4882a593Smuzhiyun #define PMU_CC2_RFLDO3P3_PU_CLEAR 0x00000000 1646*4882a593Smuzhiyun 1647*4882a593Smuzhiyun #define PMU_CC2_WL2CDIG_I_PMU_SLEEP (1 << 16) 1648*4882a593Smuzhiyun #define PMU_CHIPCTL2 2 1649*4882a593Smuzhiyun #define PMU_CC2_FORCE_SUBCORE_PWR_SWITCH_ON (1 << 18) 1650*4882a593Smuzhiyun #define PMU_CC2_FORCE_PHY_PWR_SWITCH_ON (1 << 19) 1651*4882a593Smuzhiyun #define PMU_CC2_FORCE_VDDM_PWR_SWITCH_ON (1 << 20) 1652*4882a593Smuzhiyun #define PMU_CC2_FORCE_MEMLPLDO_PWR_SWITCH_ON (1 << 21) 1653*4882a593Smuzhiyun #define PMU_CC2_MASK_WL_DEV_WAKE (1 << 22) 1654*4882a593Smuzhiyun #define PMU_CC2_INV_GPIO_POLARITY_PMU_WAKE (1 << 25) 1655*4882a593Smuzhiyun #define PMU_CC2_GCI2_WAKE (1 << 31) 1656*4882a593Smuzhiyun 1657*4882a593Smuzhiyun #define PMU_CC2_4369_XTALCORESIZE_BIAS_ADJ_START_VAL (0x3 << 26) 1658*4882a593Smuzhiyun #define PMU_CC2_4369_XTALCORESIZE_BIAS_ADJ_START_MASK (0x3 << 26) 1659*4882a593Smuzhiyun #define PMU_CC2_4369_XTALCORESIZE_BIAS_ADJ_NORMAL_VAL (0x0 << 28) 1660*4882a593Smuzhiyun #define PMU_CC2_4369_XTALCORESIZE_BIAS_ADJ_NORMAL_MASK (0x3 << 28) 1661*4882a593Smuzhiyun 1662*4882a593Smuzhiyun /* PMU chip control3 register */ 1663*4882a593Smuzhiyun #define PMU_CHIPCTL3 3 1664*4882a593Smuzhiyun #define PMU_CC3_ENABLE_SDIO_WAKEUP_SHIFT 19 1665*4882a593Smuzhiyun #define PMU_CC3_ENABLE_RF_SHIFT 22 1666*4882a593Smuzhiyun #define PMU_CC3_RF_DISABLE_IVALUE_SHIFT 23 1667*4882a593Smuzhiyun 1668*4882a593Smuzhiyun #define PMU_CC3_4369_XTALCORESIZE_PMOS_START_VAL (0x3F << 0) 1669*4882a593Smuzhiyun #define PMU_CC3_4369_XTALCORESIZE_PMOS_START_MASK (0x3F << 0) 1670*4882a593Smuzhiyun #define PMU_CC3_4369_XTALCORESIZE_PMOS_NORMAL_VAL (0x3F << 15) 1671*4882a593Smuzhiyun #define PMU_CC3_4369_XTALCORESIZE_PMOS_NORMAL_MASK (0x3F << 15) 1672*4882a593Smuzhiyun #define PMU_CC3_4369_XTALCORESIZE_NMOS_START_VAL (0x3F << 6) 1673*4882a593Smuzhiyun #define PMU_CC3_4369_XTALCORESIZE_NMOS_START_MASK (0x3F << 6) 1674*4882a593Smuzhiyun #define PMU_CC3_4369_XTALCORESIZE_NMOS_NORMAL_VAL (0x3F << 21) 1675*4882a593Smuzhiyun #define PMU_CC3_4369_XTALCORESIZE_NMOS_NORMAL_MASK (0x3F << 21) 1676*4882a593Smuzhiyun #define PMU_CC3_4369_XTALSEL_BIAS_RES_START_VAL (0x2 << 12) 1677*4882a593Smuzhiyun #define PMU_CC3_4369_XTALSEL_BIAS_RES_START_MASK (0x7 << 12) 1678*4882a593Smuzhiyun #define PMU_CC3_4369_XTALSEL_BIAS_RES_NORMAL_VAL (0x6 << 27) 1679*4882a593Smuzhiyun #define PMU_CC3_4369_XTALSEL_BIAS_RES_NORMAL_MASK (0x7 << 27) 1680*4882a593Smuzhiyun 1681*4882a593Smuzhiyun /* PMU chip control4 register */ 1682*4882a593Smuzhiyun #define PMU_CHIPCTL4 4 1683*4882a593Smuzhiyun 1684*4882a593Smuzhiyun /* 53537 series moved switch_type and gmac_if_type to CC4 [15:14] and [13:12] */ 1685*4882a593Smuzhiyun #define PMU_CC4_IF_TYPE_MASK 0x00003000 1686*4882a593Smuzhiyun #define PMU_CC4_IF_TYPE_RMII 0x00000000 1687*4882a593Smuzhiyun #define PMU_CC4_IF_TYPE_MII 0x00001000 1688*4882a593Smuzhiyun #define PMU_CC4_IF_TYPE_RGMII 0x00002000 1689*4882a593Smuzhiyun 1690*4882a593Smuzhiyun #define PMU_CC4_SW_TYPE_MASK 0x0000c000 1691*4882a593Smuzhiyun #define PMU_CC4_SW_TYPE_EPHY 0x00000000 1692*4882a593Smuzhiyun #define PMU_CC4_SW_TYPE_EPHYMII 0x00004000 1693*4882a593Smuzhiyun #define PMU_CC4_SW_TYPE_EPHYRMII 0x00008000 1694*4882a593Smuzhiyun #define PMU_CC4_SW_TYPE_RGMII 0x0000c000 1695*4882a593Smuzhiyun #define PMU_CC4_DISABLE_LQ_AVAIL (1<<27) 1696*4882a593Smuzhiyun 1697*4882a593Smuzhiyun #define PMU_CC4_4369_MAIN_PD_CBUCK2VDDB_ON (1u << 15u) 1698*4882a593Smuzhiyun #define PMU_CC4_4369_MAIN_PD_CBUCK2VDDRET_ON (1u << 16u) 1699*4882a593Smuzhiyun #define PMU_CC4_4369_MAIN_PD_MEMLPLDO2VDDB_ON (1u << 17u) 1700*4882a593Smuzhiyun #define PMU_CC4_4369_MAIN_PD_MEMLPDLO2VDDRET_ON (1u << 18u) 1701*4882a593Smuzhiyun 1702*4882a593Smuzhiyun #define PMU_CC4_4369_AUX_PD_CBUCK2VDDB_ON (1u << 21u) 1703*4882a593Smuzhiyun #define PMU_CC4_4369_AUX_PD_CBUCK2VDDRET_ON (1u << 22u) 1704*4882a593Smuzhiyun #define PMU_CC4_4369_AUX_PD_MEMLPLDO2VDDB_ON (1u << 23u) 1705*4882a593Smuzhiyun #define PMU_CC4_4369_AUX_PD_MEMLPLDO2VDDRET_ON (1u << 24u) 1706*4882a593Smuzhiyun 1707*4882a593Smuzhiyun /* PMU chip control5 register */ 1708*4882a593Smuzhiyun #define PMU_CHIPCTL5 5 1709*4882a593Smuzhiyun 1710*4882a593Smuzhiyun #define PMU_CC5_4369_SUBCORE_CBUCK2VDDB_ON (1u << 9u) 1711*4882a593Smuzhiyun #define PMU_CC5_4369_SUBCORE_CBUCK2VDDRET_ON (1u << 10u) 1712*4882a593Smuzhiyun #define PMU_CC5_4369_SUBCORE_MEMLPLDO2VDDB_ON (1u << 11u) 1713*4882a593Smuzhiyun #define PMU_CC5_4369_SUBCORE_MEMLPLDO2VDDRET_ON (1u << 12u) 1714*4882a593Smuzhiyun 1715*4882a593Smuzhiyun /* PMU chip control6 register */ 1716*4882a593Smuzhiyun #define PMU_CHIPCTL6 6 1717*4882a593Smuzhiyun #define PMU_CC6_ENABLE_CLKREQ_WAKEUP (1 << 4) 1718*4882a593Smuzhiyun #define PMU_CC6_ENABLE_PMU_WAKEUP_ALP (1 << 6) 1719*4882a593Smuzhiyun #define PMU_CC6_ENABLE_PCIE_RETENTION (1 << 12) 1720*4882a593Smuzhiyun #define PMU_CC6_ENABLE_PMU_EXT_PERST (1 << 13) 1721*4882a593Smuzhiyun #define PMU_CC6_ENABLE_PMU_WAKEUP_PERST (1 << 14) 1722*4882a593Smuzhiyun 1723*4882a593Smuzhiyun /* PMU chip control7 register */ 1724*4882a593Smuzhiyun #define PMU_CHIPCTL7 7 1725*4882a593Smuzhiyun #define PMU_CC7_ENABLE_L2REFCLKPAD_PWRDWN (1 << 25) 1726*4882a593Smuzhiyun #define PMU_CC7_ENABLE_MDIO_RESET_WAR (1 << 27) 1727*4882a593Smuzhiyun /* 53537 series have gmca1 gmac_if_type in cc7 [7:6](defalut 0b01) */ 1728*4882a593Smuzhiyun #define PMU_CC7_IF_TYPE_MASK 0x000000c0 1729*4882a593Smuzhiyun #define PMU_CC7_IF_TYPE_RMII 0x00000000 1730*4882a593Smuzhiyun #define PMU_CC7_IF_TYPE_MII 0x00000040 1731*4882a593Smuzhiyun #define PMU_CC7_IF_TYPE_RGMII 0x00000080 1732*4882a593Smuzhiyun 1733*4882a593Smuzhiyun #define PMU_CHIPCTL8 8 1734*4882a593Smuzhiyun #define PMU_CHIPCTL9 9 1735*4882a593Smuzhiyun 1736*4882a593Smuzhiyun #define PMU_CHIPCTL10 10 1737*4882a593Smuzhiyun #define PMU_CC10_PCIE_PWRSW_RESET0_CNT_SHIFT 0 1738*4882a593Smuzhiyun #define PMU_CC10_PCIE_PWRSW_RESET0_CNT_MASK 0x000000ff 1739*4882a593Smuzhiyun #define PMU_CC10_PCIE_PWRSW_RESET1_CNT_SHIFT 8 1740*4882a593Smuzhiyun #define PMU_CC10_PCIE_PWRSW_RESET1_CNT_MASK 0x0000ff00 1741*4882a593Smuzhiyun #define PMU_CC10_PCIE_PWRSW_UP_DLY_SHIFT 16 1742*4882a593Smuzhiyun #define PMU_CC10_PCIE_PWRSW_UP_DLY_MASK 0x000f0000 1743*4882a593Smuzhiyun #define PMU_CC10_PCIE_PWRSW_FORCE_PWROK_DLY_SHIFT 20 1744*4882a593Smuzhiyun #define PMU_CC10_PCIE_PWRSW_FORCE_PWROK_DLY_MASK 0x00f00000 1745*4882a593Smuzhiyun #define PMU_CC10_FORCE_PCIE_ON (1 << 24) 1746*4882a593Smuzhiyun #define PMU_CC10_FORCE_PCIE_SW_ON (1 << 25) 1747*4882a593Smuzhiyun #define PMU_CC10_FORCE_PCIE_RETNT_ON (1 << 26) 1748*4882a593Smuzhiyun 1749*4882a593Smuzhiyun #define PMU_CC10_PCIE_PWRSW_RESET_CNT_4US 1 1750*4882a593Smuzhiyun #define PMU_CC10_PCIE_PWRSW_RESET_CNT_8US 2 1751*4882a593Smuzhiyun 1752*4882a593Smuzhiyun #define PMU_CC10_PCIE_PWRSW_UP_DLY_0US 0 1753*4882a593Smuzhiyun 1754*4882a593Smuzhiyun #define PMU_CC10_PCIE_PWRSW_FORCE_PWROK_DLY_4US 1 1755*4882a593Smuzhiyun 1756*4882a593Smuzhiyun #define PMU_CHIPCTL11 11 1757*4882a593Smuzhiyun #define PMU_CHIPCTL12 12 1758*4882a593Smuzhiyun 1759*4882a593Smuzhiyun /* PMU chip control13 register */ 1760*4882a593Smuzhiyun #define PMU_CHIPCTL13 13 1761*4882a593Smuzhiyun 1762*4882a593Smuzhiyun #define PMU_CC13_SUBCORE_CBUCK2VDDB_OFF (1u << 0u) 1763*4882a593Smuzhiyun #define PMU_CC13_SUBCORE_CBUCK2VDDRET_OFF (1u << 1u) 1764*4882a593Smuzhiyun #define PMU_CC13_SUBCORE_MEMLPLDO2VDDB_OFF (1u << 2u) 1765*4882a593Smuzhiyun #define PMU_CC13_SUBCORE_MEMLPLDO2VDDRET_OFF (1u << 3u) 1766*4882a593Smuzhiyun 1767*4882a593Smuzhiyun #define PMU_CC13_MAIN_CBUCK2VDDB_OFF (1u << 4u) 1768*4882a593Smuzhiyun #define PMU_CC13_MAIN_CBUCK2VDDRET_OFF (1u << 5u) 1769*4882a593Smuzhiyun #define PMU_CC13_MAIN_MEMLPLDO2VDDB_OFF (1u << 6u) 1770*4882a593Smuzhiyun #define PMU_CC13_MAIN_MEMLPLDO2VDDRET_OFF (1u << 7u) 1771*4882a593Smuzhiyun 1772*4882a593Smuzhiyun #define PMU_CC13_AUX_CBUCK2VDDB_OFF (1u << 8u) 1773*4882a593Smuzhiyun #define PMU_CC13_AUX_MEMLPLDO2VDDB_OFF (1u << 10u) 1774*4882a593Smuzhiyun #define PMU_CC13_AUX_MEMLPLDO2VDDRET_OFF (1u << 11u) 1775*4882a593Smuzhiyun #define PMU_CC13_AUX_CBUCK2VDDRET_OFF (1u << 12u) 1776*4882a593Smuzhiyun 1777*4882a593Smuzhiyun #define PMU_CHIPCTL14 14 1778*4882a593Smuzhiyun #define PMU_CHIPCTL15 15 1779*4882a593Smuzhiyun #define PMU_CHIPCTL16 16 1780*4882a593Smuzhiyun #define PMU_CC16_CLK4M_DIS (1 << 4) 1781*4882a593Smuzhiyun #define PMU_CC16_FF_ZERO_ADJ (4 << 5) 1782*4882a593Smuzhiyun 1783*4882a593Smuzhiyun /* PMU chip control14 register */ 1784*4882a593Smuzhiyun #define PMU_CC14_MAIN_VDDB2VDDRET_UP_DLY_MASK (0xF) 1785*4882a593Smuzhiyun #define PMU_CC14_MAIN_VDDB2VDD_UP_DLY_MASK (0xF << 4) 1786*4882a593Smuzhiyun #define PMU_CC14_AUX_VDDB2VDDRET_UP_DLY_MASK (0xF << 8) 1787*4882a593Smuzhiyun #define PMU_CC14_AUX_VDDB2VDD_UP_DLY_MASK (0xF << 12) 1788*4882a593Smuzhiyun #define PMU_CC14_PCIE_VDDB2VDDRET_UP_DLY_MASK (0xF << 16) 1789*4882a593Smuzhiyun #define PMU_CC14_PCIE_VDDB2VDD_UP_DLY_MASK (0xF << 20) 1790*4882a593Smuzhiyun 1791*4882a593Smuzhiyun /* PMU corerev and chip specific PLL controls. 1792*4882a593Smuzhiyun * PMU<rev>_PLL<num>_XX where <rev> is PMU corerev and <num> is an arbitrary number 1793*4882a593Smuzhiyun * to differentiate different PLLs controlled by the same PMU rev. 1794*4882a593Smuzhiyun */ 1795*4882a593Smuzhiyun /* pllcontrol registers */ 1796*4882a593Smuzhiyun /* PDIV, div_phy, div_arm, div_adc, dith_sel, ioff, kpd_scale, lsb_sel, mash_sel, lf_c & lf_r */ 1797*4882a593Smuzhiyun #define PMU0_PLL0_PLLCTL0 0 1798*4882a593Smuzhiyun #define PMU0_PLL0_PC0_PDIV_MASK 1 1799*4882a593Smuzhiyun #define PMU0_PLL0_PC0_PDIV_FREQ 25000 1800*4882a593Smuzhiyun #define PMU0_PLL0_PC0_DIV_ARM_MASK 0x00000038 1801*4882a593Smuzhiyun #define PMU0_PLL0_PC0_DIV_ARM_SHIFT 3 1802*4882a593Smuzhiyun #define PMU0_PLL0_PC0_DIV_ARM_BASE 8 1803*4882a593Smuzhiyun 1804*4882a593Smuzhiyun /* PC0_DIV_ARM for PLLOUT_ARM */ 1805*4882a593Smuzhiyun #define PMU0_PLL0_PC0_DIV_ARM_110MHZ 0 1806*4882a593Smuzhiyun #define PMU0_PLL0_PC0_DIV_ARM_97_7MHZ 1 1807*4882a593Smuzhiyun #define PMU0_PLL0_PC0_DIV_ARM_88MHZ 2 1808*4882a593Smuzhiyun #define PMU0_PLL0_PC0_DIV_ARM_80MHZ 3 /* Default */ 1809*4882a593Smuzhiyun #define PMU0_PLL0_PC0_DIV_ARM_73_3MHZ 4 1810*4882a593Smuzhiyun #define PMU0_PLL0_PC0_DIV_ARM_67_7MHZ 5 1811*4882a593Smuzhiyun #define PMU0_PLL0_PC0_DIV_ARM_62_9MHZ 6 1812*4882a593Smuzhiyun #define PMU0_PLL0_PC0_DIV_ARM_58_6MHZ 7 1813*4882a593Smuzhiyun 1814*4882a593Smuzhiyun /* Wildcard base, stop_mod, en_lf_tp, en_cal & lf_r2 */ 1815*4882a593Smuzhiyun #define PMU0_PLL0_PLLCTL1 1 1816*4882a593Smuzhiyun #define PMU0_PLL0_PC1_WILD_INT_MASK 0xf0000000 1817*4882a593Smuzhiyun #define PMU0_PLL0_PC1_WILD_INT_SHIFT 28 1818*4882a593Smuzhiyun #define PMU0_PLL0_PC1_WILD_FRAC_MASK 0x0fffff00 1819*4882a593Smuzhiyun #define PMU0_PLL0_PC1_WILD_FRAC_SHIFT 8 1820*4882a593Smuzhiyun #define PMU0_PLL0_PC1_STOP_MOD 0x00000040 1821*4882a593Smuzhiyun 1822*4882a593Smuzhiyun /* Wildcard base, vco_calvar, vco_swc, vco_var_selref, vso_ical & vco_sel_avdd */ 1823*4882a593Smuzhiyun #define PMU0_PLL0_PLLCTL2 2 1824*4882a593Smuzhiyun #define PMU0_PLL0_PC2_WILD_INT_MASK 0xf 1825*4882a593Smuzhiyun #define PMU0_PLL0_PC2_WILD_INT_SHIFT 4 1826*4882a593Smuzhiyun 1827*4882a593Smuzhiyun /* pllcontrol registers */ 1828*4882a593Smuzhiyun /* ndiv_pwrdn, pwrdn_ch<x>, refcomp_pwrdn, dly_ch<x>, p1div, p2div, _bypass_sdmod */ 1829*4882a593Smuzhiyun #define PMU1_PLL0_PLLCTL0 0 1830*4882a593Smuzhiyun #define PMU1_PLL0_PC0_P1DIV_MASK 0x00f00000 1831*4882a593Smuzhiyun #define PMU1_PLL0_PC0_P1DIV_SHIFT 20 1832*4882a593Smuzhiyun #define PMU1_PLL0_PC0_P2DIV_MASK 0x0f000000 1833*4882a593Smuzhiyun #define PMU1_PLL0_PC0_P2DIV_SHIFT 24 1834*4882a593Smuzhiyun 1835*4882a593Smuzhiyun /* m<x>div */ 1836*4882a593Smuzhiyun #define PMU1_PLL0_PLLCTL1 1 1837*4882a593Smuzhiyun #define PMU1_PLL0_PC1_M1DIV_MASK 0x000000ff 1838*4882a593Smuzhiyun #define PMU1_PLL0_PC1_M1DIV_SHIFT 0 1839*4882a593Smuzhiyun #define PMU1_PLL0_PC1_M2DIV_MASK 0x0000ff00 1840*4882a593Smuzhiyun #define PMU1_PLL0_PC1_M2DIV_SHIFT 8 1841*4882a593Smuzhiyun #define PMU1_PLL0_PC1_M3DIV_MASK 0x00ff0000 1842*4882a593Smuzhiyun #define PMU1_PLL0_PC1_M3DIV_SHIFT 16 1843*4882a593Smuzhiyun #define PMU1_PLL0_PC1_M4DIV_MASK 0xff000000 1844*4882a593Smuzhiyun #define PMU1_PLL0_PC1_M4DIV_SHIFT 24 1845*4882a593Smuzhiyun #define PMU1_PLL0_PC1_M4DIV_BY_9 9 1846*4882a593Smuzhiyun #define PMU1_PLL0_PC1_M4DIV_BY_18 0x12 1847*4882a593Smuzhiyun #define PMU1_PLL0_PC1_M4DIV_BY_36 0x24 1848*4882a593Smuzhiyun #define PMU1_PLL0_PC1_M4DIV_BY_60 0x3C 1849*4882a593Smuzhiyun #define PMU1_PLL0_PC1_M2_M4DIV_MASK 0xff00ff00 1850*4882a593Smuzhiyun #define PMU1_PLL0_PC1_HOLD_LOAD_CH 0x28 1851*4882a593Smuzhiyun #define DOT11MAC_880MHZ_CLK_DIVISOR_SHIFT 8 1852*4882a593Smuzhiyun #define DOT11MAC_880MHZ_CLK_DIVISOR_MASK (0xFF << DOT11MAC_880MHZ_CLK_DIVISOR_SHIFT) 1853*4882a593Smuzhiyun #define DOT11MAC_880MHZ_CLK_DIVISOR_VAL (0xE << DOT11MAC_880MHZ_CLK_DIVISOR_SHIFT) 1854*4882a593Smuzhiyun 1855*4882a593Smuzhiyun /* m<x>div, ndiv_dither_mfb, ndiv_mode, ndiv_int */ 1856*4882a593Smuzhiyun #define PMU1_PLL0_PLLCTL2 2 1857*4882a593Smuzhiyun #define PMU1_PLL0_PC2_M5DIV_MASK 0x000000ff 1858*4882a593Smuzhiyun #define PMU1_PLL0_PC2_M5DIV_SHIFT 0 1859*4882a593Smuzhiyun #define PMU1_PLL0_PC2_M5DIV_BY_12 0xc 1860*4882a593Smuzhiyun #define PMU1_PLL0_PC2_M5DIV_BY_18 0x12 1861*4882a593Smuzhiyun #define PMU1_PLL0_PC2_M5DIV_BY_31 0x1f 1862*4882a593Smuzhiyun #define PMU1_PLL0_PC2_M5DIV_BY_36 0x24 1863*4882a593Smuzhiyun #define PMU1_PLL0_PC2_M5DIV_BY_42 0x2a 1864*4882a593Smuzhiyun #define PMU1_PLL0_PC2_M5DIV_BY_60 0x3c 1865*4882a593Smuzhiyun #define PMU1_PLL0_PC2_M6DIV_MASK 0x0000ff00 1866*4882a593Smuzhiyun #define PMU1_PLL0_PC2_M6DIV_SHIFT 8 1867*4882a593Smuzhiyun #define PMU1_PLL0_PC2_M6DIV_BY_18 0x12 1868*4882a593Smuzhiyun #define PMU1_PLL0_PC2_M6DIV_BY_36 0x24 1869*4882a593Smuzhiyun #define PMU1_PLL0_PC2_NDIV_MODE_MASK 0x000e0000 1870*4882a593Smuzhiyun #define PMU1_PLL0_PC2_NDIV_MODE_SHIFT 17 1871*4882a593Smuzhiyun #define PMU1_PLL0_PC2_NDIV_MODE_MASH 1 1872*4882a593Smuzhiyun #define PMU1_PLL0_PC2_NDIV_MODE_MFB 2 /**< recommended for 4319 */ 1873*4882a593Smuzhiyun #define PMU1_PLL0_PC2_NDIV_INT_MASK 0x1ff00000 1874*4882a593Smuzhiyun #define PMU1_PLL0_PC2_NDIV_INT_SHIFT 20 1875*4882a593Smuzhiyun 1876*4882a593Smuzhiyun /* ndiv_frac */ 1877*4882a593Smuzhiyun #define PMU1_PLL0_PLLCTL3 3 1878*4882a593Smuzhiyun #define PMU1_PLL0_PC3_NDIV_FRAC_MASK 0x00ffffff 1879*4882a593Smuzhiyun #define PMU1_PLL0_PC3_NDIV_FRAC_SHIFT 0 1880*4882a593Smuzhiyun 1881*4882a593Smuzhiyun /* pll_ctrl */ 1882*4882a593Smuzhiyun #define PMU1_PLL0_PLLCTL4 4 1883*4882a593Smuzhiyun 1884*4882a593Smuzhiyun /* pll_ctrl, vco_rng, clkdrive_ch<x> */ 1885*4882a593Smuzhiyun #define PMU1_PLL0_PLLCTL5 5 1886*4882a593Smuzhiyun #define PMU1_PLL0_PC5_CLK_DRV_MASK 0xffffff00 1887*4882a593Smuzhiyun #define PMU1_PLL0_PC5_CLK_DRV_SHIFT 8 1888*4882a593Smuzhiyun #define PMU1_PLL0_PC5_ASSERT_CH_MASK 0x3f000000 1889*4882a593Smuzhiyun #define PMU1_PLL0_PC5_ASSERT_CH_SHIFT 24 1890*4882a593Smuzhiyun #define PMU1_PLL0_PC5_DEASSERT_CH_MASK 0xff000000 1891*4882a593Smuzhiyun 1892*4882a593Smuzhiyun #define PMU1_PLL0_PLLCTL6 6 1893*4882a593Smuzhiyun #define PMU1_PLL0_PLLCTL7 7 1894*4882a593Smuzhiyun #define PMU1_PLL0_PLLCTL8 8 1895*4882a593Smuzhiyun 1896*4882a593Smuzhiyun #define PMU1_PLLCTL8_OPENLOOP_MASK (1 << 1) 1897*4882a593Smuzhiyun #define PMU_PLL4350_OPENLOOP_MASK (1 << 7) 1898*4882a593Smuzhiyun 1899*4882a593Smuzhiyun #define PMU1_PLL0_PLLCTL9 9 1900*4882a593Smuzhiyun 1901*4882a593Smuzhiyun #define PMU1_PLL0_PLLCTL10 10 1902*4882a593Smuzhiyun 1903*4882a593Smuzhiyun /* PMU rev 2 control words */ 1904*4882a593Smuzhiyun #define PMU2_PHY_PLL_PLLCTL 4 1905*4882a593Smuzhiyun #define PMU2_SI_PLL_PLLCTL 10 1906*4882a593Smuzhiyun 1907*4882a593Smuzhiyun /* PMU rev 2 */ 1908*4882a593Smuzhiyun /* pllcontrol registers */ 1909*4882a593Smuzhiyun /* ndiv_pwrdn, pwrdn_ch<x>, refcomp_pwrdn, dly_ch<x>, p1div, p2div, _bypass_sdmod */ 1910*4882a593Smuzhiyun #define PMU2_PLL_PLLCTL0 0 1911*4882a593Smuzhiyun #define PMU2_PLL_PC0_P1DIV_MASK 0x00f00000 1912*4882a593Smuzhiyun #define PMU2_PLL_PC0_P1DIV_SHIFT 20 1913*4882a593Smuzhiyun #define PMU2_PLL_PC0_P2DIV_MASK 0x0f000000 1914*4882a593Smuzhiyun #define PMU2_PLL_PC0_P2DIV_SHIFT 24 1915*4882a593Smuzhiyun 1916*4882a593Smuzhiyun /* m<x>div */ 1917*4882a593Smuzhiyun #define PMU2_PLL_PLLCTL1 1 1918*4882a593Smuzhiyun #define PMU2_PLL_PC1_M1DIV_MASK 0x000000ff 1919*4882a593Smuzhiyun #define PMU2_PLL_PC1_M1DIV_SHIFT 0 1920*4882a593Smuzhiyun #define PMU2_PLL_PC1_M2DIV_MASK 0x0000ff00 1921*4882a593Smuzhiyun #define PMU2_PLL_PC1_M2DIV_SHIFT 8 1922*4882a593Smuzhiyun #define PMU2_PLL_PC1_M3DIV_MASK 0x00ff0000 1923*4882a593Smuzhiyun #define PMU2_PLL_PC1_M3DIV_SHIFT 16 1924*4882a593Smuzhiyun #define PMU2_PLL_PC1_M4DIV_MASK 0xff000000 1925*4882a593Smuzhiyun #define PMU2_PLL_PC1_M4DIV_SHIFT 24 1926*4882a593Smuzhiyun 1927*4882a593Smuzhiyun /* m<x>div, ndiv_dither_mfb, ndiv_mode, ndiv_int */ 1928*4882a593Smuzhiyun #define PMU2_PLL_PLLCTL2 2 1929*4882a593Smuzhiyun #define PMU2_PLL_PC2_M5DIV_MASK 0x000000ff 1930*4882a593Smuzhiyun #define PMU2_PLL_PC2_M5DIV_SHIFT 0 1931*4882a593Smuzhiyun #define PMU2_PLL_PC2_M6DIV_MASK 0x0000ff00 1932*4882a593Smuzhiyun #define PMU2_PLL_PC2_M6DIV_SHIFT 8 1933*4882a593Smuzhiyun #define PMU2_PLL_PC2_NDIV_MODE_MASK 0x000e0000 1934*4882a593Smuzhiyun #define PMU2_PLL_PC2_NDIV_MODE_SHIFT 17 1935*4882a593Smuzhiyun #define PMU2_PLL_PC2_NDIV_INT_MASK 0x1ff00000 1936*4882a593Smuzhiyun #define PMU2_PLL_PC2_NDIV_INT_SHIFT 20 1937*4882a593Smuzhiyun 1938*4882a593Smuzhiyun /* ndiv_frac */ 1939*4882a593Smuzhiyun #define PMU2_PLL_PLLCTL3 3 1940*4882a593Smuzhiyun #define PMU2_PLL_PC3_NDIV_FRAC_MASK 0x00ffffff 1941*4882a593Smuzhiyun #define PMU2_PLL_PC3_NDIV_FRAC_SHIFT 0 1942*4882a593Smuzhiyun 1943*4882a593Smuzhiyun /* pll_ctrl */ 1944*4882a593Smuzhiyun #define PMU2_PLL_PLLCTL4 4 1945*4882a593Smuzhiyun 1946*4882a593Smuzhiyun /* pll_ctrl, vco_rng, clkdrive_ch<x> */ 1947*4882a593Smuzhiyun #define PMU2_PLL_PLLCTL5 5 1948*4882a593Smuzhiyun #define PMU2_PLL_PC5_CLKDRIVE_CH1_MASK 0x00000f00 1949*4882a593Smuzhiyun #define PMU2_PLL_PC5_CLKDRIVE_CH1_SHIFT 8 1950*4882a593Smuzhiyun #define PMU2_PLL_PC5_CLKDRIVE_CH2_MASK 0x0000f000 1951*4882a593Smuzhiyun #define PMU2_PLL_PC5_CLKDRIVE_CH2_SHIFT 12 1952*4882a593Smuzhiyun #define PMU2_PLL_PC5_CLKDRIVE_CH3_MASK 0x000f0000 1953*4882a593Smuzhiyun #define PMU2_PLL_PC5_CLKDRIVE_CH3_SHIFT 16 1954*4882a593Smuzhiyun #define PMU2_PLL_PC5_CLKDRIVE_CH4_MASK 0x00f00000 1955*4882a593Smuzhiyun #define PMU2_PLL_PC5_CLKDRIVE_CH4_SHIFT 20 1956*4882a593Smuzhiyun #define PMU2_PLL_PC5_CLKDRIVE_CH5_MASK 0x0f000000 1957*4882a593Smuzhiyun #define PMU2_PLL_PC5_CLKDRIVE_CH5_SHIFT 24 1958*4882a593Smuzhiyun #define PMU2_PLL_PC5_CLKDRIVE_CH6_MASK 0xf0000000 1959*4882a593Smuzhiyun #define PMU2_PLL_PC5_CLKDRIVE_CH6_SHIFT 28 1960*4882a593Smuzhiyun 1961*4882a593Smuzhiyun /* PMU rev 5 (& 6) */ 1962*4882a593Smuzhiyun #define PMU5_PLL_P1P2_OFF 0 1963*4882a593Smuzhiyun #define PMU5_PLL_P1_MASK 0x0f000000 1964*4882a593Smuzhiyun #define PMU5_PLL_P1_SHIFT 24 1965*4882a593Smuzhiyun #define PMU5_PLL_P2_MASK 0x00f00000 1966*4882a593Smuzhiyun #define PMU5_PLL_P2_SHIFT 20 1967*4882a593Smuzhiyun #define PMU5_PLL_M14_OFF 1 1968*4882a593Smuzhiyun #define PMU5_PLL_MDIV_MASK 0x000000ff 1969*4882a593Smuzhiyun #define PMU5_PLL_MDIV_WIDTH 8 1970*4882a593Smuzhiyun #define PMU5_PLL_NM5_OFF 2 1971*4882a593Smuzhiyun #define PMU5_PLL_NDIV_MASK 0xfff00000 1972*4882a593Smuzhiyun #define PMU5_PLL_NDIV_SHIFT 20 1973*4882a593Smuzhiyun #define PMU5_PLL_NDIV_MODE_MASK 0x000e0000 1974*4882a593Smuzhiyun #define PMU5_PLL_NDIV_MODE_SHIFT 17 1975*4882a593Smuzhiyun #define PMU5_PLL_FMAB_OFF 3 1976*4882a593Smuzhiyun #define PMU5_PLL_MRAT_MASK 0xf0000000 1977*4882a593Smuzhiyun #define PMU5_PLL_MRAT_SHIFT 28 1978*4882a593Smuzhiyun #define PMU5_PLL_ABRAT_MASK 0x08000000 1979*4882a593Smuzhiyun #define PMU5_PLL_ABRAT_SHIFT 27 1980*4882a593Smuzhiyun #define PMU5_PLL_FDIV_MASK 0x07ffffff 1981*4882a593Smuzhiyun #define PMU5_PLL_PLLCTL_OFF 4 1982*4882a593Smuzhiyun #define PMU5_PLL_PCHI_OFF 5 1983*4882a593Smuzhiyun #define PMU5_PLL_PCHI_MASK 0x0000003f 1984*4882a593Smuzhiyun 1985*4882a593Smuzhiyun /* pmu XtalFreqRatio */ 1986*4882a593Smuzhiyun #define PMU_XTALFREQ_REG_ILPCTR_MASK 0x00001FFF 1987*4882a593Smuzhiyun #define PMU_XTALFREQ_REG_MEASURE_MASK 0x80000000 1988*4882a593Smuzhiyun #define PMU_XTALFREQ_REG_MEASURE_SHIFT 31 1989*4882a593Smuzhiyun 1990*4882a593Smuzhiyun /* Divider allocation in 4716/47162/5356/5357 */ 1991*4882a593Smuzhiyun #define PMU5_MAINPLL_CPU 1 1992*4882a593Smuzhiyun #define PMU5_MAINPLL_MEM 2 1993*4882a593Smuzhiyun #define PMU5_MAINPLL_SI 3 1994*4882a593Smuzhiyun 1995*4882a593Smuzhiyun #define PMU7_PLL_PLLCTL7 7 1996*4882a593Smuzhiyun #define PMU7_PLL_CTL7_M4DIV_MASK 0xff000000 1997*4882a593Smuzhiyun #define PMU7_PLL_CTL7_M4DIV_SHIFT 24 1998*4882a593Smuzhiyun #define PMU7_PLL_CTL7_M4DIV_BY_6 6 1999*4882a593Smuzhiyun #define PMU7_PLL_CTL7_M4DIV_BY_12 0xc 2000*4882a593Smuzhiyun #define PMU7_PLL_CTL7_M4DIV_BY_24 0x18 2001*4882a593Smuzhiyun #define PMU7_PLL_PLLCTL8 8 2002*4882a593Smuzhiyun #define PMU7_PLL_CTL8_M5DIV_MASK 0x000000ff 2003*4882a593Smuzhiyun #define PMU7_PLL_CTL8_M5DIV_SHIFT 0 2004*4882a593Smuzhiyun #define PMU7_PLL_CTL8_M5DIV_BY_8 8 2005*4882a593Smuzhiyun #define PMU7_PLL_CTL8_M5DIV_BY_12 0xc 2006*4882a593Smuzhiyun #define PMU7_PLL_CTL8_M5DIV_BY_24 0x18 2007*4882a593Smuzhiyun #define PMU7_PLL_CTL8_M6DIV_MASK 0x0000ff00 2008*4882a593Smuzhiyun #define PMU7_PLL_CTL8_M6DIV_SHIFT 8 2009*4882a593Smuzhiyun #define PMU7_PLL_CTL8_M6DIV_BY_12 0xc 2010*4882a593Smuzhiyun #define PMU7_PLL_CTL8_M6DIV_BY_24 0x18 2011*4882a593Smuzhiyun #define PMU7_PLL_PLLCTL11 11 2012*4882a593Smuzhiyun #define PMU7_PLL_PLLCTL11_MASK 0xffffff00 2013*4882a593Smuzhiyun #define PMU7_PLL_PLLCTL11_VAL 0x22222200 2014*4882a593Smuzhiyun 2015*4882a593Smuzhiyun /* PMU rev 15 */ 2016*4882a593Smuzhiyun #define PMU15_PLL_PLLCTL0 0 2017*4882a593Smuzhiyun #define PMU15_PLL_PC0_CLKSEL_MASK 0x00000003 2018*4882a593Smuzhiyun #define PMU15_PLL_PC0_CLKSEL_SHIFT 0 2019*4882a593Smuzhiyun #define PMU15_PLL_PC0_FREQTGT_MASK 0x003FFFFC 2020*4882a593Smuzhiyun #define PMU15_PLL_PC0_FREQTGT_SHIFT 2 2021*4882a593Smuzhiyun #define PMU15_PLL_PC0_PRESCALE_MASK 0x00C00000 2022*4882a593Smuzhiyun #define PMU15_PLL_PC0_PRESCALE_SHIFT 22 2023*4882a593Smuzhiyun #define PMU15_PLL_PC0_KPCTRL_MASK 0x07000000 2024*4882a593Smuzhiyun #define PMU15_PLL_PC0_KPCTRL_SHIFT 24 2025*4882a593Smuzhiyun #define PMU15_PLL_PC0_FCNTCTRL_MASK 0x38000000 2026*4882a593Smuzhiyun #define PMU15_PLL_PC0_FCNTCTRL_SHIFT 27 2027*4882a593Smuzhiyun #define PMU15_PLL_PC0_FDCMODE_MASK 0x40000000 2028*4882a593Smuzhiyun #define PMU15_PLL_PC0_FDCMODE_SHIFT 30 2029*4882a593Smuzhiyun #define PMU15_PLL_PC0_CTRLBIAS_MASK 0x80000000 2030*4882a593Smuzhiyun #define PMU15_PLL_PC0_CTRLBIAS_SHIFT 31 2031*4882a593Smuzhiyun 2032*4882a593Smuzhiyun #define PMU15_PLL_PLLCTL1 1 2033*4882a593Smuzhiyun #define PMU15_PLL_PC1_BIAS_CTLM_MASK 0x00000060 2034*4882a593Smuzhiyun #define PMU15_PLL_PC1_BIAS_CTLM_SHIFT 5 2035*4882a593Smuzhiyun #define PMU15_PLL_PC1_BIAS_CTLM_RST_MASK 0x00000040 2036*4882a593Smuzhiyun #define PMU15_PLL_PC1_BIAS_CTLM_RST_SHIFT 6 2037*4882a593Smuzhiyun #define PMU15_PLL_PC1_BIAS_SS_DIVR_MASK 0x0001FF80 2038*4882a593Smuzhiyun #define PMU15_PLL_PC1_BIAS_SS_DIVR_SHIFT 7 2039*4882a593Smuzhiyun #define PMU15_PLL_PC1_BIAS_SS_RSTVAL_MASK 0x03FE0000 2040*4882a593Smuzhiyun #define PMU15_PLL_PC1_BIAS_SS_RSTVAL_SHIFT 17 2041*4882a593Smuzhiyun #define PMU15_PLL_PC1_BIAS_INTG_BW_MASK 0x0C000000 2042*4882a593Smuzhiyun #define PMU15_PLL_PC1_BIAS_INTG_BW_SHIFT 26 2043*4882a593Smuzhiyun #define PMU15_PLL_PC1_BIAS_INTG_BYP_MASK 0x10000000 2044*4882a593Smuzhiyun #define PMU15_PLL_PC1_BIAS_INTG_BYP_SHIFT 28 2045*4882a593Smuzhiyun #define PMU15_PLL_PC1_OPENLP_EN_MASK 0x40000000 2046*4882a593Smuzhiyun #define PMU15_PLL_PC1_OPENLP_EN_SHIFT 30 2047*4882a593Smuzhiyun 2048*4882a593Smuzhiyun #define PMU15_PLL_PLLCTL2 2 2049*4882a593Smuzhiyun #define PMU15_PLL_PC2_CTEN_MASK 0x00000001 2050*4882a593Smuzhiyun #define PMU15_PLL_PC2_CTEN_SHIFT 0 2051*4882a593Smuzhiyun 2052*4882a593Smuzhiyun #define PMU15_PLL_PLLCTL3 3 2053*4882a593Smuzhiyun #define PMU15_PLL_PC3_DITHER_EN_MASK 0x00000001 2054*4882a593Smuzhiyun #define PMU15_PLL_PC3_DITHER_EN_SHIFT 0 2055*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_MASK 0xFE000000 2056*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_SHIFT 25 2057*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_DIV2EN_MASK 0x01 2058*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_DIV2EN_SHIFT 0 2059*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_CH0EN_MASK 0x02 2060*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_CH0EN_SHIFT 1 2061*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_CH1EN_MASK 0x04 2062*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_CH1EN_SHIFT 2 2063*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_CH0SEL_MASK 0x18 2064*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_CH0SEL_SHIFT 3 2065*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_CH1SEL_MASK 0x60 2066*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_CH1SEL_SHIFT 5 2067*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_CHSEL_OUTP_DIV1 0 2068*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_CHSEL_OUTP_DIV2 1 2069*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_CHSEL_OUTP_DIV3 2 2070*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_CHSEL_OUTP_DIV5 3 2071*4882a593Smuzhiyun 2072*4882a593Smuzhiyun #define PMU15_PLL_PLLCTL4 4 2073*4882a593Smuzhiyun #define PMU15_PLL_PC4_FLLCLK1_DIV_MASK 0x00000007 2074*4882a593Smuzhiyun #define PMU15_PLL_PC4_FLLCLK1_DIV_SHIFT 0 2075*4882a593Smuzhiyun #define PMU15_PLL_PC4_FLLCLK2_DIV_MASK 0x00000038 2076*4882a593Smuzhiyun #define PMU15_PLL_PC4_FLLCLK2_DIV_SHIFT 3 2077*4882a593Smuzhiyun #define PMU15_PLL_PC4_FLLCLK3_DIV_MASK 0x000001C0 2078*4882a593Smuzhiyun #define PMU15_PLL_PC4_FLLCLK3_DIV_SHIFT 6 2079*4882a593Smuzhiyun #define PMU15_PLL_PC4_DBGMODE_MASK 0x00000E00 2080*4882a593Smuzhiyun #define PMU15_PLL_PC4_DBGMODE_SHIFT 9 2081*4882a593Smuzhiyun #define PMU15_PLL_PC4_FLL480_CTLSP_LK_MASK 0x00001000 2082*4882a593Smuzhiyun #define PMU15_PLL_PC4_FLL480_CTLSP_LK_SHIFT 12 2083*4882a593Smuzhiyun #define PMU15_PLL_PC4_FLL480_CTLSP_MASK 0x000FE000 2084*4882a593Smuzhiyun #define PMU15_PLL_PC4_FLL480_CTLSP_SHIFT 13 2085*4882a593Smuzhiyun #define PMU15_PLL_PC4_DINPOL_MASK 0x00100000 2086*4882a593Smuzhiyun #define PMU15_PLL_PC4_DINPOL_SHIFT 20 2087*4882a593Smuzhiyun #define PMU15_PLL_PC4_CLKOUT_PD_MASK 0x00200000 2088*4882a593Smuzhiyun #define PMU15_PLL_PC4_CLKOUT_PD_SHIFT 21 2089*4882a593Smuzhiyun #define PMU15_PLL_PC4_CLKDIV2_PD_MASK 0x00400000 2090*4882a593Smuzhiyun #define PMU15_PLL_PC4_CLKDIV2_PD_SHIFT 22 2091*4882a593Smuzhiyun #define PMU15_PLL_PC4_CLKDIV4_PD_MASK 0x00800000 2092*4882a593Smuzhiyun #define PMU15_PLL_PC4_CLKDIV4_PD_SHIFT 23 2093*4882a593Smuzhiyun #define PMU15_PLL_PC4_CLKDIV8_PD_MASK 0x01000000 2094*4882a593Smuzhiyun #define PMU15_PLL_PC4_CLKDIV8_PD_SHIFT 24 2095*4882a593Smuzhiyun #define PMU15_PLL_PC4_CLKDIV16_PD_MASK 0x02000000 2096*4882a593Smuzhiyun #define PMU15_PLL_PC4_CLKDIV16_PD_SHIFT 25 2097*4882a593Smuzhiyun #define PMU15_PLL_PC4_TEST_EN_MASK 0x04000000 2098*4882a593Smuzhiyun #define PMU15_PLL_PC4_TEST_EN_SHIFT 26 2099*4882a593Smuzhiyun 2100*4882a593Smuzhiyun #define PMU15_PLL_PLLCTL5 5 2101*4882a593Smuzhiyun #define PMU15_PLL_PC5_FREQTGT_MASK 0x000FFFFF 2102*4882a593Smuzhiyun #define PMU15_PLL_PC5_FREQTGT_SHIFT 0 2103*4882a593Smuzhiyun #define PMU15_PLL_PC5_DCOCTLSP_MASK 0x07F00000 2104*4882a593Smuzhiyun #define PMU15_PLL_PC5_DCOCTLSP_SHIFT 20 2105*4882a593Smuzhiyun #define PMU15_PLL_PC5_PRESCALE_MASK 0x18000000 2106*4882a593Smuzhiyun #define PMU15_PLL_PC5_PRESCALE_SHIFT 27 2107*4882a593Smuzhiyun 2108*4882a593Smuzhiyun #define PMU15_PLL_PLLCTL6 6 2109*4882a593Smuzhiyun #define PMU15_PLL_PC6_FREQTGT_MASK 0x000FFFFF 2110*4882a593Smuzhiyun #define PMU15_PLL_PC6_FREQTGT_SHIFT 0 2111*4882a593Smuzhiyun #define PMU15_PLL_PC6_DCOCTLSP_MASK 0x07F00000 2112*4882a593Smuzhiyun #define PMU15_PLL_PC6_DCOCTLSP_SHIFT 20 2113*4882a593Smuzhiyun #define PMU15_PLL_PC6_PRESCALE_MASK 0x18000000 2114*4882a593Smuzhiyun #define PMU15_PLL_PC6_PRESCALE_SHIFT 27 2115*4882a593Smuzhiyun 2116*4882a593Smuzhiyun #define PMU15_FREQTGT_480_DEFAULT 0x19AB1 2117*4882a593Smuzhiyun #define PMU15_FREQTGT_492_DEFAULT 0x1A4F5 2118*4882a593Smuzhiyun #define PMU15_ARM_96MHZ 96000000 /**< 96 Mhz */ 2119*4882a593Smuzhiyun #define PMU15_ARM_98MHZ 98400000 /**< 98.4 Mhz */ 2120*4882a593Smuzhiyun #define PMU15_ARM_97MHZ 97000000 /**< 97 Mhz */ 2121*4882a593Smuzhiyun 2122*4882a593Smuzhiyun #define PMU17_PLLCTL2_NDIVTYPE_MASK 0x00000070 2123*4882a593Smuzhiyun #define PMU17_PLLCTL2_NDIVTYPE_SHIFT 4 2124*4882a593Smuzhiyun 2125*4882a593Smuzhiyun #define PMU17_PLLCTL2_NDIV_MODE_INT 0 2126*4882a593Smuzhiyun #define PMU17_PLLCTL2_NDIV_MODE_INT1B8 1 2127*4882a593Smuzhiyun #define PMU17_PLLCTL2_NDIV_MODE_MASH111 2 2128*4882a593Smuzhiyun #define PMU17_PLLCTL2_NDIV_MODE_MASH111B8 3 2129*4882a593Smuzhiyun 2130*4882a593Smuzhiyun #define PMU17_PLLCTL0_BBPLL_PWRDWN 0 2131*4882a593Smuzhiyun #define PMU17_PLLCTL0_BBPLL_DRST 3 2132*4882a593Smuzhiyun #define PMU17_PLLCTL0_BBPLL_DISBL_CLK 8 2133*4882a593Smuzhiyun 2134*4882a593Smuzhiyun /* PLL usage in 4716/47162 */ 2135*4882a593Smuzhiyun #define PMU4716_MAINPLL_PLL0 12 2136*4882a593Smuzhiyun 2137*4882a593Smuzhiyun /* PLL usage in 4335 */ 2138*4882a593Smuzhiyun #define PMU4335_PLL0_PC2_P1DIV_MASK 0x000f0000 2139*4882a593Smuzhiyun #define PMU4335_PLL0_PC2_P1DIV_SHIFT 16 2140*4882a593Smuzhiyun #define PMU4335_PLL0_PC2_NDIV_INT_MASK 0xff800000 2141*4882a593Smuzhiyun #define PMU4335_PLL0_PC2_NDIV_INT_SHIFT 23 2142*4882a593Smuzhiyun #define PMU4335_PLL0_PC1_MDIV2_MASK 0x0000ff00 2143*4882a593Smuzhiyun #define PMU4335_PLL0_PC1_MDIV2_SHIFT 8 2144*4882a593Smuzhiyun 2145*4882a593Smuzhiyun /* PLL usage in 4347 */ 2146*4882a593Smuzhiyun #define PMU4347_PLL0_PC2_P1DIV_MASK 0x000f0000 2147*4882a593Smuzhiyun #define PMU4347_PLL0_PC2_P1DIV_SHIFT 16 2148*4882a593Smuzhiyun #define PMU4347_PLL0_PC2_NDIV_INT_MASK 0x3ff00000 2149*4882a593Smuzhiyun #define PMU4347_PLL0_PC2_NDIV_INT_SHIFT 20 2150*4882a593Smuzhiyun #define PMU4347_PLL0_PC3_NDIV_FRAC_MASK 0x000fffff 2151*4882a593Smuzhiyun #define PMU4347_PLL0_PC3_NDIV_FRAC_SHIFT 0 2152*4882a593Smuzhiyun #define PMU4347_PLL1_PC5_P1DIV_MASK 0xc0000000 2153*4882a593Smuzhiyun #define PMU4347_PLL1_PC5_P1DIV_SHIFT 30 2154*4882a593Smuzhiyun #define PMU4347_PLL1_PC6_P1DIV_MASK 0x00000003 2155*4882a593Smuzhiyun #define PMU4347_PLL1_PC6_P1DIV_SHIFT 0 2156*4882a593Smuzhiyun #define PMU4347_PLL1_PC6_NDIV_INT_MASK 0x00000ffc 2157*4882a593Smuzhiyun #define PMU4347_PLL1_PC6_NDIV_INT_SHIFT 2 2158*4882a593Smuzhiyun #define PMU4347_PLL1_PC6_NDIV_FRAC_MASK 0xfffff000 2159*4882a593Smuzhiyun #define PMU4347_PLL1_PC6_NDIV_FRAC_SHIFT 12 2160*4882a593Smuzhiyun 2161*4882a593Smuzhiyun /* Even though the masks are same as 4347, separate macros are 2162*4882a593Smuzhiyun created for 4369 2163*4882a593Smuzhiyun */ 2164*4882a593Smuzhiyun /* PLL usage in 4369 */ 2165*4882a593Smuzhiyun #define PMU4369_PLL0_PC2_PDIV_MASK 0x000f0000 2166*4882a593Smuzhiyun #define PMU4369_PLL0_PC2_PDIV_SHIFT 16 2167*4882a593Smuzhiyun #define PMU4369_PLL0_PC2_NDIV_INT_MASK 0x3ff00000 2168*4882a593Smuzhiyun #define PMU4369_PLL0_PC2_NDIV_INT_SHIFT 20 2169*4882a593Smuzhiyun #define PMU4369_PLL0_PC3_NDIV_FRAC_MASK 0x000fffff 2170*4882a593Smuzhiyun #define PMU4369_PLL0_PC3_NDIV_FRAC_SHIFT 0 2171*4882a593Smuzhiyun #define PMU4369_PLL1_PC5_P1DIV_MASK 0xc0000000 2172*4882a593Smuzhiyun #define PMU4369_PLL1_PC5_P1DIV_SHIFT 30 2173*4882a593Smuzhiyun #define PMU4369_PLL1_PC6_P1DIV_MASK 0x00000003 2174*4882a593Smuzhiyun #define PMU4369_PLL1_PC6_P1DIV_SHIFT 0 2175*4882a593Smuzhiyun #define PMU4369_PLL1_PC6_NDIV_INT_MASK 0x00000ffc 2176*4882a593Smuzhiyun #define PMU4369_PLL1_PC6_NDIV_INT_SHIFT 2 2177*4882a593Smuzhiyun #define PMU4369_PLL1_PC6_NDIV_FRAC_MASK 0xfffff000 2178*4882a593Smuzhiyun #define PMU4369_PLL1_PC6_NDIV_FRAC_SHIFT 12 2179*4882a593Smuzhiyun 2180*4882a593Smuzhiyun /* 5357 Chip specific ChipControl register bits */ 2181*4882a593Smuzhiyun #define CCTRL5357_EXTPA (1<<14) /* extPA in ChipControl 1, bit 14 */ 2182*4882a593Smuzhiyun #define CCTRL5357_ANT_MUX_2o3 (1<<15) /* 2o3 in ChipControl 1, bit 15 */ 2183*4882a593Smuzhiyun #define CCTRL5357_NFLASH (1<<16) /* Nandflash in ChipControl 1, bit 16 */ 2184*4882a593Smuzhiyun /* 43217 Chip specific ChipControl register bits */ 2185*4882a593Smuzhiyun #define CCTRL43217_EXTPA_C0 (1<<13) /* core0 extPA in ChipControl 1, bit 13 */ 2186*4882a593Smuzhiyun #define CCTRL43217_EXTPA_C1 (1<<8) /* core1 extPA in ChipControl 1, bit 8 */ 2187*4882a593Smuzhiyun 2188*4882a593Smuzhiyun /* 43236 resources */ 2189*4882a593Smuzhiyun #define RES43236_REGULATOR 0 2190*4882a593Smuzhiyun #define RES43236_ILP_REQUEST 1 2191*4882a593Smuzhiyun #define RES43236_XTAL_PU 2 2192*4882a593Smuzhiyun #define RES43236_ALP_AVAIL 3 2193*4882a593Smuzhiyun #define RES43236_SI_PLL_ON 4 2194*4882a593Smuzhiyun #define RES43236_HT_SI_AVAIL 5 2195*4882a593Smuzhiyun 2196*4882a593Smuzhiyun /* 43236 chip-specific ChipControl register bits */ 2197*4882a593Smuzhiyun #define CCTRL43236_BT_COEXIST (1<<0) /**< 0 disable */ 2198*4882a593Smuzhiyun #define CCTRL43236_SECI (1<<1) /**< 0 SECI is disabled (JATG functional) */ 2199*4882a593Smuzhiyun #define CCTRL43236_EXT_LNA (1<<2) /**< 0 disable */ 2200*4882a593Smuzhiyun #define CCTRL43236_ANT_MUX_2o3 (1<<3) /**< 2o3 mux, chipcontrol bit 3 */ 2201*4882a593Smuzhiyun #define CCTRL43236_GSIO (1<<4) /**< 0 disable */ 2202*4882a593Smuzhiyun 2203*4882a593Smuzhiyun /* 43236 Chip specific ChipStatus register bits */ 2204*4882a593Smuzhiyun #define CST43236_SFLASH_MASK 0x00000040 2205*4882a593Smuzhiyun #define CST43236_OTP_SEL_MASK 0x00000080 2206*4882a593Smuzhiyun #define CST43236_OTP_SEL_SHIFT 7 2207*4882a593Smuzhiyun #define CST43236_HSIC_MASK 0x00000100 /**< USB/HSIC */ 2208*4882a593Smuzhiyun #define CST43236_BP_CLK 0x00000200 /**< 120/96Mbps */ 2209*4882a593Smuzhiyun #define CST43236_BOOT_MASK 0x00001800 2210*4882a593Smuzhiyun #define CST43236_BOOT_SHIFT 11 2211*4882a593Smuzhiyun #define CST43236_BOOT_FROM_SRAM 0 /**< boot from SRAM, ARM in reset */ 2212*4882a593Smuzhiyun #define CST43236_BOOT_FROM_ROM 1 /**< boot from ROM */ 2213*4882a593Smuzhiyun #define CST43236_BOOT_FROM_FLASH 2 /**< boot from FLASH */ 2214*4882a593Smuzhiyun #define CST43236_BOOT_FROM_INVALID 3 2215*4882a593Smuzhiyun 2216*4882a593Smuzhiyun #define PMU1_PLL0_CHIPCTL0 0 2217*4882a593Smuzhiyun #define PMU1_PLL0_CHIPCTL1 1 2218*4882a593Smuzhiyun #define PMU1_PLL0_CHIPCTL2 2 2219*4882a593Smuzhiyun 2220*4882a593Smuzhiyun #define SOCDEVRAM_BP_ADDR 0x1E000000 2221*4882a593Smuzhiyun #define SOCDEVRAM_ARM_ADDR 0x00800000 2222*4882a593Smuzhiyun 2223*4882a593Smuzhiyun #define PMU_VREG0_I_SR_CNTL_EN_SHIFT 0 2224*4882a593Smuzhiyun #define PMU_VREG0_DISABLE_PULLD_BT_SHIFT 2 2225*4882a593Smuzhiyun #define PMU_VREG0_DISABLE_PULLD_WL_SHIFT 3 2226*4882a593Smuzhiyun #define PMU_VREG0_CBUCKFSW_ADJ_SHIFT 7 2227*4882a593Smuzhiyun #define PMU_VREG0_CBUCKFSW_ADJ_MASK 0x1F 2228*4882a593Smuzhiyun #define PMU_VREG0_RAMP_SEL_SHIFT 13 2229*4882a593Smuzhiyun #define PMU_VREG0_RAMP_SEL_MASK 0x7 2230*4882a593Smuzhiyun #define PMU_VREG0_VFB_RSEL_SHIFT 17 2231*4882a593Smuzhiyun #define PMU_VREG0_VFB_RSEL_MASK 3 2232*4882a593Smuzhiyun 2233*4882a593Smuzhiyun #define PMU_VREG4_ADDR 4 2234*4882a593Smuzhiyun 2235*4882a593Smuzhiyun #define PMU_VREG4_CLDO_PWM_SHIFT 4 2236*4882a593Smuzhiyun #define PMU_VREG4_CLDO_PWM_MASK 0x7 2237*4882a593Smuzhiyun 2238*4882a593Smuzhiyun #define PMU_VREG4_LPLDO1_SHIFT 15 2239*4882a593Smuzhiyun #define PMU_VREG4_LPLDO1_MASK 0x7 2240*4882a593Smuzhiyun #define PMU_VREG4_LPLDO1_1p20V 0 2241*4882a593Smuzhiyun #define PMU_VREG4_LPLDO1_1p15V 1 2242*4882a593Smuzhiyun #define PMU_VREG4_LPLDO1_1p10V 2 2243*4882a593Smuzhiyun #define PMU_VREG4_LPLDO1_1p25V 3 2244*4882a593Smuzhiyun #define PMU_VREG4_LPLDO1_1p05V 4 2245*4882a593Smuzhiyun #define PMU_VREG4_LPLDO1_1p00V 5 2246*4882a593Smuzhiyun #define PMU_VREG4_LPLDO1_0p95V 6 2247*4882a593Smuzhiyun #define PMU_VREG4_LPLDO1_0p90V 7 2248*4882a593Smuzhiyun 2249*4882a593Smuzhiyun /* 4350/4345 VREG4 settings */ 2250*4882a593Smuzhiyun #define PMU4350_VREG4_LPLDO1_1p10V 0 2251*4882a593Smuzhiyun #define PMU4350_VREG4_LPLDO1_1p15V 1 2252*4882a593Smuzhiyun #define PMU4350_VREG4_LPLDO1_1p21V 2 2253*4882a593Smuzhiyun #define PMU4350_VREG4_LPLDO1_1p24V 3 2254*4882a593Smuzhiyun #define PMU4350_VREG4_LPLDO1_0p90V 4 2255*4882a593Smuzhiyun #define PMU4350_VREG4_LPLDO1_0p96V 5 2256*4882a593Smuzhiyun #define PMU4350_VREG4_LPLDO1_1p01V 6 2257*4882a593Smuzhiyun #define PMU4350_VREG4_LPLDO1_1p04V 7 2258*4882a593Smuzhiyun 2259*4882a593Smuzhiyun #define PMU_VREG4_LPLDO2_LVM_SHIFT 18 2260*4882a593Smuzhiyun #define PMU_VREG4_LPLDO2_LVM_MASK 0x7 2261*4882a593Smuzhiyun #define PMU_VREG4_LPLDO2_HVM_SHIFT 21 2262*4882a593Smuzhiyun #define PMU_VREG4_LPLDO2_HVM_MASK 0x7 2263*4882a593Smuzhiyun #define PMU_VREG4_LPLDO2_LVM_HVM_MASK 0x3f 2264*4882a593Smuzhiyun #define PMU_VREG4_LPLDO2_1p00V 0 2265*4882a593Smuzhiyun #define PMU_VREG4_LPLDO2_1p15V 1 2266*4882a593Smuzhiyun #define PMU_VREG4_LPLDO2_1p20V 2 2267*4882a593Smuzhiyun #define PMU_VREG4_LPLDO2_1p10V 3 2268*4882a593Smuzhiyun #define PMU_VREG4_LPLDO2_0p90V 4 /**< 4 - 7 is 0.90V */ 2269*4882a593Smuzhiyun 2270*4882a593Smuzhiyun #define PMU_VREG4_HSICLDO_BYPASS_SHIFT 27 2271*4882a593Smuzhiyun #define PMU_VREG4_HSICLDO_BYPASS_MASK 0x1 2272*4882a593Smuzhiyun 2273*4882a593Smuzhiyun #define PMU_VREG5_ADDR 5 2274*4882a593Smuzhiyun #define PMU_VREG5_HSICAVDD_PD_SHIFT 6 2275*4882a593Smuzhiyun #define PMU_VREG5_HSICAVDD_PD_MASK 0x1 2276*4882a593Smuzhiyun #define PMU_VREG5_HSICDVDD_PD_SHIFT 11 2277*4882a593Smuzhiyun #define PMU_VREG5_HSICDVDD_PD_MASK 0x1 2278*4882a593Smuzhiyun 2279*4882a593Smuzhiyun /* 43228 chipstatus reg bits */ 2280*4882a593Smuzhiyun #define CST43228_OTP_PRESENT 0x2 2281*4882a593Smuzhiyun 2282*4882a593Smuzhiyun /* 4360 Chip specific ChipControl register bits */ 2283*4882a593Smuzhiyun #define CCTRL4360_I2C_MODE (1 << 0) 2284*4882a593Smuzhiyun #define CCTRL4360_UART_MODE (1 << 1) 2285*4882a593Smuzhiyun #define CCTRL4360_SECI_MODE (1 << 2) 2286*4882a593Smuzhiyun #define CCTRL4360_BTSWCTRL_MODE (1 << 3) 2287*4882a593Smuzhiyun #define CCTRL4360_DISCRETE_FEMCTRL_MODE (1 << 4) 2288*4882a593Smuzhiyun #define CCTRL4360_DIGITAL_PACTRL_MODE (1 << 5) 2289*4882a593Smuzhiyun #define CCTRL4360_BTSWCTRL_AND_DIGPA_PRESENT (1 << 6) 2290*4882a593Smuzhiyun #define CCTRL4360_EXTRA_GPIO_MODE (1 << 7) 2291*4882a593Smuzhiyun #define CCTRL4360_EXTRA_FEMCTRL_MODE (1 << 8) 2292*4882a593Smuzhiyun #define CCTRL4360_BT_LGCY_MODE (1 << 9) 2293*4882a593Smuzhiyun #define CCTRL4360_CORE2FEMCTRL4_ON (1 << 21) 2294*4882a593Smuzhiyun #define CCTRL4360_SECI_ON_GPIO01 (1 << 24) 2295*4882a593Smuzhiyun 2296*4882a593Smuzhiyun /* 4360 Chip specific Regulator Control register bits */ 2297*4882a593Smuzhiyun #define RCTRL4360_RFLDO_PWR_DOWN (1 << 1) 2298*4882a593Smuzhiyun 2299*4882a593Smuzhiyun /* 4360 PMU resources and chip status bits */ 2300*4882a593Smuzhiyun #define RES4360_REGULATOR 0 2301*4882a593Smuzhiyun #define RES4360_ILP_AVAIL 1 2302*4882a593Smuzhiyun #define RES4360_ILP_REQ 2 2303*4882a593Smuzhiyun #define RES4360_XTAL_LDO_PU 3 2304*4882a593Smuzhiyun #define RES4360_XTAL_PU 4 2305*4882a593Smuzhiyun #define RES4360_ALP_AVAIL 5 2306*4882a593Smuzhiyun #define RES4360_BBPLLPWRSW_PU 6 2307*4882a593Smuzhiyun #define RES4360_HT_AVAIL 7 2308*4882a593Smuzhiyun #define RES4360_OTP_PU 8 2309*4882a593Smuzhiyun #define RES4360_AVB_PLL_PWRSW_PU 9 2310*4882a593Smuzhiyun #define RES4360_PCIE_TL_CLK_AVAIL 10 2311*4882a593Smuzhiyun 2312*4882a593Smuzhiyun #define CST4360_XTAL_40MZ 0x00000001 2313*4882a593Smuzhiyun #define CST4360_SFLASH 0x00000002 2314*4882a593Smuzhiyun #define CST4360_SPROM_PRESENT 0x00000004 2315*4882a593Smuzhiyun #define CST4360_SFLASH_TYPE 0x00000004 2316*4882a593Smuzhiyun #define CST4360_OTP_ENABLED 0x00000008 2317*4882a593Smuzhiyun #define CST4360_REMAP_ROM 0x00000010 2318*4882a593Smuzhiyun #define CST4360_RSRC_INIT_MODE_MASK 0x00000060 2319*4882a593Smuzhiyun #define CST4360_RSRC_INIT_MODE_SHIFT 5 2320*4882a593Smuzhiyun #define CST4360_ILP_DIVEN 0x00000080 2321*4882a593Smuzhiyun #define CST4360_MODE_USB 0x00000100 2322*4882a593Smuzhiyun #define CST4360_SPROM_SIZE_MASK 0x00000600 2323*4882a593Smuzhiyun #define CST4360_SPROM_SIZE_SHIFT 9 2324*4882a593Smuzhiyun #define CST4360_BBPLL_LOCK 0x00000800 2325*4882a593Smuzhiyun #define CST4360_AVBBPLL_LOCK 0x00001000 2326*4882a593Smuzhiyun #define CST4360_USBBBPLL_LOCK 0x00002000 2327*4882a593Smuzhiyun #define CST4360_RSRC_INIT_MODE(cs) ((cs & CST4360_RSRC_INIT_MODE_MASK) >> \ 2328*4882a593Smuzhiyun CST4360_RSRC_INIT_MODE_SHIFT) 2329*4882a593Smuzhiyun 2330*4882a593Smuzhiyun #define CCTRL_4360_UART_SEL 0x2 2331*4882a593Smuzhiyun 2332*4882a593Smuzhiyun #define CST4360_RSRC_INIT_MODE(cs) ((cs & CST4360_RSRC_INIT_MODE_MASK) >> \ 2333*4882a593Smuzhiyun CST4360_RSRC_INIT_MODE_SHIFT) 2334*4882a593Smuzhiyun 2335*4882a593Smuzhiyun #define PMU4360_CC1_GPIO7_OVRD (1<<23) /* GPIO7 override */ 2336*4882a593Smuzhiyun 2337*4882a593Smuzhiyun /* 43602 PMU resources based on pmu_params.xls version v0.95 */ 2338*4882a593Smuzhiyun #define RES43602_LPLDO_PU 0 2339*4882a593Smuzhiyun #define RES43602_REGULATOR 1 2340*4882a593Smuzhiyun #define RES43602_PMU_SLEEP 2 2341*4882a593Smuzhiyun #define RES43602_RSVD_3 3 2342*4882a593Smuzhiyun #define RES43602_XTALLDO_PU 4 2343*4882a593Smuzhiyun #define RES43602_SERDES_PU 5 2344*4882a593Smuzhiyun #define RES43602_BBPLL_PWRSW_PU 6 2345*4882a593Smuzhiyun #define RES43602_SR_CLK_START 7 2346*4882a593Smuzhiyun #define RES43602_SR_PHY_PWRSW 8 2347*4882a593Smuzhiyun #define RES43602_SR_SUBCORE_PWRSW 9 2348*4882a593Smuzhiyun #define RES43602_XTAL_PU 10 2349*4882a593Smuzhiyun #define RES43602_PERST_OVR 11 2350*4882a593Smuzhiyun #define RES43602_SR_CLK_STABLE 12 2351*4882a593Smuzhiyun #define RES43602_SR_SAVE_RESTORE 13 2352*4882a593Smuzhiyun #define RES43602_SR_SLEEP 14 2353*4882a593Smuzhiyun #define RES43602_LQ_START 15 2354*4882a593Smuzhiyun #define RES43602_LQ_AVAIL 16 2355*4882a593Smuzhiyun #define RES43602_WL_CORE_RDY 17 2356*4882a593Smuzhiyun #define RES43602_ILP_REQ 18 2357*4882a593Smuzhiyun #define RES43602_ALP_AVAIL 19 2358*4882a593Smuzhiyun #define RES43602_RADIO_PU 20 2359*4882a593Smuzhiyun #define RES43602_RFLDO_PU 21 2360*4882a593Smuzhiyun #define RES43602_HT_START 22 2361*4882a593Smuzhiyun #define RES43602_HT_AVAIL 23 2362*4882a593Smuzhiyun #define RES43602_MACPHY_CLKAVAIL 24 2363*4882a593Smuzhiyun #define RES43602_PARLDO_PU 25 2364*4882a593Smuzhiyun #define RES43602_RSVD_26 26 2365*4882a593Smuzhiyun 2366*4882a593Smuzhiyun /* 43602 chip status bits */ 2367*4882a593Smuzhiyun #define CST43602_SPROM_PRESENT (1<<1) 2368*4882a593Smuzhiyun #define CST43602_SPROM_SIZE (1<<10) /* 0 = 16K, 1 = 4K */ 2369*4882a593Smuzhiyun #define CST43602_BBPLL_LOCK (1<<11) 2370*4882a593Smuzhiyun #define CST43602_RF_LDO_OUT_OK (1<<15) /* RF LDO output OK */ 2371*4882a593Smuzhiyun 2372*4882a593Smuzhiyun #define PMU43602_CC1_GPIO12_OVRD (1<<28) /* GPIO12 override */ 2373*4882a593Smuzhiyun 2374*4882a593Smuzhiyun #define PMU43602_CC2_PCIE_CLKREQ_L_WAKE_EN (1<<1) /* creates gated_pcie_wake, pmu_wakeup logic */ 2375*4882a593Smuzhiyun #define PMU43602_CC2_PCIE_PERST_L_WAKE_EN (1<<2) /* creates gated_pcie_wake, pmu_wakeup logic */ 2376*4882a593Smuzhiyun #define PMU43602_CC2_ENABLE_L2REFCLKPAD_PWRDWN (1<<3) 2377*4882a593Smuzhiyun #define PMU43602_CC2_PMU_WAKE_ALP_AVAIL_EN (1<<5) /* enable pmu_wakeup to request for ALP_AVAIL */ 2378*4882a593Smuzhiyun #define PMU43602_CC2_PERST_L_EXTEND_EN (1<<9) /* extend perst_l until rsc PERST_OVR comes up */ 2379*4882a593Smuzhiyun #define PMU43602_CC2_FORCE_EXT_LPO (1<<19) /* 1=ext LPO clock is the final LPO clock */ 2380*4882a593Smuzhiyun #define PMU43602_CC2_XTAL32_SEL (1<<30) /* 0=ext_clock, 1=xtal */ 2381*4882a593Smuzhiyun 2382*4882a593Smuzhiyun #define CC_SR1_43602_SR_ASM_ADDR (0x0) 2383*4882a593Smuzhiyun 2384*4882a593Smuzhiyun /* PLL CTL register values for open loop, used during S/R operation */ 2385*4882a593Smuzhiyun #define PMU43602_PLL_CTL6_VAL 0x68000528 2386*4882a593Smuzhiyun #define PMU43602_PLL_CTL7_VAL 0x6 2387*4882a593Smuzhiyun 2388*4882a593Smuzhiyun #define PMU43602_CC3_ARMCR4_DBG_CLK (1 << 29) 2389*4882a593Smuzhiyun 2390*4882a593Smuzhiyun /* 4365 PMU resources */ 2391*4882a593Smuzhiyun #define RES4365_REGULATOR_PU 0 2392*4882a593Smuzhiyun #define RES4365_XTALLDO_PU 1 2393*4882a593Smuzhiyun #define RES4365_XTAL_PU 2 2394*4882a593Smuzhiyun #define RES4365_CPU_PLLLDO_PU 3 2395*4882a593Smuzhiyun #define RES4365_CPU_PLL_PU 4 2396*4882a593Smuzhiyun #define RES4365_WL_CORE_RDY 5 2397*4882a593Smuzhiyun #define RES4365_ILP_REQ 6 2398*4882a593Smuzhiyun #define RES4365_ALP_AVAIL 7 2399*4882a593Smuzhiyun #define RES4365_HT_AVAIL 8 2400*4882a593Smuzhiyun #define RES4365_BB_PLLLDO_PU 9 2401*4882a593Smuzhiyun #define RES4365_BB_PLL_PU 10 2402*4882a593Smuzhiyun #define RES4365_MINIMU_PU 11 2403*4882a593Smuzhiyun #define RES4365_RADIO_PU 12 2404*4882a593Smuzhiyun #define RES4365_MACPHY_CLK_AVAIL 13 2405*4882a593Smuzhiyun 2406*4882a593Smuzhiyun /* 43684 PMU resources */ 2407*4882a593Smuzhiyun #define RES43684_REGULATOR_PU 0 2408*4882a593Smuzhiyun #define RES43684_PCIE_LDO_BG_PU 1 2409*4882a593Smuzhiyun #define RES43684_XTAL_LDO_PU 2 2410*4882a593Smuzhiyun #define RES43684_XTAL_PU 3 2411*4882a593Smuzhiyun #define RES43684_CPU_PLL_LDO_PU 4 2412*4882a593Smuzhiyun #define RES43684_CPU_PLL_PU 5 2413*4882a593Smuzhiyun #define RES43684_WL_CORE_RDY 6 2414*4882a593Smuzhiyun #define RES43684_ILP_REQ 7 2415*4882a593Smuzhiyun #define RES43684_ALP_AVAIL 8 2416*4882a593Smuzhiyun #define RES43684_HT_AVAIL 9 2417*4882a593Smuzhiyun #define RES43684_BB_PLL_LDO_PU 10 2418*4882a593Smuzhiyun #define RES43684_BB_PLL_PU 11 2419*4882a593Smuzhiyun #define RES43684_MINI_PMU_PU 12 2420*4882a593Smuzhiyun #define RES43684_RADIO_PU 13 2421*4882a593Smuzhiyun #define RES43684_MACPHY_CLK_AVAIL 14 2422*4882a593Smuzhiyun #define RES43684_PCIE_LDO_PU 15 2423*4882a593Smuzhiyun 2424*4882a593Smuzhiyun /* 7271 PMU resources */ 2425*4882a593Smuzhiyun #define RES7271_REGULATOR_PU 0 2426*4882a593Smuzhiyun #define RES7271_WL_CORE_RDY 1 2427*4882a593Smuzhiyun #define RES7271_ILP_REQ 2 2428*4882a593Smuzhiyun #define RES7271_ALP_AVAIL 3 2429*4882a593Smuzhiyun #define RES7271_HT_AVAIL 4 2430*4882a593Smuzhiyun #define RES7271_BB_PLL_PU 5 2431*4882a593Smuzhiyun #define RES7271_MINIPMU_PU 6 2432*4882a593Smuzhiyun #define RES7271_RADIO_PU 7 2433*4882a593Smuzhiyun #define RES7271_MACPHY_CLK_AVAIL 8 2434*4882a593Smuzhiyun 2435*4882a593Smuzhiyun /* 4349 related */ 2436*4882a593Smuzhiyun #define RES4349_LPLDO_PU 0 2437*4882a593Smuzhiyun #define RES4349_BG_PU 1 2438*4882a593Smuzhiyun #define RES4349_PMU_SLEEP 2 2439*4882a593Smuzhiyun #define RES4349_PALDO3P3_PU 3 2440*4882a593Smuzhiyun #define RES4349_CBUCK_LPOM_PU 4 2441*4882a593Smuzhiyun #define RES4349_CBUCK_PFM_PU 5 2442*4882a593Smuzhiyun #define RES4349_COLD_START_WAIT 6 2443*4882a593Smuzhiyun #define RES4349_RSVD_7 7 2444*4882a593Smuzhiyun #define RES4349_LNLDO_PU 8 2445*4882a593Smuzhiyun #define RES4349_XTALLDO_PU 9 2446*4882a593Smuzhiyun #define RES4349_LDO3P3_PU 10 2447*4882a593Smuzhiyun #define RES4349_OTP_PU 11 2448*4882a593Smuzhiyun #define RES4349_XTAL_PU 12 2449*4882a593Smuzhiyun #define RES4349_SR_CLK_START 13 2450*4882a593Smuzhiyun #define RES4349_LQ_AVAIL 14 2451*4882a593Smuzhiyun #define RES4349_LQ_START 15 2452*4882a593Smuzhiyun #define RES4349_PERST_OVR 16 2453*4882a593Smuzhiyun #define RES4349_WL_CORE_RDY 17 2454*4882a593Smuzhiyun #define RES4349_ILP_REQ 18 2455*4882a593Smuzhiyun #define RES4349_ALP_AVAIL 19 2456*4882a593Smuzhiyun #define RES4349_MINI_PMU 20 2457*4882a593Smuzhiyun #define RES4349_RADIO_PU 21 2458*4882a593Smuzhiyun #define RES4349_SR_CLK_STABLE 22 2459*4882a593Smuzhiyun #define RES4349_SR_SAVE_RESTORE 23 2460*4882a593Smuzhiyun #define RES4349_SR_PHY_PWRSW 24 2461*4882a593Smuzhiyun #define RES4349_SR_VDDM_PWRSW 25 2462*4882a593Smuzhiyun #define RES4349_SR_SUBCORE_PWRSW 26 2463*4882a593Smuzhiyun #define RES4349_SR_SLEEP 27 2464*4882a593Smuzhiyun #define RES4349_HT_START 28 2465*4882a593Smuzhiyun #define RES4349_HT_AVAIL 29 2466*4882a593Smuzhiyun #define RES4349_MACPHY_CLKAVAIL 30 2467*4882a593Smuzhiyun 2468*4882a593Smuzhiyun /* 4373 PMU resources */ 2469*4882a593Smuzhiyun #define RES4373_LPLDO_PU 0 2470*4882a593Smuzhiyun #define RES4373_BG_PU 1 2471*4882a593Smuzhiyun #define RES4373_PMU_SLEEP 2 2472*4882a593Smuzhiyun #define RES4373_PALDO3P3_PU 3 2473*4882a593Smuzhiyun #define RES4373_CBUCK_LPOM_PU 4 2474*4882a593Smuzhiyun #define RES4373_CBUCK_PFM_PU 5 2475*4882a593Smuzhiyun #define RES4373_COLD_START_WAIT 6 2476*4882a593Smuzhiyun #define RES4373_RSVD_7 7 2477*4882a593Smuzhiyun #define RES4373_LNLDO_PU 8 2478*4882a593Smuzhiyun #define RES4373_XTALLDO_PU 9 2479*4882a593Smuzhiyun #define RES4373_LDO3P3_PU 10 2480*4882a593Smuzhiyun #define RES4373_OTP_PU 11 2481*4882a593Smuzhiyun #define RES4373_XTAL_PU 12 2482*4882a593Smuzhiyun #define RES4373_SR_CLK_START 13 2483*4882a593Smuzhiyun #define RES4373_LQ_AVAIL 14 2484*4882a593Smuzhiyun #define RES4373_LQ_START 15 2485*4882a593Smuzhiyun #define RES4373_PERST_OVR 16 2486*4882a593Smuzhiyun #define RES4373_WL_CORE_RDY 17 2487*4882a593Smuzhiyun #define RES4373_ILP_REQ 18 2488*4882a593Smuzhiyun #define RES4373_ALP_AVAIL 19 2489*4882a593Smuzhiyun #define RES4373_MINI_PMU 20 2490*4882a593Smuzhiyun #define RES4373_RADIO_PU 21 2491*4882a593Smuzhiyun #define RES4373_SR_CLK_STABLE 22 2492*4882a593Smuzhiyun #define RES4373_SR_SAVE_RESTORE 23 2493*4882a593Smuzhiyun #define RES4373_SR_PHY_PWRSW 24 2494*4882a593Smuzhiyun #define RES4373_SR_VDDM_PWRSW 25 2495*4882a593Smuzhiyun #define RES4373_SR_SUBCORE_PWRSW 26 2496*4882a593Smuzhiyun #define RES4373_SR_SLEEP 27 2497*4882a593Smuzhiyun #define RES4373_HT_START 28 2498*4882a593Smuzhiyun #define RES4373_HT_AVAIL 29 2499*4882a593Smuzhiyun #define RES4373_MACPHY_CLKAVAIL 30 2500*4882a593Smuzhiyun /* SR Control0 bits */ 2501*4882a593Smuzhiyun #define CC_SR0_4349_SR_ENG_EN_MASK 0x1 2502*4882a593Smuzhiyun #define CC_SR0_4349_SR_ENG_EN_SHIFT 0 2503*4882a593Smuzhiyun #define CC_SR0_4349_SR_ENG_CLK_EN (1 << 1) 2504*4882a593Smuzhiyun #define CC_SR0_4349_SR_RSRC_TRIGGER (0xC << 2) 2505*4882a593Smuzhiyun #define CC_SR0_4349_SR_WD_MEM_MIN_DIV (0x3 << 6) 2506*4882a593Smuzhiyun #define CC_SR0_4349_SR_MEM_STBY_ALLOW_MSK (1 << 16) 2507*4882a593Smuzhiyun #define CC_SR0_4349_SR_MEM_STBY_ALLOW_SHIFT 16 2508*4882a593Smuzhiyun #define CC_SR0_4349_SR_ENABLE_ILP (1 << 17) 2509*4882a593Smuzhiyun #define CC_SR0_4349_SR_ENABLE_ALP (1 << 18) 2510*4882a593Smuzhiyun #define CC_SR0_4349_SR_ENABLE_HT (1 << 19) 2511*4882a593Smuzhiyun #define CC_SR0_4349_SR_ALLOW_PIC (3 << 20) 2512*4882a593Smuzhiyun #define CC_SR0_4349_SR_PMU_MEM_DISABLE (1 << 30) 2513*4882a593Smuzhiyun /* SR Control0 bits */ 2514*4882a593Smuzhiyun #define CC_SR0_4349_SR_ENG_EN_MASK 0x1 2515*4882a593Smuzhiyun #define CC_SR0_4349_SR_ENG_EN_SHIFT 0 2516*4882a593Smuzhiyun #define CC_SR0_4349_SR_ENG_CLK_EN (1 << 1) 2517*4882a593Smuzhiyun #define CC_SR0_4349_SR_RSRC_TRIGGER (0xC << 2) 2518*4882a593Smuzhiyun #define CC_SR0_4349_SR_WD_MEM_MIN_DIV (0x3 << 6) 2519*4882a593Smuzhiyun #define CC_SR0_4349_SR_MEM_STBY_ALLOW (1 << 16) 2520*4882a593Smuzhiyun #define CC_SR0_4349_SR_ENABLE_ILP (1 << 17) 2521*4882a593Smuzhiyun #define CC_SR0_4349_SR_ENABLE_ALP (1 << 18) 2522*4882a593Smuzhiyun #define CC_SR0_4349_SR_ENABLE_HT (1 << 19) 2523*4882a593Smuzhiyun #define CC_SR0_4349_SR_ALLOW_PIC (3 << 20) 2524*4882a593Smuzhiyun #define CC_SR0_4349_SR_PMU_MEM_DISABLE (1 << 30) 2525*4882a593Smuzhiyun 2526*4882a593Smuzhiyun /* SR binary offset is at 8K */ 2527*4882a593Smuzhiyun #define CC_SR1_4349_SR_ASM_ADDR (0x10) 2528*4882a593Smuzhiyun #define CST4349_CHIPMODE_SDIOD(cs) (((cs) & (1 << 6)) != 0) /* SDIO */ 2529*4882a593Smuzhiyun #define CST4349_CHIPMODE_PCIE(cs) (((cs) & (1 << 7)) != 0) /* PCIE */ 2530*4882a593Smuzhiyun #define CST4349_SPROM_PRESENT 0x00000010 2531*4882a593Smuzhiyun 2532*4882a593Smuzhiyun /* 4373 related */ 2533*4882a593Smuzhiyun #define CST4373_CHIPMODE_USB20D(cs) (((cs) & (1 << 8)) != 0) /* USB */ 2534*4882a593Smuzhiyun #define CST4373_CHIPMODE_SDIOD(cs) (((cs) & (1 << 7)) != 0) /* SDIO */ 2535*4882a593Smuzhiyun #define CST4373_CHIPMODE_PCIE(cs) (((cs) & (1 << 6)) != 0) /* PCIE */ 2536*4882a593Smuzhiyun #define CST4373_SFLASH_PRESENT 0x00000010 2537*4882a593Smuzhiyun 2538*4882a593Smuzhiyun #define VREG4_4349_MEMLPLDO_PWRUP_MASK (1 << 31) 2539*4882a593Smuzhiyun #define VREG4_4349_MEMLPLDO_PWRUP_SHIFT (31) 2540*4882a593Smuzhiyun #define VREG4_4349_LPLDO1_OUTPUT_VOLT_ADJ_MASK (0x7 << 15) 2541*4882a593Smuzhiyun #define VREG4_4349_LPLDO1_OUTPUT_VOLT_ADJ_SHIFT (15) 2542*4882a593Smuzhiyun #define CC2_4349_PHY_PWRSE_RST_CNT_MASK (0xF << 0) 2543*4882a593Smuzhiyun #define CC2_4349_PHY_PWRSE_RST_CNT_SHIFT (0) 2544*4882a593Smuzhiyun #define CC2_4349_VDDM_PWRSW_EN_MASK (1 << 20) 2545*4882a593Smuzhiyun #define CC2_4349_VDDM_PWRSW_EN_SHIFT (20) 2546*4882a593Smuzhiyun #define CC2_4349_MEMLPLDO_PWRSW_EN_MASK (1 << 21) 2547*4882a593Smuzhiyun #define CC2_4349_MEMLPLDO_PWRSW_EN_SHIFT (21) 2548*4882a593Smuzhiyun #define CC2_4349_SDIO_AOS_WAKEUP_MASK (1 << 24) 2549*4882a593Smuzhiyun #define CC2_4349_SDIO_AOS_WAKEUP_SHIFT (24) 2550*4882a593Smuzhiyun #define CC2_4349_PMUWAKE_EN_MASK (1 << 31) 2551*4882a593Smuzhiyun #define CC2_4349_PMUWAKE_EN_SHIFT (31) 2552*4882a593Smuzhiyun 2553*4882a593Smuzhiyun #define CC5_4349_MAC_PHY_CLK_8_DIV (1 << 27) 2554*4882a593Smuzhiyun 2555*4882a593Smuzhiyun #define CC6_4349_PCIE_CLKREQ_WAKEUP_MASK (1 << 4) 2556*4882a593Smuzhiyun #define CC6_4349_PCIE_CLKREQ_WAKEUP_SHIFT (4) 2557*4882a593Smuzhiyun #define CC6_4349_PMU_WAKEUP_ALPAVAIL_MASK (1 << 6) 2558*4882a593Smuzhiyun #define CC6_4349_PMU_WAKEUP_ALPAVAIL_SHIFT (6) 2559*4882a593Smuzhiyun #define CC6_4349_PMU_EN_EXT_PERST_MASK (1 << 13) 2560*4882a593Smuzhiyun #define CC6_4349_PMU_EN_L2_DEASSERT_MASK (1 << 14) 2561*4882a593Smuzhiyun #define CC6_4349_PMU_EN_L2_DEASSERT_SHIF (14) 2562*4882a593Smuzhiyun #define CC6_4349_PMU_ENABLE_L2REFCLKPAD_PWRDWN (1 << 15) 2563*4882a593Smuzhiyun #define CC6_4349_PMU_EN_MDIO_MASK (1 << 16) 2564*4882a593Smuzhiyun #define CC6_4349_PMU_EN_ASSERT_L2_MASK (1 << 25) 2565*4882a593Smuzhiyun 2566*4882a593Smuzhiyun /* 4349 GCI function sel values */ 2567*4882a593Smuzhiyun /* 2568*4882a593Smuzhiyun * Reference 2569*4882a593Smuzhiyun * http://hwnbu-twiki.sj.broadcom.com/bin/view/Mwgroup/ToplevelArchitecture4349B0#Function_Sel 2570*4882a593Smuzhiyun */ 2571*4882a593Smuzhiyun #define CC4349_FNSEL_HWDEF (0) 2572*4882a593Smuzhiyun #define CC4349_FNSEL_SAMEASPIN (1) 2573*4882a593Smuzhiyun #define CC4349_FNSEL_GPIO (2) 2574*4882a593Smuzhiyun #define CC4349_FNSEL_FAST_UART (3) 2575*4882a593Smuzhiyun #define CC4349_FNSEL_GCI0 (4) 2576*4882a593Smuzhiyun #define CC4349_FNSEL_GCI1 (5) 2577*4882a593Smuzhiyun #define CC4349_FNSEL_DGB_UART (6) 2578*4882a593Smuzhiyun #define CC4349_FNSEL_I2C (7) 2579*4882a593Smuzhiyun #define CC4349_FNSEL_SPROM (8) 2580*4882a593Smuzhiyun #define CC4349_FNSEL_MISC0 (9) 2581*4882a593Smuzhiyun #define CC4349_FNSEL_MISC1 (10) 2582*4882a593Smuzhiyun #define CC4349_FNSEL_MISC2 (11) 2583*4882a593Smuzhiyun #define CC4349_FNSEL_IND (12) 2584*4882a593Smuzhiyun #define CC4349_FNSEL_PDN (13) 2585*4882a593Smuzhiyun #define CC4349_FNSEL_PUP (14) 2586*4882a593Smuzhiyun #define CC4349_FNSEL_TRISTATE (15) 2587*4882a593Smuzhiyun 2588*4882a593Smuzhiyun /* 4364 related */ 2589*4882a593Smuzhiyun #define RES4364_LPLDO_PU 0 2590*4882a593Smuzhiyun #define RES4364_BG_PU 1 2591*4882a593Smuzhiyun #define RES4364_MEMLPLDO_PU 2 2592*4882a593Smuzhiyun #define RES4364_PALDO3P3_PU 3 2593*4882a593Smuzhiyun #define RES4364_CBUCK_1P2 4 2594*4882a593Smuzhiyun #define RES4364_CBUCK_1V8 5 2595*4882a593Smuzhiyun #define RES4364_COLD_START_WAIT 6 2596*4882a593Smuzhiyun #define RES4364_SR_3x3_VDDM_PWRSW 7 2597*4882a593Smuzhiyun #define RES4364_3x3_MACPHY_CLKAVAIL 8 2598*4882a593Smuzhiyun #define RES4364_XTALLDO_PU 9 2599*4882a593Smuzhiyun #define RES4364_LDO3P3_PU 10 2600*4882a593Smuzhiyun #define RES4364_OTP_PU 11 2601*4882a593Smuzhiyun #define RES4364_XTAL_PU 12 2602*4882a593Smuzhiyun #define RES4364_SR_CLK_START 13 2603*4882a593Smuzhiyun #define RES4364_3x3_RADIO_PU 14 2604*4882a593Smuzhiyun #define RES4364_RF_LDO 15 2605*4882a593Smuzhiyun #define RES4364_PERST_OVR 16 2606*4882a593Smuzhiyun #define RES4364_WL_CORE_RDY 17 2607*4882a593Smuzhiyun #define RES4364_ILP_REQ 18 2608*4882a593Smuzhiyun #define RES4364_ALP_AVAIL 19 2609*4882a593Smuzhiyun #define RES4364_1x1_MINI_PMU 20 2610*4882a593Smuzhiyun #define RES4364_1x1_RADIO_PU 21 2611*4882a593Smuzhiyun #define RES4364_SR_CLK_STABLE 22 2612*4882a593Smuzhiyun #define RES4364_SR_SAVE_RESTORE 23 2613*4882a593Smuzhiyun #define RES4364_SR_PHY_PWRSW 24 2614*4882a593Smuzhiyun #define RES4364_SR_VDDM_PWRSW 25 2615*4882a593Smuzhiyun #define RES4364_SR_SUBCORE_PWRSW 26 2616*4882a593Smuzhiyun #define RES4364_SR_SLEEP 27 2617*4882a593Smuzhiyun #define RES4364_HT_START 28 2618*4882a593Smuzhiyun #define RES4364_HT_AVAIL 29 2619*4882a593Smuzhiyun #define RES4364_MACPHY_CLKAVAIL 30 2620*4882a593Smuzhiyun 2621*4882a593Smuzhiyun /* 4349 GPIO */ 2622*4882a593Smuzhiyun #define CC4349_PIN_GPIO_00 (0) 2623*4882a593Smuzhiyun #define CC4349_PIN_GPIO_01 (1) 2624*4882a593Smuzhiyun #define CC4349_PIN_GPIO_02 (2) 2625*4882a593Smuzhiyun #define CC4349_PIN_GPIO_03 (3) 2626*4882a593Smuzhiyun #define CC4349_PIN_GPIO_04 (4) 2627*4882a593Smuzhiyun #define CC4349_PIN_GPIO_05 (5) 2628*4882a593Smuzhiyun #define CC4349_PIN_GPIO_06 (6) 2629*4882a593Smuzhiyun #define CC4349_PIN_GPIO_07 (7) 2630*4882a593Smuzhiyun #define CC4349_PIN_GPIO_08 (8) 2631*4882a593Smuzhiyun #define CC4349_PIN_GPIO_09 (9) 2632*4882a593Smuzhiyun #define CC4349_PIN_GPIO_10 (10) 2633*4882a593Smuzhiyun #define CC4349_PIN_GPIO_11 (11) 2634*4882a593Smuzhiyun #define CC4349_PIN_GPIO_12 (12) 2635*4882a593Smuzhiyun #define CC4349_PIN_GPIO_13 (13) 2636*4882a593Smuzhiyun #define CC4349_PIN_GPIO_14 (14) 2637*4882a593Smuzhiyun #define CC4349_PIN_GPIO_15 (15) 2638*4882a593Smuzhiyun #define CC4349_PIN_GPIO_16 (16) 2639*4882a593Smuzhiyun #define CC4349_PIN_GPIO_17 (17) 2640*4882a593Smuzhiyun #define CC4349_PIN_GPIO_18 (18) 2641*4882a593Smuzhiyun #define CC4349_PIN_GPIO_19 (19) 2642*4882a593Smuzhiyun 2643*4882a593Smuzhiyun /* Mask used to decide whether HOSTWAKE MUX to be performed or not */ 2644*4882a593Smuzhiyun #define MUXENAB4349_HOSTWAKE_MASK (0x000000f0) /* configure GPIO for SDIO host_wake */ 2645*4882a593Smuzhiyun #define MUXENAB4349_HOSTWAKE_SHIFT 4 2646*4882a593Smuzhiyun #define MUXENAB4349_GETIX(val, name) \ 2647*4882a593Smuzhiyun ((((val) & MUXENAB4349_ ## name ## _MASK) >> MUXENAB4349_ ## name ## _SHIFT) - 1) 2648*4882a593Smuzhiyun 2649*4882a593Smuzhiyun #define CR4_4364_RAM_BASE (0x160000) 2650*4882a593Smuzhiyun 2651*4882a593Smuzhiyun /* SR binary offset is at 8K */ 2652*4882a593Smuzhiyun #define CC_SR1_4364_SR_CORE0_ASM_ADDR (0x10) 2653*4882a593Smuzhiyun #define CC_SR1_4364_SR_CORE1_ASM_ADDR (0x10) 2654*4882a593Smuzhiyun 2655*4882a593Smuzhiyun #define CC_SR0_4364_SR_ENG_EN_MASK 0x1 2656*4882a593Smuzhiyun #define CC_SR0_4364_SR_ENG_EN_SHIFT 0 2657*4882a593Smuzhiyun #define CC_SR0_4364_SR_ENG_CLK_EN (1 << 1) 2658*4882a593Smuzhiyun #define CC_SR0_4364_SR_RSRC_TRIGGER (0xC << 2) 2659*4882a593Smuzhiyun #define CC_SR0_4364_SR_WD_MEM_MIN_DIV (0x3 << 6) 2660*4882a593Smuzhiyun #define CC_SR0_4364_SR_MEM_STBY_ALLOW_MSK (1 << 16) 2661*4882a593Smuzhiyun #define CC_SR0_4364_SR_MEM_STBY_ALLOW_SHIFT 16 2662*4882a593Smuzhiyun #define CC_SR0_4364_SR_ENABLE_ILP (1 << 17) 2663*4882a593Smuzhiyun #define CC_SR0_4364_SR_ENABLE_ALP (1 << 18) 2664*4882a593Smuzhiyun #define CC_SR0_4364_SR_ENABLE_HT (1 << 19) 2665*4882a593Smuzhiyun #define CC_SR0_4364_SR_INVERT_CLK (1 << 11) 2666*4882a593Smuzhiyun #define CC_SR0_4364_SR_ALLOW_PIC (3 << 20) 2667*4882a593Smuzhiyun #define CC_SR0_4364_SR_PMU_MEM_DISABLE (1 << 30) 2668*4882a593Smuzhiyun 2669*4882a593Smuzhiyun #define PMU_4364_CC1_ENABLE_BBPLL_PWR_DWN (0x1 << 4) 2670*4882a593Smuzhiyun #define PMU_4364_CC1_BBPLL_ARESET_LQ_TIME (0x1 << 8) 2671*4882a593Smuzhiyun #define PMU_4364_CC1_BBPLL_ARESET_HT_UPTIME (0x1 << 10) 2672*4882a593Smuzhiyun #define PMU_4364_CC1_BBPLL_DRESET_LQ_UPTIME (0x1 << 12) 2673*4882a593Smuzhiyun #define PMU_4364_CC1_BBPLL_DRESET_HT_UPTIME (0x4 << 16) 2674*4882a593Smuzhiyun #define PMU_4364_CC1_SUBCORE_PWRSW_UP_DELAY (0x8 << 20) 2675*4882a593Smuzhiyun #define PMU_4364_CC1_SUBCORE_PWRSW_RESET_CNT (0x4 << 24) 2676*4882a593Smuzhiyun 2677*4882a593Smuzhiyun #define PMU_4364_CC2_PHY_PWRSW_RESET_CNT (0x2 << 0) 2678*4882a593Smuzhiyun #define PMU_4364_CC2_PHY_PWRSW_RESET_MASK (0x7) 2679*4882a593Smuzhiyun #define PMU_4364_CC2_SEL_CHIPC_IF_FOR_SR (1 << 21) 2680*4882a593Smuzhiyun 2681*4882a593Smuzhiyun #define PMU_4364_CC3_MEMLPLDO3x3_PWRSW_FORCE_MASK (1 << 23) 2682*4882a593Smuzhiyun #define PMU_4364_CC3_MEMLPLDO1x1_PWRSW_FORCE_MASK (1 << 24) 2683*4882a593Smuzhiyun #define PMU_4364_CC3_CBUCK1P2_PU_SR_VDDM_REQ_ON (1 << 25) 2684*4882a593Smuzhiyun #define PMU_4364_CC3_MEMLPLDO3x3_PWRSW_FORCE_OFF (0) 2685*4882a593Smuzhiyun #define PMU_4364_CC3_MEMLPLDO1x1_PWRSW_FORCE_OFF (0) 2686*4882a593Smuzhiyun 2687*4882a593Smuzhiyun #define PMU_4364_CC5_DISABLE_BBPLL_CLKOUT6_DIV2_MASK (1 << 26) 2688*4882a593Smuzhiyun #define PMU_4364_CC5_ENABLE_ARMCR4_DEBUG_CLK_MASK (1 << 4) 2689*4882a593Smuzhiyun #define PMU_4364_CC5_DISABLE_BBPLL_CLKOUT6_DIV2 (1 << 26) 2690*4882a593Smuzhiyun #define PMU_4364_CC5_ENABLE_ARMCR4_DEBUG_CLK_OFF (0) 2691*4882a593Smuzhiyun 2692*4882a593Smuzhiyun #define PMU_4364_CC6_MDI_RESET_MASK (1 << 16) 2693*4882a593Smuzhiyun #define PMU_4364_CC6_USE_CLK_REQ_MASK (1 << 18) 2694*4882a593Smuzhiyun #define PMU_4364_CC6_HIGHER_CLK_REQ_ALP_MASK (1 << 20) 2695*4882a593Smuzhiyun #define PMU_4364_CC6_HT_AVAIL_REQ_ALP_AVAIL_MASK (1 << 21) 2696*4882a593Smuzhiyun #define PMU_4364_CC6_PHY_CLK_REQUESTS_ALP_AVAIL_MASK (1 << 22) 2697*4882a593Smuzhiyun #define PMU_4364_CC6_MDI_RESET (1 << 16) 2698*4882a593Smuzhiyun #define PMU_4364_CC6_USE_CLK_REQ (1 << 18) 2699*4882a593Smuzhiyun 2700*4882a593Smuzhiyun #define PMU_4364_CC6_HIGHER_CLK_REQ_ALP (1 << 20) 2701*4882a593Smuzhiyun #define PMU_4364_CC6_HT_AVAIL_REQ_ALP_AVAIL (1 << 21) 2702*4882a593Smuzhiyun #define PMU_4364_CC6_PHY_CLK_REQUESTS_ALP_AVAIL (1 << 22) 2703*4882a593Smuzhiyun 2704*4882a593Smuzhiyun #define PMU_4364_VREG0_DISABLE_BT_PULL_DOWN (1 << 2) 2705*4882a593Smuzhiyun #define PMU_4364_VREG1_DISABLE_WL_PULL_DOWN (1 << 2) 2706*4882a593Smuzhiyun 2707*4882a593Smuzhiyun /* Indices of PMU voltage regulator registers */ 2708*4882a593Smuzhiyun #define PMU_VREG_0 (0u) 2709*4882a593Smuzhiyun #define PMU_VREG_1 (1u) 2710*4882a593Smuzhiyun #define PMU_VREG_2 (2u) 2711*4882a593Smuzhiyun #define PMU_VREG_3 (3u) 2712*4882a593Smuzhiyun #define PMU_VREG_4 (4u) 2713*4882a593Smuzhiyun #define PMU_VREG_5 (5u) 2714*4882a593Smuzhiyun #define PMU_VREG_6 (6u) 2715*4882a593Smuzhiyun #define PMU_VREG_7 (7u) 2716*4882a593Smuzhiyun #define PMU_VREG_8 (8u) 2717*4882a593Smuzhiyun #define PMU_VREG_9 (9u) 2718*4882a593Smuzhiyun #define PMU_VREG_10 (10u) 2719*4882a593Smuzhiyun #define PMU_VREG_11 (11u) 2720*4882a593Smuzhiyun #define PMU_VREG_12 (12u) 2721*4882a593Smuzhiyun #define PMU_VREG_13 (13u) 2722*4882a593Smuzhiyun #define PMU_VREG_14 (14u) 2723*4882a593Smuzhiyun #define PMU_VREG_15 (15u) 2724*4882a593Smuzhiyun #define PMU_VREG_16 (16u) 2725*4882a593Smuzhiyun 2726*4882a593Smuzhiyun /* 43012 Chipcommon ChipStatus bits */ 2727*4882a593Smuzhiyun #define CST43012_FLL_LOCK (1 << 13) 2728*4882a593Smuzhiyun /* 43012 resources - End */ 2729*4882a593Smuzhiyun 2730*4882a593Smuzhiyun /* 43012 related Cbuck modes */ 2731*4882a593Smuzhiyun #define PMU_43012_VREG8_DYNAMIC_CBUCK_MODE0 0x00001c03 2732*4882a593Smuzhiyun #define PMU_43012_VREG9_DYNAMIC_CBUCK_MODE0 0x00492490 2733*4882a593Smuzhiyun #define PMU_43012_VREG8_DYNAMIC_CBUCK_MODE1 0x00001c03 2734*4882a593Smuzhiyun #define PMU_43012_VREG9_DYNAMIC_CBUCK_MODE1 0x00490410 2735*4882a593Smuzhiyun 2736*4882a593Smuzhiyun /* 43012 related dynamic cbuck mode mask */ 2737*4882a593Smuzhiyun #define PMU_43012_VREG8_DYNAMIC_CBUCK_MODE_MASK 0xFFFFFC07 2738*4882a593Smuzhiyun #define PMU_43012_VREG9_DYNAMIC_CBUCK_MODE_MASK 0xFFFFFFFF 2739*4882a593Smuzhiyun 2740*4882a593Smuzhiyun /* 4369 related VREG masks */ 2741*4882a593Smuzhiyun #define PMU_4369_VREG_5_MISCLDO_POWER_UP_MASK (1u << 11u) 2742*4882a593Smuzhiyun #define PMU_4369_VREG_5_MISCLDO_POWER_UP_SHIFT 11u 2743*4882a593Smuzhiyun #define PMU_4369_VREG_5_LPLDO_POWER_UP_MASK (1u << 27u) 2744*4882a593Smuzhiyun #define PMU_4369_VREG_5_LPLDO_POWER_UP_SHIFT 27u 2745*4882a593Smuzhiyun #define PMU_4369_VREG_5_MEMLPLDO_OP_VLT_ADJ_CTRL_MASK BCM_MASK32(31, 28) 2746*4882a593Smuzhiyun #define PMU_4369_VREG_5_MEMLPLDO_OP_VLT_ADJ_CTRL_SHIFT 28u 2747*4882a593Smuzhiyun 2748*4882a593Smuzhiyun #define PMU_4369_VREG_6_MEMLPLDO_POWER_UP_MASK (1u << 3u) 2749*4882a593Smuzhiyun #define PMU_4369_VREG_6_MEMLPLDO_POWER_UP_SHIFT 3u 2750*4882a593Smuzhiyun 2751*4882a593Smuzhiyun #define PMU_4369_VREG_7_PMU_FORCE_HP_MODE_MASK (1u << 27u) 2752*4882a593Smuzhiyun #define PMU_4369_VREG_7_PMU_FORCE_HP_MODE_SHIFT 27u 2753*4882a593Smuzhiyun #define PMU_4369_VREG_7_WL_PMU_LP_MODE_MASK (1u << 28u) 2754*4882a593Smuzhiyun #define PMU_4369_VREG_7_WL_PMU_LP_MODE_SHIFT 28u 2755*4882a593Smuzhiyun #define PMU_4369_VREG_7_WL_PMU_LV_MODE_MASK (1u << 29u) 2756*4882a593Smuzhiyun #define PMU_4369_VREG_7_WL_PMU_LV_MODE_SHIFT 29u 2757*4882a593Smuzhiyun 2758*4882a593Smuzhiyun #define PMU_4369_VREG8_ASR_OVADJ_LPPFM_MASK BCM_MASK32(4, 0) 2759*4882a593Smuzhiyun #define PMU_4369_VREG8_ASR_OVADJ_LPPFM_SHIFT 0u 2760*4882a593Smuzhiyun 2761*4882a593Smuzhiyun #define PMU_4369_VREG13_RSRC_EN_ASR_MASK4_MASK BCM_MASK32(10, 9) 2762*4882a593Smuzhiyun #define PMU_4369_VREG13_RSRC_EN_ASR_MASK4_SHIFT 9u 2763*4882a593Smuzhiyun 2764*4882a593Smuzhiyun #define PMU_4369_VREG14_RSRC_EN_CSR_MASK0_MASK (1u << 23u) 2765*4882a593Smuzhiyun #define PMU_4369_VREG14_RSRC_EN_CSR_MASK0_SHIFT 23u 2766*4882a593Smuzhiyun 2767*4882a593Smuzhiyun #define PMU_4369_VREG16_RSRC0_CBUCK_MODE_MASK BCM_MASK32(2, 0) 2768*4882a593Smuzhiyun #define PMU_4369_VREG16_RSRC0_CBUCK_MODE_SHIFT 0u 2769*4882a593Smuzhiyun #define PMU_4369_VREG16_RSRC0_ABUCK_MODE_MASK BCM_MASK32(17, 15) 2770*4882a593Smuzhiyun #define PMU_4369_VREG16_RSRC0_ABUCK_MODE_SHIFT 15u 2771*4882a593Smuzhiyun #define PMU_4369_VREG16_RSRC1_ABUCK_MODE_MASK BCM_MASK32(20, 18) 2772*4882a593Smuzhiyun #define PMU_4369_VREG16_RSRC1_ABUCK_MODE_SHIFT 18u 2773*4882a593Smuzhiyun 2774*4882a593Smuzhiyun /* 4364 related VREG masks */ 2775*4882a593Smuzhiyun #define PMU_4364_VREG3_DISABLE_WPT_REG_ON_PULL_DOWN (1 << 11) 2776*4882a593Smuzhiyun 2777*4882a593Smuzhiyun #define PMU_4364_VREG4_MEMLPLDO_PU_ON (1 << 31) 2778*4882a593Smuzhiyun #define PMU_4364_VREG4_LPLPDO_ADJ (3 << 16) 2779*4882a593Smuzhiyun #define PMU_4364_VREG4_LPLPDO_ADJ_MASK (3 << 16) 2780*4882a593Smuzhiyun #define PMU_4364_VREG5_MAC_CLK_1x1_AUTO (0x1 << 18) 2781*4882a593Smuzhiyun #define PMU_4364_VREG5_SR_AUTO (0x1 << 20) 2782*4882a593Smuzhiyun #define PMU_4364_VREG5_BT_PWM_MASK (0x1 << 21) 2783*4882a593Smuzhiyun #define PMU_4364_VREG5_BT_AUTO (0x1 << 22) 2784*4882a593Smuzhiyun #define PMU_4364_VREG5_WL2CLB_DVFS_EN_MASK (0x1 << 23) 2785*4882a593Smuzhiyun #define PMU_4364_VREG5_BT_PWMK (0) 2786*4882a593Smuzhiyun #define PMU_4364_VREG5_WL2CLB_DVFS_EN (0) 2787*4882a593Smuzhiyun 2788*4882a593Smuzhiyun #define PMU_4364_VREG6_BBPLL_AUTO (0x1 << 17) 2789*4882a593Smuzhiyun #define PMU_4364_VREG6_MINI_PMU_PWM (0x1 << 18) 2790*4882a593Smuzhiyun #define PMU_4364_VREG6_LNLDO_AUTO (0x1 << 21) 2791*4882a593Smuzhiyun #define PMU_4364_VREG6_PCIE_PWRDN_0_AUTO (0x1 << 23) 2792*4882a593Smuzhiyun #define PMU_4364_VREG6_PCIE_PWRDN_1_AUTO (0x1 << 25) 2793*4882a593Smuzhiyun #define PMU_4364_VREG6_MAC_CLK_3x3_PWM (0x1 << 27) 2794*4882a593Smuzhiyun #define PMU_4364_VREG6_ENABLE_FINE_CTRL (0x1 << 30) 2795*4882a593Smuzhiyun 2796*4882a593Smuzhiyun #define PMU_4364_PLL0_DISABLE_CHANNEL6 (0x1 << 18) 2797*4882a593Smuzhiyun 2798*4882a593Smuzhiyun #define CC_GCI1_REG (0x1) 2799*4882a593Smuzhiyun #define CC_GCI1_4364_IND_STATE_FOR_GPIO9_11 (0x0ccccccc) 2800*4882a593Smuzhiyun #define CC2_4364_SDIO_AOS_WAKEUP_MASK (1 << 24) 2801*4882a593Smuzhiyun #define CC2_4364_SDIO_AOS_WAKEUP_SHIFT (24) 2802*4882a593Smuzhiyun 2803*4882a593Smuzhiyun #define CC6_4364_PCIE_CLKREQ_WAKEUP_MASK (1 << 4) 2804*4882a593Smuzhiyun #define CC6_4364_PCIE_CLKREQ_WAKEUP_SHIFT (4) 2805*4882a593Smuzhiyun #define CC6_4364_PMU_WAKEUP_ALPAVAIL_MASK (1 << 6) 2806*4882a593Smuzhiyun #define CC6_4364_PMU_WAKEUP_ALPAVAIL_SHIFT (6) 2807*4882a593Smuzhiyun 2808*4882a593Smuzhiyun #define CST4364_CHIPMODE_SDIOD(cs) (((cs) & (1 << 6)) != 0) /* SDIO */ 2809*4882a593Smuzhiyun #define CST4364_CHIPMODE_PCIE(cs) (((cs) & (1 << 7)) != 0) /* PCIE */ 2810*4882a593Smuzhiyun #define CST4364_SPROM_PRESENT 0x00000010 2811*4882a593Smuzhiyun 2812*4882a593Smuzhiyun #define PMU_4364_MACCORE_0_RES_REQ_MASK 0x3FCBF7FF 2813*4882a593Smuzhiyun #define PMU_4364_MACCORE_1_RES_REQ_MASK 0x7FFB3647 2814*4882a593Smuzhiyun 2815*4882a593Smuzhiyun #define PMU_4364_RSDB_MODE (0) 2816*4882a593Smuzhiyun #define PMU_4364_1x1_MODE (1) 2817*4882a593Smuzhiyun #define PMU_4364_3x3_MODE (2) 2818*4882a593Smuzhiyun 2819*4882a593Smuzhiyun #define PMU_4364_MAX_MASK_1x1 (0x7FFF3E47) 2820*4882a593Smuzhiyun #define PMU_4364_MAX_MASK_RSDB (0x7FFFFFFF) 2821*4882a593Smuzhiyun #define PMU_4364_MAX_MASK_3x3 (0x3FCFFFFF) 2822*4882a593Smuzhiyun 2823*4882a593Smuzhiyun #define PMU_4364_SAVE_RESTORE_UPDNTIME_1x1 (0xC000C) 2824*4882a593Smuzhiyun #define PMU_4364_SAVE_RESTORE_UPDNTIME_3x3 (0xF000F) 2825*4882a593Smuzhiyun 2826*4882a593Smuzhiyun #define FORCE_CLK_ON 1 2827*4882a593Smuzhiyun #define FORCE_CLK_OFF 0 2828*4882a593Smuzhiyun 2829*4882a593Smuzhiyun #define PMU1_PLL0_SWITCH_MACCLOCK_120MHZ (0) 2830*4882a593Smuzhiyun #define PMU1_PLL0_SWITCH_MACCLOCK_160MHZ (1) 2831*4882a593Smuzhiyun #define TSF_CLK_FRAC_L_4364_120MHZ 0x8889 2832*4882a593Smuzhiyun #define TSF_CLK_FRAC_H_4364_120MHZ 0x8 2833*4882a593Smuzhiyun #define TSF_CLK_FRAC_L_4364_160MHZ 0x6666 2834*4882a593Smuzhiyun #define TSF_CLK_FRAC_H_4364_160MHZ 0x6 2835*4882a593Smuzhiyun #define PMU1_PLL0_PC1_M2DIV_VALUE_120MHZ 8 2836*4882a593Smuzhiyun #define PMU1_PLL0_PC1_M2DIV_VALUE_160MHZ 6 2837*4882a593Smuzhiyun 2838*4882a593Smuzhiyun /* 4347/4369 Related */ 2839*4882a593Smuzhiyun 2840*4882a593Smuzhiyun /* 2841*4882a593Smuzhiyun * PMU VREG Definitions: 2842*4882a593Smuzhiyun * http://confluence.broadcom.com/display/WLAN/BCM4347+PMU+Vreg+Control+Register 2843*4882a593Smuzhiyun * http://confluence.broadcom.com/display/WLAN/BCM4369+PMU+Vreg+Control+Register 2844*4882a593Smuzhiyun */ 2845*4882a593Smuzhiyun /* PMU VREG4 */ 2846*4882a593Smuzhiyun #define PMU_28NM_VREG4_WL_LDO_CNTL_EN (0x1 << 10) 2847*4882a593Smuzhiyun 2848*4882a593Smuzhiyun /* PMU VREG6 */ 2849*4882a593Smuzhiyun #define PMU_28NM_VREG6_BTLDO3P3_PU (0x1 << 12) 2850*4882a593Smuzhiyun 2851*4882a593Smuzhiyun /* PMU resources */ 2852*4882a593Smuzhiyun #define RES4347_MEMLPLDO_PU 0 2853*4882a593Smuzhiyun #define RES4347_AAON 1 2854*4882a593Smuzhiyun #define RES4347_PMU_SLEEP 2 2855*4882a593Smuzhiyun #define RES4347_RESERVED_3 3 2856*4882a593Smuzhiyun #define RES4347_LDO3P3_PU 4 2857*4882a593Smuzhiyun #define RES4347_FAST_LPO_AVAIL 5 2858*4882a593Smuzhiyun #define RES4347_XTAL_PU 6 2859*4882a593Smuzhiyun #define RES4347_XTAL_STABLE 7 2860*4882a593Smuzhiyun #define RES4347_PWRSW_DIG 8 2861*4882a593Smuzhiyun #define RES4347_SR_DIG 9 2862*4882a593Smuzhiyun #define RES4347_SLEEP_DIG 10 2863*4882a593Smuzhiyun #define RES4347_PWRSW_AUX 11 2864*4882a593Smuzhiyun #define RES4347_SR_AUX 12 2865*4882a593Smuzhiyun #define RES4347_SLEEP_AUX 13 2866*4882a593Smuzhiyun #define RES4347_PWRSW_MAIN 14 2867*4882a593Smuzhiyun #define RES4347_SR_MAIN 15 2868*4882a593Smuzhiyun #define RES4347_SLEEP_MAIN 16 2869*4882a593Smuzhiyun #define RES4347_CORE_RDY_DIG 17 2870*4882a593Smuzhiyun #define RES4347_CORE_RDY_AUX 18 2871*4882a593Smuzhiyun #define RES4347_ALP_AVAIL 19 2872*4882a593Smuzhiyun #define RES4347_RADIO_AUX_PU 20 2873*4882a593Smuzhiyun #define RES4347_MINIPMU_AUX_PU 21 2874*4882a593Smuzhiyun #define RES4347_CORE_RDY_MAIN 22 2875*4882a593Smuzhiyun #define RES4347_RADIO_MAIN_PU 23 2876*4882a593Smuzhiyun #define RES4347_MINIPMU_MAIN_PU 24 2877*4882a593Smuzhiyun #define RES4347_PCIE_EP_PU 25 2878*4882a593Smuzhiyun #define RES4347_COLD_START_WAIT 26 2879*4882a593Smuzhiyun #define RES4347_ARMHTAVAIL 27 2880*4882a593Smuzhiyun #define RES4347_HT_AVAIL 28 2881*4882a593Smuzhiyun #define RES4347_MACPHY_AUX_CLK_AVAIL 29 2882*4882a593Smuzhiyun #define RES4347_MACPHY_MAIN_CLK_AVAIL 30 2883*4882a593Smuzhiyun #define RES4347_RESERVED_31 31 2884*4882a593Smuzhiyun 2885*4882a593Smuzhiyun /* 4369 PMU Resources */ 2886*4882a593Smuzhiyun #define RES4369_DUMMY 0 2887*4882a593Smuzhiyun #define RES4369_ABUCK 1 2888*4882a593Smuzhiyun #define RES4369_PMU_SLEEP 2 2889*4882a593Smuzhiyun #define RES4369_MISCLDO 3 2890*4882a593Smuzhiyun #define RES4369_LDO3P3 4 2891*4882a593Smuzhiyun #define RES4369_FAST_LPO_AVAIL 5 2892*4882a593Smuzhiyun #define RES4369_XTAL_PU 6 2893*4882a593Smuzhiyun #define RES4369_XTAL_STABLE 7 2894*4882a593Smuzhiyun #define RES4369_PWRSW_DIG 8 2895*4882a593Smuzhiyun #define RES4369_SR_DIG 9 2896*4882a593Smuzhiyun #define RES4369_SLEEP_DIG 10 2897*4882a593Smuzhiyun #define RES4369_PWRSW_AUX 11 2898*4882a593Smuzhiyun #define RES4369_SR_AUX 12 2899*4882a593Smuzhiyun #define RES4369_SLEEP_AUX 13 2900*4882a593Smuzhiyun #define RES4369_PWRSW_MAIN 14 2901*4882a593Smuzhiyun #define RES4369_SR_MAIN 15 2902*4882a593Smuzhiyun #define RES4369_SLEEP_MAIN 16 2903*4882a593Smuzhiyun #define RES4369_DIG_CORE_RDY 17 2904*4882a593Smuzhiyun #define RES4369_CORE_RDY_AUX 18 2905*4882a593Smuzhiyun #define RES4369_ALP_AVAIL 19 2906*4882a593Smuzhiyun #define RES4369_RADIO_AUX_PU 20 2907*4882a593Smuzhiyun #define RES4369_MINIPMU_AUX_PU 21 2908*4882a593Smuzhiyun #define RES4369_CORE_RDY_MAIN 22 2909*4882a593Smuzhiyun #define RES4369_RADIO_MAIN_PU 23 2910*4882a593Smuzhiyun #define RES4369_MINIPMU_MAIN_PU 24 2911*4882a593Smuzhiyun #define RES4369_PCIE_EP_PU 25 2912*4882a593Smuzhiyun #define RES4369_COLD_START_WAIT 26 2913*4882a593Smuzhiyun #define RES4369_ARMHTAVAIL 27 2914*4882a593Smuzhiyun #define RES4369_HT_AVAIL 28 2915*4882a593Smuzhiyun #define RES4369_MACPHY_AUX_CLK_AVAIL 29 2916*4882a593Smuzhiyun #define RES4369_MACPHY_MAIN_CLK_AVAIL 30 2917*4882a593Smuzhiyun 2918*4882a593Smuzhiyun /* chip status */ 2919*4882a593Smuzhiyun #define CST4347_CHIPMODE_SDIOD(cs) (((cs) & (1 << 6)) != 0) /* SDIO */ 2920*4882a593Smuzhiyun #define CST4347_CHIPMODE_PCIE(cs) (((cs) & (1 << 7)) != 0) /* PCIE */ 2921*4882a593Smuzhiyun #define CST4347_JTAG_STRAP_ENABLED(cs) (((cs) & (1 << 20)) != 0) /* JTAG strap st */ 2922*4882a593Smuzhiyun #define CST4347_SPROM_PRESENT 0x00000010 2923*4882a593Smuzhiyun 2924*4882a593Smuzhiyun /* GCI chip status */ 2925*4882a593Smuzhiyun #define GCI_CS_4347_FLL1MHZ_LOCK_MASK (1 << 1) 2926*4882a593Smuzhiyun 2927*4882a593Smuzhiyun /* GCI chip control registers */ 2928*4882a593Smuzhiyun #define GCI_CC7_AAON_BYPASS_PWRSW_SEL 13 2929*4882a593Smuzhiyun #define GCI_CC7_AAON_BYPASS_PWRSW_SEQ_ON 14 2930*4882a593Smuzhiyun 2931*4882a593Smuzhiyun /* PMU chip control registers */ 2932*4882a593Smuzhiyun #define CC2_4347_VASIP_MEMLPLDO_VDDB_OFF_MASK (1 << 11) 2933*4882a593Smuzhiyun #define CC2_4347_VASIP_MEMLPLDO_VDDB_OFF_SHIFT 11 2934*4882a593Smuzhiyun #define CC2_4347_MAIN_MEMLPLDO_VDDB_OFF_MASK (1 << 12) 2935*4882a593Smuzhiyun #define CC2_4347_MAIN_MEMLPLDO_VDDB_OFF_SHIFT 12 2936*4882a593Smuzhiyun #define CC2_4347_AUX_MEMLPLDO_VDDB_OFF_MASK (1 << 13) 2937*4882a593Smuzhiyun #define CC2_4347_AUX_MEMLPLDO_VDDB_OFF_SHIFT 13 2938*4882a593Smuzhiyun #define CC2_4347_VASIP_VDDRET_ON_MASK (1 << 14) 2939*4882a593Smuzhiyun #define CC2_4347_VASIP_VDDRET_ON_SHIFT 14 2940*4882a593Smuzhiyun #define CC2_4347_MAIN_VDDRET_ON_MASK (1 << 15) 2941*4882a593Smuzhiyun #define CC2_4347_MAIN_VDDRET_ON_SHIFT 15 2942*4882a593Smuzhiyun #define CC2_4347_AUX_VDDRET_ON_MASK (1 << 16) 2943*4882a593Smuzhiyun #define CC2_4347_AUX_VDDRET_ON_SHIFT 16 2944*4882a593Smuzhiyun #define CC2_4347_GCI2WAKE_MASK (1 << 31) 2945*4882a593Smuzhiyun #define CC2_4347_GCI2WAKE_SHIFT 31 2946*4882a593Smuzhiyun 2947*4882a593Smuzhiyun #define CC2_4347_SDIO_AOS_WAKEUP_MASK (1 << 24) 2948*4882a593Smuzhiyun #define CC2_4347_SDIO_AOS_WAKEUP_SHIFT 24 2949*4882a593Smuzhiyun 2950*4882a593Smuzhiyun #define CC4_4347_LHL_TIMER_SELECT (1 << 0) 2951*4882a593Smuzhiyun 2952*4882a593Smuzhiyun #define CC6_4347_PWROK_WDT_EN_IN_MASK (1 << 6) 2953*4882a593Smuzhiyun #define CC6_4347_PWROK_WDT_EN_IN_SHIFT 6 2954*4882a593Smuzhiyun 2955*4882a593Smuzhiyun #define CC6_4347_SDIO_AOS_CHIP_WAKEUP_MASK (1 << 24) 2956*4882a593Smuzhiyun #define CC6_4347_SDIO_AOS_CHIP_WAKEUP_SHIFT 24 2957*4882a593Smuzhiyun 2958*4882a593Smuzhiyun #define PCIE_GPIO1_GPIO_PIN CC_GCI_GPIO_0 2959*4882a593Smuzhiyun #define PCIE_PERST_GPIO_PIN CC_GCI_GPIO_1 2960*4882a593Smuzhiyun #define PCIE_CLKREQ_GPIO_PIN CC_GCI_GPIO_2 2961*4882a593Smuzhiyun 2962*4882a593Smuzhiyun #define VREG5_4347_MEMLPLDO_ADJ_MASK 0xF0000000 2963*4882a593Smuzhiyun #define VREG5_4347_MEMLPLDO_ADJ_SHIFT 28 2964*4882a593Smuzhiyun #define VREG5_4347_LPLDO_ADJ_MASK 0x00F00000 2965*4882a593Smuzhiyun #define VREG5_4347_LPLDO_ADJ_SHIFT 20 2966*4882a593Smuzhiyun 2967*4882a593Smuzhiyun /* lpldo/memlpldo voltage */ 2968*4882a593Smuzhiyun #define PMU_VREG5_LPLDO_VOLT_0_88 0xf /* 0.88v */ 2969*4882a593Smuzhiyun #define PMU_VREG5_LPLDO_VOLT_0_86 0xe /* 0.86v */ 2970*4882a593Smuzhiyun #define PMU_VREG5_LPLDO_VOLT_0_84 0xd /* 0.84v */ 2971*4882a593Smuzhiyun #define PMU_VREG5_LPLDO_VOLT_0_82 0xc /* 0.82v */ 2972*4882a593Smuzhiyun #define PMU_VREG5_LPLDO_VOLT_0_80 0xb /* 0.80v */ 2973*4882a593Smuzhiyun #define PMU_VREG5_LPLDO_VOLT_0_78 0xa /* 0.78v */ 2974*4882a593Smuzhiyun #define PMU_VREG5_LPLDO_VOLT_0_76 0x9 /* 0.76v */ 2975*4882a593Smuzhiyun #define PMU_VREG5_LPLDO_VOLT_0_74 0x8 /* 0.74v */ 2976*4882a593Smuzhiyun #define PMU_VREG5_LPLDO_VOLT_0_72 0x7 /* 0.72v */ 2977*4882a593Smuzhiyun #define PMU_VREG5_LPLDO_VOLT_1_10 0x6 /* 1.10v */ 2978*4882a593Smuzhiyun #define PMU_VREG5_LPLDO_VOLT_1_00 0x5 /* 1.00v */ 2979*4882a593Smuzhiyun #define PMU_VREG5_LPLDO_VOLT_0_98 0x4 /* 0.98v */ 2980*4882a593Smuzhiyun #define PMU_VREG5_LPLDO_VOLT_0_96 0x3 /* 0.96v */ 2981*4882a593Smuzhiyun #define PMU_VREG5_LPLDO_VOLT_0_94 0x2 /* 0.94v */ 2982*4882a593Smuzhiyun #define PMU_VREG5_LPLDO_VOLT_0_92 0x1 /* 0.92v */ 2983*4882a593Smuzhiyun #define PMU_VREG5_LPLDO_VOLT_0_90 0x0 /* 0.90v */ 2984*4882a593Smuzhiyun 2985*4882a593Smuzhiyun /* Save/Restore engine */ 2986*4882a593Smuzhiyun 2987*4882a593Smuzhiyun #define BM_ADDR_TO_SR_ADDR(bmaddr) ((bmaddr) >> 9) 2988*4882a593Smuzhiyun 2989*4882a593Smuzhiyun /* Txfifo is 512KB for main core and 128KB for aux core 2990*4882a593Smuzhiyun * We use first 12kB (0x3000) in BMC buffer for template in main core and 2991*4882a593Smuzhiyun * 6.5kB (0x1A00) in aux core, followed by ASM code 2992*4882a593Smuzhiyun */ 2993*4882a593Smuzhiyun #define SR_ASM_ADDR_MAIN_4347 (0x18) 2994*4882a593Smuzhiyun #define SR_ASM_ADDR_AUX_4347 (0xd) 2995*4882a593Smuzhiyun #define SR_ASM_ADDR_DIG_4347 (0x0) 2996*4882a593Smuzhiyun 2997*4882a593Smuzhiyun #define SR_ASM_ADDR_MAIN_4369 BM_ADDR_TO_SR_ADDR(0xC00) 2998*4882a593Smuzhiyun #define SR_ASM_ADDR_AUX_4369 BM_ADDR_TO_SR_ADDR(0xC00) 2999*4882a593Smuzhiyun #define SR_ASM_ADDR_DIG_4369 (0x0) 3000*4882a593Smuzhiyun 3001*4882a593Smuzhiyun /* 512 bytes block */ 3002*4882a593Smuzhiyun #define SR_ASM_ADDR_BLK_SIZE_SHIFT 9 3003*4882a593Smuzhiyun 3004*4882a593Smuzhiyun /* SR Control0 bits */ 3005*4882a593Smuzhiyun #define SR0_SR_ENG_EN_MASK 0x1 3006*4882a593Smuzhiyun #define SR0_SR_ENG_EN_SHIFT 0 3007*4882a593Smuzhiyun #define SR0_SR_ENG_CLK_EN (1 << 1) 3008*4882a593Smuzhiyun #define SR0_RSRC_TRIGGER (0xC << 2) 3009*4882a593Smuzhiyun #define SR0_WD_MEM_MIN_DIV (0x3 << 6) 3010*4882a593Smuzhiyun #define SR0_INVERT_SR_CLK (1 << 11) 3011*4882a593Smuzhiyun #define SR0_MEM_STBY_ALLOW (1 << 16) 3012*4882a593Smuzhiyun #define SR0_ENABLE_SR_ILP (1 << 17) 3013*4882a593Smuzhiyun #define SR0_ENABLE_SR_ALP (1 << 18) 3014*4882a593Smuzhiyun #define SR0_ENABLE_SR_HT (1 << 19) 3015*4882a593Smuzhiyun #define SR0_ALLOW_PIC (3 << 20) 3016*4882a593Smuzhiyun #define SR0_ENB_PMU_MEM_DISABLE (1 << 30) 3017*4882a593Smuzhiyun 3018*4882a593Smuzhiyun /* SR Control0 bits for 4369 */ 3019*4882a593Smuzhiyun #define SR0_4369_SR_ENG_EN_MASK 0x1 3020*4882a593Smuzhiyun #define SR0_4369_SR_ENG_EN_SHIFT 0 3021*4882a593Smuzhiyun #define SR0_4369_SR_ENG_CLK_EN (1 << 1) 3022*4882a593Smuzhiyun #define SR0_4369_RSRC_TRIGGER (0xC << 2) 3023*4882a593Smuzhiyun #define SR0_4369_WD_MEM_MIN_DIV (0x2 << 6) 3024*4882a593Smuzhiyun #define SR0_4369_INVERT_SR_CLK (1 << 11) 3025*4882a593Smuzhiyun #define SR0_4369_MEM_STBY_ALLOW (1 << 16) 3026*4882a593Smuzhiyun #define SR0_4369_ENABLE_SR_ILP (1 << 17) 3027*4882a593Smuzhiyun #define SR0_4369_ENABLE_SR_ALP (1 << 18) 3028*4882a593Smuzhiyun #define SR0_4369_ENABLE_SR_HT (1 << 19) 3029*4882a593Smuzhiyun #define SR0_4369_ALLOW_PIC (3 << 20) 3030*4882a593Smuzhiyun #define SR0_4369_ENB_PMU_MEM_DISABLE (1 << 30) 3031*4882a593Smuzhiyun /* =========== LHL regs =========== */ 3032*4882a593Smuzhiyun /* 4369 LHL register settings */ 3033*4882a593Smuzhiyun #define LHL4369_UP_CNT 0 3034*4882a593Smuzhiyun #define LHL4369_DN_CNT 2 3035*4882a593Smuzhiyun #define LHL4369_PWRSW_EN_DWN_CNT (LHL4369_DN_CNT + 2) 3036*4882a593Smuzhiyun #define LHL4369_ISO_EN_DWN_CNT (LHL4369_PWRSW_EN_DWN_CNT + 3) 3037*4882a593Smuzhiyun #define LHL4369_SLB_EN_DWN_CNT (LHL4369_ISO_EN_DWN_CNT + 1) 3038*4882a593Smuzhiyun #define LHL4369_ASR_CLK4M_DIS_DWN_CNT (LHL4369_DN_CNT) 3039*4882a593Smuzhiyun #define LHL4369_ASR_LPPFM_MODE_DWN_CNT (LHL4369_DN_CNT) 3040*4882a593Smuzhiyun #define LHL4369_ASR_MODE_SEL_DWN_CNT (LHL4369_DN_CNT) 3041*4882a593Smuzhiyun #define LHL4369_ASR_MANUAL_MODE_DWN_CNT (LHL4369_DN_CNT) 3042*4882a593Smuzhiyun #define LHL4369_ASR_ADJ_DWN_CNT (LHL4369_DN_CNT) 3043*4882a593Smuzhiyun #define LHL4369_ASR_OVERI_DIS_DWN_CNT (LHL4369_DN_CNT) 3044*4882a593Smuzhiyun #define LHL4369_ASR_TRIM_ADJ_DWN_CNT (LHL4369_DN_CNT) 3045*4882a593Smuzhiyun #define LHL4369_VDDC_SW_DIS_DWN_CNT (LHL4369_SLB_EN_DWN_CNT + 1) 3046*4882a593Smuzhiyun #define LHL4369_VMUX_ASR_SEL_DWN_CNT (LHL4369_VDDC_SW_DIS_DWN_CNT + 1) 3047*4882a593Smuzhiyun #define LHL4369_CSR_ADJ_DWN_CNT (LHL4369_VMUX_ASR_SEL_DWN_CNT + 1) 3048*4882a593Smuzhiyun #define LHL4369_CSR_MODE_DWN_CNT (LHL4369_VMUX_ASR_SEL_DWN_CNT + 1) 3049*4882a593Smuzhiyun #define LHL4369_CSR_OVERI_DIS_DWN_CNT (LHL4369_VMUX_ASR_SEL_DWN_CNT + 1) 3050*4882a593Smuzhiyun #define LHL4369_HPBG_CHOP_DIS_DWN_CNT (LHL4369_VMUX_ASR_SEL_DWN_CNT + 1) 3051*4882a593Smuzhiyun #define LHL4369_SRBG_REF_SEL_DWN_CNT (LHL4369_VMUX_ASR_SEL_DWN_CNT + 1) 3052*4882a593Smuzhiyun #define LHL4369_PFM_PWR_SLICE_DWN_CNT (LHL4369_VMUX_ASR_SEL_DWN_CNT + 1) 3053*4882a593Smuzhiyun #define LHL4369_CSR_TRIM_ADJ_DWN_CNT (LHL4369_VMUX_ASR_SEL_DWN_CNT + 1) 3054*4882a593Smuzhiyun #define LHL4369_CSR_VOLTAGE_DWN_CNT (LHL4369_VMUX_ASR_SEL_DWN_CNT + 1) 3055*4882a593Smuzhiyun #define LHL4369_HPBG_PU_EN_DWN_CNT (LHL4369_CSR_MODE_DWN_CNT + 1) 3056*4882a593Smuzhiyun 3057*4882a593Smuzhiyun #define LHL4369_HPBG_PU_EN_UP_CNT (LHL4369_UP_CNT + 1) 3058*4882a593Smuzhiyun #define LHL4369_CSR_ADJ_UP_CNT (LHL4369_HPBG_PU_EN_UP_CNT + 1) 3059*4882a593Smuzhiyun #define LHL4369_CSR_MODE_UP_CNT (LHL4369_HPBG_PU_EN_UP_CNT + 1) 3060*4882a593Smuzhiyun #define LHL4369_CSR_OVERI_DIS_UP_CNT (LHL4369_HPBG_PU_EN_UP_CNT + 1) 3061*4882a593Smuzhiyun #define LHL4369_HPBG_CHOP_DIS_UP_CNT (LHL4369_HPBG_PU_EN_UP_CNT + 1) 3062*4882a593Smuzhiyun #define LHL4369_SRBG_REF_SEL_UP_CNT (LHL4369_HPBG_PU_EN_UP_CNT + 1) 3063*4882a593Smuzhiyun #define LHL4369_PFM_PWR_SLICE_UP_CNT (LHL4369_HPBG_PU_EN_UP_CNT + 1) 3064*4882a593Smuzhiyun #define LHL4369_CSR_TRIM_ADJ_UP_CNT (LHL4369_HPBG_PU_EN_UP_CNT + 1) 3065*4882a593Smuzhiyun #define LHL4369_CSR_VOLTAGE_UP_CNT (LHL4369_HPBG_PU_EN_UP_CNT + 1) 3066*4882a593Smuzhiyun #define LHL4369_VMUX_ASR_SEL_UP_CNT (LHL4369_CSR_MODE_UP_CNT + 1) 3067*4882a593Smuzhiyun #define LHL4369_VDDC_SW_DIS_UP_CNT (LHL4369_VMUX_ASR_SEL_UP_CNT + 1) 3068*4882a593Smuzhiyun #define LHL4369_SLB_EN_UP_CNT (LHL4369_VDDC_SW_DIS_UP_CNT + 8) 3069*4882a593Smuzhiyun #define LHL4369_ISO_EN_UP_CNT (LHL4369_SLB_EN_UP_CNT + 1) 3070*4882a593Smuzhiyun #define LHL4369_PWRSW_EN_UP_CNT (LHL4369_ISO_EN_UP_CNT + 3) 3071*4882a593Smuzhiyun #define LHL4369_ASR_ADJ_UP_CNT (LHL4369_PWRSW_EN_UP_CNT + 1) 3072*4882a593Smuzhiyun #define LHL4369_ASR_CLK4M_DIS_UP_CNT (LHL4369_PWRSW_EN_UP_CNT + 1) 3073*4882a593Smuzhiyun #define LHL4369_ASR_LPPFM_MODE_UP_CNT (LHL4369_PWRSW_EN_UP_CNT + 1) 3074*4882a593Smuzhiyun #define LHL4369_ASR_MODE_SEL_UP_CNT (LHL4369_PWRSW_EN_UP_CNT + 1) 3075*4882a593Smuzhiyun #define LHL4369_ASR_MANUAL_MODE_UP_CNT (LHL4369_PWRSW_EN_UP_CNT + 1) 3076*4882a593Smuzhiyun #define LHL4369_ASR_OVERI_DIS_UP_CNT (LHL4369_PWRSW_EN_UP_CNT + 1) 3077*4882a593Smuzhiyun #define LHL4369_ASR_TRIM_ADJ_UP_CNT (LHL4369_PWRSW_EN_UP_CNT + 1) 3078*4882a593Smuzhiyun 3079*4882a593Smuzhiyun /* MacResourceReqTimer0/1 */ 3080*4882a593Smuzhiyun #define MAC_RSRC_REQ_TIMER_INT_ENAB_SHIFT 24 3081*4882a593Smuzhiyun #define MAC_RSRC_REQ_TIMER_FORCE_ALP_SHIFT 26 3082*4882a593Smuzhiyun #define MAC_RSRC_REQ_TIMER_FORCE_HT_SHIFT 27 3083*4882a593Smuzhiyun #define MAC_RSRC_REQ_TIMER_FORCE_HQ_SHIFT 28 3084*4882a593Smuzhiyun #define MAC_RSRC_REQ_TIMER_CLKREQ_GRP_SEL_SHIFT 29 3085*4882a593Smuzhiyun 3086*4882a593Smuzhiyun /* for pmu rev32 and higher */ 3087*4882a593Smuzhiyun #define PMU32_MAC_MAIN_RSRC_REQ_TIMER ((1 << MAC_RSRC_REQ_TIMER_INT_ENAB_SHIFT) | \ 3088*4882a593Smuzhiyun (1 << MAC_RSRC_REQ_TIMER_FORCE_ALP_SHIFT) | \ 3089*4882a593Smuzhiyun (1 << MAC_RSRC_REQ_TIMER_FORCE_HT_SHIFT) | \ 3090*4882a593Smuzhiyun (1 << MAC_RSRC_REQ_TIMER_FORCE_HQ_SHIFT) | \ 3091*4882a593Smuzhiyun (0 << MAC_RSRC_REQ_TIMER_CLKREQ_GRP_SEL_SHIFT)) 3092*4882a593Smuzhiyun 3093*4882a593Smuzhiyun #define PMU32_MAC_AUX_RSRC_REQ_TIMER ((1 << MAC_RSRC_REQ_TIMER_INT_ENAB_SHIFT) | \ 3094*4882a593Smuzhiyun (1 << MAC_RSRC_REQ_TIMER_FORCE_ALP_SHIFT) | \ 3095*4882a593Smuzhiyun (1 << MAC_RSRC_REQ_TIMER_FORCE_HT_SHIFT) | \ 3096*4882a593Smuzhiyun (1 << MAC_RSRC_REQ_TIMER_FORCE_HQ_SHIFT) | \ 3097*4882a593Smuzhiyun (0 << MAC_RSRC_REQ_TIMER_CLKREQ_GRP_SEL_SHIFT)) 3098*4882a593Smuzhiyun 3099*4882a593Smuzhiyun /* 4369 related: 4369 parameters 3100*4882a593Smuzhiyun * http://www.sj.broadcom.com/projects/BCM4369/gallery_backend.RC6.0/design/backplane/pmu_params.xls 3101*4882a593Smuzhiyun */ 3102*4882a593Smuzhiyun #define RES4369_DUMMY 0 3103*4882a593Smuzhiyun #define RES4369_ABUCK 1 3104*4882a593Smuzhiyun #define RES4369_PMU_SLEEP 2 3105*4882a593Smuzhiyun #define RES4369_MISCLDO_PU 3 3106*4882a593Smuzhiyun #define RES4369_LDO3P3_PU 4 3107*4882a593Smuzhiyun #define RES4369_FAST_LPO_AVAIL 5 3108*4882a593Smuzhiyun #define RES4369_XTAL_PU 6 3109*4882a593Smuzhiyun #define RES4369_XTAL_STABLE 7 3110*4882a593Smuzhiyun #define RES4369_PWRSW_DIG 8 3111*4882a593Smuzhiyun #define RES4369_SR_DIG 9 3112*4882a593Smuzhiyun #define RES4369_SLEEP_DIG 10 3113*4882a593Smuzhiyun #define RES4369_PWRSW_AUX 11 3114*4882a593Smuzhiyun #define RES4369_SR_AUX 12 3115*4882a593Smuzhiyun #define RES4369_SLEEP_AUX 13 3116*4882a593Smuzhiyun #define RES4369_PWRSW_MAIN 14 3117*4882a593Smuzhiyun #define RES4369_SR_MAIN 15 3118*4882a593Smuzhiyun #define RES4369_SLEEP_MAIN 16 3119*4882a593Smuzhiyun #define RES4369_DIG_CORE_RDY 17 3120*4882a593Smuzhiyun #define RES4369_CORE_RDY_AUX 18 3121*4882a593Smuzhiyun #define RES4369_ALP_AVAIL 19 3122*4882a593Smuzhiyun #define RES4369_RADIO_AUX_PU 20 3123*4882a593Smuzhiyun #define RES4369_MINIPMU_AUX_PU 21 3124*4882a593Smuzhiyun #define RES4369_CORE_RDY_MAIN 22 3125*4882a593Smuzhiyun #define RES4369_RADIO_MAIN_PU 23 3126*4882a593Smuzhiyun #define RES4369_MINIPMU_MAIN_PU 24 3127*4882a593Smuzhiyun #define RES4369_PCIE_EP_PU 25 3128*4882a593Smuzhiyun #define RES4369_COLD_START_WAIT 26 3129*4882a593Smuzhiyun #define RES4369_ARMHTAVAIL 27 3130*4882a593Smuzhiyun #define RES4369_HT_AVAIL 28 3131*4882a593Smuzhiyun #define RES4369_MACPHY_AUX_CLK_AVAIL 29 3132*4882a593Smuzhiyun #define RES4369_MACPHY_MAIN_CLK_AVAIL 30 3133*4882a593Smuzhiyun #define RES4369_RESERVED_31 31 3134*4882a593Smuzhiyun 3135*4882a593Smuzhiyun #define CST4369_CHIPMODE_SDIOD(cs) (((cs) & (1 << 6)) != 0) /* SDIO */ 3136*4882a593Smuzhiyun #define CST4369_CHIPMODE_PCIE(cs) (((cs) & (1 << 7)) != 0) /* PCIE */ 3137*4882a593Smuzhiyun #define CST4369_SPROM_PRESENT 0x00000010 3138*4882a593Smuzhiyun 3139*4882a593Smuzhiyun #define PMU_4369_MACCORE_0_RES_REQ_MASK 0x3FCBF7FF 3140*4882a593Smuzhiyun #define PMU_4369_MACCORE_1_RES_REQ_MASK 0x7FFB3647 3141*4882a593Smuzhiyun 3142*4882a593Smuzhiyun /* 43430 PMU resources based on pmu_params.xls */ 3143*4882a593Smuzhiyun #define RES43430_LPLDO_PU 0 3144*4882a593Smuzhiyun #define RES43430_BG_PU 1 3145*4882a593Smuzhiyun #define RES43430_PMU_SLEEP 2 3146*4882a593Smuzhiyun #define RES43430_RSVD_3 3 3147*4882a593Smuzhiyun #define RES43430_CBUCK_LPOM_PU 4 3148*4882a593Smuzhiyun #define RES43430_CBUCK_PFM_PU 5 3149*4882a593Smuzhiyun #define RES43430_COLD_START_WAIT 6 3150*4882a593Smuzhiyun #define RES43430_RSVD_7 7 3151*4882a593Smuzhiyun #define RES43430_LNLDO_PU 8 3152*4882a593Smuzhiyun #define RES43430_RSVD_9 9 3153*4882a593Smuzhiyun #define RES43430_LDO3P3_PU 10 3154*4882a593Smuzhiyun #define RES43430_OTP_PU 11 3155*4882a593Smuzhiyun #define RES43430_XTAL_PU 12 3156*4882a593Smuzhiyun #define RES43430_SR_CLK_START 13 3157*4882a593Smuzhiyun #define RES43430_LQ_AVAIL 14 3158*4882a593Smuzhiyun #define RES43430_LQ_START 15 3159*4882a593Smuzhiyun #define RES43430_RSVD_16 16 3160*4882a593Smuzhiyun #define RES43430_WL_CORE_RDY 17 3161*4882a593Smuzhiyun #define RES43430_ILP_REQ 18 3162*4882a593Smuzhiyun #define RES43430_ALP_AVAIL 19 3163*4882a593Smuzhiyun #define RES43430_MINI_PMU 20 3164*4882a593Smuzhiyun #define RES43430_RADIO_PU 21 3165*4882a593Smuzhiyun #define RES43430_SR_CLK_STABLE 22 3166*4882a593Smuzhiyun #define RES43430_SR_SAVE_RESTORE 23 3167*4882a593Smuzhiyun #define RES43430_SR_PHY_PWRSW 24 3168*4882a593Smuzhiyun #define RES43430_SR_VDDM_PWRSW 25 3169*4882a593Smuzhiyun #define RES43430_SR_SUBCORE_PWRSW 26 3170*4882a593Smuzhiyun #define RES43430_SR_SLEEP 27 3171*4882a593Smuzhiyun #define RES43430_HT_START 28 3172*4882a593Smuzhiyun #define RES43430_HT_AVAIL 29 3173*4882a593Smuzhiyun #define RES43430_MACPHY_CLK_AVAIL 30 3174*4882a593Smuzhiyun 3175*4882a593Smuzhiyun /* 43430 chip status bits */ 3176*4882a593Smuzhiyun #define CST43430_SDIO_MODE 0x00000001 3177*4882a593Smuzhiyun #define CST43430_GSPI_MODE 0x00000002 3178*4882a593Smuzhiyun #define CST43430_RSRC_INIT_MODE_0 0x00000080 3179*4882a593Smuzhiyun #define CST43430_RSRC_INIT_MODE_1 0x00000100 3180*4882a593Smuzhiyun #define CST43430_SEL0_SDIO 0x00000200 3181*4882a593Smuzhiyun #define CST43430_SEL1_SDIO 0x00000400 3182*4882a593Smuzhiyun #define CST43430_SEL2_SDIO 0x00000800 3183*4882a593Smuzhiyun #define CST43430_BBPLL_LOCKED 0x00001000 3184*4882a593Smuzhiyun #define CST43430_DBG_INST_DETECT 0x00004000 3185*4882a593Smuzhiyun #define CST43430_CLB2WL_BT_READY 0x00020000 3186*4882a593Smuzhiyun #define CST43430_JTAG_MODE 0x00100000 3187*4882a593Smuzhiyun #define CST43430_HOST_IFACE 0x00400000 3188*4882a593Smuzhiyun #define CST43430_TRIM_EN 0x00800000 3189*4882a593Smuzhiyun #define CST43430_DIN_PACKAGE_OPTION 0x10000000 3190*4882a593Smuzhiyun 3191*4882a593Smuzhiyun #define PMU43430_PLL0_PC2_P1DIV_MASK 0x0000000f 3192*4882a593Smuzhiyun #define PMU43430_PLL0_PC2_P1DIV_SHIFT 0 3193*4882a593Smuzhiyun #define PMU43430_PLL0_PC2_NDIV_INT_MASK 0x0000ff80 3194*4882a593Smuzhiyun #define PMU43430_PLL0_PC2_NDIV_INT_SHIFT 7 3195*4882a593Smuzhiyun #define PMU43430_PLL0_PC4_MDIV2_MASK 0x0000ff00 3196*4882a593Smuzhiyun #define PMU43430_PLL0_PC4_MDIV2_SHIFT 8 3197*4882a593Smuzhiyun 3198*4882a593Smuzhiyun /* 43430 chip SR definitions */ 3199*4882a593Smuzhiyun #define SRAM_43430_SR_ASM_ADDR 0x7f800 3200*4882a593Smuzhiyun #define CC_SR1_43430_SR_ASM_ADDR ((SRAM_43430_SR_ASM_ADDR - 0x60000) >> 8) 3201*4882a593Smuzhiyun 3202*4882a593Smuzhiyun /* 43430 PMU Chip Control bits */ 3203*4882a593Smuzhiyun #define CC2_43430_SDIO_AOS_WAKEUP_MASK (1 << 24) 3204*4882a593Smuzhiyun #define CC2_43430_SDIO_AOS_WAKEUP_SHIFT (24) 3205*4882a593Smuzhiyun 3206*4882a593Smuzhiyun #define PMU_MACCORE_0_RES_REQ_TIMER 0x1d000000 3207*4882a593Smuzhiyun #define PMU_MACCORE_0_RES_REQ_MASK 0x5FF2364F 3208*4882a593Smuzhiyun 3209*4882a593Smuzhiyun #define PMU43012_MAC_RES_REQ_TIMER 0x1D000000 3210*4882a593Smuzhiyun #define PMU43012_MAC_RES_REQ_MASK 0x3FBBF7FF 3211*4882a593Smuzhiyun 3212*4882a593Smuzhiyun #define PMU_MACCORE_1_RES_REQ_TIMER 0x1d000000 3213*4882a593Smuzhiyun #define PMU_MACCORE_1_RES_REQ_MASK 0x5FF2364F 3214*4882a593Smuzhiyun 3215*4882a593Smuzhiyun /* defines to detect active host interface in use */ 3216*4882a593Smuzhiyun #define CHIP_HOSTIF_PCIEMODE 0x1 3217*4882a593Smuzhiyun #define CHIP_HOSTIF_USBMODE 0x2 3218*4882a593Smuzhiyun #define CHIP_HOSTIF_SDIOMODE 0x4 3219*4882a593Smuzhiyun #define CHIP_HOSTIF_PCIE(sih) (si_chip_hostif(sih) == CHIP_HOSTIF_PCIEMODE) 3220*4882a593Smuzhiyun #define CHIP_HOSTIF_USB(sih) (si_chip_hostif(sih) == CHIP_HOSTIF_USBMODE) 3221*4882a593Smuzhiyun #define CHIP_HOSTIF_SDIO(sih) (si_chip_hostif(sih) == CHIP_HOSTIF_SDIOMODE) 3222*4882a593Smuzhiyun 3223*4882a593Smuzhiyun /* 4335 resources */ 3224*4882a593Smuzhiyun #define RES4335_LPLDO_PO 0 3225*4882a593Smuzhiyun #define RES4335_PMU_BG_PU 1 3226*4882a593Smuzhiyun #define RES4335_PMU_SLEEP 2 3227*4882a593Smuzhiyun #define RES4335_RSVD_3 3 3228*4882a593Smuzhiyun #define RES4335_CBUCK_LPOM_PU 4 3229*4882a593Smuzhiyun #define RES4335_CBUCK_PFM_PU 5 3230*4882a593Smuzhiyun #define RES4335_RSVD_6 6 3231*4882a593Smuzhiyun #define RES4335_RSVD_7 7 3232*4882a593Smuzhiyun #define RES4335_LNLDO_PU 8 3233*4882a593Smuzhiyun #define RES4335_XTALLDO_PU 9 3234*4882a593Smuzhiyun #define RES4335_LDO3P3_PU 10 3235*4882a593Smuzhiyun #define RES4335_OTP_PU 11 3236*4882a593Smuzhiyun #define RES4335_XTAL_PU 12 3237*4882a593Smuzhiyun #define RES4335_SR_CLK_START 13 3238*4882a593Smuzhiyun #define RES4335_LQ_AVAIL 14 3239*4882a593Smuzhiyun #define RES4335_LQ_START 15 3240*4882a593Smuzhiyun #define RES4335_RSVD_16 16 3241*4882a593Smuzhiyun #define RES4335_WL_CORE_RDY 17 3242*4882a593Smuzhiyun #define RES4335_ILP_REQ 18 3243*4882a593Smuzhiyun #define RES4335_ALP_AVAIL 19 3244*4882a593Smuzhiyun #define RES4335_MINI_PMU 20 3245*4882a593Smuzhiyun #define RES4335_RADIO_PU 21 3246*4882a593Smuzhiyun #define RES4335_SR_CLK_STABLE 22 3247*4882a593Smuzhiyun #define RES4335_SR_SAVE_RESTORE 23 3248*4882a593Smuzhiyun #define RES4335_SR_PHY_PWRSW 24 3249*4882a593Smuzhiyun #define RES4335_SR_VDDM_PWRSW 25 3250*4882a593Smuzhiyun #define RES4335_SR_SUBCORE_PWRSW 26 3251*4882a593Smuzhiyun #define RES4335_SR_SLEEP 27 3252*4882a593Smuzhiyun #define RES4335_HT_START 28 3253*4882a593Smuzhiyun #define RES4335_HT_AVAIL 29 3254*4882a593Smuzhiyun #define RES4335_MACPHY_CLKAVAIL 30 3255*4882a593Smuzhiyun 3256*4882a593Smuzhiyun /* 4335 Chip specific ChipStatus register bits */ 3257*4882a593Smuzhiyun #define CST4335_SPROM_MASK 0x00000020 3258*4882a593Smuzhiyun #define CST4335_SFLASH_MASK 0x00000040 3259*4882a593Smuzhiyun #define CST4335_RES_INIT_MODE_SHIFT 7 3260*4882a593Smuzhiyun #define CST4335_RES_INIT_MODE_MASK 0x00000180 3261*4882a593Smuzhiyun #define CST4335_CHIPMODE_MASK 0xF 3262*4882a593Smuzhiyun #define CST4335_CHIPMODE_SDIOD(cs) (((cs) & (1 << 0)) != 0) /* SDIO */ 3263*4882a593Smuzhiyun #define CST4335_CHIPMODE_GSPI(cs) (((cs) & (1 << 1)) != 0) /* gSPI */ 3264*4882a593Smuzhiyun #define CST4335_CHIPMODE_USB20D(cs) (((cs) & (1 << 2)) != 0) /**< HSIC || USBDA */ 3265*4882a593Smuzhiyun #define CST4335_CHIPMODE_PCIE(cs) (((cs) & (1 << 3)) != 0) /* PCIE */ 3266*4882a593Smuzhiyun 3267*4882a593Smuzhiyun /* 4335 Chip specific ChipControl1 register bits */ 3268*4882a593Smuzhiyun #define CCTRL1_4335_GPIO_SEL (1 << 0) /* 1=select GPIOs to be muxed out */ 3269*4882a593Smuzhiyun #define CCTRL1_4335_SDIO_HOST_WAKE (1 << 2) /* SDIO: 1=configure GPIO0 for host wake */ 3270*4882a593Smuzhiyun 3271*4882a593Smuzhiyun /* 55500, Dedicated sapce for TCAM_PATCH and TRX HDR area at RAMSTART */ 3272*4882a593Smuzhiyun #define CR4_55500_RAM_START (0x3a0000) 3273*4882a593Smuzhiyun #define CR4_55500_TCAM_SZ (0x800) 3274*4882a593Smuzhiyun #define CR4_55500_TRX_HDR_SZ (0x2b4) 3275*4882a593Smuzhiyun /* 55560, Dedicated sapce for TCAM_PATCH and TRX HDR area at RAMSTART */ 3276*4882a593Smuzhiyun #define CR4_55560_RAM_START (0x370000) 3277*4882a593Smuzhiyun #define CR4_55560_TCAM_SZ (0x800) 3278*4882a593Smuzhiyun #if defined BCMTRXV4 3279*4882a593Smuzhiyun #define CR4_55560_TRX_HDR_SZ (0x2b4) 3280*4882a593Smuzhiyun #else 3281*4882a593Smuzhiyun #define CR4_55560_TRX_HDR_SZ (0x20) 3282*4882a593Smuzhiyun #endif // endif 3283*4882a593Smuzhiyun 3284*4882a593Smuzhiyun /* 4335 Chip specific ChipControl2 register bits */ 3285*4882a593Smuzhiyun #define CCTRL2_4335_AOSBLOCK (1 << 30) 3286*4882a593Smuzhiyun #define CCTRL2_4335_PMUWAKE (1 << 31) 3287*4882a593Smuzhiyun #define PATCHTBL_SIZE (0x800) 3288*4882a593Smuzhiyun #define CR4_4335_RAM_BASE (0x180000) 3289*4882a593Smuzhiyun #define CR4_4345_LT_C0_RAM_BASE (0x1b0000) 3290*4882a593Smuzhiyun #define CR4_4345_GE_C0_RAM_BASE (0x198000) 3291*4882a593Smuzhiyun #define CR4_4349_RAM_BASE (0x180000) 3292*4882a593Smuzhiyun #define CR4_4349_RAM_BASE_FROM_REV_9 (0x160000) 3293*4882a593Smuzhiyun #define CR4_4350_RAM_BASE (0x180000) 3294*4882a593Smuzhiyun #define CR4_4360_RAM_BASE (0x0) 3295*4882a593Smuzhiyun #define CR4_43602_RAM_BASE (0x180000) 3296*4882a593Smuzhiyun #define CA7_4365_RAM_BASE (0x200000) 3297*4882a593Smuzhiyun #define CR4_4373_RAM_BASE (0x160000) 3298*4882a593Smuzhiyun #define CST4373_JTAG_ENABLE(cs) (((cs) & (1 << 0)) != 0) 3299*4882a593Smuzhiyun #define CST4373_CHIPMODE_RSRC_INIT0(cs) (((cs) & (1 << 1)) != 0) 3300*4882a593Smuzhiyun #define CST4373_SDIO_PADVDDIO(cs) (((cs) & (1 << 5)) != 0) 3301*4882a593Smuzhiyun #define CST4373_USBHUB_BYPASS(cs) (((cs) & (1 << 9)) != 0) 3302*4882a593Smuzhiyun #define STRAP4373_CHIPMODE_RSRC_INIT1 0x1 3303*4882a593Smuzhiyun #define STRAP4373_VTRIM_EN 0x1 3304*4882a593Smuzhiyun #define STRAP4373_SFLASH_PRESENT 0x1 3305*4882a593Smuzhiyun #define OTP4373_SFLASH_BYTE_OFFSET 680 3306*4882a593Smuzhiyun #define OTP4373_SFLASH_MASK 0x3F 3307*4882a593Smuzhiyun #define OTP4373_SFLASH_PRESENT_MASK 0x1 3308*4882a593Smuzhiyun #define OTP4373_SFLASH_TYPE_MASK 0x2 3309*4882a593Smuzhiyun #define OTP4373_SFLASH_TYPE_SHIFT 0x1 3310*4882a593Smuzhiyun #define OTP4373_SFLASH_CLKDIV_MASK 0x3C 3311*4882a593Smuzhiyun #define OTP4373_SFLASH_CLKDIV_SHIFT 0x2 3312*4882a593Smuzhiyun #define SPROM4373_OTP_SELECT 0x00000010 3313*4882a593Smuzhiyun #define SPROM4373_OTP_PRESENT 0x00000020 3314*4882a593Smuzhiyun #define CC4373_SFLASH_CLKDIV_MASK 0x1F000000 3315*4882a593Smuzhiyun #define CC4373_SFLASH_CLKDIV_SHIFT 25 3316*4882a593Smuzhiyun 3317*4882a593Smuzhiyun #define CR4_4347_RAM_BASE (0x170000) 3318*4882a593Smuzhiyun #define CR4_4362_RAM_BASE (0x170000) 3319*4882a593Smuzhiyun #define CR4_4369_RAM_BASE (0x170000) 3320*4882a593Smuzhiyun #define CR4_4377_RAM_BASE (0x170000) 3321*4882a593Smuzhiyun #define CR4_43751_RAM_BASE (0x170000) 3322*4882a593Smuzhiyun #define CA7_4367_RAM_BASE (0x200000) 3323*4882a593Smuzhiyun #define CR4_4378_RAM_BASE (0x352000) 3324*4882a593Smuzhiyun #ifdef CHIPS_CUSTOMER_HW6 3325*4882a593Smuzhiyun #define CA7_4368_RAM_BASE (0x200000) 3326*4882a593Smuzhiyun #endif /* CHIPS_CUSTOMER_HW6 */ 3327*4882a593Smuzhiyun /* TODO: Fix 55500 RAM BASE */ 3328*4882a593Smuzhiyun #define CR4_55500_RAM_BASE (CR4_55500_RAM_START + CR4_55500_TCAM_SZ \ 3329*4882a593Smuzhiyun + CR4_55500_TRX_HDR_SZ) 3330*4882a593Smuzhiyun #define CR4_55560_RAM_BASE (CR4_55560_RAM_START + CR4_55560_TCAM_SZ \ 3331*4882a593Smuzhiyun + CR4_55560_TRX_HDR_SZ) 3332*4882a593Smuzhiyun 3333*4882a593Smuzhiyun /* 4335 chip OTP present & OTP select bits. */ 3334*4882a593Smuzhiyun #define SPROM4335_OTP_SELECT 0x00000010 3335*4882a593Smuzhiyun #define SPROM4335_OTP_PRESENT 0x00000020 3336*4882a593Smuzhiyun 3337*4882a593Smuzhiyun /* 4335 GCI specific bits. */ 3338*4882a593Smuzhiyun #define CC4335_GCI_STRAP_OVERRIDE_SFLASH_PRESENT (1 << 24) 3339*4882a593Smuzhiyun #define CC4335_GCI_STRAP_OVERRIDE_SFLASH_TYPE 25 3340*4882a593Smuzhiyun #define CC4335_GCI_FUNC_SEL_PAD_SDIO 0x00707770 3341*4882a593Smuzhiyun 3342*4882a593Smuzhiyun /* SFLASH clkdev specific bits. */ 3343*4882a593Smuzhiyun #define CC4335_SFLASH_CLKDIV_MASK 0x1F000000 3344*4882a593Smuzhiyun #define CC4335_SFLASH_CLKDIV_SHIFT 25 3345*4882a593Smuzhiyun 3346*4882a593Smuzhiyun /* 4335 OTP bits for SFLASH. */ 3347*4882a593Smuzhiyun #define CC4335_SROM_OTP_SFLASH 40 3348*4882a593Smuzhiyun #define CC4335_SROM_OTP_SFLASH_PRESENT 0x1 3349*4882a593Smuzhiyun #define CC4335_SROM_OTP_SFLASH_TYPE 0x2 3350*4882a593Smuzhiyun #define CC4335_SROM_OTP_SFLASH_CLKDIV_MASK 0x003C 3351*4882a593Smuzhiyun #define CC4335_SROM_OTP_SFLASH_CLKDIV_SHIFT 2 3352*4882a593Smuzhiyun 3353*4882a593Smuzhiyun /* 4335 chip OTP present & OTP select bits. */ 3354*4882a593Smuzhiyun #define SPROM4335_OTP_SELECT 0x00000010 3355*4882a593Smuzhiyun #define SPROM4335_OTP_PRESENT 0x00000020 3356*4882a593Smuzhiyun 3357*4882a593Smuzhiyun /* 4335 GCI specific bits. */ 3358*4882a593Smuzhiyun #define CC4335_GCI_STRAP_OVERRIDE_SFLASH_PRESENT (1 << 24) 3359*4882a593Smuzhiyun #define CC4335_GCI_STRAP_OVERRIDE_SFLASH_TYPE 25 3360*4882a593Smuzhiyun #define CC4335_GCI_FUNC_SEL_PAD_SDIO 0x00707770 3361*4882a593Smuzhiyun 3362*4882a593Smuzhiyun /* SFLASH clkdev specific bits. */ 3363*4882a593Smuzhiyun #define CC4335_SFLASH_CLKDIV_MASK 0x1F000000 3364*4882a593Smuzhiyun #define CC4335_SFLASH_CLKDIV_SHIFT 25 3365*4882a593Smuzhiyun 3366*4882a593Smuzhiyun /* 4335 OTP bits for SFLASH. */ 3367*4882a593Smuzhiyun #define CC4335_SROM_OTP_SFLASH 40 3368*4882a593Smuzhiyun #define CC4335_SROM_OTP_SFLASH_PRESENT 0x1 3369*4882a593Smuzhiyun #define CC4335_SROM_OTP_SFLASH_TYPE 0x2 3370*4882a593Smuzhiyun #define CC4335_SROM_OTP_SFLASH_CLKDIV_MASK 0x003C 3371*4882a593Smuzhiyun #define CC4335_SROM_OTP_SFLASH_CLKDIV_SHIFT 2 3372*4882a593Smuzhiyun 3373*4882a593Smuzhiyun /* 4335 resources--END */ 3374*4882a593Smuzhiyun 3375*4882a593Smuzhiyun /* 43012 PMU resources based on pmu_params.xls - Start */ 3376*4882a593Smuzhiyun #define RES43012_MEMLPLDO_PU 0 3377*4882a593Smuzhiyun #define RES43012_PMU_SLEEP 1 3378*4882a593Smuzhiyun #define RES43012_FAST_LPO 2 3379*4882a593Smuzhiyun #define RES43012_BTLPO_3P3 3 3380*4882a593Smuzhiyun #define RES43012_SR_POK 4 3381*4882a593Smuzhiyun #define RES43012_DUMMY_PWRSW 5 3382*4882a593Smuzhiyun #define RES43012_DUMMY_LDO3P3 6 3383*4882a593Smuzhiyun #define RES43012_DUMMY_BT_LDO3P3 7 3384*4882a593Smuzhiyun #define RES43012_DUMMY_RADIO 8 3385*4882a593Smuzhiyun #define RES43012_VDDB_VDDRET 9 3386*4882a593Smuzhiyun #define RES43012_HV_LDO3P3 10 3387*4882a593Smuzhiyun #define RES43012_OTP_PU 11 3388*4882a593Smuzhiyun #define RES43012_XTAL_PU 12 3389*4882a593Smuzhiyun #define RES43012_SR_CLK_START 13 3390*4882a593Smuzhiyun #define RES43012_XTAL_STABLE 14 3391*4882a593Smuzhiyun #define RES43012_FCBS 15 3392*4882a593Smuzhiyun #define RES43012_CBUCK_MODE 16 3393*4882a593Smuzhiyun #define RES43012_CORE_READY 17 3394*4882a593Smuzhiyun #define RES43012_ILP_REQ 18 3395*4882a593Smuzhiyun #define RES43012_ALP_AVAIL 19 3396*4882a593Smuzhiyun #define RES43012_RADIOLDO_1P8 20 3397*4882a593Smuzhiyun #define RES43012_MINI_PMU 21 3398*4882a593Smuzhiyun #define RES43012_UNUSED 22 3399*4882a593Smuzhiyun #define RES43012_SR_SAVE_RESTORE 23 3400*4882a593Smuzhiyun #define RES43012_PHY_PWRSW 24 3401*4882a593Smuzhiyun #define RES43012_VDDB_CLDO 25 3402*4882a593Smuzhiyun #define RES43012_SUBCORE_PWRSW 26 3403*4882a593Smuzhiyun #define RES43012_SR_SLEEP 27 3404*4882a593Smuzhiyun #define RES43012_HT_START 28 3405*4882a593Smuzhiyun #define RES43012_HT_AVAIL 29 3406*4882a593Smuzhiyun #define RES43012_MACPHY_CLK_AVAIL 30 3407*4882a593Smuzhiyun #define CST43012_SPROM_PRESENT 0x00000010 3408*4882a593Smuzhiyun 3409*4882a593Smuzhiyun /* SR Control0 bits */ 3410*4882a593Smuzhiyun #define SR0_43012_SR_ENG_EN_MASK 0x1 3411*4882a593Smuzhiyun #define SR0_43012_SR_ENG_EN_SHIFT 0 3412*4882a593Smuzhiyun #define SR0_43012_SR_ENG_CLK_EN (1 << 1) 3413*4882a593Smuzhiyun #define SR0_43012_SR_RSRC_TRIGGER (0xC << 2) 3414*4882a593Smuzhiyun #define SR0_43012_SR_WD_MEM_MIN_DIV (0x3 << 6) 3415*4882a593Smuzhiyun #define SR0_43012_SR_MEM_STBY_ALLOW_MSK (1 << 16) 3416*4882a593Smuzhiyun #define SR0_43012_SR_MEM_STBY_ALLOW_SHIFT 16 3417*4882a593Smuzhiyun #define SR0_43012_SR_ENABLE_ILP (1 << 17) 3418*4882a593Smuzhiyun #define SR0_43012_SR_ENABLE_ALP (1 << 18) 3419*4882a593Smuzhiyun #define SR0_43012_SR_ENABLE_HT (1 << 19) 3420*4882a593Smuzhiyun #define SR0_43012_SR_ALLOW_PIC (3 << 20) 3421*4882a593Smuzhiyun #define SR0_43012_SR_PMU_MEM_DISABLE (1 << 30) 3422*4882a593Smuzhiyun #define CC_43012_VDDM_PWRSW_EN_MASK (1 << 20) 3423*4882a593Smuzhiyun #define CC_43012_VDDM_PWRSW_EN_SHIFT (20) 3424*4882a593Smuzhiyun #define CC_43012_SDIO_AOS_WAKEUP_MASK (1 << 24) 3425*4882a593Smuzhiyun #define CC_43012_SDIO_AOS_WAKEUP_SHIFT (24) 3426*4882a593Smuzhiyun 3427*4882a593Smuzhiyun /* 43012 - offset at 5K */ 3428*4882a593Smuzhiyun #define SR1_43012_SR_INIT_ADDR_MASK 0x3ff 3429*4882a593Smuzhiyun #define SR1_43012_SR_ASM_ADDR 0xA 3430*4882a593Smuzhiyun 3431*4882a593Smuzhiyun /* PLL usage in 43012 */ 3432*4882a593Smuzhiyun #define PMU43012_PLL0_PC0_NDIV_INT_MASK 0x0000003f 3433*4882a593Smuzhiyun #define PMU43012_PLL0_PC0_NDIV_INT_SHIFT 0 3434*4882a593Smuzhiyun #define PMU43012_PLL0_PC0_NDIV_FRAC_MASK 0xfffffc00 3435*4882a593Smuzhiyun #define PMU43012_PLL0_PC0_NDIV_FRAC_SHIFT 10 3436*4882a593Smuzhiyun #define PMU43012_PLL0_PC3_PDIV_MASK 0x00003c00 3437*4882a593Smuzhiyun #define PMU43012_PLL0_PC3_PDIV_SHIFT 10 3438*4882a593Smuzhiyun #define PMU43012_PLL_NDIV_FRAC_BITS 20 3439*4882a593Smuzhiyun #define PMU43012_PLL_P_DIV_SCALE_BITS 10 3440*4882a593Smuzhiyun 3441*4882a593Smuzhiyun #define CCTL_43012_ARM_OFFCOUNT_MASK 0x00000003 3442*4882a593Smuzhiyun #define CCTL_43012_ARM_OFFCOUNT_SHIFT 0 3443*4882a593Smuzhiyun #define CCTL_43012_ARM_ONCOUNT_MASK 0x0000000c 3444*4882a593Smuzhiyun #define CCTL_43012_ARM_ONCOUNT_SHIFT 2 3445*4882a593Smuzhiyun 3446*4882a593Smuzhiyun /* PMU Rev >= 30 */ 3447*4882a593Smuzhiyun #define PMU30_ALPCLK_ONEMHZ_ENAB 0x80000000 3448*4882a593Smuzhiyun 3449*4882a593Smuzhiyun #define BCM7271_PMU30_ALPCLK_ONEMHZ_ENAB 0x00010000 3450*4882a593Smuzhiyun 3451*4882a593Smuzhiyun /* 43012 PMU Chip Control Registers */ 3452*4882a593Smuzhiyun #define PMUCCTL02_43012_SUBCORE_PWRSW_FORCE_ON 0x00000010 3453*4882a593Smuzhiyun #define PMUCCTL02_43012_PHY_PWRSW_FORCE_ON 0x00000040 3454*4882a593Smuzhiyun #define PMUCCTL02_43012_LHL_TIMER_SELECT 0x00000800 3455*4882a593Smuzhiyun #define PMUCCTL02_43012_RFLDO3P3_PU_FORCE_ON 0x00008000 3456*4882a593Smuzhiyun #define PMUCCTL02_43012_WL2CDIG_I_PMU_SLEEP_ENAB 0x00010000 3457*4882a593Smuzhiyun #define PMUCCTL02_43012_BTLDO3P3_PU_FORCE_OFF (1 << 12) 3458*4882a593Smuzhiyun 3459*4882a593Smuzhiyun #define PMUCCTL04_43012_BBPLL_ENABLE_PWRDN 0x00100000 3460*4882a593Smuzhiyun #define PMUCCTL04_43012_BBPLL_ENABLE_PWROFF 0x00200000 3461*4882a593Smuzhiyun #define PMUCCTL04_43012_FORCE_BBPLL_ARESET 0x00400000 3462*4882a593Smuzhiyun #define PMUCCTL04_43012_FORCE_BBPLL_DRESET 0x00800000 3463*4882a593Smuzhiyun #define PMUCCTL04_43012_FORCE_BBPLL_PWRDN 0x01000000 3464*4882a593Smuzhiyun #define PMUCCTL04_43012_FORCE_BBPLL_ISOONHIGH 0x02000000 3465*4882a593Smuzhiyun #define PMUCCTL04_43012_FORCE_BBPLL_PWROFF 0x04000000 3466*4882a593Smuzhiyun #define PMUCCTL04_43012_DISABLE_LQ_AVAIL 0x08000000 3467*4882a593Smuzhiyun #define PMUCCTL04_43012_DISABLE_HT_AVAIL 0x10000000 3468*4882a593Smuzhiyun #define PMUCCTL04_43012_USE_LOCK 0x20000000 3469*4882a593Smuzhiyun #define PMUCCTL04_43012_OPEN_LOOP_ENABLE 0x40000000 3470*4882a593Smuzhiyun #define PMUCCTL04_43012_FORCE_OPEN_LOOP 0x80000000 3471*4882a593Smuzhiyun #define PMUCCTL05_43012_DISABLE_SPM_CLK (1 << 8) 3472*4882a593Smuzhiyun #define PMUCCTL05_43012_RADIO_DIG_CLK_GATING_EN (1 << 14) 3473*4882a593Smuzhiyun #define PMUCCTL06_43012_GCI2RDIG_USE_ASYNCAPB (1 << 31) 3474*4882a593Smuzhiyun #define PMUCCTL08_43012_XTAL_CORE_SIZE_PMOS_NORMAL_MASK 0x00000FC0 3475*4882a593Smuzhiyun #define PMUCCTL08_43012_XTAL_CORE_SIZE_PMOS_NORMAL_SHIFT 6 3476*4882a593Smuzhiyun #define PMUCCTL08_43012_XTAL_CORE_SIZE_NMOS_NORMAL_MASK 0x00FC0000 3477*4882a593Smuzhiyun #define PMUCCTL08_43012_XTAL_CORE_SIZE_NMOS_NORMAL_SHIFT 18 3478*4882a593Smuzhiyun #define PMUCCTL08_43012_XTAL_SEL_BIAS_RES_NORMAL_MASK 0x07000000 3479*4882a593Smuzhiyun #define PMUCCTL08_43012_XTAL_SEL_BIAS_RES_NORMAL_SHIFT 24 3480*4882a593Smuzhiyun #define PMUCCTL09_43012_XTAL_CORESIZE_BIAS_ADJ_NORMAL_MASK 0x0003F000 3481*4882a593Smuzhiyun #define PMUCCTL09_43012_XTAL_CORESIZE_BIAS_ADJ_NORMAL_SHIFT 12 3482*4882a593Smuzhiyun #define PMUCCTL09_43012_XTAL_CORESIZE_RES_BYPASS_NORMAL_MASK 0x00000038 3483*4882a593Smuzhiyun #define PMUCCTL09_43012_XTAL_CORESIZE_RES_BYPASS_NORMAL_SHIFT 3 3484*4882a593Smuzhiyun 3485*4882a593Smuzhiyun #define PMUCCTL09_43012_XTAL_CORESIZE_BIAS_ADJ_STARTUP_MASK 0x00000FC0 3486*4882a593Smuzhiyun #define PMUCCTL09_43012_XTAL_CORESIZE_BIAS_ADJ_STARTUP_SHIFT 6 3487*4882a593Smuzhiyun /* during normal operation normal value is reduced for optimized power */ 3488*4882a593Smuzhiyun #define PMUCCTL09_43012_XTAL_CORESIZE_BIAS_ADJ_STARTUP_VAL 0x1F 3489*4882a593Smuzhiyun 3490*4882a593Smuzhiyun #define PMUCCTL13_43012_FCBS_UP_TRIG_EN 0x00000400 3491*4882a593Smuzhiyun 3492*4882a593Smuzhiyun #define PMUCCTL14_43012_ARMCM3_RESET_INITVAL 0x00000001 3493*4882a593Smuzhiyun #define PMUCCTL14_43012_DOT11MAC_CLKEN_INITVAL 0x00000020 3494*4882a593Smuzhiyun #define PMUCCTL14_43012_DOT11MAC_PHY_CLK_EN_INITVAL 0x00000080 3495*4882a593Smuzhiyun #define PMUCCTL14_43012_DOT11MAC_PHY_CNTL_EN_INITVAL 0x00000200 3496*4882a593Smuzhiyun #define PMUCCTL14_43012_SDIOD_RESET_INIVAL 0x00000400 3497*4882a593Smuzhiyun #define PMUCCTL14_43012_SDIO_CLK_DMN_RESET_INITVAL 0x00001000 3498*4882a593Smuzhiyun #define PMUCCTL14_43012_SOCRAM_CLKEN_INITVAL 0x00004000 3499*4882a593Smuzhiyun #define PMUCCTL14_43012_M2MDMA_RESET_INITVAL 0x00008000 3500*4882a593Smuzhiyun #define PMUCCTL14_43012_DISABLE_LQ_AVAIL 0x08000000 3501*4882a593Smuzhiyun 3502*4882a593Smuzhiyun #define VREG6_43012_MEMLPLDO_ADJ_MASK 0x0000F000 3503*4882a593Smuzhiyun #define VREG6_43012_MEMLPLDO_ADJ_SHIFT 12 3504*4882a593Smuzhiyun 3505*4882a593Smuzhiyun #define VREG6_43012_LPLDO_ADJ_MASK 0x000000F0 3506*4882a593Smuzhiyun #define VREG6_43012_LPLDO_ADJ_SHIFT 4 3507*4882a593Smuzhiyun 3508*4882a593Smuzhiyun #define VREG7_43012_PWRSW_1P8_PU_MASK 0x00400000 3509*4882a593Smuzhiyun #define VREG7_43012_PWRSW_1P8_PU_SHIFT 22 3510*4882a593Smuzhiyun 3511*4882a593Smuzhiyun /* 4347 PMU Chip Control Registers */ 3512*4882a593Smuzhiyun #define PMUCCTL03_4347_XTAL_CORESIZE_PMOS_NORMAL_MASK 0x001F8000 3513*4882a593Smuzhiyun #define PMUCCTL03_4347_XTAL_CORESIZE_PMOS_NORMAL_SHIFT 15 3514*4882a593Smuzhiyun #define PMUCCTL03_4347_XTAL_CORESIZE_PMOS_NORMAL_VAL 0x3F 3515*4882a593Smuzhiyun 3516*4882a593Smuzhiyun #define PMUCCTL03_4347_XTAL_CORESIZE_NMOS_NORMAL_MASK 0x07E00000 3517*4882a593Smuzhiyun #define PMUCCTL03_4347_XTAL_CORESIZE_NMOS_NORMAL_SHIFT 21 3518*4882a593Smuzhiyun #define PMUCCTL03_4347_XTAL_CORESIZE_NMOS_NORMAL_VAL 0x3F 3519*4882a593Smuzhiyun 3520*4882a593Smuzhiyun #define PMUCCTL03_4347_XTAL_SEL_BIAS_RES_NORMAL_MASK 0x38000000 3521*4882a593Smuzhiyun #define PMUCCTL03_4347_XTAL_SEL_BIAS_RES_NORMAL_SHIFT 27 3522*4882a593Smuzhiyun #define PMUCCTL03_4347_XTAL_SEL_BIAS_RES_NORMAL_VAL 0x0 3523*4882a593Smuzhiyun 3524*4882a593Smuzhiyun #define PMUCCTL00_4347_XTAL_CORESIZE_BIAS_ADJ_NORMAL_MASK 0x00000FC0 3525*4882a593Smuzhiyun #define PMUCCTL00_4347_XTAL_CORESIZE_BIAS_ADJ_NORMAL_SHIFT 6 3526*4882a593Smuzhiyun #define PMUCCTL00_4347_XTAL_CORESIZE_BIAS_ADJ_NORMAL_VAL 0x5 3527*4882a593Smuzhiyun 3528*4882a593Smuzhiyun #define PMUCCTL00_4347_XTAL_RES_BYPASS_NORMAL_MASK 0x00038000 3529*4882a593Smuzhiyun #define PMUCCTL00_4347_XTAL_RES_BYPASS_NORMAL_SHIFT 15 3530*4882a593Smuzhiyun #define PMUCCTL00_4347_XTAL_RES_BYPASS_NORMAL_VAL 0x7 3531*4882a593Smuzhiyun 3532*4882a593Smuzhiyun /* 4345 Chip specific ChipStatus register bits */ 3533*4882a593Smuzhiyun #define CST4345_SPROM_MASK 0x00000020 3534*4882a593Smuzhiyun #define CST4345_SFLASH_MASK 0x00000040 3535*4882a593Smuzhiyun #define CST4345_RES_INIT_MODE_SHIFT 7 3536*4882a593Smuzhiyun #define CST4345_RES_INIT_MODE_MASK 0x00000180 3537*4882a593Smuzhiyun #define CST4345_CHIPMODE_MASK 0x4000F 3538*4882a593Smuzhiyun #define CST4345_CHIPMODE_SDIOD(cs) (((cs) & (1 << 0)) != 0) /* SDIO */ 3539*4882a593Smuzhiyun #define CST4345_CHIPMODE_GSPI(cs) (((cs) & (1 << 1)) != 0) /* gSPI */ 3540*4882a593Smuzhiyun #define CST4345_CHIPMODE_HSIC(cs) (((cs) & (1 << 2)) != 0) /* HSIC */ 3541*4882a593Smuzhiyun #define CST4345_CHIPMODE_PCIE(cs) (((cs) & (1 << 3)) != 0) /* PCIE */ 3542*4882a593Smuzhiyun #define CST4345_CHIPMODE_USB20D(cs) (((cs) & (1 << 18)) != 0) /* USBDA */ 3543*4882a593Smuzhiyun 3544*4882a593Smuzhiyun /* 4350 Chipcommon ChipStatus bits */ 3545*4882a593Smuzhiyun #define CST4350_SDIO_MODE 0x00000001 3546*4882a593Smuzhiyun #define CST4350_HSIC20D_MODE 0x00000002 3547*4882a593Smuzhiyun #define CST4350_BP_ON_HSIC_CLK 0x00000004 3548*4882a593Smuzhiyun #define CST4350_PCIE_MODE 0x00000008 3549*4882a593Smuzhiyun #define CST4350_USB20D_MODE 0x00000010 3550*4882a593Smuzhiyun #define CST4350_USB30D_MODE 0x00000020 3551*4882a593Smuzhiyun #define CST4350_SPROM_PRESENT 0x00000040 3552*4882a593Smuzhiyun #define CST4350_RSRC_INIT_MODE_0 0x00000080 3553*4882a593Smuzhiyun #define CST4350_RSRC_INIT_MODE_1 0x00000100 3554*4882a593Smuzhiyun #define CST4350_SEL0_SDIO 0x00000200 3555*4882a593Smuzhiyun #define CST4350_SEL1_SDIO 0x00000400 3556*4882a593Smuzhiyun #define CST4350_SDIO_PAD_MODE 0x00000800 3557*4882a593Smuzhiyun #define CST4350_BBPLL_LOCKED 0x00001000 3558*4882a593Smuzhiyun #define CST4350_USBPLL_LOCKED 0x00002000 3559*4882a593Smuzhiyun #define CST4350_LINE_STATE 0x0000C000 3560*4882a593Smuzhiyun #define CST4350_SERDES_PIPE_PLLLOCK 0x00010000 3561*4882a593Smuzhiyun #define CST4350_BT_READY 0x00020000 3562*4882a593Smuzhiyun #define CST4350_SFLASH_PRESENT 0x00040000 3563*4882a593Smuzhiyun #define CST4350_CPULESS_ENABLE 0x00080000 3564*4882a593Smuzhiyun #define CST4350_STRAP_HOST_IFC_1 0x00100000 3565*4882a593Smuzhiyun #define CST4350_STRAP_HOST_IFC_2 0x00200000 3566*4882a593Smuzhiyun #define CST4350_STRAP_HOST_IFC_3 0x00400000 3567*4882a593Smuzhiyun #define CST4350_RAW_SPROM_PRESENT 0x00800000 3568*4882a593Smuzhiyun #define CST4350_APP_CLK_SWITCH_SEL_RDBACK 0x01000000 3569*4882a593Smuzhiyun #define CST4350_RAW_RSRC_INIT_MODE_0 0x02000000 3570*4882a593Smuzhiyun #define CST4350_SDIO_PAD_VDDIO 0x04000000 3571*4882a593Smuzhiyun #define CST4350_GSPI_MODE 0x08000000 3572*4882a593Smuzhiyun #define CST4350_PACKAGE_OPTION 0xF0000000 3573*4882a593Smuzhiyun #define CST4350_PACKAGE_SHIFT 28 3574*4882a593Smuzhiyun 3575*4882a593Smuzhiyun /* package option for 4350 */ 3576*4882a593Smuzhiyun #define CST4350_PACKAGE_WLCSP 0x0 3577*4882a593Smuzhiyun #define CST4350_PACKAGE_PCIE 0x1 3578*4882a593Smuzhiyun #define CST4350_PACKAGE_WLBGA 0x2 3579*4882a593Smuzhiyun #define CST4350_PACKAGE_DBG 0x3 3580*4882a593Smuzhiyun #define CST4350_PACKAGE_USB 0x4 3581*4882a593Smuzhiyun #define CST4350_PACKAGE_USB_HSIC 0x4 3582*4882a593Smuzhiyun 3583*4882a593Smuzhiyun #define CST4350_PKG_MODE(cs) ((cs & CST4350_PACKAGE_OPTION) >> CST4350_PACKAGE_SHIFT) 3584*4882a593Smuzhiyun 3585*4882a593Smuzhiyun #define CST4350_PKG_WLCSP(cs) (CST4350_PKG_MODE(cs) == (CST4350_PACKAGE_WLCSP)) 3586*4882a593Smuzhiyun #define CST4350_PKG_PCIE(cs) (CST4350_PKG_MODE(cs) == (CST4350_PACKAGE_PCIE)) 3587*4882a593Smuzhiyun #define CST4350_PKG_WLBGA(cs) (CST4350_PKG_MODE(cs) == (CST4350_PACKAGE_WLBGA)) 3588*4882a593Smuzhiyun #define CST4350_PKG_USB(cs) (CST4350_PKG_MODE(cs) == (CST4350_PACKAGE_USB)) 3589*4882a593Smuzhiyun #define CST4350_PKG_USB_HSIC(cs) (CST4350_PKG_MODE(cs) == (CST4350_PACKAGE_USB_HSIC)) 3590*4882a593Smuzhiyun 3591*4882a593Smuzhiyun /* 4350C0 USB PACKAGE using raw_sprom_present to indicate 40mHz xtal */ 3592*4882a593Smuzhiyun #define CST4350_PKG_USB_40M(cs) (cs & CST4350_RAW_SPROM_PRESENT) 3593*4882a593Smuzhiyun 3594*4882a593Smuzhiyun #define CST4350_CHIPMODE_SDIOD(cs) (CST4350_IFC_MODE(cs) == (CST4350_IFC_MODE_SDIOD)) 3595*4882a593Smuzhiyun #define CST4350_CHIPMODE_USB20D(cs) ((CST4350_IFC_MODE(cs)) == (CST4350_IFC_MODE_USB20D)) 3596*4882a593Smuzhiyun #define CST4350_CHIPMODE_HSIC20D(cs) (CST4350_IFC_MODE(cs) == (CST4350_IFC_MODE_HSIC20D)) 3597*4882a593Smuzhiyun #define CST4350_CHIPMODE_HSIC30D(cs) (CST4350_IFC_MODE(cs) == (CST4350_IFC_MODE_HSIC30D)) 3598*4882a593Smuzhiyun #define CST4350_CHIPMODE_USB30D(cs) (CST4350_IFC_MODE(cs) == (CST4350_IFC_MODE_USB30D)) 3599*4882a593Smuzhiyun #define CST4350_CHIPMODE_USB30D_WL(cs) (CST4350_IFC_MODE(cs) == (CST4350_IFC_MODE_USB30D_WL)) 3600*4882a593Smuzhiyun #define CST4350_CHIPMODE_PCIE(cs) (CST4350_IFC_MODE(cs) == (CST4350_IFC_MODE_PCIE)) 3601*4882a593Smuzhiyun 3602*4882a593Smuzhiyun /* strap_host_ifc strap value */ 3603*4882a593Smuzhiyun #define CST4350_HOST_IFC_MASK 0x00700000 3604*4882a593Smuzhiyun #define CST4350_HOST_IFC_SHIFT 20 3605*4882a593Smuzhiyun 3606*4882a593Smuzhiyun /* host_ifc raw mode */ 3607*4882a593Smuzhiyun #define CST4350_IFC_MODE_SDIOD 0x0 3608*4882a593Smuzhiyun #define CST4350_IFC_MODE_HSIC20D 0x1 3609*4882a593Smuzhiyun #define CST4350_IFC_MODE_HSIC30D 0x2 3610*4882a593Smuzhiyun #define CST4350_IFC_MODE_PCIE 0x3 3611*4882a593Smuzhiyun #define CST4350_IFC_MODE_USB20D 0x4 3612*4882a593Smuzhiyun #define CST4350_IFC_MODE_USB30D 0x5 3613*4882a593Smuzhiyun #define CST4350_IFC_MODE_USB30D_WL 0x6 3614*4882a593Smuzhiyun #define CST4350_IFC_MODE_USB30D_BT 0x7 3615*4882a593Smuzhiyun 3616*4882a593Smuzhiyun #define CST4350_IFC_MODE(cs) ((cs & CST4350_HOST_IFC_MASK) >> CST4350_HOST_IFC_SHIFT) 3617*4882a593Smuzhiyun 3618*4882a593Smuzhiyun /* 4350 PMU resources */ 3619*4882a593Smuzhiyun #define RES4350_LPLDO_PU 0 3620*4882a593Smuzhiyun #define RES4350_PMU_BG_PU 1 3621*4882a593Smuzhiyun #define RES4350_PMU_SLEEP 2 3622*4882a593Smuzhiyun #define RES4350_RSVD_3 3 3623*4882a593Smuzhiyun #define RES4350_CBUCK_LPOM_PU 4 3624*4882a593Smuzhiyun #define RES4350_CBUCK_PFM_PU 5 3625*4882a593Smuzhiyun #define RES4350_COLD_START_WAIT 6 3626*4882a593Smuzhiyun #define RES4350_RSVD_7 7 3627*4882a593Smuzhiyun #define RES4350_LNLDO_PU 8 3628*4882a593Smuzhiyun #define RES4350_XTALLDO_PU 9 3629*4882a593Smuzhiyun #define RES4350_LDO3P3_PU 10 3630*4882a593Smuzhiyun #define RES4350_OTP_PU 11 3631*4882a593Smuzhiyun #define RES4350_XTAL_PU 12 3632*4882a593Smuzhiyun #define RES4350_SR_CLK_START 13 3633*4882a593Smuzhiyun #define RES4350_LQ_AVAIL 14 3634*4882a593Smuzhiyun #define RES4350_LQ_START 15 3635*4882a593Smuzhiyun #define RES4350_PERST_OVR 16 3636*4882a593Smuzhiyun #define RES4350_WL_CORE_RDY 17 3637*4882a593Smuzhiyun #define RES4350_ILP_REQ 18 3638*4882a593Smuzhiyun #define RES4350_ALP_AVAIL 19 3639*4882a593Smuzhiyun #define RES4350_MINI_PMU 20 3640*4882a593Smuzhiyun #define RES4350_RADIO_PU 21 3641*4882a593Smuzhiyun #define RES4350_SR_CLK_STABLE 22 3642*4882a593Smuzhiyun #define RES4350_SR_SAVE_RESTORE 23 3643*4882a593Smuzhiyun #define RES4350_SR_PHY_PWRSW 24 3644*4882a593Smuzhiyun #define RES4350_SR_VDDM_PWRSW 25 3645*4882a593Smuzhiyun #define RES4350_SR_SUBCORE_PWRSW 26 3646*4882a593Smuzhiyun #define RES4350_SR_SLEEP 27 3647*4882a593Smuzhiyun #define RES4350_HT_START 28 3648*4882a593Smuzhiyun #define RES4350_HT_AVAIL 29 3649*4882a593Smuzhiyun #define RES4350_MACPHY_CLKAVAIL 30 3650*4882a593Smuzhiyun 3651*4882a593Smuzhiyun #define MUXENAB4350_UART_MASK (0x0000000f) 3652*4882a593Smuzhiyun #define MUXENAB4350_UART_SHIFT 0 3653*4882a593Smuzhiyun #define MUXENAB4350_HOSTWAKE_MASK (0x000000f0) /**< configure GPIO for host_wake */ 3654*4882a593Smuzhiyun #define MUXENAB4350_HOSTWAKE_SHIFT 4 3655*4882a593Smuzhiyun #define MUXENAB4349_UART_MASK (0xf) 3656*4882a593Smuzhiyun 3657*4882a593Smuzhiyun #define CC4350_GPIO_COUNT 16 3658*4882a593Smuzhiyun 3659*4882a593Smuzhiyun /* 4350 GCI function sel values */ 3660*4882a593Smuzhiyun #define CC4350_FNSEL_HWDEF (0) 3661*4882a593Smuzhiyun #define CC4350_FNSEL_SAMEASPIN (1) 3662*4882a593Smuzhiyun #define CC4350_FNSEL_UART (2) 3663*4882a593Smuzhiyun #define CC4350_FNSEL_SFLASH (3) 3664*4882a593Smuzhiyun #define CC4350_FNSEL_SPROM (4) 3665*4882a593Smuzhiyun #define CC4350_FNSEL_I2C (5) 3666*4882a593Smuzhiyun #define CC4350_FNSEL_MISC0 (6) 3667*4882a593Smuzhiyun #define CC4350_FNSEL_GCI (7) 3668*4882a593Smuzhiyun #define CC4350_FNSEL_MISC1 (8) 3669*4882a593Smuzhiyun #define CC4350_FNSEL_MISC2 (9) 3670*4882a593Smuzhiyun #define CC4350_FNSEL_PWDOG (10) 3671*4882a593Smuzhiyun #define CC4350_FNSEL_IND (12) 3672*4882a593Smuzhiyun #define CC4350_FNSEL_PDN (13) 3673*4882a593Smuzhiyun #define CC4350_FNSEL_PUP (14) 3674*4882a593Smuzhiyun #define CC4350_FNSEL_TRISTATE (15) 3675*4882a593Smuzhiyun #define CC4350C_FNSEL_UART (3) 3676*4882a593Smuzhiyun 3677*4882a593Smuzhiyun /* 4350 GPIO */ 3678*4882a593Smuzhiyun #define CC4350_PIN_GPIO_00 (0) 3679*4882a593Smuzhiyun #define CC4350_PIN_GPIO_01 (1) 3680*4882a593Smuzhiyun #define CC4350_PIN_GPIO_02 (2) 3681*4882a593Smuzhiyun #define CC4350_PIN_GPIO_03 (3) 3682*4882a593Smuzhiyun #define CC4350_PIN_GPIO_04 (4) 3683*4882a593Smuzhiyun #define CC4350_PIN_GPIO_05 (5) 3684*4882a593Smuzhiyun #define CC4350_PIN_GPIO_06 (6) 3685*4882a593Smuzhiyun #define CC4350_PIN_GPIO_07 (7) 3686*4882a593Smuzhiyun #define CC4350_PIN_GPIO_08 (8) 3687*4882a593Smuzhiyun #define CC4350_PIN_GPIO_09 (9) 3688*4882a593Smuzhiyun #define CC4350_PIN_GPIO_10 (10) 3689*4882a593Smuzhiyun #define CC4350_PIN_GPIO_11 (11) 3690*4882a593Smuzhiyun #define CC4350_PIN_GPIO_12 (12) 3691*4882a593Smuzhiyun #define CC4350_PIN_GPIO_13 (13) 3692*4882a593Smuzhiyun #define CC4350_PIN_GPIO_14 (14) 3693*4882a593Smuzhiyun #define CC4350_PIN_GPIO_15 (15) 3694*4882a593Smuzhiyun 3695*4882a593Smuzhiyun #define CC4350_RSVD_16_SHIFT 16 3696*4882a593Smuzhiyun 3697*4882a593Smuzhiyun #define CC2_4350_PHY_PWRSW_UPTIME_MASK (0xf << 0) 3698*4882a593Smuzhiyun #define CC2_4350_PHY_PWRSW_UPTIME_SHIFT (0) 3699*4882a593Smuzhiyun #define CC2_4350_VDDM_PWRSW_UPDELAY_MASK (0xf << 4) 3700*4882a593Smuzhiyun #define CC2_4350_VDDM_PWRSW_UPDELAY_SHIFT (4) 3701*4882a593Smuzhiyun #define CC2_4350_VDDM_PWRSW_UPTIME_MASK (0xf << 8) 3702*4882a593Smuzhiyun #define CC2_4350_VDDM_PWRSW_UPTIME_SHIFT (8) 3703*4882a593Smuzhiyun #define CC2_4350_SBC_PWRSW_DNDELAY_MASK (0x3 << 12) 3704*4882a593Smuzhiyun #define CC2_4350_SBC_PWRSW_DNDELAY_SHIFT (12) 3705*4882a593Smuzhiyun #define CC2_4350_PHY_PWRSW_DNDELAY_MASK (0x3 << 14) 3706*4882a593Smuzhiyun #define CC2_4350_PHY_PWRSW_DNDELAY_SHIFT (14) 3707*4882a593Smuzhiyun #define CC2_4350_VDDM_PWRSW_DNDELAY_MASK (0x3 << 16) 3708*4882a593Smuzhiyun #define CC2_4350_VDDM_PWRSW_DNDELAY_SHIFT (16) 3709*4882a593Smuzhiyun #define CC2_4350_VDDM_PWRSW_EN_MASK (1 << 20) 3710*4882a593Smuzhiyun #define CC2_4350_VDDM_PWRSW_EN_SHIFT (20) 3711*4882a593Smuzhiyun #define CC2_4350_MEMLPLDO_PWRSW_EN_MASK (1 << 21) 3712*4882a593Smuzhiyun #define CC2_4350_MEMLPLDO_PWRSW_EN_SHIFT (21) 3713*4882a593Smuzhiyun #define CC2_4350_SDIO_AOS_WAKEUP_MASK (1 << 24) 3714*4882a593Smuzhiyun #define CC2_4350_SDIO_AOS_WAKEUP_SHIFT (24) 3715*4882a593Smuzhiyun 3716*4882a593Smuzhiyun /* Applies to 4335/4350/4345 */ 3717*4882a593Smuzhiyun #define CC3_SR_CLK_SR_MEM_MASK (1 << 0) 3718*4882a593Smuzhiyun #define CC3_SR_CLK_SR_MEM_SHIFT (0) 3719*4882a593Smuzhiyun #define CC3_SR_BIT1_TBD_MASK (1 << 1) 3720*4882a593Smuzhiyun #define CC3_SR_BIT1_TBD_SHIFT (1) 3721*4882a593Smuzhiyun #define CC3_SR_ENGINE_ENABLE_MASK (1 << 2) 3722*4882a593Smuzhiyun #define CC3_SR_ENGINE_ENABLE_SHIFT (2) 3723*4882a593Smuzhiyun #define CC3_SR_BIT3_TBD_MASK (1 << 3) 3724*4882a593Smuzhiyun #define CC3_SR_BIT3_TBD_SHIFT (3) 3725*4882a593Smuzhiyun #define CC3_SR_MINDIV_FAST_CLK_MASK (0xF << 4) 3726*4882a593Smuzhiyun #define CC3_SR_MINDIV_FAST_CLK_SHIFT (4) 3727*4882a593Smuzhiyun #define CC3_SR_R23_SR2_RISE_EDGE_TRIG_MASK (1 << 8) 3728*4882a593Smuzhiyun #define CC3_SR_R23_SR2_RISE_EDGE_TRIG_SHIFT (8) 3729*4882a593Smuzhiyun #define CC3_SR_R23_SR2_FALL_EDGE_TRIG_MASK (1 << 9) 3730*4882a593Smuzhiyun #define CC3_SR_R23_SR2_FALL_EDGE_TRIG_SHIFT (9) 3731*4882a593Smuzhiyun #define CC3_SR_R23_SR_RISE_EDGE_TRIG_MASK (1 << 10) 3732*4882a593Smuzhiyun #define CC3_SR_R23_SR_RISE_EDGE_TRIG_SHIFT (10) 3733*4882a593Smuzhiyun #define CC3_SR_R23_SR_FALL_EDGE_TRIG_MASK (1 << 11) 3734*4882a593Smuzhiyun #define CC3_SR_R23_SR_FALL_EDGE_TRIG_SHIFT (11) 3735*4882a593Smuzhiyun #define CC3_SR_NUM_CLK_HIGH_MASK (0x7 << 12) 3736*4882a593Smuzhiyun #define CC3_SR_NUM_CLK_HIGH_SHIFT (12) 3737*4882a593Smuzhiyun #define CC3_SR_BIT15_TBD_MASK (1 << 15) 3738*4882a593Smuzhiyun #define CC3_SR_BIT15_TBD_SHIFT (15) 3739*4882a593Smuzhiyun #define CC3_SR_PHY_FUNC_PIC_MASK (1 << 16) 3740*4882a593Smuzhiyun #define CC3_SR_PHY_FUNC_PIC_SHIFT (16) 3741*4882a593Smuzhiyun #define CC3_SR_BIT17_19_TBD_MASK (0x7 << 17) 3742*4882a593Smuzhiyun #define CC3_SR_BIT17_19_TBD_SHIFT (17) 3743*4882a593Smuzhiyun #define CC3_SR_CHIP_TRIGGER_1_MASK (1 << 20) 3744*4882a593Smuzhiyun #define CC3_SR_CHIP_TRIGGER_1_SHIFT (20) 3745*4882a593Smuzhiyun #define CC3_SR_CHIP_TRIGGER_2_MASK (1 << 21) 3746*4882a593Smuzhiyun #define CC3_SR_CHIP_TRIGGER_2_SHIFT (21) 3747*4882a593Smuzhiyun #define CC3_SR_CHIP_TRIGGER_3_MASK (1 << 22) 3748*4882a593Smuzhiyun #define CC3_SR_CHIP_TRIGGER_3_SHIFT (22) 3749*4882a593Smuzhiyun #define CC3_SR_CHIP_TRIGGER_4_MASK (1 << 23) 3750*4882a593Smuzhiyun #define CC3_SR_CHIP_TRIGGER_4_SHIFT (23) 3751*4882a593Smuzhiyun #define CC3_SR_ALLOW_SBC_FUNC_PIC_MASK (1 << 24) 3752*4882a593Smuzhiyun #define CC3_SR_ALLOW_SBC_FUNC_PIC_SHIFT (24) 3753*4882a593Smuzhiyun #define CC3_SR_BIT25_26_TBD_MASK (0x3 << 25) 3754*4882a593Smuzhiyun #define CC3_SR_BIT25_26_TBD_SHIFT (25) 3755*4882a593Smuzhiyun #define CC3_SR_ALLOW_SBC_STBY_MASK (1 << 27) 3756*4882a593Smuzhiyun #define CC3_SR_ALLOW_SBC_STBY_SHIFT (27) 3757*4882a593Smuzhiyun #define CC3_SR_GPIO_MUX_MASK (0xF << 28) 3758*4882a593Smuzhiyun #define CC3_SR_GPIO_MUX_SHIFT (28) 3759*4882a593Smuzhiyun 3760*4882a593Smuzhiyun /* Applies to 4335/4350/4345 */ 3761*4882a593Smuzhiyun #define CC4_SR_INIT_ADDR_MASK (0x3FF0000) 3762*4882a593Smuzhiyun #define CC4_4350_SR_ASM_ADDR (0x30) 3763*4882a593Smuzhiyun #define CC4_4350_C0_SR_ASM_ADDR (0x0) 3764*4882a593Smuzhiyun #define CC4_4335_SR_ASM_ADDR (0x48) 3765*4882a593Smuzhiyun #define CC4_4345_SR_ASM_ADDR (0x48) 3766*4882a593Smuzhiyun #define CC4_SR_INIT_ADDR_SHIFT (16) 3767*4882a593Smuzhiyun 3768*4882a593Smuzhiyun #define CC4_4350_EN_SR_CLK_ALP_MASK (1 << 30) 3769*4882a593Smuzhiyun #define CC4_4350_EN_SR_CLK_ALP_SHIFT (30) 3770*4882a593Smuzhiyun #define CC4_4350_EN_SR_CLK_HT_MASK (1 << 31) 3771*4882a593Smuzhiyun #define CC4_4350_EN_SR_CLK_HT_SHIFT (31) 3772*4882a593Smuzhiyun 3773*4882a593Smuzhiyun #define VREG4_4350_MEMLPDO_PU_MASK (1 << 31) 3774*4882a593Smuzhiyun #define VREG4_4350_MEMLPDO_PU_SHIFT 31 3775*4882a593Smuzhiyun 3776*4882a593Smuzhiyun #define VREG6_4350_SR_EXT_CLKDIR_MASK (1 << 20) 3777*4882a593Smuzhiyun #define VREG6_4350_SR_EXT_CLKDIR_SHIFT 20 3778*4882a593Smuzhiyun #define VREG6_4350_SR_EXT_CLKDIV_MASK (0x3 << 21) 3779*4882a593Smuzhiyun #define VREG6_4350_SR_EXT_CLKDIV_SHIFT 21 3780*4882a593Smuzhiyun #define VREG6_4350_SR_EXT_CLKEN_MASK (1 << 23) 3781*4882a593Smuzhiyun #define VREG6_4350_SR_EXT_CLKEN_SHIFT 23 3782*4882a593Smuzhiyun 3783*4882a593Smuzhiyun #define CC5_4350_PMU_EN_ASSERT_MASK (1 << 13) 3784*4882a593Smuzhiyun #define CC5_4350_PMU_EN_ASSERT_SHIFT (13) 3785*4882a593Smuzhiyun 3786*4882a593Smuzhiyun #define CC6_4350_PCIE_CLKREQ_WAKEUP_MASK (1 << 4) 3787*4882a593Smuzhiyun #define CC6_4350_PCIE_CLKREQ_WAKEUP_SHIFT (4) 3788*4882a593Smuzhiyun #define CC6_4350_PMU_WAKEUP_ALPAVAIL_MASK (1 << 6) 3789*4882a593Smuzhiyun #define CC6_4350_PMU_WAKEUP_ALPAVAIL_SHIFT (6) 3790*4882a593Smuzhiyun #define CC6_4350_PMU_EN_EXT_PERST_MASK (1 << 17) 3791*4882a593Smuzhiyun #define CC6_4350_PMU_EN_EXT_PERST_SHIFT (17) 3792*4882a593Smuzhiyun #define CC6_4350_PMU_EN_WAKEUP_MASK (1 << 18) 3793*4882a593Smuzhiyun #define CC6_4350_PMU_EN_WAKEUP_SHIFT (18) 3794*4882a593Smuzhiyun 3795*4882a593Smuzhiyun #define CC7_4350_PMU_EN_ASSERT_L2_MASK (1 << 26) 3796*4882a593Smuzhiyun #define CC7_4350_PMU_EN_ASSERT_L2_SHIFT (26) 3797*4882a593Smuzhiyun #define CC7_4350_PMU_EN_MDIO_MASK (1 << 27) 3798*4882a593Smuzhiyun #define CC7_4350_PMU_EN_MDIO_SHIFT (27) 3799*4882a593Smuzhiyun 3800*4882a593Smuzhiyun #define CC6_4345_PMU_EN_PERST_DEASSERT_MASK (1 << 13) 3801*4882a593Smuzhiyun #define CC6_4345_PMU_EN_PERST_DEASSERT_SHIF (13) 3802*4882a593Smuzhiyun #define CC6_4345_PMU_EN_L2_DEASSERT_MASK (1 << 14) 3803*4882a593Smuzhiyun #define CC6_4345_PMU_EN_L2_DEASSERT_SHIF (14) 3804*4882a593Smuzhiyun #define CC6_4345_PMU_EN_ASSERT_L2_MASK (1 << 15) 3805*4882a593Smuzhiyun #define CC6_4345_PMU_EN_ASSERT_L2_SHIFT (15) 3806*4882a593Smuzhiyun #define CC6_4345_PMU_EN_MDIO_MASK (1 << 24) 3807*4882a593Smuzhiyun #define CC6_4345_PMU_EN_MDIO_SHIFT (24) 3808*4882a593Smuzhiyun 3809*4882a593Smuzhiyun /* 4347 GCI function sel values */ 3810*4882a593Smuzhiyun #define CC4347_FNSEL_HWDEF (0) 3811*4882a593Smuzhiyun #define CC4347_FNSEL_SAMEASPIN (1) 3812*4882a593Smuzhiyun #define CC4347_FNSEL_GPIO0 (2) 3813*4882a593Smuzhiyun #define CC4347_FNSEL_FUART (3) 3814*4882a593Smuzhiyun #define CC4347_FNSEL_GCI0 (4) 3815*4882a593Smuzhiyun #define CC4347_FNSEL_GCI1 (5) 3816*4882a593Smuzhiyun #define CC4347_FNSEL_DBG_UART (6) 3817*4882a593Smuzhiyun #define CC4347_FNSEL_SPI (7) 3818*4882a593Smuzhiyun #define CC4347_FNSEL_SPROM (8) 3819*4882a593Smuzhiyun #define CC4347_FNSEL_MISC0 (9) 3820*4882a593Smuzhiyun #define CC4347_FNSEL_MISC1 (10) 3821*4882a593Smuzhiyun #define CC4347_FNSEL_MISC2 (11) 3822*4882a593Smuzhiyun #define CC4347_FNSEL_IND (12) 3823*4882a593Smuzhiyun #define CC4347_FNSEL_PDN (13) 3824*4882a593Smuzhiyun #define CC4347_FNSEL_PUP (14) 3825*4882a593Smuzhiyun #define CC4347_FNSEL_TRISTATE (15) 3826*4882a593Smuzhiyun 3827*4882a593Smuzhiyun /* 4347 GPIO */ 3828*4882a593Smuzhiyun #define CC4347_PIN_GPIO_02 (2) 3829*4882a593Smuzhiyun #define CC4347_PIN_GPIO_03 (3) 3830*4882a593Smuzhiyun #define CC4347_PIN_GPIO_04 (4) 3831*4882a593Smuzhiyun #define CC4347_PIN_GPIO_05 (5) 3832*4882a593Smuzhiyun #define CC4347_PIN_GPIO_06 (6) 3833*4882a593Smuzhiyun #define CC4347_PIN_GPIO_07 (7) 3834*4882a593Smuzhiyun #define CC4347_PIN_GPIO_08 (8) 3835*4882a593Smuzhiyun #define CC4347_PIN_GPIO_09 (9) 3836*4882a593Smuzhiyun #define CC4347_PIN_GPIO_10 (10) 3837*4882a593Smuzhiyun #define CC4347_PIN_GPIO_11 (11) 3838*4882a593Smuzhiyun #define CC4347_PIN_GPIO_12 (12) 3839*4882a593Smuzhiyun #define CC4347_PIN_GPIO_13 (13) 3840*4882a593Smuzhiyun /* GCI chipcontrol register indices */ 3841*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_00 (0) 3842*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_01 (1) 3843*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_02 (2) 3844*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_03 (3) 3845*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_04 (4) 3846*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_05 (5) 3847*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_06 (6) 3848*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_07 (7) 3849*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_08 (8) 3850*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_09 (9) 3851*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_10 (10) 3852*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_10 (10) 3853*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_11 (11) 3854*4882a593Smuzhiyun #define CC_GCI_XTAL_BUFSTRG_NFC (0xff << 12) 3855*4882a593Smuzhiyun 3856*4882a593Smuzhiyun #define CC_GCI_04_SDIO_DRVSTR_SHIFT 15 3857*4882a593Smuzhiyun #define CC_GCI_04_SDIO_DRVSTR_MASK (0x0f << CC_GCI_04_SDIO_DRVSTR_SHIFT) /* 0x00078000 */ 3858*4882a593Smuzhiyun #define CC_GCI_04_SDIO_DRVSTR_OVERRIDE_BIT (1 << 18) 3859*4882a593Smuzhiyun #define CC_GCI_04_SDIO_DRVSTR_DEFAULT_MA 14 3860*4882a593Smuzhiyun #define CC_GCI_04_SDIO_DRVSTR_MIN_MA 2 3861*4882a593Smuzhiyun #define CC_GCI_04_SDIO_DRVSTR_MAX_MA 16 3862*4882a593Smuzhiyun 3863*4882a593Smuzhiyun #define CC_GCI_06_JTAG_SEL_SHIFT 4 3864*4882a593Smuzhiyun #define CC_GCI_06_JTAG_SEL_MASK (1 << 4) 3865*4882a593Smuzhiyun 3866*4882a593Smuzhiyun #define CC_GCI_NUMCHIPCTRLREGS(cap1) ((cap1 & 0xF00) >> 8) 3867*4882a593Smuzhiyun 3868*4882a593Smuzhiyun #define CC_GCI_03_LPFLAGS_SFLASH_MASK (0xFFFFFF << 8) 3869*4882a593Smuzhiyun #define CC_GCI_03_LPFLAGS_SFLASH_VAL (0xCCCCCC << 8) 3870*4882a593Smuzhiyun #define GPIO_CTRL_REG_DISABLE_INTERRUPT (3 << 9) 3871*4882a593Smuzhiyun #define GPIO_CTRL_REG_COUNT 40 3872*4882a593Smuzhiyun 3873*4882a593Smuzhiyun /* GCI chipstatus register indices */ 3874*4882a593Smuzhiyun #define GCI_CHIPSTATUS_00 (0) 3875*4882a593Smuzhiyun #define GCI_CHIPSTATUS_01 (1) 3876*4882a593Smuzhiyun #define GCI_CHIPSTATUS_02 (2) 3877*4882a593Smuzhiyun #define GCI_CHIPSTATUS_03 (3) 3878*4882a593Smuzhiyun #define GCI_CHIPSTATUS_04 (4) 3879*4882a593Smuzhiyun #define GCI_CHIPSTATUS_05 (5) 3880*4882a593Smuzhiyun #define GCI_CHIPSTATUS_06 (6) 3881*4882a593Smuzhiyun #define GCI_CHIPSTATUS_07 (7) 3882*4882a593Smuzhiyun #define GCI_CHIPSTATUS_08 (8) 3883*4882a593Smuzhiyun #define GCI_CHIPSTATUS_09 (9) 3884*4882a593Smuzhiyun #define GCI_CHIPSTATUS_10 (10) 3885*4882a593Smuzhiyun #define GCI_CHIPSTATUS_11 (11) 3886*4882a593Smuzhiyun #define GCI_CHIPSTATUS_12 (12) 3887*4882a593Smuzhiyun #define GCI_CHIPSTATUS_13 (13) 3888*4882a593Smuzhiyun 3889*4882a593Smuzhiyun /* 43021 GCI chipstatus registers */ 3890*4882a593Smuzhiyun #define GCI43012_CHIPSTATUS_07_BBPLL_LOCK_MASK (1 << 3) 3891*4882a593Smuzhiyun 3892*4882a593Smuzhiyun /* 4345 PMU resources */ 3893*4882a593Smuzhiyun #define RES4345_LPLDO_PU 0 3894*4882a593Smuzhiyun #define RES4345_PMU_BG_PU 1 3895*4882a593Smuzhiyun #define RES4345_PMU_SLEEP 2 3896*4882a593Smuzhiyun #define RES4345_HSICLDO_PU 3 3897*4882a593Smuzhiyun #define RES4345_CBUCK_LPOM_PU 4 3898*4882a593Smuzhiyun #define RES4345_CBUCK_PFM_PU 5 3899*4882a593Smuzhiyun #define RES4345_COLD_START_WAIT 6 3900*4882a593Smuzhiyun #define RES4345_RSVD_7 7 3901*4882a593Smuzhiyun #define RES4345_LNLDO_PU 8 3902*4882a593Smuzhiyun #define RES4345_XTALLDO_PU 9 3903*4882a593Smuzhiyun #define RES4345_LDO3P3_PU 10 3904*4882a593Smuzhiyun #define RES4345_OTP_PU 11 3905*4882a593Smuzhiyun #define RES4345_XTAL_PU 12 3906*4882a593Smuzhiyun #define RES4345_SR_CLK_START 13 3907*4882a593Smuzhiyun #define RES4345_LQ_AVAIL 14 3908*4882a593Smuzhiyun #define RES4345_LQ_START 15 3909*4882a593Smuzhiyun #define RES4345_PERST_OVR 16 3910*4882a593Smuzhiyun #define RES4345_WL_CORE_RDY 17 3911*4882a593Smuzhiyun #define RES4345_ILP_REQ 18 3912*4882a593Smuzhiyun #define RES4345_ALP_AVAIL 19 3913*4882a593Smuzhiyun #define RES4345_MINI_PMU 20 3914*4882a593Smuzhiyun #define RES4345_RADIO_PU 21 3915*4882a593Smuzhiyun #define RES4345_SR_CLK_STABLE 22 3916*4882a593Smuzhiyun #define RES4345_SR_SAVE_RESTORE 23 3917*4882a593Smuzhiyun #define RES4345_SR_PHY_PWRSW 24 3918*4882a593Smuzhiyun #define RES4345_SR_VDDM_PWRSW 25 3919*4882a593Smuzhiyun #define RES4345_SR_SUBCORE_PWRSW 26 3920*4882a593Smuzhiyun #define RES4345_SR_SLEEP 27 3921*4882a593Smuzhiyun #define RES4345_HT_START 28 3922*4882a593Smuzhiyun #define RES4345_HT_AVAIL 29 3923*4882a593Smuzhiyun #define RES4345_MACPHY_CLK_AVAIL 30 3924*4882a593Smuzhiyun 3925*4882a593Smuzhiyun /* 43012 pins 3926*4882a593Smuzhiyun * note: only the values set as default/used are added here. 3927*4882a593Smuzhiyun */ 3928*4882a593Smuzhiyun #define CC43012_PIN_GPIO_00 (0) 3929*4882a593Smuzhiyun #define CC43012_PIN_GPIO_01 (1) 3930*4882a593Smuzhiyun #define CC43012_PIN_GPIO_02 (2) 3931*4882a593Smuzhiyun #define CC43012_PIN_GPIO_03 (3) 3932*4882a593Smuzhiyun #define CC43012_PIN_GPIO_04 (4) 3933*4882a593Smuzhiyun #define CC43012_PIN_GPIO_05 (5) 3934*4882a593Smuzhiyun #define CC43012_PIN_GPIO_06 (6) 3935*4882a593Smuzhiyun #define CC43012_PIN_GPIO_07 (7) 3936*4882a593Smuzhiyun #define CC43012_PIN_GPIO_08 (8) 3937*4882a593Smuzhiyun #define CC43012_PIN_GPIO_09 (9) 3938*4882a593Smuzhiyun #define CC43012_PIN_GPIO_10 (10) 3939*4882a593Smuzhiyun #define CC43012_PIN_GPIO_11 (11) 3940*4882a593Smuzhiyun #define CC43012_PIN_GPIO_12 (12) 3941*4882a593Smuzhiyun #define CC43012_PIN_GPIO_13 (13) 3942*4882a593Smuzhiyun #define CC43012_PIN_GPIO_14 (14) 3943*4882a593Smuzhiyun #define CC43012_PIN_GPIO_15 (15) 3944*4882a593Smuzhiyun 3945*4882a593Smuzhiyun /* 43012 GCI function sel values */ 3946*4882a593Smuzhiyun #define CC43012_FNSEL_HWDEF (0) 3947*4882a593Smuzhiyun #define CC43012_FNSEL_SAMEASPIN (1) 3948*4882a593Smuzhiyun #define CC43012_FNSEL_GPIO0 (2) 3949*4882a593Smuzhiyun #define CC43012_FNSEL_GPIO1 (3) 3950*4882a593Smuzhiyun #define CC43012_FNSEL_GCI0 (4) 3951*4882a593Smuzhiyun #define CC43012_FNSEL_GCI1 (5) 3952*4882a593Smuzhiyun #define CC43012_FNSEL_DBG_UART (6) 3953*4882a593Smuzhiyun #define CC43012_FNSEL_I2C (7) 3954*4882a593Smuzhiyun #define CC43012_FNSEL_BT_SFLASH (8) 3955*4882a593Smuzhiyun #define CC43012_FNSEL_MISC0 (9) 3956*4882a593Smuzhiyun #define CC43012_FNSEL_MISC1 (10) 3957*4882a593Smuzhiyun #define CC43012_FNSEL_MISC2 (11) 3958*4882a593Smuzhiyun #define CC43012_FNSEL_IND (12) 3959*4882a593Smuzhiyun #define CC43012_FNSEL_PDN (13) 3960*4882a593Smuzhiyun #define CC43012_FNSEL_PUP (14) 3961*4882a593Smuzhiyun #define CC43012_FNSEL_TRI (15) 3962*4882a593Smuzhiyun 3963*4882a593Smuzhiyun /* 4335 pins 3964*4882a593Smuzhiyun * note: only the values set as default/used are added here. 3965*4882a593Smuzhiyun */ 3966*4882a593Smuzhiyun #define CC4335_PIN_GPIO_00 (0) 3967*4882a593Smuzhiyun #define CC4335_PIN_GPIO_01 (1) 3968*4882a593Smuzhiyun #define CC4335_PIN_GPIO_02 (2) 3969*4882a593Smuzhiyun #define CC4335_PIN_GPIO_03 (3) 3970*4882a593Smuzhiyun #define CC4335_PIN_GPIO_04 (4) 3971*4882a593Smuzhiyun #define CC4335_PIN_GPIO_05 (5) 3972*4882a593Smuzhiyun #define CC4335_PIN_GPIO_06 (6) 3973*4882a593Smuzhiyun #define CC4335_PIN_GPIO_07 (7) 3974*4882a593Smuzhiyun #define CC4335_PIN_GPIO_08 (8) 3975*4882a593Smuzhiyun #define CC4335_PIN_GPIO_09 (9) 3976*4882a593Smuzhiyun #define CC4335_PIN_GPIO_10 (10) 3977*4882a593Smuzhiyun #define CC4335_PIN_GPIO_11 (11) 3978*4882a593Smuzhiyun #define CC4335_PIN_GPIO_12 (12) 3979*4882a593Smuzhiyun #define CC4335_PIN_GPIO_13 (13) 3980*4882a593Smuzhiyun #define CC4335_PIN_GPIO_14 (14) 3981*4882a593Smuzhiyun #define CC4335_PIN_GPIO_15 (15) 3982*4882a593Smuzhiyun #define CC4335_PIN_SDIO_CLK (16) 3983*4882a593Smuzhiyun #define CC4335_PIN_SDIO_CMD (17) 3984*4882a593Smuzhiyun #define CC4335_PIN_SDIO_DATA0 (18) 3985*4882a593Smuzhiyun #define CC4335_PIN_SDIO_DATA1 (19) 3986*4882a593Smuzhiyun #define CC4335_PIN_SDIO_DATA2 (20) 3987*4882a593Smuzhiyun #define CC4335_PIN_SDIO_DATA3 (21) 3988*4882a593Smuzhiyun #define CC4335_PIN_RF_SW_CTRL_6 (22) 3989*4882a593Smuzhiyun #define CC4335_PIN_RF_SW_CTRL_7 (23) 3990*4882a593Smuzhiyun #define CC4335_PIN_RF_SW_CTRL_8 (24) 3991*4882a593Smuzhiyun #define CC4335_PIN_RF_SW_CTRL_9 (25) 3992*4882a593Smuzhiyun /* Last GPIO Pad */ 3993*4882a593Smuzhiyun #define CC4335_PIN_GPIO_LAST (31) 3994*4882a593Smuzhiyun 3995*4882a593Smuzhiyun /* 4335 GCI function sel values 3996*4882a593Smuzhiyun */ 3997*4882a593Smuzhiyun #define CC4335_FNSEL_HWDEF (0) 3998*4882a593Smuzhiyun #define CC4335_FNSEL_SAMEASPIN (1) 3999*4882a593Smuzhiyun #define CC4335_FNSEL_GPIO0 (2) 4000*4882a593Smuzhiyun #define CC4335_FNSEL_GPIO1 (3) 4001*4882a593Smuzhiyun #define CC4335_FNSEL_GCI0 (4) 4002*4882a593Smuzhiyun #define CC4335_FNSEL_GCI1 (5) 4003*4882a593Smuzhiyun #define CC4335_FNSEL_UART (6) 4004*4882a593Smuzhiyun #define CC4335_FNSEL_SFLASH (7) 4005*4882a593Smuzhiyun #define CC4335_FNSEL_SPROM (8) 4006*4882a593Smuzhiyun #define CC4335_FNSEL_MISC0 (9) 4007*4882a593Smuzhiyun #define CC4335_FNSEL_MISC1 (10) 4008*4882a593Smuzhiyun #define CC4335_FNSEL_MISC2 (11) 4009*4882a593Smuzhiyun #define CC4335_FNSEL_IND (12) 4010*4882a593Smuzhiyun #define CC4335_FNSEL_PDN (13) 4011*4882a593Smuzhiyun #define CC4335_FNSEL_PUP (14) 4012*4882a593Smuzhiyun #define CC4335_FNSEL_TRI (15) 4013*4882a593Smuzhiyun 4014*4882a593Smuzhiyun /* GCI Core Control Reg */ 4015*4882a593Smuzhiyun #define GCI_CORECTRL_SR_MASK (1 << 0) /**< SECI block Reset */ 4016*4882a593Smuzhiyun #define GCI_CORECTRL_RSL_MASK (1 << 1) /**< ResetSECILogic */ 4017*4882a593Smuzhiyun #define GCI_CORECTRL_ES_MASK (1 << 2) /**< EnableSECI */ 4018*4882a593Smuzhiyun #define GCI_CORECTRL_FSL_MASK (1 << 3) /**< Force SECI Out Low */ 4019*4882a593Smuzhiyun #define GCI_CORECTRL_SOM_MASK (7 << 4) /**< SECI Op Mode */ 4020*4882a593Smuzhiyun #define GCI_CORECTRL_US_MASK (1 << 7) /**< Update SECI */ 4021*4882a593Smuzhiyun #define GCI_CORECTRL_BOS_MASK (1 << 8) /**< Break On Sleep */ 4022*4882a593Smuzhiyun #define GCI_CORECTRL_FORCEREGCLK_MASK (1 << 18) /* ForceRegClk */ 4023*4882a593Smuzhiyun 4024*4882a593Smuzhiyun /* 4345 pins 4025*4882a593Smuzhiyun * note: only the values set as default/used are added here. 4026*4882a593Smuzhiyun */ 4027*4882a593Smuzhiyun #define CC4345_PIN_GPIO_00 (0) 4028*4882a593Smuzhiyun #define CC4345_PIN_GPIO_01 (1) 4029*4882a593Smuzhiyun #define CC4345_PIN_GPIO_02 (2) 4030*4882a593Smuzhiyun #define CC4345_PIN_GPIO_03 (3) 4031*4882a593Smuzhiyun #define CC4345_PIN_GPIO_04 (4) 4032*4882a593Smuzhiyun #define CC4345_PIN_GPIO_05 (5) 4033*4882a593Smuzhiyun #define CC4345_PIN_GPIO_06 (6) 4034*4882a593Smuzhiyun #define CC4345_PIN_GPIO_07 (7) 4035*4882a593Smuzhiyun #define CC4345_PIN_GPIO_08 (8) 4036*4882a593Smuzhiyun #define CC4345_PIN_GPIO_09 (9) 4037*4882a593Smuzhiyun #define CC4345_PIN_GPIO_10 (10) 4038*4882a593Smuzhiyun #define CC4345_PIN_GPIO_11 (11) 4039*4882a593Smuzhiyun #define CC4345_PIN_GPIO_12 (12) 4040*4882a593Smuzhiyun #define CC4345_PIN_GPIO_13 (13) 4041*4882a593Smuzhiyun #define CC4345_PIN_GPIO_14 (14) 4042*4882a593Smuzhiyun #define CC4345_PIN_GPIO_15 (15) 4043*4882a593Smuzhiyun #define CC4345_PIN_GPIO_16 (16) 4044*4882a593Smuzhiyun #define CC4345_PIN_SDIO_CLK (17) 4045*4882a593Smuzhiyun #define CC4345_PIN_SDIO_CMD (18) 4046*4882a593Smuzhiyun #define CC4345_PIN_SDIO_DATA0 (19) 4047*4882a593Smuzhiyun #define CC4345_PIN_SDIO_DATA1 (20) 4048*4882a593Smuzhiyun #define CC4345_PIN_SDIO_DATA2 (21) 4049*4882a593Smuzhiyun #define CC4345_PIN_SDIO_DATA3 (22) 4050*4882a593Smuzhiyun #define CC4345_PIN_RF_SW_CTRL_0 (23) 4051*4882a593Smuzhiyun #define CC4345_PIN_RF_SW_CTRL_1 (24) 4052*4882a593Smuzhiyun #define CC4345_PIN_RF_SW_CTRL_2 (25) 4053*4882a593Smuzhiyun #define CC4345_PIN_RF_SW_CTRL_3 (26) 4054*4882a593Smuzhiyun #define CC4345_PIN_RF_SW_CTRL_4 (27) 4055*4882a593Smuzhiyun #define CC4345_PIN_RF_SW_CTRL_5 (28) 4056*4882a593Smuzhiyun #define CC4345_PIN_RF_SW_CTRL_6 (29) 4057*4882a593Smuzhiyun #define CC4345_PIN_RF_SW_CTRL_7 (30) 4058*4882a593Smuzhiyun #define CC4345_PIN_RF_SW_CTRL_8 (31) 4059*4882a593Smuzhiyun #define CC4345_PIN_RF_SW_CTRL_9 (32) 4060*4882a593Smuzhiyun 4061*4882a593Smuzhiyun /* 4345 GCI function sel values 4062*4882a593Smuzhiyun */ 4063*4882a593Smuzhiyun #define CC4345_FNSEL_HWDEF (0) 4064*4882a593Smuzhiyun #define CC4345_FNSEL_SAMEASPIN (1) 4065*4882a593Smuzhiyun #define CC4345_FNSEL_GPIO0 (2) 4066*4882a593Smuzhiyun #define CC4345_FNSEL_GPIO1 (3) 4067*4882a593Smuzhiyun #define CC4345_FNSEL_GCI0 (4) 4068*4882a593Smuzhiyun #define CC4345_FNSEL_GCI1 (5) 4069*4882a593Smuzhiyun #define CC4345_FNSEL_UART (6) 4070*4882a593Smuzhiyun #define CC4345_FNSEL_SFLASH (7) 4071*4882a593Smuzhiyun #define CC4345_FNSEL_SPROM (8) 4072*4882a593Smuzhiyun #define CC4345_FNSEL_MISC0 (9) 4073*4882a593Smuzhiyun #define CC4345_FNSEL_MISC1 (10) 4074*4882a593Smuzhiyun #define CC4345_FNSEL_MISC2 (11) 4075*4882a593Smuzhiyun #define CC4345_FNSEL_IND (12) 4076*4882a593Smuzhiyun #define CC4345_FNSEL_PDN (13) 4077*4882a593Smuzhiyun #define CC4345_FNSEL_PUP (14) 4078*4882a593Smuzhiyun #define CC4345_FNSEL_TRI (15) 4079*4882a593Smuzhiyun 4080*4882a593Smuzhiyun #define MUXENAB4345_UART_MASK (0x0000000f) 4081*4882a593Smuzhiyun #define MUXENAB4345_UART_SHIFT 0 4082*4882a593Smuzhiyun #define MUXENAB4345_HOSTWAKE_MASK (0x000000f0) 4083*4882a593Smuzhiyun #define MUXENAB4345_HOSTWAKE_SHIFT 4 4084*4882a593Smuzhiyun 4085*4882a593Smuzhiyun /* 4349 Group (4349, 4355, 4359) GCI AVS function sel values */ 4086*4882a593Smuzhiyun #define CC4349_GRP_GCI_AVS_CTRL_MASK (0xffe00000) 4087*4882a593Smuzhiyun #define CC4349_GRP_GCI_AVS_CTRL_SHIFT (21) 4088*4882a593Smuzhiyun #define CC4349_GRP_GCI_AVS_CTRL_ENAB (1 << 5) 4089*4882a593Smuzhiyun 4090*4882a593Smuzhiyun /* 4345 GCI AVS function sel values */ 4091*4882a593Smuzhiyun #define CC4345_GCI_AVS_CTRL_MASK (0xfc) 4092*4882a593Smuzhiyun #define CC4345_GCI_AVS_CTRL_SHIFT (2) 4093*4882a593Smuzhiyun #define CC4345_GCI_AVS_CTRL_ENAB (1 << 5) 4094*4882a593Smuzhiyun 4095*4882a593Smuzhiyun /* 43430 Pin */ 4096*4882a593Smuzhiyun #define CC43430_PIN_GPIO_00 (0) 4097*4882a593Smuzhiyun #define CC43430_PIN_GPIO_01 (1) 4098*4882a593Smuzhiyun #define CC43430_PIN_GPIO_02 (2) 4099*4882a593Smuzhiyun #define CC43430_PIN_GPIO_07 (7) 4100*4882a593Smuzhiyun #define CC43430_PIN_GPIO_08 (8) 4101*4882a593Smuzhiyun #define CC43430_PIN_GPIO_09 (9) 4102*4882a593Smuzhiyun #define CC43430_PIN_GPIO_10 (10) 4103*4882a593Smuzhiyun 4104*4882a593Smuzhiyun #define CC43430_FNSEL_SDIO_INT (2) 4105*4882a593Smuzhiyun #define CC43430_FNSEL_6_FAST_UART (6) 4106*4882a593Smuzhiyun #define CC43430_FNSEL_10_FAST_UART (10) 4107*4882a593Smuzhiyun 4108*4882a593Smuzhiyun #define MUXENAB43430_UART_MASK (0x0000000f) 4109*4882a593Smuzhiyun #define MUXENAB43430_UART_SHIFT 0 4110*4882a593Smuzhiyun #define MUXENAB43430_HOSTWAKE_MASK (0x000000f0) /* configure GPIO for SDIO host_wake */ 4111*4882a593Smuzhiyun #define MUXENAB43430_HOSTWAKE_SHIFT 4 4112*4882a593Smuzhiyun 4113*4882a593Smuzhiyun #define CC43430_FNSEL_SAMEASPIN (1) 4114*4882a593Smuzhiyun #define CC43430_RFSWCTRL_EN_MASK (0x7f8) 4115*4882a593Smuzhiyun #define CC43430_RFSWCTRL_EN_SHIFT (3) 4116*4882a593Smuzhiyun 4117*4882a593Smuzhiyun /* GCI GPIO for function sel GCI-0/GCI-1 */ 4118*4882a593Smuzhiyun #define CC_GCI_GPIO_0 (0) 4119*4882a593Smuzhiyun #define CC_GCI_GPIO_1 (1) 4120*4882a593Smuzhiyun #define CC_GCI_GPIO_2 (2) 4121*4882a593Smuzhiyun #define CC_GCI_GPIO_3 (3) 4122*4882a593Smuzhiyun #define CC_GCI_GPIO_4 (4) 4123*4882a593Smuzhiyun #define CC_GCI_GPIO_5 (5) 4124*4882a593Smuzhiyun #define CC_GCI_GPIO_6 (6) 4125*4882a593Smuzhiyun #define CC_GCI_GPIO_7 (7) 4126*4882a593Smuzhiyun #define CC_GCI_GPIO_8 (8) 4127*4882a593Smuzhiyun #define CC_GCI_GPIO_9 (9) 4128*4882a593Smuzhiyun #define CC_GCI_GPIO_10 (10) 4129*4882a593Smuzhiyun #define CC_GCI_GPIO_11 (11) 4130*4882a593Smuzhiyun #define CC_GCI_GPIO_12 (12) 4131*4882a593Smuzhiyun #define CC_GCI_GPIO_13 (13) 4132*4882a593Smuzhiyun #define CC_GCI_GPIO_14 (14) 4133*4882a593Smuzhiyun #define CC_GCI_GPIO_15 (15) 4134*4882a593Smuzhiyun 4135*4882a593Smuzhiyun /* indicates Invalid GPIO, e.g. when PAD GPIO doesn't map to GCI GPIO */ 4136*4882a593Smuzhiyun #define CC_GCI_GPIO_INVALID 0xFF 4137*4882a593Smuzhiyun 4138*4882a593Smuzhiyun /* find the 4 bit mask given the bit position */ 4139*4882a593Smuzhiyun #define GCIMASK(pos) (((uint32)0xF) << pos) 4140*4882a593Smuzhiyun /* get the value which can be used to directly OR with chipcontrol reg */ 4141*4882a593Smuzhiyun #define GCIPOSVAL(val, pos) ((((uint32)val) << pos) & GCIMASK(pos)) 4142*4882a593Smuzhiyun /* Extract nibble from a given position */ 4143*4882a593Smuzhiyun #define GCIGETNBL(val, pos) ((val >> pos) & 0xF) 4144*4882a593Smuzhiyun 4145*4882a593Smuzhiyun /* find the 8 bit mask given the bit position */ 4146*4882a593Smuzhiyun #define GCIMASK_8B(pos) (((uint32)0xFF) << pos) 4147*4882a593Smuzhiyun /* get the value which can be used to directly OR with chipcontrol reg */ 4148*4882a593Smuzhiyun #define GCIPOSVAL_8B(val, pos) ((((uint32)val) << pos) & GCIMASK_8B(pos)) 4149*4882a593Smuzhiyun /* Extract nibble from a given position */ 4150*4882a593Smuzhiyun #define GCIGETNBL_8B(val, pos) ((val >> pos) & 0xFF) 4151*4882a593Smuzhiyun 4152*4882a593Smuzhiyun /* find the 4 bit mask given the bit position */ 4153*4882a593Smuzhiyun #define GCIMASK_4B(pos) (((uint32)0xF) << pos) 4154*4882a593Smuzhiyun /* get the value which can be used to directly OR with chipcontrol reg */ 4155*4882a593Smuzhiyun #define GCIPOSVAL_4B(val, pos) ((((uint32)val) << pos) & GCIMASK_4B(pos)) 4156*4882a593Smuzhiyun /* Extract nibble from a given position */ 4157*4882a593Smuzhiyun #define GCIGETNBL_4B(val, pos) ((val >> pos) & 0xF) 4158*4882a593Smuzhiyun 4159*4882a593Smuzhiyun /* 4335 GCI Intstatus(Mask)/WakeMask Register bits. */ 4160*4882a593Smuzhiyun #define GCI_INTSTATUS_RBI (1 << 0) /**< Rx Break Interrupt */ 4161*4882a593Smuzhiyun #define GCI_INTSTATUS_UB (1 << 1) /**< UART Break Interrupt */ 4162*4882a593Smuzhiyun #define GCI_INTSTATUS_SPE (1 << 2) /**< SECI Parity Error Interrupt */ 4163*4882a593Smuzhiyun #define GCI_INTSTATUS_SFE (1 << 3) /**< SECI Framing Error Interrupt */ 4164*4882a593Smuzhiyun #define GCI_INTSTATUS_SRITI (1 << 9) /**< SECI Rx Idle Timer Interrupt */ 4165*4882a593Smuzhiyun #define GCI_INTSTATUS_STFF (1 << 10) /**< SECI Tx FIFO Full Interrupt */ 4166*4882a593Smuzhiyun #define GCI_INTSTATUS_STFAE (1 << 11) /**< SECI Tx FIFO Almost Empty Intr */ 4167*4882a593Smuzhiyun #define GCI_INTSTATUS_SRFAF (1 << 12) /**< SECI Rx FIFO Almost Full */ 4168*4882a593Smuzhiyun #define GCI_INTSTATUS_SRFNE (1 << 14) /**< SECI Rx FIFO Not Empty */ 4169*4882a593Smuzhiyun #define GCI_INTSTATUS_SRFOF (1 << 15) /**< SECI Rx FIFO Not Empty Timeout */ 4170*4882a593Smuzhiyun #define GCI_INTSTATUS_EVENT (1 << 21) /* GCI Event Interrupt */ 4171*4882a593Smuzhiyun #define GCI_INTSTATUS_LEVELWAKE (1 << 22) /* GCI Wake Level Interrupt */ 4172*4882a593Smuzhiyun #define GCI_INTSTATUS_EVENTWAKE (1 << 23) /* GCI Wake Event Interrupt */ 4173*4882a593Smuzhiyun #define GCI_INTSTATUS_GPIOINT (1 << 25) /**< GCIGpioInt */ 4174*4882a593Smuzhiyun #define GCI_INTSTATUS_GPIOWAKE (1 << 26) /**< GCIGpioWake */ 4175*4882a593Smuzhiyun #define GCI_INTSTATUS_LHLWLWAKE (1 << 30) /* LHL WL wake */ 4176*4882a593Smuzhiyun 4177*4882a593Smuzhiyun /* 4335 GCI IntMask Register bits. */ 4178*4882a593Smuzhiyun #define GCI_INTMASK_RBI (1 << 0) /**< Rx Break Interrupt */ 4179*4882a593Smuzhiyun #define GCI_INTMASK_UB (1 << 1) /**< UART Break Interrupt */ 4180*4882a593Smuzhiyun #define GCI_INTMASK_SPE (1 << 2) /**< SECI Parity Error Interrupt */ 4181*4882a593Smuzhiyun #define GCI_INTMASK_SFE (1 << 3) /**< SECI Framing Error Interrupt */ 4182*4882a593Smuzhiyun #define GCI_INTMASK_SRITI (1 << 9) /**< SECI Rx Idle Timer Interrupt */ 4183*4882a593Smuzhiyun #define GCI_INTMASK_STFF (1 << 10) /**< SECI Tx FIFO Full Interrupt */ 4184*4882a593Smuzhiyun #define GCI_INTMASK_STFAE (1 << 11) /**< SECI Tx FIFO Almost Empty Intr */ 4185*4882a593Smuzhiyun #define GCI_INTMASK_SRFAF (1 << 12) /**< SECI Rx FIFO Almost Full */ 4186*4882a593Smuzhiyun #define GCI_INTMASK_SRFNE (1 << 14) /**< SECI Rx FIFO Not Empty */ 4187*4882a593Smuzhiyun #define GCI_INTMASK_SRFOF (1 << 15) /**< SECI Rx FIFO Not Empty Timeout */ 4188*4882a593Smuzhiyun #define GCI_INTMASK_EVENT (1 << 21) /* GCI Event Interrupt */ 4189*4882a593Smuzhiyun #define GCI_INTMASK_LEVELWAKE (1 << 22) /* GCI Wake Level Interrupt */ 4190*4882a593Smuzhiyun #define GCI_INTMASK_EVENTWAKE (1 << 23) /* GCI Wake Event Interrupt */ 4191*4882a593Smuzhiyun #define GCI_INTMASK_GPIOINT (1 << 25) /**< GCIGpioInt */ 4192*4882a593Smuzhiyun #define GCI_INTMASK_GPIOWAKE (1 << 26) /**< GCIGpioWake */ 4193*4882a593Smuzhiyun #define GCI_INTMASK_LHLWLWAKE (1 << 30) /* LHL WL wake */ 4194*4882a593Smuzhiyun 4195*4882a593Smuzhiyun /* 4335 GCI WakeMask Register bits. */ 4196*4882a593Smuzhiyun #define GCI_WAKEMASK_RBI (1 << 0) /**< Rx Break Interrupt */ 4197*4882a593Smuzhiyun #define GCI_WAKEMASK_UB (1 << 1) /**< UART Break Interrupt */ 4198*4882a593Smuzhiyun #define GCI_WAKEMASK_SPE (1 << 2) /**< SECI Parity Error Interrupt */ 4199*4882a593Smuzhiyun #define GCI_WAKEMASK_SFE (1 << 3) /**< SECI Framing Error Interrupt */ 4200*4882a593Smuzhiyun #define GCI_WAKE_SRITI (1 << 9) /**< SECI Rx Idle Timer Interrupt */ 4201*4882a593Smuzhiyun #define GCI_WAKEMASK_STFF (1 << 10) /**< SECI Tx FIFO Full Interrupt */ 4202*4882a593Smuzhiyun #define GCI_WAKEMASK_STFAE (1 << 11) /**< SECI Tx FIFO Almost Empty Intr */ 4203*4882a593Smuzhiyun #define GCI_WAKEMASK_SRFAF (1 << 12) /**< SECI Rx FIFO Almost Full */ 4204*4882a593Smuzhiyun #define GCI_WAKEMASK_SRFNE (1 << 14) /**< SECI Rx FIFO Not Empty */ 4205*4882a593Smuzhiyun #define GCI_WAKEMASK_SRFOF (1 << 15) /**< SECI Rx FIFO Not Empty Timeout */ 4206*4882a593Smuzhiyun #define GCI_WAKEMASK_EVENT (1 << 21) /* GCI Event Interrupt */ 4207*4882a593Smuzhiyun #define GCI_WAKEMASK_LEVELWAKE (1 << 22) /* GCI Wake Level Interrupt */ 4208*4882a593Smuzhiyun #define GCI_WAKEMASK_EVENTWAKE (1 << 23) /* GCI Wake Event Interrupt */ 4209*4882a593Smuzhiyun #define GCI_WAKEMASK_GPIOINT (1 << 25) /**< GCIGpioInt */ 4210*4882a593Smuzhiyun #define GCI_WAKEMASK_GPIOWAKE (1 << 26) /**< GCIGpioWake */ 4211*4882a593Smuzhiyun #define GCI_WAKEMASK_LHLWLWAKE (1 << 30) /* LHL WL wake */ 4212*4882a593Smuzhiyun 4213*4882a593Smuzhiyun #define GCI_WAKE_ON_GCI_GPIO1 1 4214*4882a593Smuzhiyun #define GCI_WAKE_ON_GCI_GPIO2 2 4215*4882a593Smuzhiyun #define GCI_WAKE_ON_GCI_GPIO3 3 4216*4882a593Smuzhiyun #define GCI_WAKE_ON_GCI_GPIO4 4 4217*4882a593Smuzhiyun #define GCI_WAKE_ON_GCI_GPIO5 5 4218*4882a593Smuzhiyun #define GCI_WAKE_ON_GCI_GPIO6 6 4219*4882a593Smuzhiyun #define GCI_WAKE_ON_GCI_GPIO7 7 4220*4882a593Smuzhiyun #define GCI_WAKE_ON_GCI_GPIO8 8 4221*4882a593Smuzhiyun #define GCI_WAKE_ON_GCI_SECI_IN 9 4222*4882a593Smuzhiyun 4223*4882a593Smuzhiyun #define PMU_EXT_WAKE_MASK_0_SDIO (1 << 2) 4224*4882a593Smuzhiyun 4225*4882a593Smuzhiyun /* =========== LHL regs =========== */ 4226*4882a593Smuzhiyun #define LHL_PWRSEQCTL_SLEEP_EN (1 << 0) 4227*4882a593Smuzhiyun #define LHL_PWRSEQCTL_PMU_SLEEP_MODE (1 << 1) 4228*4882a593Smuzhiyun #define LHL_PWRSEQCTL_PMU_FINAL_PMU_SLEEP_EN (1 << 2) 4229*4882a593Smuzhiyun #define LHL_PWRSEQCTL_PMU_TOP_ISO_EN (1 << 3) 4230*4882a593Smuzhiyun #define LHL_PWRSEQCTL_PMU_TOP_SLB_EN (1 << 4) 4231*4882a593Smuzhiyun #define LHL_PWRSEQCTL_PMU_TOP_PWRSW_EN (1 << 5) 4232*4882a593Smuzhiyun #define LHL_PWRSEQCTL_PMU_CLDO_PD (1 << 6) 4233*4882a593Smuzhiyun #define LHL_PWRSEQCTL_PMU_LPLDO_PD (1 << 7) 4234*4882a593Smuzhiyun #define LHL_PWRSEQCTL_PMU_RSRC6_EN (1 << 8) 4235*4882a593Smuzhiyun 4236*4882a593Smuzhiyun #define PMU_SLEEP_MODE_0 (LHL_PWRSEQCTL_SLEEP_EN |\ 4237*4882a593Smuzhiyun LHL_PWRSEQCTL_PMU_FINAL_PMU_SLEEP_EN) 4238*4882a593Smuzhiyun 4239*4882a593Smuzhiyun #define PMU_SLEEP_MODE_1 (LHL_PWRSEQCTL_SLEEP_EN |\ 4240*4882a593Smuzhiyun LHL_PWRSEQCTL_PMU_SLEEP_MODE |\ 4241*4882a593Smuzhiyun LHL_PWRSEQCTL_PMU_FINAL_PMU_SLEEP_EN |\ 4242*4882a593Smuzhiyun LHL_PWRSEQCTL_PMU_TOP_ISO_EN |\ 4243*4882a593Smuzhiyun LHL_PWRSEQCTL_PMU_TOP_SLB_EN |\ 4244*4882a593Smuzhiyun LHL_PWRSEQCTL_PMU_TOP_PWRSW_EN |\ 4245*4882a593Smuzhiyun LHL_PWRSEQCTL_PMU_CLDO_PD |\ 4246*4882a593Smuzhiyun LHL_PWRSEQCTL_PMU_RSRC6_EN) 4247*4882a593Smuzhiyun 4248*4882a593Smuzhiyun #define PMU_SLEEP_MODE_2 (LHL_PWRSEQCTL_SLEEP_EN |\ 4249*4882a593Smuzhiyun LHL_PWRSEQCTL_PMU_SLEEP_MODE |\ 4250*4882a593Smuzhiyun LHL_PWRSEQCTL_PMU_FINAL_PMU_SLEEP_EN |\ 4251*4882a593Smuzhiyun LHL_PWRSEQCTL_PMU_TOP_ISO_EN |\ 4252*4882a593Smuzhiyun LHL_PWRSEQCTL_PMU_TOP_SLB_EN |\ 4253*4882a593Smuzhiyun LHL_PWRSEQCTL_PMU_TOP_PWRSW_EN |\ 4254*4882a593Smuzhiyun LHL_PWRSEQCTL_PMU_CLDO_PD |\ 4255*4882a593Smuzhiyun LHL_PWRSEQCTL_PMU_LPLDO_PD |\ 4256*4882a593Smuzhiyun LHL_PWRSEQCTL_PMU_RSRC6_EN) 4257*4882a593Smuzhiyun 4258*4882a593Smuzhiyun #define LHL_PWRSEQ_CTL (0x000000ff) 4259*4882a593Smuzhiyun 4260*4882a593Smuzhiyun /* LHL Top Level Power Up Control Register (lhl_top_pwrup_ctl_adr, Offset 0xE78) 4261*4882a593Smuzhiyun * Top Level Counter values for isolation, retention, Power Switch control 4262*4882a593Smuzhiyun */ 4263*4882a593Smuzhiyun #define LHL_PWRUP_ISOLATION_CNT (0x6 << 8) 4264*4882a593Smuzhiyun #define LHL_PWRUP_RETENTION_CNT (0x5 << 16) 4265*4882a593Smuzhiyun #define LHL_PWRUP_PWRSW_CNT (0x7 << 24) 4266*4882a593Smuzhiyun /* Mask is taken only for isolation 8:13 , Retention 16:21 , 4267*4882a593Smuzhiyun * Power Switch control 24:29 4268*4882a593Smuzhiyun */ 4269*4882a593Smuzhiyun #define LHL_PWRUP_CTL_MASK (0x3F3F3F00) 4270*4882a593Smuzhiyun #define LHL_PWRUP_CTL (LHL_PWRUP_ISOLATION_CNT |\ 4271*4882a593Smuzhiyun LHL_PWRUP_RETENTION_CNT |\ 4272*4882a593Smuzhiyun LHL_PWRUP_PWRSW_CNT) 4273*4882a593Smuzhiyun 4274*4882a593Smuzhiyun #define LHL_PWRUP_ISOLATION_CNT_4347 (0x7 << 8) 4275*4882a593Smuzhiyun #define LHL_PWRUP_RETENTION_CNT_4347 (0x5 << 16) 4276*4882a593Smuzhiyun #define LHL_PWRUP_PWRSW_CNT_4347 (0x7 << 24) 4277*4882a593Smuzhiyun 4278*4882a593Smuzhiyun #define LHL_PWRUP_CTL_4347 (LHL_PWRUP_ISOLATION_CNT_4347 |\ 4279*4882a593Smuzhiyun LHL_PWRUP_RETENTION_CNT_4347 |\ 4280*4882a593Smuzhiyun LHL_PWRUP_PWRSW_CNT_4347) 4281*4882a593Smuzhiyun 4282*4882a593Smuzhiyun #define LHL_PWRUP2_CLDO_DN_CNT (0x0) 4283*4882a593Smuzhiyun #define LHL_PWRUP2_LPLDO_DN_CNT (0x0 << 8) 4284*4882a593Smuzhiyun #define LHL_PWRUP2_RSRC6_DN_CN (0x4 << 16) 4285*4882a593Smuzhiyun #define LHL_PWRUP2_RSRC7_DN_CN (0x0 << 24) 4286*4882a593Smuzhiyun #define LHL_PWRUP2_CTL_MASK (0x3F3F3F3F) 4287*4882a593Smuzhiyun #define LHL_PWRUP2_CTL (LHL_PWRUP2_CLDO_DN_CNT |\ 4288*4882a593Smuzhiyun LHL_PWRUP2_LPLDO_DN_CNT |\ 4289*4882a593Smuzhiyun LHL_PWRUP2_RSRC6_DN_CN |\ 4290*4882a593Smuzhiyun LHL_PWRUP2_RSRC7_DN_CN) 4291*4882a593Smuzhiyun 4292*4882a593Smuzhiyun /* LHL Top Level Power Down Control Register (lhl_top_pwrdn_ctl_adr, Offset 0xE74) */ 4293*4882a593Smuzhiyun #define LHL_PWRDN_SLEEP_CNT (0x4) 4294*4882a593Smuzhiyun #define LHL_PWRDN_CTL_MASK (0x3F) 4295*4882a593Smuzhiyun 4296*4882a593Smuzhiyun /* LHL Top Level Power Down Control 2 Register (lhl_top_pwrdn2_ctl_adr, Offset 0xE80) */ 4297*4882a593Smuzhiyun #define LHL_PWRDN2_CLDO_DN_CNT (0x4) 4298*4882a593Smuzhiyun #define LHL_PWRDN2_LPLDO_DN_CNT (0x4 << 8) 4299*4882a593Smuzhiyun #define LHL_PWRDN2_RSRC6_DN_CN (0x3 << 16) 4300*4882a593Smuzhiyun #define LHL_PWRDN2_RSRC7_DN_CN (0x0 << 24) 4301*4882a593Smuzhiyun #define LHL_PWRDN2_CTL (LHL_PWRDN2_CLDO_DN_CNT |\ 4302*4882a593Smuzhiyun LHL_PWRDN2_LPLDO_DN_CNT |\ 4303*4882a593Smuzhiyun LHL_PWRDN2_RSRC6_DN_CN |\ 4304*4882a593Smuzhiyun LHL_PWRDN2_RSRC7_DN_CN) 4305*4882a593Smuzhiyun #define LHL_PWRDN2_CTL_MASK (0x3F3F3F3F) 4306*4882a593Smuzhiyun 4307*4882a593Smuzhiyun #define LHL_FAST_WRITE_EN (1 << 14) 4308*4882a593Smuzhiyun 4309*4882a593Smuzhiyun /* WL ARM Timer0 Interrupt Mask (lhl_wl_armtim0_intrp_adr) */ 4310*4882a593Smuzhiyun #define LHL_WL_ARMTIM0_INTRP_EN 0x00000001 4311*4882a593Smuzhiyun #define LHL_WL_ARMTIM0_INTRP_EDGE_TRIGGER 0x00000002 4312*4882a593Smuzhiyun 4313*4882a593Smuzhiyun /* WL MAC Timer0 Interrupt Mask (lhl_wl_mactim0_intrp_adr) */ 4314*4882a593Smuzhiyun #define LHL_WL_MACTIM0_INTRP_EN 0x00000001 4315*4882a593Smuzhiyun #define LHL_WL_MACTIM0_INTRP_EDGE_TRIGGER 0x00000002 4316*4882a593Smuzhiyun 4317*4882a593Smuzhiyun /* LHL Wakeup Status (lhl_wkup_status_adr) */ 4318*4882a593Smuzhiyun #define LHL_WKUP_STATUS_WR_PENDING_ARMTIM0 0x00100000 4319*4882a593Smuzhiyun 4320*4882a593Smuzhiyun /* WL ARM Timer0 Interrupt Status (lhl_wl_armtim0_st_adr) */ 4321*4882a593Smuzhiyun #define LHL_WL_ARMTIM0_ST_WL_ARMTIM_INT_ST 0x00000001 4322*4882a593Smuzhiyun 4323*4882a593Smuzhiyun #define LHL_PS_MODE_0 0 4324*4882a593Smuzhiyun #define LHL_PS_MODE_1 1 4325*4882a593Smuzhiyun 4326*4882a593Smuzhiyun /* GCI EventIntMask Register SW bits */ 4327*4882a593Smuzhiyun #define GCI_MAILBOXDATA_TOWLAN (1 << 0) 4328*4882a593Smuzhiyun #define GCI_MAILBOXDATA_TOBT (1 << 1) 4329*4882a593Smuzhiyun #define GCI_MAILBOXDATA_TONFC (1 << 2) 4330*4882a593Smuzhiyun #define GCI_MAILBOXDATA_TOGPS (1 << 3) 4331*4882a593Smuzhiyun #define GCI_MAILBOXDATA_TOLTE (1 << 4) 4332*4882a593Smuzhiyun #define GCI_MAILBOXACK_TOWLAN (1 << 8) 4333*4882a593Smuzhiyun #define GCI_MAILBOXACK_TOBT (1 << 9) 4334*4882a593Smuzhiyun #define GCI_MAILBOXACK_TONFC (1 << 10) 4335*4882a593Smuzhiyun #define GCI_MAILBOXACK_TOGPS (1 << 11) 4336*4882a593Smuzhiyun #define GCI_MAILBOXACK_TOLTE (1 << 12) 4337*4882a593Smuzhiyun #define GCI_WAKE_TOWLAN (1 << 16) 4338*4882a593Smuzhiyun #define GCI_WAKE_TOBT (1 << 17) 4339*4882a593Smuzhiyun #define GCI_WAKE_TONFC (1 << 18) 4340*4882a593Smuzhiyun #define GCI_WAKE_TOGPS (1 << 19) 4341*4882a593Smuzhiyun #define GCI_WAKE_TOLTE (1 << 20) 4342*4882a593Smuzhiyun #define GCI_SWREADY (1 << 24) 4343*4882a593Smuzhiyun 4344*4882a593Smuzhiyun /* 4349 Group (4349, 4355, 4359) GCI SECI_OUT TX Status Regiser bits */ 4345*4882a593Smuzhiyun #define GCI_SECIOUT_TXSTATUS_TXHALT (1 << 0) 4346*4882a593Smuzhiyun #define GCI_SECIOUT_TXSTATUS_TI (1 << 16) 4347*4882a593Smuzhiyun 4348*4882a593Smuzhiyun /* 4335 MUX options. each nibble belongs to a setting. Non-zero value specifies a logic 4349*4882a593Smuzhiyun * for now only UART for bootloader. 4350*4882a593Smuzhiyun */ 4351*4882a593Smuzhiyun #define MUXENAB4335_UART_MASK (0x0000000f) 4352*4882a593Smuzhiyun 4353*4882a593Smuzhiyun #define MUXENAB4335_UART_SHIFT 0 4354*4882a593Smuzhiyun #define MUXENAB4335_HOSTWAKE_MASK (0x000000f0) /**< configure GPIO for SDIO host_wake */ 4355*4882a593Smuzhiyun #define MUXENAB4335_HOSTWAKE_SHIFT 4 4356*4882a593Smuzhiyun #define MUXENAB4335_GETIX(val, name) \ 4357*4882a593Smuzhiyun ((((val) & MUXENAB4335_ ## name ## _MASK) >> MUXENAB4335_ ## name ## _SHIFT) - 1) 4358*4882a593Smuzhiyun 4359*4882a593Smuzhiyun /* 43012 MUX options */ 4360*4882a593Smuzhiyun #define MUXENAB43012_HOSTWAKE_MASK (0x00000001) 4361*4882a593Smuzhiyun #define MUXENAB43012_GETIX(val, name) (val - 1) 4362*4882a593Smuzhiyun 4363*4882a593Smuzhiyun /* 4364*4882a593Smuzhiyun * Maximum delay for the PMU state transition in us. 4365*4882a593Smuzhiyun * This is an upper bound intended for spinwaits etc. 4366*4882a593Smuzhiyun */ 4367*4882a593Smuzhiyun #define PMU_MAX_TRANSITION_DLY 15000 4368*4882a593Smuzhiyun 4369*4882a593Smuzhiyun /* PMU resource up transition time in ILP cycles */ 4370*4882a593Smuzhiyun #define PMURES_UP_TRANSITION 2 4371*4882a593Smuzhiyun 4372*4882a593Smuzhiyun /* 53573 PMU Resource */ 4373*4882a593Smuzhiyun #define RES53573_REGULATOR_PU 0 4374*4882a593Smuzhiyun #define RES53573_XTALLDO_PU 1 4375*4882a593Smuzhiyun #define RES53573_XTAL_PU 2 4376*4882a593Smuzhiyun #define RES53573_MINI_PMU 3 4377*4882a593Smuzhiyun #define RES53573_RADIO_PU 4 4378*4882a593Smuzhiyun #define RES53573_ILP_REQ 5 4379*4882a593Smuzhiyun #define RES53573_ALP_AVAIL 6 4380*4882a593Smuzhiyun #define RES53573_CPUPLL_LDO_PU 7 4381*4882a593Smuzhiyun #define RES53573_CPU_PLL_PU 8 4382*4882a593Smuzhiyun #define RES53573_WLAN_BB_PLL_PU 9 4383*4882a593Smuzhiyun #define RES53573_MISCPLL_LDO_PU 10 4384*4882a593Smuzhiyun #define RES53573_MISCPLL_PU 11 4385*4882a593Smuzhiyun #define RES53573_AUDIOPLL_PU 12 4386*4882a593Smuzhiyun #define RES53573_PCIEPLL_LDO_PU 13 4387*4882a593Smuzhiyun #define RES53573_PCIEPLL_PU 14 4388*4882a593Smuzhiyun #define RES53573_DDRPLL_LDO_PU 15 4389*4882a593Smuzhiyun #define RES53573_DDRPLL_PU 16 4390*4882a593Smuzhiyun #define RES53573_HT_AVAIL 17 4391*4882a593Smuzhiyun #define RES53573_MACPHY_CLK_AVAIL 18 4392*4882a593Smuzhiyun #define RES53573_OTP_PU 19 4393*4882a593Smuzhiyun #define RES53573_RSVD20 20 4394*4882a593Smuzhiyun 4395*4882a593Smuzhiyun /* 53573 Chip status registers */ 4396*4882a593Smuzhiyun #define CST53573_LOCK_CPUPLL 0x00000001 4397*4882a593Smuzhiyun #define CST53573_LOCK_MISCPLL 0x00000002 4398*4882a593Smuzhiyun #define CST53573_LOCK_DDRPLL 0x00000004 4399*4882a593Smuzhiyun #define CST53573_LOCK_PCIEPLL 0x00000008 4400*4882a593Smuzhiyun #define CST53573_EPHY_ENERGY_DET 0x00001f00 4401*4882a593Smuzhiyun #define CST53573_RAW_ENERGY 0x0003e000 4402*4882a593Smuzhiyun #define CST53573_BBPLL_LOCKED_O 0x00040000 4403*4882a593Smuzhiyun #define CST53573_SERDES_PIPE_PLLLOCK 0x00080000 4404*4882a593Smuzhiyun #define CST53573_STRAP_PCIE_EP_MODE 0x00100000 4405*4882a593Smuzhiyun #define CST53573_EPHY_PLL_LOCK 0x00200000 4406*4882a593Smuzhiyun #define CST53573_AUDIO_PLL_LOCKED_O 0x00400000 4407*4882a593Smuzhiyun #define CST53573_PCIE_LINK_IN_L11 0x01000000 4408*4882a593Smuzhiyun #define CST53573_PCIE_LINK_IN_L12 0x02000000 4409*4882a593Smuzhiyun #define CST53573_DIN_PACKAGEOPTION 0xf0000000 4410*4882a593Smuzhiyun 4411*4882a593Smuzhiyun /* 53573 Chip control registers macro definitions */ 4412*4882a593Smuzhiyun #define PMU_53573_CHIPCTL1 1 4413*4882a593Smuzhiyun #define PMU_53573_CC1_HT_CLK_REQ_CTRL_MASK 0x00000010 4414*4882a593Smuzhiyun #define PMU_53573_CC1_HT_CLK_REQ_CTRL 0x00000010 4415*4882a593Smuzhiyun 4416*4882a593Smuzhiyun #define PMU_53573_CHIPCTL3 3 4417*4882a593Smuzhiyun #define PMU_53573_CC3_ENABLE_CLOSED_LOOP_MASK 0x00000010 4418*4882a593Smuzhiyun #define PMU_53573_CC3_ENABLE_CLOSED_LOOP 0x00000000 4419*4882a593Smuzhiyun #define PMU_53573_CC3_ENABLE_BBPLL_PWRDOWN_MASK 0x00000002 4420*4882a593Smuzhiyun #define PMU_53573_CC3_ENABLE_BBPLL_PWRDOWN 0x00000002 4421*4882a593Smuzhiyun 4422*4882a593Smuzhiyun #define CST53573_CHIPMODE_PCIE(cs) FALSE 4423*4882a593Smuzhiyun 4424*4882a593Smuzhiyun /* SECI Status (0x134) & Mask (0x138) bits - Rev 35 */ 4425*4882a593Smuzhiyun #define SECI_STAT_BI (1 << 0) /* Break Interrupt */ 4426*4882a593Smuzhiyun #define SECI_STAT_SPE (1 << 1) /* Parity Error */ 4427*4882a593Smuzhiyun #define SECI_STAT_SFE (1 << 2) /* Parity Error */ 4428*4882a593Smuzhiyun #define SECI_STAT_SDU (1 << 3) /* Data Updated */ 4429*4882a593Smuzhiyun #define SECI_STAT_SADU (1 << 4) /* Auxiliary Data Updated */ 4430*4882a593Smuzhiyun #define SECI_STAT_SAS (1 << 6) /* AUX State */ 4431*4882a593Smuzhiyun #define SECI_STAT_SAS2 (1 << 7) /* AUX2 State */ 4432*4882a593Smuzhiyun #define SECI_STAT_SRITI (1 << 8) /* Idle Timer Interrupt */ 4433*4882a593Smuzhiyun #define SECI_STAT_STFF (1 << 9) /* Tx FIFO Full */ 4434*4882a593Smuzhiyun #define SECI_STAT_STFAE (1 << 10) /* Tx FIFO Almost Empty */ 4435*4882a593Smuzhiyun #define SECI_STAT_SRFE (1 << 11) /* Rx FIFO Empty */ 4436*4882a593Smuzhiyun #define SECI_STAT_SRFAF (1 << 12) /* Rx FIFO Almost Full */ 4437*4882a593Smuzhiyun #define SECI_STAT_SFCE (1 << 13) /* Flow Control Event */ 4438*4882a593Smuzhiyun 4439*4882a593Smuzhiyun /* SECI configuration */ 4440*4882a593Smuzhiyun #define SECI_MODE_UART 0x0 4441*4882a593Smuzhiyun #define SECI_MODE_SECI 0x1 4442*4882a593Smuzhiyun #define SECI_MODE_LEGACY_3WIRE_BT 0x2 4443*4882a593Smuzhiyun #define SECI_MODE_LEGACY_3WIRE_WLAN 0x3 4444*4882a593Smuzhiyun #define SECI_MODE_HALF_SECI 0x4 4445*4882a593Smuzhiyun 4446*4882a593Smuzhiyun #define SECI_RESET (1 << 0) 4447*4882a593Smuzhiyun #define SECI_RESET_BAR_UART (1 << 1) 4448*4882a593Smuzhiyun #define SECI_ENAB_SECI_ECI (1 << 2) 4449*4882a593Smuzhiyun #define SECI_ENAB_SECIOUT_DIS (1 << 3) 4450*4882a593Smuzhiyun #define SECI_MODE_MASK 0x7 4451*4882a593Smuzhiyun #define SECI_MODE_SHIFT 4 /* (bits 5, 6, 7) */ 4452*4882a593Smuzhiyun #define SECI_UPD_SECI (1 << 7) 4453*4882a593Smuzhiyun 4454*4882a593Smuzhiyun #define SECI_AUX_TX_START (1 << 31) 4455*4882a593Smuzhiyun #define SECI_SLIP_ESC_CHAR 0xDB 4456*4882a593Smuzhiyun #define SECI_SIGNOFF_0 SECI_SLIP_ESC_CHAR 4457*4882a593Smuzhiyun #define SECI_SIGNOFF_1 0 4458*4882a593Smuzhiyun #define SECI_REFRESH_REQ 0xDA 4459*4882a593Smuzhiyun 4460*4882a593Smuzhiyun /* seci clk_ctl_st bits */ 4461*4882a593Smuzhiyun #define CLKCTL_STS_HT_AVAIL_REQ (1 << 4) 4462*4882a593Smuzhiyun #define CLKCTL_STS_SECI_CLK_REQ (1 << 8) 4463*4882a593Smuzhiyun #define CLKCTL_STS_SECI_CLK_AVAIL (1 << 24) 4464*4882a593Smuzhiyun 4465*4882a593Smuzhiyun #define SECI_UART_MSR_CTS_STATE (1 << 0) 4466*4882a593Smuzhiyun #define SECI_UART_MSR_RTS_STATE (1 << 1) 4467*4882a593Smuzhiyun #define SECI_UART_SECI_IN_STATE (1 << 2) 4468*4882a593Smuzhiyun #define SECI_UART_SECI_IN2_STATE (1 << 3) 4469*4882a593Smuzhiyun 4470*4882a593Smuzhiyun /* GCI RX FIFO Control Register */ 4471*4882a593Smuzhiyun #define GCI_RXF_LVL_MASK (0xFF << 0) 4472*4882a593Smuzhiyun #define GCI_RXF_TIMEOUT_MASK (0xFF << 8) 4473*4882a593Smuzhiyun 4474*4882a593Smuzhiyun /* GCI UART Registers' Bit definitions */ 4475*4882a593Smuzhiyun /* Seci Fifo Level Register */ 4476*4882a593Smuzhiyun #define SECI_TXF_LVL_MASK (0x3F << 8) 4477*4882a593Smuzhiyun #define TXF_AE_LVL_DEFAULT 0x4 4478*4882a593Smuzhiyun #define SECI_RXF_LVL_FC_MASK (0x3F << 16) 4479*4882a593Smuzhiyun 4480*4882a593Smuzhiyun /* SeciUARTFCR Bit definitions */ 4481*4882a593Smuzhiyun #define SECI_UART_FCR_RFR (1 << 0) 4482*4882a593Smuzhiyun #define SECI_UART_FCR_TFR (1 << 1) 4483*4882a593Smuzhiyun #define SECI_UART_FCR_SR (1 << 2) 4484*4882a593Smuzhiyun #define SECI_UART_FCR_THP (1 << 3) 4485*4882a593Smuzhiyun #define SECI_UART_FCR_AB (1 << 4) 4486*4882a593Smuzhiyun #define SECI_UART_FCR_ATOE (1 << 5) 4487*4882a593Smuzhiyun #define SECI_UART_FCR_ARTSOE (1 << 6) 4488*4882a593Smuzhiyun #define SECI_UART_FCR_ABV (1 << 7) 4489*4882a593Smuzhiyun #define SECI_UART_FCR_ALM (1 << 8) 4490*4882a593Smuzhiyun 4491*4882a593Smuzhiyun /* SECI UART LCR register bits */ 4492*4882a593Smuzhiyun #define SECI_UART_LCR_STOP_BITS (1 << 0) /* 0 - 1bit, 1 - 2bits */ 4493*4882a593Smuzhiyun #define SECI_UART_LCR_PARITY_EN (1 << 1) 4494*4882a593Smuzhiyun #define SECI_UART_LCR_PARITY (1 << 2) /* 0 - odd, 1 - even */ 4495*4882a593Smuzhiyun #define SECI_UART_LCR_RX_EN (1 << 3) 4496*4882a593Smuzhiyun #define SECI_UART_LCR_LBRK_CTRL (1 << 4) /* 1 => SECI_OUT held low */ 4497*4882a593Smuzhiyun #define SECI_UART_LCR_TXO_EN (1 << 5) 4498*4882a593Smuzhiyun #define SECI_UART_LCR_RTSO_EN (1 << 6) 4499*4882a593Smuzhiyun #define SECI_UART_LCR_SLIPMODE_EN (1 << 7) 4500*4882a593Smuzhiyun #define SECI_UART_LCR_RXCRC_CHK (1 << 8) 4501*4882a593Smuzhiyun #define SECI_UART_LCR_TXCRC_INV (1 << 9) 4502*4882a593Smuzhiyun #define SECI_UART_LCR_TXCRC_LSBF (1 << 10) 4503*4882a593Smuzhiyun #define SECI_UART_LCR_TXCRC_EN (1 << 11) 4504*4882a593Smuzhiyun #define SECI_UART_LCR_RXSYNC_EN (1 << 12) 4505*4882a593Smuzhiyun 4506*4882a593Smuzhiyun #define SECI_UART_MCR_TX_EN (1 << 0) 4507*4882a593Smuzhiyun #define SECI_UART_MCR_PRTS (1 << 1) 4508*4882a593Smuzhiyun #define SECI_UART_MCR_SWFLCTRL_EN (1 << 2) 4509*4882a593Smuzhiyun #define SECI_UART_MCR_HIGHRATE_EN (1 << 3) 4510*4882a593Smuzhiyun #define SECI_UART_MCR_LOOPBK_EN (1 << 4) 4511*4882a593Smuzhiyun #define SECI_UART_MCR_AUTO_RTS (1 << 5) 4512*4882a593Smuzhiyun #define SECI_UART_MCR_AUTO_TX_DIS (1 << 6) 4513*4882a593Smuzhiyun #define SECI_UART_MCR_BAUD_ADJ_EN (1 << 7) 4514*4882a593Smuzhiyun #define SECI_UART_MCR_XONOFF_RPT (1 << 9) 4515*4882a593Smuzhiyun 4516*4882a593Smuzhiyun /* SeciUARTLSR Bit Mask */ 4517*4882a593Smuzhiyun #define SECI_UART_LSR_RXOVR_MASK (1 << 0) 4518*4882a593Smuzhiyun #define SECI_UART_LSR_RFF_MASK (1 << 1) 4519*4882a593Smuzhiyun #define SECI_UART_LSR_TFNE_MASK (1 << 2) 4520*4882a593Smuzhiyun #define SECI_UART_LSR_TI_MASK (1 << 3) 4521*4882a593Smuzhiyun #define SECI_UART_LSR_TPR_MASK (1 << 4) 4522*4882a593Smuzhiyun #define SECI_UART_LSR_TXHALT_MASK (1 << 5) 4523*4882a593Smuzhiyun 4524*4882a593Smuzhiyun /* SeciUARTMSR Bit Mask */ 4525*4882a593Smuzhiyun #define SECI_UART_MSR_CTSS_MASK (1 << 0) 4526*4882a593Smuzhiyun #define SECI_UART_MSR_RTSS_MASK (1 << 1) 4527*4882a593Smuzhiyun #define SECI_UART_MSR_SIS_MASK (1 << 2) 4528*4882a593Smuzhiyun #define SECI_UART_MSR_SIS2_MASK (1 << 3) 4529*4882a593Smuzhiyun 4530*4882a593Smuzhiyun /* SeciUARTData Bits */ 4531*4882a593Smuzhiyun #define SECI_UART_DATA_RF_NOT_EMPTY_BIT (1 << 12) 4532*4882a593Smuzhiyun #define SECI_UART_DATA_RF_FULL_BIT (1 << 13) 4533*4882a593Smuzhiyun #define SECI_UART_DATA_RF_OVRFLOW_BIT (1 << 14) 4534*4882a593Smuzhiyun #define SECI_UART_DATA_FIFO_PTR_MASK 0xFF 4535*4882a593Smuzhiyun #define SECI_UART_DATA_RF_RD_PTR_SHIFT 16 4536*4882a593Smuzhiyun #define SECI_UART_DATA_RF_WR_PTR_SHIFT 24 4537*4882a593Smuzhiyun 4538*4882a593Smuzhiyun /* LTECX: ltecxmux */ 4539*4882a593Smuzhiyun #define LTECX_EXTRACT_MUX(val, idx) (getbit4(&(val), (idx))) 4540*4882a593Smuzhiyun 4541*4882a593Smuzhiyun /* LTECX: ltecxmux MODE */ 4542*4882a593Smuzhiyun #define LTECX_MUX_MODE_IDX 0 4543*4882a593Smuzhiyun #define LTECX_MUX_MODE_WCI2 0x0 4544*4882a593Smuzhiyun #define LTECX_MUX_MODE_GPIO 0x1 4545*4882a593Smuzhiyun 4546*4882a593Smuzhiyun /* LTECX GPIO Information Index */ 4547*4882a593Smuzhiyun #define LTECX_NVRAM_FSYNC_IDX 0 4548*4882a593Smuzhiyun #define LTECX_NVRAM_LTERX_IDX 1 4549*4882a593Smuzhiyun #define LTECX_NVRAM_LTETX_IDX 2 4550*4882a593Smuzhiyun #define LTECX_NVRAM_WLPRIO_IDX 3 4551*4882a593Smuzhiyun 4552*4882a593Smuzhiyun /* LTECX WCI2 Information Index */ 4553*4882a593Smuzhiyun #define LTECX_NVRAM_WCI2IN_IDX 0 4554*4882a593Smuzhiyun #define LTECX_NVRAM_WCI2OUT_IDX 1 4555*4882a593Smuzhiyun 4556*4882a593Smuzhiyun /* LTECX: Macros to get GPIO/FNSEL/GCIGPIO */ 4557*4882a593Smuzhiyun #define LTECX_EXTRACT_PADNUM(val, idx) (getbit8(&(val), (idx))) 4558*4882a593Smuzhiyun #define LTECX_EXTRACT_FNSEL(val, idx) (getbit4(&(val), (idx))) 4559*4882a593Smuzhiyun #define LTECX_EXTRACT_GCIGPIO(val, idx) (getbit4(&(val), (idx))) 4560*4882a593Smuzhiyun 4561*4882a593Smuzhiyun /* WLAN channel numbers - used from wifi.h */ 4562*4882a593Smuzhiyun 4563*4882a593Smuzhiyun /* WLAN BW */ 4564*4882a593Smuzhiyun #define ECI_BW_20 0x0 4565*4882a593Smuzhiyun #define ECI_BW_25 0x1 4566*4882a593Smuzhiyun #define ECI_BW_30 0x2 4567*4882a593Smuzhiyun #define ECI_BW_35 0x3 4568*4882a593Smuzhiyun #define ECI_BW_40 0x4 4569*4882a593Smuzhiyun #define ECI_BW_45 0x5 4570*4882a593Smuzhiyun #define ECI_BW_50 0x6 4571*4882a593Smuzhiyun #define ECI_BW_ALL 0x7 4572*4882a593Smuzhiyun 4573*4882a593Smuzhiyun /* WLAN - number of antenna */ 4574*4882a593Smuzhiyun #define WLAN_NUM_ANT1 TXANT_0 4575*4882a593Smuzhiyun #define WLAN_NUM_ANT2 TXANT_1 4576*4882a593Smuzhiyun 4577*4882a593Smuzhiyun /* otpctrl1 0xF4 */ 4578*4882a593Smuzhiyun #define OTPC_FORCE_PWR_OFF 0x02000000 4579*4882a593Smuzhiyun /* chipcommon s/r registers introduced with cc rev >= 48 */ 4580*4882a593Smuzhiyun #define CC_SR_CTL0_ENABLE_MASK 0x1 4581*4882a593Smuzhiyun #define CC_SR_CTL0_ENABLE_SHIFT 0 4582*4882a593Smuzhiyun #define CC_SR_CTL0_EN_SR_ENG_CLK_SHIFT 1 /* sr_clk to sr_memory enable */ 4583*4882a593Smuzhiyun #define CC_SR_CTL0_RSRC_TRIGGER_SHIFT 2 /* Rising edge resource trigger 0 to sr_engine */ 4584*4882a593Smuzhiyun #define CC_SR_CTL0_MIN_DIV_SHIFT 6 /* Min division value for fast clk in sr_engine */ 4585*4882a593Smuzhiyun #define CC_SR_CTL0_EN_SBC_STBY_SHIFT 16 /* Allow Subcore mem StandBy? */ 4586*4882a593Smuzhiyun #define CC_SR_CTL0_EN_SR_ALP_CLK_MASK_SHIFT 18 4587*4882a593Smuzhiyun #define CC_SR_CTL0_EN_SR_HT_CLK_SHIFT 19 4588*4882a593Smuzhiyun #define CC_SR_CTL0_ALLOW_PIC_SHIFT 20 /* Allow pic to separate power domains */ 4589*4882a593Smuzhiyun #define CC_SR_CTL0_MAX_SR_LQ_CLK_CNT_SHIFT 25 4590*4882a593Smuzhiyun #define CC_SR_CTL0_EN_MEM_DISABLE_FOR_SLEEP 30 4591*4882a593Smuzhiyun 4592*4882a593Smuzhiyun #define CC_SR_CTL1_SR_INIT_MASK 0x3FF 4593*4882a593Smuzhiyun #define CC_SR_CTL1_SR_INIT_SHIFT 0 4594*4882a593Smuzhiyun 4595*4882a593Smuzhiyun #define ECI_INLO_PKTDUR_MASK 0x000000f0 /* [7:4] - 4 bits */ 4596*4882a593Smuzhiyun #define ECI_INLO_PKTDUR_SHIFT 4 4597*4882a593Smuzhiyun 4598*4882a593Smuzhiyun /* gci chip control bits */ 4599*4882a593Smuzhiyun #define GCI_GPIO_CHIPCTRL_ENAB_IN_BIT 0 4600*4882a593Smuzhiyun #define GCI_GPIO_CHIPCTRL_ENAB_OP_BIT 1 4601*4882a593Smuzhiyun #define GCI_GPIO_CHIPCTRL_INVERT_BIT 2 4602*4882a593Smuzhiyun #define GCI_GPIO_CHIPCTRL_PULLUP_BIT 3 4603*4882a593Smuzhiyun #define GCI_GPIO_CHIPCTRL_PULLDN_BIT 4 4604*4882a593Smuzhiyun #define GCI_GPIO_CHIPCTRL_ENAB_BTSIG_BIT 5 4605*4882a593Smuzhiyun #define GCI_GPIO_CHIPCTRL_ENAB_OD_OP_BIT 6 4606*4882a593Smuzhiyun #define GCI_GPIO_CHIPCTRL_ENAB_EXT_GPIO_BIT 7 4607*4882a593Smuzhiyun 4608*4882a593Smuzhiyun /* gci GPIO input status bits */ 4609*4882a593Smuzhiyun #define GCI_GPIO_STS_VALUE_BIT 0 4610*4882a593Smuzhiyun #define GCI_GPIO_STS_POS_EDGE_BIT 1 4611*4882a593Smuzhiyun #define GCI_GPIO_STS_NEG_EDGE_BIT 2 4612*4882a593Smuzhiyun #define GCI_GPIO_STS_FAST_EDGE_BIT 3 4613*4882a593Smuzhiyun #define GCI_GPIO_STS_CLEAR 0xF 4614*4882a593Smuzhiyun 4615*4882a593Smuzhiyun #define GCI_GPIO_STS_EDGE_TRIG_BIT 0 4616*4882a593Smuzhiyun #define GCI_GPIO_STS_NEG_EDGE_TRIG_BIT 1 4617*4882a593Smuzhiyun #define GCI_GPIO_STS_DUAL_EDGE_TRIG_BIT 2 4618*4882a593Smuzhiyun #define GCI_GPIO_STS_WL_DIN_SELECT 6 4619*4882a593Smuzhiyun 4620*4882a593Smuzhiyun #define GCI_GPIO_STS_VALUE (1 << GCI_GPIO_STS_VALUE_BIT) 4621*4882a593Smuzhiyun 4622*4882a593Smuzhiyun /* SR Power Control */ 4623*4882a593Smuzhiyun #define SRPWR_DMN0_PCIE (0) /* PCIE */ 4624*4882a593Smuzhiyun #define SRPWR_DMN0_PCIE_SHIFT (SRPWR_DMN0_PCIE) /* PCIE */ 4625*4882a593Smuzhiyun #define SRPWR_DMN0_PCIE_MASK (1 << SRPWR_DMN0_PCIE_SHIFT) /* PCIE */ 4626*4882a593Smuzhiyun #define SRPWR_DMN1_ARMBPSD (1) /* ARM/BP/SDIO */ 4627*4882a593Smuzhiyun #define SRPWR_DMN1_ARMBPSD_SHIFT (SRPWR_DMN1_ARMBPSD) /* ARM/BP/SDIO */ 4628*4882a593Smuzhiyun #define SRPWR_DMN1_ARMBPSD_MASK (1 << SRPWR_DMN1_ARMBPSD_SHIFT) /* ARM/BP/SDIO */ 4629*4882a593Smuzhiyun #define SRPWR_DMN2_MACAUX (2) /* MAC/Phy Aux */ 4630*4882a593Smuzhiyun #define SRPWR_DMN2_MACAUX_SHIFT (SRPWR_DMN2_MACAUX) /* MAC/Phy Aux */ 4631*4882a593Smuzhiyun #define SRPWR_DMN2_MACAUX_MASK (1 << SRPWR_DMN2_MACAUX_SHIFT) /* MAC/Phy Aux */ 4632*4882a593Smuzhiyun #define SRPWR_DMN3_MACMAIN (3) /* MAC/Phy Main */ 4633*4882a593Smuzhiyun #define SRPWR_DMN3_MACMAIN_SHIFT (SRPWR_DMN3_MACMAIN) /* MAC/Phy Main */ 4634*4882a593Smuzhiyun #define SRPWR_DMN3_MACMAIN_MASK (1 << SRPWR_DMN3_MACMAIN_SHIFT) /* MAC/Phy Main */ 4635*4882a593Smuzhiyun 4636*4882a593Smuzhiyun #define SRPWR_DMN4_MACSCAN (4) /* MAC/Phy Scan */ 4637*4882a593Smuzhiyun #define SRPWR_DMN4_MACSCAN_SHIFT (SRPWR_DMN4_MACSCAN) /* MAC/Phy Scan */ 4638*4882a593Smuzhiyun #define SRPWR_DMN4_MACSCAN_MASK (1 << SRPWR_DMN4_MACSCAN_SHIFT) /* MAC/Phy Scan */ 4639*4882a593Smuzhiyun 4640*4882a593Smuzhiyun /* all power domain mask */ 4641*4882a593Smuzhiyun #define SRPWR_DMN_ALL_MASK(sih) si_srpwr_domain_all_mask(sih) 4642*4882a593Smuzhiyun 4643*4882a593Smuzhiyun #define SRPWR_REQON_SHIFT (8) /* PowerOnRequest[11:8] */ 4644*4882a593Smuzhiyun #define SRPWR_REQON_MASK(sih) (SRPWR_DMN_ALL_MASK(sih) << SRPWR_REQON_SHIFT) 4645*4882a593Smuzhiyun 4646*4882a593Smuzhiyun #define SRPWR_STATUS_SHIFT (16) /* ExtPwrStatus[19:16], RO */ 4647*4882a593Smuzhiyun #define SRPWR_STATUS_MASK(sih) (SRPWR_DMN_ALL_MASK(sih) << SRPWR_STATUS_SHIFT) 4648*4882a593Smuzhiyun 4649*4882a593Smuzhiyun #define SRPWR_DMN_ID_SHIFT (28) /* PowerDomain[31:28], RO */ 4650*4882a593Smuzhiyun #define SRPWR_DMN_ID_MASK (0xF) 4651*4882a593Smuzhiyun 4652*4882a593Smuzhiyun /* PMU Precision Usec Timer */ 4653*4882a593Smuzhiyun #define PMU_PREC_USEC_TIMER_ENABLE 0x1 4654*4882a593Smuzhiyun 4655*4882a593Smuzhiyun /* FISCtrlStatus */ 4656*4882a593Smuzhiyun #define PMU_CLEAR_FIS_DONE_SHIFT 1u 4657*4882a593Smuzhiyun #define PMU_CLEAR_FIS_DONE_MASK (1u << PMU_CLEAR_FIS_DONE_SHIFT) 4658*4882a593Smuzhiyun 4659*4882a593Smuzhiyun #endif /* _SBCHIPC_H */ 4660