1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * pcicfg.h: PCI configuration constants and structures. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Portions of this code are copyright (c) 2021 Cypress Semiconductor Corporation 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Copyright (C) 1999-2017, Broadcom Corporation 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * Unless you and Broadcom execute a separate written software license 9*4882a593Smuzhiyun * agreement governing use of this software, this software is licensed to you 10*4882a593Smuzhiyun * under the terms of the GNU General Public License version 2 (the "GPL"), 11*4882a593Smuzhiyun * available at http://www.broadcom.com/licenses/GPLv2.php, with the 12*4882a593Smuzhiyun * following added to such license: 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * As a special exception, the copyright holders of this software give you 15*4882a593Smuzhiyun * permission to link this software with independent modules, and to copy and 16*4882a593Smuzhiyun * distribute the resulting executable under terms of your choice, provided that 17*4882a593Smuzhiyun * you also meet, for each linked independent module, the terms and conditions of 18*4882a593Smuzhiyun * the license of that module. An independent module is a module which is not 19*4882a593Smuzhiyun * derived from this software. The special exception does not apply to any 20*4882a593Smuzhiyun * modifications of the software. 21*4882a593Smuzhiyun * 22*4882a593Smuzhiyun * Notwithstanding the above, under no circumstances may you combine this 23*4882a593Smuzhiyun * software in any way with any other Broadcom software provided under a license 24*4882a593Smuzhiyun * other than the GPL, without Broadcom's express prior written consent. 25*4882a593Smuzhiyun * 26*4882a593Smuzhiyun * 27*4882a593Smuzhiyun * <<Broadcom-WL-IPTag/Open:>> 28*4882a593Smuzhiyun * 29*4882a593Smuzhiyun * $Id: pcicfg.h 690133 2017-03-14 21:02:02Z $ 30*4882a593Smuzhiyun */ 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun #ifndef _h_pcicfg_ 33*4882a593Smuzhiyun #define _h_pcicfg_ 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun /* pci config status reg has a bit to indicate that capability ptr is present */ 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun #define PCI_CAPPTR_PRESENT 0x0010 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun /* A structure for the config registers is nice, but in most 40*4882a593Smuzhiyun * systems the config space is not memory mapped, so we need 41*4882a593Smuzhiyun * field offsetts. :-( 42*4882a593Smuzhiyun */ 43*4882a593Smuzhiyun #define PCI_CFG_VID 0 44*4882a593Smuzhiyun #define PCI_CFG_DID 2 45*4882a593Smuzhiyun #define PCI_CFG_CMD 4 46*4882a593Smuzhiyun #define PCI_CFG_STAT 6 47*4882a593Smuzhiyun #define PCI_CFG_REV 8 48*4882a593Smuzhiyun #define PCI_CFG_PROGIF 9 49*4882a593Smuzhiyun #define PCI_CFG_SUBCL 0xa 50*4882a593Smuzhiyun #define PCI_CFG_BASECL 0xb 51*4882a593Smuzhiyun #define PCI_CFG_CLSZ 0xc 52*4882a593Smuzhiyun #define PCI_CFG_LATTIM 0xd 53*4882a593Smuzhiyun #define PCI_CFG_HDR 0xe 54*4882a593Smuzhiyun #define PCI_CFG_BIST 0xf 55*4882a593Smuzhiyun #define PCI_CFG_BAR0 0x10 56*4882a593Smuzhiyun /* 57*4882a593Smuzhiyun * TODO: PCI_CFG_BAR1 is wrongly defined to be 0x14 whereas it should be 58*4882a593Smuzhiyun * 0x18 as per the PCIe full dongle spec. Need to modify the values below 59*4882a593Smuzhiyun * correctly at a later point of time 60*4882a593Smuzhiyun */ 61*4882a593Smuzhiyun #define PCI_CFG_BAR1 0x14 62*4882a593Smuzhiyun #define PCI_CFG_BAR2 0x18 63*4882a593Smuzhiyun #define PCI_CFG_BAR3 0x1c 64*4882a593Smuzhiyun #define PCI_CFG_BAR4 0x20 65*4882a593Smuzhiyun #define PCI_CFG_BAR5 0x24 66*4882a593Smuzhiyun #define PCI_CFG_CIS 0x28 67*4882a593Smuzhiyun #define PCI_CFG_SVID 0x2c 68*4882a593Smuzhiyun #define PCI_CFG_SSID 0x2e 69*4882a593Smuzhiyun #define PCI_CFG_ROMBAR 0x30 70*4882a593Smuzhiyun #define PCI_CFG_CAPPTR 0x34 71*4882a593Smuzhiyun #define PCI_CFG_INT 0x3c 72*4882a593Smuzhiyun #define PCI_CFG_PIN 0x3d 73*4882a593Smuzhiyun #define PCI_CFG_MINGNT 0x3e 74*4882a593Smuzhiyun #define PCI_CFG_MAXLAT 0x3f 75*4882a593Smuzhiyun #define PCI_CFG_DEVCTRL 0xd8 76*4882a593Smuzhiyun #define PCI_CFG_TLCNTRL_5 0x814 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun /* PCI CAPABILITY DEFINES */ 79*4882a593Smuzhiyun #define PCI_CAP_POWERMGMTCAP_ID 0x01 80*4882a593Smuzhiyun #define PCI_CAP_MSICAP_ID 0x05 81*4882a593Smuzhiyun #define PCI_CAP_VENDSPEC_ID 0x09 82*4882a593Smuzhiyun #define PCI_CAP_PCIECAP_ID 0x10 83*4882a593Smuzhiyun #define PCI_CAP_MSIXCAP_ID 0x11 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun /* Data structure to define the Message Signalled Interrupt facility 86*4882a593Smuzhiyun * Valid for PCI and PCIE configurations 87*4882a593Smuzhiyun */ 88*4882a593Smuzhiyun typedef struct _pciconfig_cap_msi { 89*4882a593Smuzhiyun uint8 capID; 90*4882a593Smuzhiyun uint8 nextptr; 91*4882a593Smuzhiyun uint16 msgctrl; 92*4882a593Smuzhiyun uint32 msgaddr; 93*4882a593Smuzhiyun } pciconfig_cap_msi; 94*4882a593Smuzhiyun #define MSI_ENABLE 0x1 /* bit 0 of msgctrl */ 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun /* Data structure to define the Power managment facility 97*4882a593Smuzhiyun * Valid for PCI and PCIE configurations 98*4882a593Smuzhiyun */ 99*4882a593Smuzhiyun typedef struct _pciconfig_cap_pwrmgmt { 100*4882a593Smuzhiyun uint8 capID; 101*4882a593Smuzhiyun uint8 nextptr; 102*4882a593Smuzhiyun uint16 pme_cap; 103*4882a593Smuzhiyun uint16 pme_sts_ctrl; 104*4882a593Smuzhiyun uint8 pme_bridge_ext; 105*4882a593Smuzhiyun uint8 data; 106*4882a593Smuzhiyun } pciconfig_cap_pwrmgmt; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun #define PME_CAP_PM_STATES (0x1f << 27) /* Bits 31:27 states that can generate PME */ 109*4882a593Smuzhiyun #define PME_CSR_OFFSET 0x4 /* 4-bytes offset */ 110*4882a593Smuzhiyun #define PME_CSR_PME_EN (1 << 8) /* Bit 8 Enable generating of PME */ 111*4882a593Smuzhiyun #define PME_CSR_PME_STAT (1 << 15) /* Bit 15 PME got asserted */ 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun /* Data structure to define the PCIE capability */ 114*4882a593Smuzhiyun typedef struct _pciconfig_cap_pcie { 115*4882a593Smuzhiyun uint8 capID; 116*4882a593Smuzhiyun uint8 nextptr; 117*4882a593Smuzhiyun uint16 pcie_cap; 118*4882a593Smuzhiyun uint32 dev_cap; 119*4882a593Smuzhiyun uint16 dev_ctrl; 120*4882a593Smuzhiyun uint16 dev_status; 121*4882a593Smuzhiyun uint32 link_cap; 122*4882a593Smuzhiyun uint16 link_ctrl; 123*4882a593Smuzhiyun uint16 link_status; 124*4882a593Smuzhiyun uint32 slot_cap; 125*4882a593Smuzhiyun uint16 slot_ctrl; 126*4882a593Smuzhiyun uint16 slot_status; 127*4882a593Smuzhiyun uint16 root_ctrl; 128*4882a593Smuzhiyun uint16 root_cap; 129*4882a593Smuzhiyun uint32 root_status; 130*4882a593Smuzhiyun } pciconfig_cap_pcie; 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun /* PCIE Enhanced CAPABILITY DEFINES */ 133*4882a593Smuzhiyun #define PCIE_EXTCFG_OFFSET 0x100 134*4882a593Smuzhiyun #define PCIE_ADVERRREP_CAPID 0x0001 135*4882a593Smuzhiyun #define PCIE_VC_CAPID 0x0002 136*4882a593Smuzhiyun #define PCIE_DEVSNUM_CAPID 0x0003 137*4882a593Smuzhiyun #define PCIE_PWRBUDGET_CAPID 0x0004 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun /* PCIE Extended configuration */ 140*4882a593Smuzhiyun #define PCIE_ADV_CORR_ERR_MASK 0x114 141*4882a593Smuzhiyun #define PCIE_ADV_CORR_ERR_MASK_OFFSET 0x14 142*4882a593Smuzhiyun #define CORR_ERR_RE (1 << 0) /* Receiver */ 143*4882a593Smuzhiyun #define CORR_ERR_BT (1 << 6) /* Bad TLP */ 144*4882a593Smuzhiyun #define CORR_ERR_BD (1 << 7) /* Bad DLLP */ 145*4882a593Smuzhiyun #define CORR_ERR_RR (1 << 8) /* REPLAY_NUM rollover */ 146*4882a593Smuzhiyun #define CORR_ERR_RT (1 << 12) /* Reply timer timeout */ 147*4882a593Smuzhiyun #define CORR_ERR_AE (1 << 13) /* Adviosry Non-Fital Error Mask */ 148*4882a593Smuzhiyun #define ALL_CORR_ERRORS (CORR_ERR_RE | CORR_ERR_BT | CORR_ERR_BD | \ 149*4882a593Smuzhiyun CORR_ERR_RR | CORR_ERR_RT) 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun /* PCIE Root Control Register bits (Host mode only) */ 152*4882a593Smuzhiyun #define PCIE_RC_CORR_SERR_EN 0x0001 153*4882a593Smuzhiyun #define PCIE_RC_NONFATAL_SERR_EN 0x0002 154*4882a593Smuzhiyun #define PCIE_RC_FATAL_SERR_EN 0x0004 155*4882a593Smuzhiyun #define PCIE_RC_PME_INT_EN 0x0008 156*4882a593Smuzhiyun #define PCIE_RC_CRS_EN 0x0010 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun /* PCIE Root Capability Register bits (Host mode only) */ 159*4882a593Smuzhiyun #define PCIE_RC_CRS_VISIBILITY 0x0001 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun /* PCIe PMCSR Register bits */ 162*4882a593Smuzhiyun #define PCIE_PMCSR_PMESTAT 0x8000 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun /* Header to define the PCIE specific capabilities in the extended config space */ 165*4882a593Smuzhiyun typedef struct _pcie_enhanced_caphdr { 166*4882a593Smuzhiyun uint16 capID; 167*4882a593Smuzhiyun uint16 cap_ver : 4; 168*4882a593Smuzhiyun uint16 next_ptr : 12; 169*4882a593Smuzhiyun } pcie_enhanced_caphdr; 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun #define PCIE_CFG_PMCSR 0x4C 172*4882a593Smuzhiyun #define PCI_BAR0_WIN 0x80 /* backplane addres space accessed by BAR0 */ 173*4882a593Smuzhiyun #define PCI_BAR1_WIN 0x84 /* backplane addres space accessed by BAR1 */ 174*4882a593Smuzhiyun #define PCI_SPROM_CONTROL 0x88 /* sprom property control */ 175*4882a593Smuzhiyun #define PCIE_CFG_SUBSYSTEM_CONTROL 0x88 /* used as subsystem control in PCIE devices */ 176*4882a593Smuzhiyun #define PCI_BAR1_CONTROL 0x8c /* BAR1 region burst control */ 177*4882a593Smuzhiyun #define PCI_INT_STATUS 0x90 /* PCI and other cores interrupts */ 178*4882a593Smuzhiyun #define PCI_INT_MASK 0x94 /* mask of PCI and other cores interrupts */ 179*4882a593Smuzhiyun #define PCI_TO_SB_MB 0x98 /* signal backplane interrupts */ 180*4882a593Smuzhiyun #define PCI_BACKPLANE_ADDR 0xa0 /* address an arbitrary location on the system backplane */ 181*4882a593Smuzhiyun #define PCI_BACKPLANE_DATA 0xa4 /* data at the location specified by above address */ 182*4882a593Smuzhiyun #define PCI_CLK_CTL_ST 0xa8 /* pci config space clock control/status (>=rev14) */ 183*4882a593Smuzhiyun #define PCI_BAR0_WIN2 0xac /* backplane addres space accessed by second 4KB of BAR0 */ 184*4882a593Smuzhiyun #define PCI_GPIO_IN 0xb0 /* pci config space gpio input (>=rev3) */ 185*4882a593Smuzhiyun #define PCIE_CFG_DEVICE_CAPABILITY 0xb0 /* used as device capability in PCIE devices */ 186*4882a593Smuzhiyun #define PCI_GPIO_OUT 0xb4 /* pci config space gpio output (>=rev3) */ 187*4882a593Smuzhiyun #define PCIE_CFG_DEVICE_CONTROL 0xb4 /* 0xb4 is used as device control in PCIE devices */ 188*4882a593Smuzhiyun #define PCIE_DC_AER_CORR_EN (1u << 0u) 189*4882a593Smuzhiyun #define PCIE_DC_AER_NON_FATAL_EN (1u << 1u) 190*4882a593Smuzhiyun #define PCIE_DC_AER_FATAL_EN (1u << 2u) 191*4882a593Smuzhiyun #define PCIE_DC_AER_UNSUP_EN (1u << 3u) 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun #define PCI_BAR0_WIN2_OFFSET 0x1000u 194*4882a593Smuzhiyun #define PCIE2_BAR0_CORE2_WIN2_OFFSET 0x5000u 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun #define PCI_GPIO_OUTEN 0xb8 /* pci config space gpio output enable (>=rev3) */ 197*4882a593Smuzhiyun #define PCI_PM_L1SS_CTRL2 0x24c /* The L1 PM Substates Control register */ 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun /* Private Registers */ 200*4882a593Smuzhiyun #define PCI_STAT_CTRL 0xa80 201*4882a593Smuzhiyun #define PCI_L0_EVENTCNT 0xa84 202*4882a593Smuzhiyun #define PCI_L0_STATETMR 0xa88 203*4882a593Smuzhiyun #define PCI_L1_EVENTCNT 0xa8c 204*4882a593Smuzhiyun #define PCI_L1_STATETMR 0xa90 205*4882a593Smuzhiyun #define PCI_L1_1_EVENTCNT 0xa94 206*4882a593Smuzhiyun #define PCI_L1_1_STATETMR 0xa98 207*4882a593Smuzhiyun #define PCI_L1_2_EVENTCNT 0xa9c 208*4882a593Smuzhiyun #define PCI_L1_2_STATETMR 0xaa0 209*4882a593Smuzhiyun #define PCI_L2_EVENTCNT 0xaa4 210*4882a593Smuzhiyun #define PCI_L2_STATETMR 0xaa8 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun #define PCI_LINK_STATUS 0x4dc 213*4882a593Smuzhiyun #define PCI_LINK_SPEED_MASK (15u << 0u) 214*4882a593Smuzhiyun #define PCI_LINK_SPEED_SHIFT (0) 215*4882a593Smuzhiyun #define PCIE_LNK_SPEED_GEN1 0x1 216*4882a593Smuzhiyun #define PCIE_LNK_SPEED_GEN2 0x2 217*4882a593Smuzhiyun #define PCIE_LNK_SPEED_GEN3 0x3 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun #define PCI_PL_SPARE 0x1808 /* Config to Increase external clkreq deasserted minimum time */ 220*4882a593Smuzhiyun #define PCI_CONFIG_EXT_CLK_MIN_TIME_MASK (1u << 31u) 221*4882a593Smuzhiyun #define PCI_CONFIG_EXT_CLK_MIN_TIME_SHIFT (31) 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun #define PCI_ADV_ERR_CAP 0x100 224*4882a593Smuzhiyun #define PCI_UC_ERR_STATUS 0x104 225*4882a593Smuzhiyun #define PCI_UNCORR_ERR_MASK 0x108 226*4882a593Smuzhiyun #define PCI_UCORR_ERR_SEVR 0x10c 227*4882a593Smuzhiyun #define PCI_CORR_ERR_STATUS 0x110 228*4882a593Smuzhiyun #define PCI_CORR_ERR_MASK 0x114 229*4882a593Smuzhiyun #define PCI_ERR_CAP_CTRL 0x118 230*4882a593Smuzhiyun #define PCI_TLP_HDR_LOG1 0x11c 231*4882a593Smuzhiyun #define PCI_TLP_HDR_LOG2 0x120 232*4882a593Smuzhiyun #define PCI_TLP_HDR_LOG3 0x124 233*4882a593Smuzhiyun #define PCI_TLP_HDR_LOG4 0x128 234*4882a593Smuzhiyun #define PCI_TL_CTRL_5 0x814 235*4882a593Smuzhiyun #define PCI_TL_HDR_FC_ST 0x980 236*4882a593Smuzhiyun #define PCI_TL_TGT_CRDT_ST 0x990 237*4882a593Smuzhiyun #define PCI_TL_SMLOGIC_ST 0x998 238*4882a593Smuzhiyun #define PCI_DL_ATTN_VEC 0x1040 239*4882a593Smuzhiyun #define PCI_DL_STATUS 0x1048 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun #define PCI_PHY_CTL_0 0x1800 242*4882a593Smuzhiyun #define PCI_SLOW_PMCLK_EXT_RLOCK (1 << 7) 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun #define PCI_LINK_STATE_DEBUG 0x1c24 245*4882a593Smuzhiyun #define PCI_RECOVERY_HIST 0x1ce4 246*4882a593Smuzhiyun #define PCI_PHY_LTSSM_HIST_0 0x1cec 247*4882a593Smuzhiyun #define PCI_PHY_LTSSM_HIST_1 0x1cf0 248*4882a593Smuzhiyun #define PCI_PHY_LTSSM_HIST_2 0x1cf4 249*4882a593Smuzhiyun #define PCI_PHY_LTSSM_HIST_3 0x1cf8 250*4882a593Smuzhiyun #define PCI_PHY_DBG_CLKREG_0 0x1e10 251*4882a593Smuzhiyun #define PCI_PHY_DBG_CLKREG_1 0x1e14 252*4882a593Smuzhiyun #define PCI_PHY_DBG_CLKREG_2 0x1e18 253*4882a593Smuzhiyun #define PCI_PHY_DBG_CLKREG_3 0x1e1c 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun /* Bit settings for PCIE_CFG_SUBSYSTEM_CONTROL register */ 256*4882a593Smuzhiyun #define PCIE_BAR1COHERENTACCEN_BIT 8 257*4882a593Smuzhiyun #define PCIE_BAR2COHERENTACCEN_BIT 9 258*4882a593Smuzhiyun #define PCIE_SSRESET_STATUS_BIT 13 259*4882a593Smuzhiyun #define PCIE_SSRESET_DISABLE_BIT 14 260*4882a593Smuzhiyun #define PCIE_SSRESET_DIS_ENUM_RST_BIT 15 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun #define PCIE_BARCOHERENTACCEN_MASK 0x300 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun /* Bit settings for PCI_UC_ERR_STATUS register */ 265*4882a593Smuzhiyun #define PCI_UC_ERR_URES (1 << 20) /* Unsupported Request Error Status */ 266*4882a593Smuzhiyun #define PCI_UC_ERR_ECRCS (1 << 19) /* ECRC Error Status */ 267*4882a593Smuzhiyun #define PCI_UC_ERR_MTLPS (1 << 18) /* Malformed TLP Status */ 268*4882a593Smuzhiyun #define PCI_UC_ERR_ROS (1 << 17) /* Receiver Overflow Status */ 269*4882a593Smuzhiyun #define PCI_UC_ERR_UCS (1 << 16) /* Unexpected Completion Status */ 270*4882a593Smuzhiyun #define PCI_UC_ERR_CAS (1 << 15) /* Completer Abort Status */ 271*4882a593Smuzhiyun #define PCI_UC_ERR_CTS (1 << 14) /* Completer Timeout Status */ 272*4882a593Smuzhiyun #define PCI_UC_ERR_FCPES (1 << 13) /* Flow Control Protocol Error Status */ 273*4882a593Smuzhiyun #define PCI_UC_ERR_PTLPS (1 << 12) /* Poisoned TLP Status */ 274*4882a593Smuzhiyun #define PCI_UC_ERR_DLPES (1 << 4) /* Data Link Protocol Error Status */ 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun #define PCI_DL_STATUS_PHY_LINKUP (1 << 13) /* Status of LINK */ 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun #define PCI_PMCR_REFUP 0x1814 /* Trefup time */ 279*4882a593Smuzhiyun #define PCI_PMCR_TREFUP_LO_MASK 0x3f 280*4882a593Smuzhiyun #define PCI_PMCR_TREFUP_LO_SHIFT 24 281*4882a593Smuzhiyun #define PCI_PMCR_TREFUP_LO_BITS 6 282*4882a593Smuzhiyun #define PCI_PMCR_TREFUP_HI_MASK 0xf 283*4882a593Smuzhiyun #define PCI_PMCR_TREFUP_HI_SHIFT 5 284*4882a593Smuzhiyun #define PCI_PMCR_TREFUP_HI_BITS 4 285*4882a593Smuzhiyun #define PCI_PMCR_TREFUP_MAX 0x400 286*4882a593Smuzhiyun #define PCI_PMCR_TREFUP_MAX_SCALE 0x2000 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun #define PCI_PMCR_REFUP_EXT 0x1818 /* Trefup extend Max */ 289*4882a593Smuzhiyun #define PCI_PMCR_TREFUP_EXT_SHIFT 22 290*4882a593Smuzhiyun #define PCI_PMCR_TREFUP_EXT_SCALE 3 291*4882a593Smuzhiyun #define PCI_PMCR_TREFUP_EXT_ON 1 292*4882a593Smuzhiyun #define PCI_PMCR_TREFUP_EXT_OFF 0 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun #define PCI_TPOWER_SCALE_MASK 0x3 295*4882a593Smuzhiyun #define PCI_TPOWER_SCALE_SHIFT 3 /* 0:1 is scale and 2 is rsvd */ 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun #define PCI_BAR0_SHADOW_OFFSET (2 * 1024) /* bar0 + 2K accesses sprom shadow (in pci core) */ 298*4882a593Smuzhiyun #define PCI_BAR0_SPROM_OFFSET (4 * 1024) /* bar0 + 4K accesses external sprom */ 299*4882a593Smuzhiyun #define PCI_BAR0_PCIREGS_OFFSET (6 * 1024) /* bar0 + 6K accesses pci core registers */ 300*4882a593Smuzhiyun #define PCI_BAR0_PCISBR_OFFSET (4 * 1024) /* pci core SB registers are at the end of the 301*4882a593Smuzhiyun * 8KB window, so their address is the "regular" 302*4882a593Smuzhiyun * address plus 4K 303*4882a593Smuzhiyun */ 304*4882a593Smuzhiyun /* 305*4882a593Smuzhiyun * PCIE GEN2 changed some of the above locations for 306*4882a593Smuzhiyun * Bar0WrapperBase, SecondaryBAR0Window and SecondaryBAR0WrapperBase 307*4882a593Smuzhiyun * BAR0 maps 32K of register space 308*4882a593Smuzhiyun */ 309*4882a593Smuzhiyun #define PCIE2_BAR0_WIN2 0x70 /* backplane addres space accessed by second 4KB of BAR0 */ 310*4882a593Smuzhiyun #define PCIE2_BAR0_CORE2_WIN 0x74 /* backplane addres space accessed by second 4KB of BAR0 */ 311*4882a593Smuzhiyun #define PCIE2_BAR0_CORE2_WIN2 0x78 /* backplane addres space accessed by second 4KB of BAR0 */ 312*4882a593Smuzhiyun #define PCIE2_BAR0_WINSZ 0x8000 313*4882a593Smuzhiyun 314*4882a593Smuzhiyun #define PCI_BAR0_WIN2_OFFSET 0x1000u 315*4882a593Smuzhiyun #define PCI_CORE_ENUM_OFFSET 0x2000u 316*4882a593Smuzhiyun #define PCI_CC_CORE_ENUM_OFFSET 0x3000u 317*4882a593Smuzhiyun #define PCI_SEC_BAR0_WIN_OFFSET 0x4000u 318*4882a593Smuzhiyun #define PCI_SEC_BAR0_WRAP_OFFSET 0x5000u 319*4882a593Smuzhiyun #define PCI_CORE_ENUM2_OFFSET 0x6000u 320*4882a593Smuzhiyun #define PCI_CC_CORE_ENUM2_OFFSET 0x7000u 321*4882a593Smuzhiyun #define PCI_LAST_OFFSET 0x8000u 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun #define PCI_BAR0_WINSZ (16 * 1024) /* bar0 window size Match with corerev 13 */ 324*4882a593Smuzhiyun /* On pci corerev >= 13 and all pcie, the bar0 is now 16KB and it maps: */ 325*4882a593Smuzhiyun #define PCI_16KB0_PCIREGS_OFFSET (8 * 1024) /* bar0 + 8K accesses pci/pcie core registers */ 326*4882a593Smuzhiyun #define PCI_16KB0_CCREGS_OFFSET (12 * 1024) /* bar0 + 12K accesses chipc core registers */ 327*4882a593Smuzhiyun #define PCI_16KBB0_WINSZ (16 * 1024) /* bar0 window size */ 328*4882a593Smuzhiyun #define PCI_SECOND_BAR0_OFFSET (16 * 1024) /* secondary bar 0 window */ 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun /* On AI chips we have a second window to map DMP regs are mapped: */ 331*4882a593Smuzhiyun #define PCI_16KB0_WIN2_OFFSET (4 * 1024) /* bar0 + 4K is "Window 2" */ 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun /* PCI_INT_STATUS */ 334*4882a593Smuzhiyun #define PCI_SBIM_STATUS_SERR 0x4 /* backplane SBErr interrupt status */ 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun /* PCI_INT_MASK */ 337*4882a593Smuzhiyun #define PCI_SBIM_SHIFT 8 /* backplane core interrupt mask bits offset */ 338*4882a593Smuzhiyun #define PCI_SBIM_MASK 0xff00 /* backplane core interrupt mask */ 339*4882a593Smuzhiyun #define PCI_SBIM_MASK_SERR 0x4 /* backplane SBErr interrupt mask */ 340*4882a593Smuzhiyun #define PCI_CTO_INT_SHIFT 16 /* backplane SBErr interrupt mask */ 341*4882a593Smuzhiyun #define PCI_CTO_INT_MASK (1 << PCI_CTO_INT_SHIFT) /* backplane SBErr interrupt mask */ 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun /* PCI_SPROM_CONTROL */ 344*4882a593Smuzhiyun #define SPROM_SZ_MSK 0x02 /* SPROM Size Mask */ 345*4882a593Smuzhiyun #define SPROM_LOCKED 0x08 /* SPROM Locked */ 346*4882a593Smuzhiyun #define SPROM_BLANK 0x04 /* indicating a blank SPROM */ 347*4882a593Smuzhiyun #define SPROM_WRITEEN 0x10 /* SPROM write enable */ 348*4882a593Smuzhiyun #define SPROM_BOOTROM_WE 0x20 /* external bootrom write enable */ 349*4882a593Smuzhiyun #define SPROM_BACKPLANE_EN 0x40 /* Enable indirect backplane access */ 350*4882a593Smuzhiyun #define SPROM_OTPIN_USE 0x80 /* device OTP In use */ 351*4882a593Smuzhiyun #define SPROM_CFG_TO_SB_RST 0x400 /* backplane reset */ 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun /* Bits in PCI command and status regs */ 354*4882a593Smuzhiyun #define PCI_CMD_IO 0x00000001 /* I/O enable */ 355*4882a593Smuzhiyun #define PCI_CMD_MEMORY 0x00000002 /* Memory enable */ 356*4882a593Smuzhiyun #define PCI_CMD_MASTER 0x00000004 /* Master enable */ 357*4882a593Smuzhiyun #define PCI_CMD_SPECIAL 0x00000008 /* Special cycles enable */ 358*4882a593Smuzhiyun #define PCI_CMD_INVALIDATE 0x00000010 /* Invalidate? */ 359*4882a593Smuzhiyun #define PCI_CMD_VGA_PAL 0x00000040 /* VGA Palate */ 360*4882a593Smuzhiyun #define PCI_STAT_TA 0x08000000 /* target abort status */ 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun /* Header types */ 363*4882a593Smuzhiyun #define PCI_HEADER_MULTI 0x80 364*4882a593Smuzhiyun #define PCI_HEADER_MASK 0x7f 365*4882a593Smuzhiyun typedef enum { 366*4882a593Smuzhiyun PCI_HEADER_NORMAL, 367*4882a593Smuzhiyun PCI_HEADER_BRIDGE, 368*4882a593Smuzhiyun PCI_HEADER_CARDBUS 369*4882a593Smuzhiyun } pci_header_types; 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun #define PCI_CONFIG_SPACE_SIZE 256 372*4882a593Smuzhiyun 373*4882a593Smuzhiyun #define DWORD_ALIGN(x) (x & ~(0x03)) 374*4882a593Smuzhiyun #define BYTE_POS(x) (x & 0x3) 375*4882a593Smuzhiyun #define WORD_POS(x) (x & 0x1) 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun #define BYTE_SHIFT(x) (8 * BYTE_POS(x)) 378*4882a593Smuzhiyun #define WORD_SHIFT(x) (16 * WORD_POS(x)) 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun #define BYTE_VAL(a, x) ((a >> BYTE_SHIFT(x)) & 0xFF) 381*4882a593Smuzhiyun #define WORD_VAL(a, x) ((a >> WORD_SHIFT(x)) & 0xFFFF) 382*4882a593Smuzhiyun 383*4882a593Smuzhiyun #define read_pci_cfg_byte(a) \ 384*4882a593Smuzhiyun (BYTE_VAL(OSL_PCI_READ_CONFIG(osh, DWORD_ALIGN(a), 4), a) & 0xff) 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun #define read_pci_cfg_word(a) \ 387*4882a593Smuzhiyun (WORD_VAL(OSL_PCI_READ_CONFIG(osh, DWORD_ALIGN(a), 4), a) & 0xffff) 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun #define write_pci_cfg_byte(a, val) do { \ 390*4882a593Smuzhiyun uint32 tmpval; \ 391*4882a593Smuzhiyun tmpval = (OSL_PCI_READ_CONFIG(osh, DWORD_ALIGN(a), 4) & ~0xFF << BYTE_POS(a)) | \ 392*4882a593Smuzhiyun val << BYTE_POS(a); \ 393*4882a593Smuzhiyun OSL_PCI_WRITE_CONFIG(osh, DWORD_ALIGN(a), 4, tmpval); \ 394*4882a593Smuzhiyun } while (0) 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun #define write_pci_cfg_word(a, val) do { \ 397*4882a593Smuzhiyun uint32 tmpval; \ 398*4882a593Smuzhiyun tmpval = (OSL_PCI_READ_CONFIG(osh, DWORD_ALIGN(a), 4) & ~0xFFFF << WORD_POS(a)) | \ 399*4882a593Smuzhiyun val << WORD_POS(a); \ 400*4882a593Smuzhiyun OSL_PCI_WRITE_CONFIG(osh, DWORD_ALIGN(a), 4, tmpval); \ 401*4882a593Smuzhiyun } while (0) 402*4882a593Smuzhiyun 403*4882a593Smuzhiyun #endif /* _h_pcicfg_ */ 404