1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Broadcom SDIO/PCMCIA 3*4882a593Smuzhiyun * Software-specific definitions shared between device and host side 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Portions of this code are copyright (c) 2021 Cypress Semiconductor Corporation 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Copyright (C) 1999-2017, Broadcom Corporation 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * Unless you and Broadcom execute a separate written software license 10*4882a593Smuzhiyun * agreement governing use of this software, this software is licensed to you 11*4882a593Smuzhiyun * under the terms of the GNU General Public License version 2 (the "GPL"), 12*4882a593Smuzhiyun * available at http://www.broadcom.com/licenses/GPLv2.php, with the 13*4882a593Smuzhiyun * following added to such license: 14*4882a593Smuzhiyun * 15*4882a593Smuzhiyun * As a special exception, the copyright holders of this software give you 16*4882a593Smuzhiyun * permission to link this software with independent modules, and to copy and 17*4882a593Smuzhiyun * distribute the resulting executable under terms of your choice, provided that 18*4882a593Smuzhiyun * you also meet, for each linked independent module, the terms and conditions of 19*4882a593Smuzhiyun * the license of that module. An independent module is a module which is not 20*4882a593Smuzhiyun * derived from this software. The special exception does not apply to any 21*4882a593Smuzhiyun * modifications of the software. 22*4882a593Smuzhiyun * 23*4882a593Smuzhiyun * Notwithstanding the above, under no circumstances may you combine this 24*4882a593Smuzhiyun * software in any way with any other Broadcom software provided under a license 25*4882a593Smuzhiyun * other than the GPL, without Broadcom's express prior written consent. 26*4882a593Smuzhiyun * 27*4882a593Smuzhiyun * 28*4882a593Smuzhiyun * <<Broadcom-WL-IPTag/Open:>> 29*4882a593Smuzhiyun * 30*4882a593Smuzhiyun * $Id$ 31*4882a593Smuzhiyun */ 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #ifndef _bcmsdpcm_h_ 34*4882a593Smuzhiyun #define _bcmsdpcm_h_ 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun /* 37*4882a593Smuzhiyun * Software allocation of To SB Mailbox resources 38*4882a593Smuzhiyun */ 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun /* intstatus bits */ 41*4882a593Smuzhiyun #define I_SMB_NAK I_SMB_SW0 /* To SB Mailbox Frame NAK */ 42*4882a593Smuzhiyun #define I_SMB_INT_ACK I_SMB_SW1 /* To SB Mailbox Host Interrupt ACK */ 43*4882a593Smuzhiyun #define I_SMB_USE_OOB I_SMB_SW2 /* To SB Mailbox Use OOB Wakeup */ 44*4882a593Smuzhiyun #define I_SMB_DEV_INT I_SMB_SW3 /* To SB Mailbox Miscellaneous Interrupt */ 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun #define I_TOSBMAIL (I_SMB_NAK | I_SMB_INT_ACK | I_SMB_USE_OOB | I_SMB_DEV_INT) 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun /* tosbmailbox bits corresponding to intstatus bits */ 49*4882a593Smuzhiyun #define SMB_NAK (1 << 0) /* To SB Mailbox Frame NAK */ 50*4882a593Smuzhiyun #define SMB_INT_ACK (1 << 1) /* To SB Mailbox Host Interrupt ACK */ 51*4882a593Smuzhiyun #define SMB_USE_OOB (1 << 2) /* To SB Mailbox Use OOB Wakeup */ 52*4882a593Smuzhiyun #define SMB_DEV_INT (1 << 3) /* To SB Mailbox Miscellaneous Interrupt */ 53*4882a593Smuzhiyun #define SMB_MASK 0x0000000f /* To SB Mailbox Mask */ 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun /* tosbmailboxdata */ 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun #ifdef DS_PROT 58*4882a593Smuzhiyun /* Bit msgs for custom deep sleep protocol */ 59*4882a593Smuzhiyun #define SMB_DATA_D3INFORM 0x100 /* host announcing D3 entry */ 60*4882a593Smuzhiyun #define SMB_DATA_DSACK 0x200 /* host acking a deepsleep request */ 61*4882a593Smuzhiyun #define SMB_DATA_DSNACK 0x400 /* host nacking a deepsleep request */ 62*4882a593Smuzhiyun #endif /* DS_PROT */ 63*4882a593Smuzhiyun /* force a trap */ 64*4882a593Smuzhiyun #define SMB_DATA_TRAP 0x800 /* host forcing trap */ 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun #define SMB_DATA_VERSION_MASK 0x00ff0000 /* host protocol version (sent with F2 enable) */ 67*4882a593Smuzhiyun #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version (sent with F2 enable) */ 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun /* 70*4882a593Smuzhiyun * Software allocation of To Host Mailbox resources 71*4882a593Smuzhiyun */ 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun /* intstatus bits */ 74*4882a593Smuzhiyun #define I_HMB_INT_ACK I_HMB_SW0 /* To Host Mailbox Dev Interrupt ACK */ 75*4882a593Smuzhiyun #define I_HMB_FC_STATE I_HMB_SW0 /* To Host Mailbox Flow Control State */ 76*4882a593Smuzhiyun #define I_HMB_FC_CHANGE I_HMB_SW1 /* To Host Mailbox Flow Control State Changed */ 77*4882a593Smuzhiyun #define I_HMB_FRAME_IND I_HMB_SW2 /* To Host Mailbox Frame Indication */ 78*4882a593Smuzhiyun #define I_HMB_HOST_INT I_HMB_SW3 /* To Host Mailbox Miscellaneous Interrupt */ 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun #define I_TOHOSTMAIL (I_HMB_INT_ACK | I_HMB_FRAME_IND | I_HMB_HOST_INT) 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun /* tohostmailbox bits corresponding to intstatus bits */ 83*4882a593Smuzhiyun #define HMB_INT_ACK (1 << 0) /* To Host Mailbox Dev Interrupt ACK */ 84*4882a593Smuzhiyun #define HMB_FRAME_IND (1 << 2) /* To Host Mailbox Frame Indication */ 85*4882a593Smuzhiyun #define HMB_HOST_INT (1 << 3) /* To Host Mailbox Miscellaneous Interrupt */ 86*4882a593Smuzhiyun #define HMB_MASK 0x0000000f /* To Host Mailbox Mask */ 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun /* tohostmailboxdata */ 89*4882a593Smuzhiyun #define HMB_DATA_NAKHANDLED 0x01 /* we're ready to retransmit NAK'd frame to host */ 90*4882a593Smuzhiyun #define HMB_DATA_DEVREADY 0x02 /* we're ready to to talk to host after enable */ 91*4882a593Smuzhiyun #define HMB_DATA_FC 0x04 /* per prio flowcontrol update flag to host */ 92*4882a593Smuzhiyun #define HMB_DATA_FWREADY 0x08 /* firmware is ready for protocol activity */ 93*4882a593Smuzhiyun #define HMB_DATA_FWHALT 0x10 /* firmware has halted operation */ 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun #ifdef DS_PROT 96*4882a593Smuzhiyun /* Bit msgs for custom deep sleep protocol */ 97*4882a593Smuzhiyun #define HMB_DATA_DSREQ 0x100 /* firmware requesting deepsleep entry */ 98*4882a593Smuzhiyun #define HMB_DATA_DSEXIT 0x200 /* firmware announcing deepsleep exit */ 99*4882a593Smuzhiyun #define HMB_DATA_D3ACK 0x400 /* firmware acking a D3 notice from host */ 100*4882a593Smuzhiyun #define HMB_DATA_D3EXIT 0x800 /* firmware announcing D3 exit */ 101*4882a593Smuzhiyun #define HMB_DATA_DSPROT_MASK 0xf00 102*4882a593Smuzhiyun #endif /* DS_PROT */ 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun #define HMB_DATA_FCDATA_MASK 0xff000000 /* per prio flowcontrol data */ 105*4882a593Smuzhiyun #define HMB_DATA_FCDATA_SHIFT 24 /* per prio flowcontrol data */ 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun #define HMB_DATA_VERSION_MASK 0x00ff0000 /* device protocol version (with devready) */ 108*4882a593Smuzhiyun #define HMB_DATA_VERSION_SHIFT 16 /* device protocol version (with devready) */ 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun /* 111*4882a593Smuzhiyun * Software-defined protocol header 112*4882a593Smuzhiyun */ 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun /* Current protocol version */ 115*4882a593Smuzhiyun #define SDPCM_PROT_VERSION 4 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun /* SW frame header */ 118*4882a593Smuzhiyun #define SDPCM_SEQUENCE_MASK 0x000000ff /* Sequence Number Mask */ 119*4882a593Smuzhiyun #define SDPCM_PACKET_SEQUENCE(p) (((uint8 *)p)[0] & 0xff) /* p starts w/SW Header */ 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun #define SDPCM_CHANNEL_MASK 0x00000f00 /* Channel Number Mask */ 122*4882a593Smuzhiyun #define SDPCM_CHANNEL_SHIFT 8 /* Channel Number Shift */ 123*4882a593Smuzhiyun #define SDPCM_PACKET_CHANNEL(p) (((uint8 *)p)[1] & 0x0f) /* p starts w/SW Header */ 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun #define SDPCM_FLAGS_MASK 0x0000f000 /* Mask of flag bits */ 126*4882a593Smuzhiyun #define SDPCM_FLAGS_SHIFT 12 /* Flag bits shift */ 127*4882a593Smuzhiyun #define SDPCM_PACKET_FLAGS(p) ((((uint8 *)p)[1] & 0xf0) >> 4) /* p starts w/SW Header */ 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun /* Next Read Len: lookahead length of next frame, in 16-byte units (rounded up) */ 130*4882a593Smuzhiyun #define SDPCM_NEXTLEN_MASK 0x00ff0000 /* Next Read Len Mask */ 131*4882a593Smuzhiyun #define SDPCM_NEXTLEN_SHIFT 16 /* Next Read Len Shift */ 132*4882a593Smuzhiyun #define SDPCM_NEXTLEN_VALUE(p) ((((uint8 *)p)[2] & 0xff) << 4) /* p starts w/SW Header */ 133*4882a593Smuzhiyun #define SDPCM_NEXTLEN_OFFSET 2 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun /* Data Offset from SOF (HW Tag, SW Tag, Pad) */ 136*4882a593Smuzhiyun #define SDPCM_DOFFSET_OFFSET 3 /* Data Offset */ 137*4882a593Smuzhiyun #define SDPCM_DOFFSET_VALUE(p) (((uint8 *)p)[SDPCM_DOFFSET_OFFSET] & 0xff) 138*4882a593Smuzhiyun #define SDPCM_DOFFSET_MASK 0xff000000 139*4882a593Smuzhiyun #define SDPCM_DOFFSET_SHIFT 24 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun #define SDPCM_FCMASK_OFFSET 4 /* Flow control */ 142*4882a593Smuzhiyun #define SDPCM_FCMASK_VALUE(p) (((uint8 *)p)[SDPCM_FCMASK_OFFSET ] & 0xff) 143*4882a593Smuzhiyun #define SDPCM_WINDOW_OFFSET 5 /* Credit based fc */ 144*4882a593Smuzhiyun #define SDPCM_WINDOW_VALUE(p) (((uint8 *)p)[SDPCM_WINDOW_OFFSET] & 0xff) 145*4882a593Smuzhiyun #define SDPCM_VERSION_OFFSET 6 /* Version # */ 146*4882a593Smuzhiyun #define SDPCM_VERSION_VALUE(p) (((uint8 *)p)[SDPCM_VERSION_OFFSET] & 0xff) 147*4882a593Smuzhiyun #define SDPCM_UNUSED_OFFSET 7 /* Spare */ 148*4882a593Smuzhiyun #define SDPCM_UNUSED_VALUE(p) (((uint8 *)p)[SDPCM_UNUSED_OFFSET] & 0xff) 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun #define SDPCM_SWHEADER_LEN 8 /* SW header is 64 bits */ 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun /* logical channel numbers */ 153*4882a593Smuzhiyun #define SDPCM_CONTROL_CHANNEL 0 /* Control Request/Response Channel Id */ 154*4882a593Smuzhiyun #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication Channel Id */ 155*4882a593Smuzhiyun #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv Channel Id */ 156*4882a593Smuzhiyun #define SDPCM_GLOM_CHANNEL 3 /* For coalesced packets (superframes) */ 157*4882a593Smuzhiyun #define SDPCM_TEST_CHANNEL 15 /* Reserved for test/debug packets */ 158*4882a593Smuzhiyun #define SDPCM_MAX_CHANNEL 15 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun #define SDPCM_SEQUENCE_WRAP 256 /* wrap-around val for eight-bit frame seq number */ 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun #define SDPCM_FLAG_RESVD0 0x01 163*4882a593Smuzhiyun #define SDPCM_FLAG_RESVD1 0x02 164*4882a593Smuzhiyun #define SDPCM_FLAG_GSPI_TXENAB 0x04 165*4882a593Smuzhiyun #define SDPCM_FLAG_GLOMDESC 0x08 /* Superframe descriptor mask */ 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun /* For GLOM_CHANNEL frames, use a flag to indicate descriptor frame */ 168*4882a593Smuzhiyun #define SDPCM_GLOMDESC_FLAG (SDPCM_FLAG_GLOMDESC << SDPCM_FLAGS_SHIFT) 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun #define SDPCM_GLOMDESC(p) (((uint8 *)p)[1] & 0x80) 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun /* For TEST_CHANNEL packets, define another 4-byte header */ 173*4882a593Smuzhiyun #define SDPCM_TEST_HDRLEN 4 /* Generally: Cmd(1), Ext(1), Len(2); 174*4882a593Smuzhiyun * Semantics of Ext byte depend on command. 175*4882a593Smuzhiyun * Len is current or requested frame length, not 176*4882a593Smuzhiyun * including test header; sent little-endian. 177*4882a593Smuzhiyun */ 178*4882a593Smuzhiyun #define SDPCM_TEST_PKT_CNT_FLD_LEN 4 /* Packet count filed legth */ 179*4882a593Smuzhiyun #define SDPCM_TEST_DISCARD 0x01 /* Receiver discards. Ext is a pattern id. */ 180*4882a593Smuzhiyun #define SDPCM_TEST_ECHOREQ 0x02 /* Echo request. Ext is a pattern id. */ 181*4882a593Smuzhiyun #define SDPCM_TEST_ECHORSP 0x03 /* Echo response. Ext is a pattern id. */ 182*4882a593Smuzhiyun #define SDPCM_TEST_BURST 0x04 /* Receiver to send a burst. Ext is a frame count 183*4882a593Smuzhiyun * (Backward compatabilty) Set frame count in a 184*4882a593Smuzhiyun * 4 byte filed adjacent to the HDR 185*4882a593Smuzhiyun */ 186*4882a593Smuzhiyun #define SDPCM_TEST_SEND 0x05 /* Receiver sets send mode. Ext is boolean on/off 187*4882a593Smuzhiyun * Set frame count in a 4 byte filed adjacent to 188*4882a593Smuzhiyun * the HDR 189*4882a593Smuzhiyun */ 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun /* Handy macro for filling in datagen packets with a pattern */ 192*4882a593Smuzhiyun #define SDPCM_TEST_FILL(byteno, id) ((uint8)(id + byteno)) 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun /* 195*4882a593Smuzhiyun * Software counters (first part matches hardware counters) 196*4882a593Smuzhiyun */ 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun typedef volatile struct { 199*4882a593Smuzhiyun uint32 cmd52rd; /* Cmd52RdCount, SDIO: cmd52 reads */ 200*4882a593Smuzhiyun uint32 cmd52wr; /* Cmd52WrCount, SDIO: cmd52 writes */ 201*4882a593Smuzhiyun uint32 cmd53rd; /* Cmd53RdCount, SDIO: cmd53 reads */ 202*4882a593Smuzhiyun uint32 cmd53wr; /* Cmd53WrCount, SDIO: cmd53 writes */ 203*4882a593Smuzhiyun uint32 abort; /* AbortCount, SDIO: aborts */ 204*4882a593Smuzhiyun uint32 datacrcerror; /* DataCrcErrorCount, SDIO: frames w/CRC error */ 205*4882a593Smuzhiyun uint32 rdoutofsync; /* RdOutOfSyncCount, SDIO/PCMCIA: Rd Frm out of sync */ 206*4882a593Smuzhiyun uint32 wroutofsync; /* RdOutOfSyncCount, SDIO/PCMCIA: Wr Frm out of sync */ 207*4882a593Smuzhiyun uint32 writebusy; /* WriteBusyCount, SDIO: device asserted "busy" */ 208*4882a593Smuzhiyun uint32 readwait; /* ReadWaitCount, SDIO: no data ready for a read cmd */ 209*4882a593Smuzhiyun uint32 readterm; /* ReadTermCount, SDIO: read frame termination cmds */ 210*4882a593Smuzhiyun uint32 writeterm; /* WriteTermCount, SDIO: write frames termination cmds */ 211*4882a593Smuzhiyun uint32 rxdescuflo; /* receive descriptor underflows */ 212*4882a593Smuzhiyun uint32 rxfifooflo; /* receive fifo overflows */ 213*4882a593Smuzhiyun uint32 txfifouflo; /* transmit fifo underflows */ 214*4882a593Smuzhiyun uint32 runt; /* runt (too short) frames recv'd from bus */ 215*4882a593Smuzhiyun uint32 badlen; /* frame's rxh len does not match its hw tag len */ 216*4882a593Smuzhiyun uint32 badcksum; /* frame's hw tag chksum doesn't agree with len value */ 217*4882a593Smuzhiyun uint32 seqbreak; /* break in sequence # space from one rx frame to the next */ 218*4882a593Smuzhiyun uint32 rxfcrc; /* frame rx header indicates crc error */ 219*4882a593Smuzhiyun uint32 rxfwoos; /* frame rx header indicates write out of sync */ 220*4882a593Smuzhiyun uint32 rxfwft; /* frame rx header indicates write frame termination */ 221*4882a593Smuzhiyun uint32 rxfabort; /* frame rx header indicates frame aborted */ 222*4882a593Smuzhiyun uint32 woosint; /* write out of sync interrupt */ 223*4882a593Smuzhiyun uint32 roosint; /* read out of sync interrupt */ 224*4882a593Smuzhiyun uint32 rftermint; /* read frame terminate interrupt */ 225*4882a593Smuzhiyun uint32 wftermint; /* write frame terminate interrupt */ 226*4882a593Smuzhiyun } sdpcmd_cnt_t; 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun /* 229*4882a593Smuzhiyun * Register Access Macros 230*4882a593Smuzhiyun */ 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun #define SDIODREV_IS(var, val) ((var) == (val)) 233*4882a593Smuzhiyun #define SDIODREV_GE(var, val) ((var) >= (val)) 234*4882a593Smuzhiyun #define SDIODREV_GT(var, val) ((var) > (val)) 235*4882a593Smuzhiyun #define SDIODREV_LT(var, val) ((var) < (val)) 236*4882a593Smuzhiyun #define SDIODREV_LE(var, val) ((var) <= (val)) 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun #define SDIODDMAREG32(h, dir, chnl) \ 239*4882a593Smuzhiyun ((dir) == DMA_TX ? \ 240*4882a593Smuzhiyun (void *)(uintptr)&((h)->regs->dma.sdiod32.dma32regs[chnl].xmt) : \ 241*4882a593Smuzhiyun (void *)(uintptr)&((h)->regs->dma.sdiod32.dma32regs[chnl].rcv)) 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun #define SDIODDMAREG64(h, dir, chnl) \ 244*4882a593Smuzhiyun ((dir) == DMA_TX ? \ 245*4882a593Smuzhiyun (void *)(uintptr)&((h)->regs->dma.sdiod64.dma64regs[chnl].xmt) : \ 246*4882a593Smuzhiyun (void *)(uintptr)&((h)->regs->dma.sdiod64.dma64regs[chnl].rcv)) 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun #define SDIODDMAREG(h, dir, chnl) \ 249*4882a593Smuzhiyun (SDIODREV_LT((h)->corerev, 1) ? \ 250*4882a593Smuzhiyun SDIODDMAREG32((h), (dir), (chnl)) : \ 251*4882a593Smuzhiyun SDIODDMAREG64((h), (dir), (chnl))) 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun #define PCMDDMAREG(h, dir, chnl) \ 254*4882a593Smuzhiyun ((dir) == DMA_TX ? \ 255*4882a593Smuzhiyun (void *)(uintptr)&((h)->regs->dma.pcm32.dmaregs.xmt) : \ 256*4882a593Smuzhiyun (void *)(uintptr)&((h)->regs->dma.pcm32.dmaregs.rcv)) 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun #define SDPCMDMAREG(h, dir, chnl, coreid) \ 259*4882a593Smuzhiyun ((coreid) == SDIOD_CORE_ID ? \ 260*4882a593Smuzhiyun SDIODDMAREG(h, dir, chnl) : \ 261*4882a593Smuzhiyun PCMDDMAREG(h, dir, chnl)) 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun #define SDIODFIFOREG(h, corerev) \ 264*4882a593Smuzhiyun (SDIODREV_LT((corerev), 1) ? \ 265*4882a593Smuzhiyun ((dma32diag_t *)(uintptr)&((h)->regs->dma.sdiod32.dmafifo)) : \ 266*4882a593Smuzhiyun ((dma32diag_t *)(uintptr)&((h)->regs->dma.sdiod64.dmafifo))) 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun #define PCMDFIFOREG(h) \ 269*4882a593Smuzhiyun ((dma32diag_t *)(uintptr)&((h)->regs->dma.pcm32.dmafifo)) 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun #define SDPCMFIFOREG(h, coreid, corerev) \ 272*4882a593Smuzhiyun ((coreid) == SDIOD_CORE_ID ? \ 273*4882a593Smuzhiyun SDIODFIFOREG(h, corerev) : \ 274*4882a593Smuzhiyun PCMDFIFOREG(h)) 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun /* 277*4882a593Smuzhiyun * Shared structure between dongle and the host. 278*4882a593Smuzhiyun * The structure contains pointers to trap or assert information. 279*4882a593Smuzhiyun */ 280*4882a593Smuzhiyun #define SDPCM_SHARED_VERSION 0x0001 281*4882a593Smuzhiyun #define SDPCM_SHARED_VERSION_MASK 0x00FF 282*4882a593Smuzhiyun #define SDPCM_SHARED_ASSERT_BUILT 0x0100 283*4882a593Smuzhiyun #define SDPCM_SHARED_ASSERT 0x0200 284*4882a593Smuzhiyun #define SDPCM_SHARED_TRAP 0x0400 285*4882a593Smuzhiyun #define SDPCM_SHARED_IN_BRPT 0x0800 286*4882a593Smuzhiyun #define SDPCM_SHARED_SET_BRPT 0x1000 287*4882a593Smuzhiyun #define SDPCM_SHARED_PENDING_BRPT 0x2000 288*4882a593Smuzhiyun #define SDPCM_SHARED_FATAL_LOGBUF_VALID 0x100000 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun typedef struct { 291*4882a593Smuzhiyun uint32 flags; 292*4882a593Smuzhiyun uint32 trap_addr; 293*4882a593Smuzhiyun uint32 assert_exp_addr; 294*4882a593Smuzhiyun uint32 assert_file_addr; 295*4882a593Smuzhiyun uint32 assert_line; 296*4882a593Smuzhiyun uint32 console_addr; /* Address of hnd_cons_t */ 297*4882a593Smuzhiyun uint32 msgtrace_addr; 298*4882a593Smuzhiyun uint32 fwid; 299*4882a593Smuzhiyun uint32 device_fatal_logbuf_start; 300*4882a593Smuzhiyun uint32 debug_info_addr; /* Address of debug_info area */ 301*4882a593Smuzhiyun } sdpcm_shared_t; 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun /* Device F/W provides the following access function: 304*4882a593Smuzhiyun * sdpcm_shared_t *hnd_get_sdpcm_shared(void); 305*4882a593Smuzhiyun */ 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun #endif /* _bcmsdpcm_h_ */ 308