1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * 'Standard' SDIO HOST CONTROLLER driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Portions of this code are copyright (c) 2021 Cypress Semiconductor Corporation
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 1999-2017, Broadcom Corporation
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Unless you and Broadcom execute a separate written software license
9*4882a593Smuzhiyun * agreement governing use of this software, this software is licensed to you
10*4882a593Smuzhiyun * under the terms of the GNU General Public License version 2 (the "GPL"),
11*4882a593Smuzhiyun * available at http://www.broadcom.com/licenses/GPLv2.php, with the
12*4882a593Smuzhiyun * following added to such license:
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * As a special exception, the copyright holders of this software give you
15*4882a593Smuzhiyun * permission to link this software with independent modules, and to copy and
16*4882a593Smuzhiyun * distribute the resulting executable under terms of your choice, provided that
17*4882a593Smuzhiyun * you also meet, for each linked independent module, the terms and conditions of
18*4882a593Smuzhiyun * the license of that module. An independent module is a module which is not
19*4882a593Smuzhiyun * derived from this software. The special exception does not apply to any
20*4882a593Smuzhiyun * modifications of the software.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * Notwithstanding the above, under no circumstances may you combine this
23*4882a593Smuzhiyun * software in any way with any other Broadcom software provided under a license
24*4882a593Smuzhiyun * other than the GPL, without Broadcom's express prior written consent.
25*4882a593Smuzhiyun *
26*4882a593Smuzhiyun *
27*4882a593Smuzhiyun * <<Broadcom-WL-IPTag/Open:>>
28*4882a593Smuzhiyun *
29*4882a593Smuzhiyun * $Id: bcmsdstd.c 700323 2017-05-18 16:12:11Z $
30*4882a593Smuzhiyun */
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #include <typedefs.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include <bcmdevs.h>
35*4882a593Smuzhiyun #include <bcmendian.h>
36*4882a593Smuzhiyun #include <bcmutils.h>
37*4882a593Smuzhiyun #include <osl.h>
38*4882a593Smuzhiyun #include <siutils.h>
39*4882a593Smuzhiyun #include <sdio.h> /* SDIO Device and Protocol Specs */
40*4882a593Smuzhiyun #include <sdioh.h> /* Standard SDIO Host Controller Specification */
41*4882a593Smuzhiyun #include <bcmsdbus.h> /* bcmsdh to/from specific controller APIs */
42*4882a593Smuzhiyun #include <sdiovar.h> /* ioctl/iovars */
43*4882a593Smuzhiyun #include <pcicfg.h>
44*4882a593Smuzhiyun #include <bcmsdstd.h>
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define SD_PAGE_BITS 12
47*4882a593Smuzhiyun #define SD_PAGE (1 << SD_PAGE_BITS)
48*4882a593Smuzhiyun #define SDSTD_MAX_TUNING_PHASE 5
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun * Upper GPIO 16 - 31 are available on J22
52*4882a593Smuzhiyun * J22.pin3 == gpio16, J22.pin5 == gpio17, etc.
53*4882a593Smuzhiyun * Lower GPIO 0 - 15 are available on J15 (WL_GPIO)
54*4882a593Smuzhiyun */
55*4882a593Smuzhiyun #define SDH_GPIO16 16
56*4882a593Smuzhiyun #define SDH_GPIO_ENABLE 0xffff
57*4882a593Smuzhiyun #define DEFAULT_F2_BLKSIZE 256
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #include <bcmsdstd.h>
60*4882a593Smuzhiyun #include <sbsdio.h> /* SDIOH (host controller) core hardware definitions */
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* Globals */
63*4882a593Smuzhiyun uint sd_msglevel = SDH_ERROR_VAL;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun uint sd_hiok = TRUE; /* Use hi-speed mode if available? */
66*4882a593Smuzhiyun uint sd_sdmode = SDIOH_MODE_SD4; /* Use SD4 mode by default */
67*4882a593Smuzhiyun uint sd_f2_blocksize; /* Default blocksize */
68*4882a593Smuzhiyun uint sd_f1_blocksize = BLOCK_SIZE_4318; /* Default blocksize */
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define sd3_trace(x)
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* sd3ClkMode: 0-SDR12 [25MHz]
73*4882a593Smuzhiyun * 1-SDR25 [50MHz]+SHS=1
74*4882a593Smuzhiyun * 2-SDR50 [100MHz]+SSDR50=1
75*4882a593Smuzhiyun * 3-SDR104 [208MHz]+SSDR104=1
76*4882a593Smuzhiyun * 4-DDR50 [50MHz]+SDDR50=1
77*4882a593Smuzhiyun */
78*4882a593Smuzhiyun #define SD3CLKMODE_0_SDR12 (0)
79*4882a593Smuzhiyun #define SD3CLKMODE_1_SDR25 (1)
80*4882a593Smuzhiyun #define SD3CLKMODE_2_SDR50 (2)
81*4882a593Smuzhiyun #define SD3CLKMODE_3_SDR104 (3)
82*4882a593Smuzhiyun #define SD3CLKMODE_4_DDR50 (4)
83*4882a593Smuzhiyun #define SD3CLKMODE_DISABLED (-1)
84*4882a593Smuzhiyun #define SD3CLKMODE_AUTO (99)
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* values for global_UHSI_Supp : Means host and card caps match. */
87*4882a593Smuzhiyun #define HOST_SDR_UNSUPP (0)
88*4882a593Smuzhiyun #define HOST_SDR_12_25 (1)
89*4882a593Smuzhiyun #define HOST_SDR_50_104_DDR (2)
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /* depends-on/affects sd3_autoselect_uhsi_max.
92*4882a593Smuzhiyun * see sd3_autoselect_uhsi_max
93*4882a593Smuzhiyun */
94*4882a593Smuzhiyun int sd_uhsimode = SD3CLKMODE_DISABLED;
95*4882a593Smuzhiyun uint sd_tuning_period = CAP3_RETUNING_TC_OTHER;
96*4882a593Smuzhiyun uint sd_delay_value = 500000;
97*4882a593Smuzhiyun /* Enables host to dongle glomming. Also increases the
98*4882a593Smuzhiyun * dma buffer size. This will increase the rx throughput
99*4882a593Smuzhiyun * as there will be lesser CMD53 transactions
100*4882a593Smuzhiyun */
101*4882a593Smuzhiyun #ifdef BCMSDIOH_TXGLOM
102*4882a593Smuzhiyun uint sd_txglom;
103*4882a593Smuzhiyun module_param(sd_txglom, uint, 0);
104*4882a593Smuzhiyun #endif /* BCMSDIOH_TXGLOM */
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun char dhd_sdiod_uhsi_ds_override[2] = {' '};
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun #define MAX_DTS_INDEX (3)
109*4882a593Smuzhiyun #define DRVSTRN_MAX_CHAR ('D')
110*4882a593Smuzhiyun #define DRVSTRN_IGNORE_CHAR (' ')
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun char DTS_vals[MAX_DTS_INDEX + 1] = {
113*4882a593Smuzhiyun 0x1, /* Driver Strength Type-A */
114*4882a593Smuzhiyun 0x0, /* Driver Strength Type-B */
115*4882a593Smuzhiyun 0x2, /* Driver Strength Type-C */
116*4882a593Smuzhiyun 0x3, /* Driver Strength Type-D */
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun uint32 sd3_autoselect_uhsi_max = 0;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun #define MAX_TUNING_ITERS (40)
122*4882a593Smuzhiyun /* (150+10)millisecs total time; so dividing it for per-loop */
123*4882a593Smuzhiyun #define PER_TRY_TUNING_DELAY_MS (160/MAX_TUNING_ITERS)
124*4882a593Smuzhiyun #define CLKTUNING_MAX_BRR_RETRIES (1000) /* 1 ms: 1000 retries with 1 us delay per loop */
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* table analogous to preset value register.
127*4882a593Smuzhiyun * This is bcos current HC doesn't have preset value reg support.
128*4882a593Smuzhiyun * All has DrvStr as 'B' [val:0] and CLKGEN as 0.
129*4882a593Smuzhiyun */
130*4882a593Smuzhiyun static unsigned short presetval_sw_table[] = {
131*4882a593Smuzhiyun 0x0520, /* initialization: DrvStr:'B' [0]; CLKGen:0;
132*4882a593Smuzhiyun * SDCLKFreqSel: 520 [division: 320*2 = 640: ~400 KHz]
133*4882a593Smuzhiyun */
134*4882a593Smuzhiyun 0x0008, /* default speed:DrvStr:'B' [0]; CLKGen:0;
135*4882a593Smuzhiyun * SDCLKFreqSel: 8 [division: 6*2 = 12: ~25 MHz]
136*4882a593Smuzhiyun */
137*4882a593Smuzhiyun 0x0004, /* High speed: DrvStr:'B' [0]; CLKGen:0;
138*4882a593Smuzhiyun * SDCLKFreqSel: 4 [division: 3*2 = 6: ~50 MHz]
139*4882a593Smuzhiyun */
140*4882a593Smuzhiyun 0x0008, /* SDR12: DrvStr:'B' [0]; CLKGen:0;
141*4882a593Smuzhiyun * SDCLKFreqSel: 8 [division: 6*2 = 12: ~25 MHz]
142*4882a593Smuzhiyun */
143*4882a593Smuzhiyun 0x0004, /* SDR25: DrvStr:'B' [0]; CLKGen:0;
144*4882a593Smuzhiyun * SDCLKFreqSel: 4 [division: 3*2 = 6: ~50 MHz]
145*4882a593Smuzhiyun */
146*4882a593Smuzhiyun 0x0002, /* SDR50: DrvStr:'B' [0]; CLKGen:0;
147*4882a593Smuzhiyun * SDCLKFreqSel: 2 [division: 1*2 = 2: ~100 MHz]
148*4882a593Smuzhiyun */
149*4882a593Smuzhiyun 0x0001, /* SDR104: DrvStr:'B' [0]; CLKGen:0;
150*4882a593Smuzhiyun SDCLKFreqSel: 1 [no division: ~255/~208 MHz]
151*4882a593Smuzhiyun */
152*4882a593Smuzhiyun 0x0004 /* DDR50: DrvStr:'B' [0]; CLKGen:0;
153*4882a593Smuzhiyun SDCLKFreqSel: 4 [division: 3*2 = 6: ~50 MHz]
154*4882a593Smuzhiyun */
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /* This is to have software overrides to the hardware. Info follows:
158*4882a593Smuzhiyun For override [1]: Preset registers: not supported
159*4882a593Smuzhiyun Voltage switch: not supported
160*4882a593Smuzhiyun Clock Tuning: not supported
161*4882a593Smuzhiyun */
162*4882a593Smuzhiyun #ifdef BCMQT
163*4882a593Smuzhiyun bool sd3_sw_override1 = TRUE;
164*4882a593Smuzhiyun #else
165*4882a593Smuzhiyun bool sd3_sw_override1 = FALSE;
166*4882a593Smuzhiyun #endif // endif
167*4882a593Smuzhiyun bool sd3_sw_read_magic_bytes = FALSE;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun #define SD3_TUNING_REQD(sd, sd_uhsimode) ((sd_uhsimode != SD3CLKMODE_DISABLED) && \
170*4882a593Smuzhiyun (sd->version == HOST_CONTR_VER_3) && \
171*4882a593Smuzhiyun ((sd_uhsimode == SD3CLKMODE_3_SDR104) || \
172*4882a593Smuzhiyun ((sd_uhsimode == SD3CLKMODE_2_SDR50) && \
173*4882a593Smuzhiyun (GFIELD(sd->caps3, CAP3_TUNING_SDR50)))))
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* find next power of 2 */
176*4882a593Smuzhiyun #define NEXT_POW2(n) {n--; n |= n>>1; n |= n>>2; n |= n>>4; n++;}
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun #ifdef BCMSDYIELD
179*4882a593Smuzhiyun bool sd_yieldcpu = TRUE; /* Allow CPU yielding for buffer requests */
180*4882a593Smuzhiyun uint sd_minyield = 0; /* Minimum xfer size to allow CPU yield */
181*4882a593Smuzhiyun bool sd_forcerb = FALSE; /* Force sync readback in intrs_on/off */
182*4882a593Smuzhiyun #endif // endif
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun #define F1_SLEEPCSR_ADDR 0x1001F
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun #ifdef BCMQT
187*4882a593Smuzhiyun #define SDSTD_WAIT_TIME_MS 1
188*4882a593Smuzhiyun #endif /* BCMQT */
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun uint sd_divisor = 2; /* Default 48MHz/2 = 24MHz
191*4882a593Smuzhiyun :might get changed in code for 208
192*4882a593Smuzhiyun */
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun uint sd_power = 1; /* Default to SD Slot powered ON */
195*4882a593Smuzhiyun uint sd_3_power_save = 1; /* Default to SDIO 3.0 power save */
196*4882a593Smuzhiyun uint sd_clock = 1; /* Default to SD Clock turned ON */
197*4882a593Smuzhiyun uint sd_pci_slot = 0xFFFFffff; /* Used to force selection of a particular PCI slot */
198*4882a593Smuzhiyun uint8 sd_dma_mode = DMA_MODE_AUTO; /* Default to AUTO & program based on capability */
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun uint sd_toctl = 7;
201*4882a593Smuzhiyun static bool trap_errs = FALSE;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun static const char *dma_mode_description[] = { "PIO", "SDMA", "ADMA1", "32b ADMA2", "64b ADMA2" };
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /* Prototypes */
206*4882a593Smuzhiyun static bool sdstd_start_clock(sdioh_info_t *sd, uint16 divisor);
207*4882a593Smuzhiyun static uint16 sdstd_start_power(sdioh_info_t *sd, int volts_req);
208*4882a593Smuzhiyun static bool sdstd_bus_width(sdioh_info_t *sd, int width);
209*4882a593Smuzhiyun static int sdstd_set_highspeed_mode(sdioh_info_t *sd, bool HSMode);
210*4882a593Smuzhiyun static int sdstd_set_dma_mode(sdioh_info_t *sd, int8 dma_mode);
211*4882a593Smuzhiyun static int sdstd_card_enablefuncs(sdioh_info_t *sd);
212*4882a593Smuzhiyun static void sdstd_cmd_getrsp(sdioh_info_t *sd, uint32 *rsp_buffer, int count);
213*4882a593Smuzhiyun static int sdstd_cmd_issue(sdioh_info_t *sd, bool use_dma, uint32 cmd, uint32 arg);
214*4882a593Smuzhiyun static int sdstd_card_regread(sdioh_info_t *sd, int func, uint32 regaddr,
215*4882a593Smuzhiyun int regsize, uint32 *data);
216*4882a593Smuzhiyun static int sdstd_card_regwrite(sdioh_info_t *sd, int func, uint32 regaddr,
217*4882a593Smuzhiyun int regsize, uint32 data);
218*4882a593Smuzhiyun static int sdstd_driver_init(sdioh_info_t *sd);
219*4882a593Smuzhiyun static bool sdstd_reset(sdioh_info_t *sd, bool host_reset, bool client_reset);
220*4882a593Smuzhiyun static int sdstd_card_buf(sdioh_info_t *sd, int rw, int func, bool fifo,
221*4882a593Smuzhiyun uint32 addr, int nbytes, uint32 *data);
222*4882a593Smuzhiyun static int sdstd_abort(sdioh_info_t *sd, uint func);
223*4882a593Smuzhiyun static int sdstd_check_errs(sdioh_info_t *sdioh_info, uint32 cmd, uint32 arg);
224*4882a593Smuzhiyun static int set_client_block_size(sdioh_info_t *sd, int func, int blocksize);
225*4882a593Smuzhiyun static void sd_map_dma(sdioh_info_t * sd);
226*4882a593Smuzhiyun static void sd_unmap_dma(sdioh_info_t * sd);
227*4882a593Smuzhiyun static void sd_clear_adma_dscr_buf(sdioh_info_t *sd);
228*4882a593Smuzhiyun static void sd_fill_dma_data_buf(sdioh_info_t *sd, uint8 data);
229*4882a593Smuzhiyun static void sd_create_adma_descriptor(sdioh_info_t *sd,
230*4882a593Smuzhiyun uint32 index, uint32 addr_phys,
231*4882a593Smuzhiyun uint16 length, uint16 flags);
232*4882a593Smuzhiyun static void sd_dump_adma_dscr(sdioh_info_t *sd);
233*4882a593Smuzhiyun static void sdstd_dumpregs(sdioh_info_t *sd);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun static int sdstd_3_set_highspeed_uhsi_mode(sdioh_info_t *sd, int sd3ClkMode);
236*4882a593Smuzhiyun static int sdstd_3_sigvoltswitch_proc(sdioh_info_t *sd);
237*4882a593Smuzhiyun static int sdstd_3_get_matching_uhsi_clkmode(sdioh_info_t *sd,
238*4882a593Smuzhiyun int sd3_requested_clkmode);
239*4882a593Smuzhiyun static bool sdstd_3_get_matching_drvstrn(sdioh_info_t *sd,
240*4882a593Smuzhiyun int sd3_requested_clkmode, uint32 *drvstrn, uint16 *presetval);
241*4882a593Smuzhiyun static int sdstd_3_clock_wrapper(sdioh_info_t *sd);
242*4882a593Smuzhiyun static int sdstd_clock_wrapper(sdioh_info_t *sd);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /*
245*4882a593Smuzhiyun * Private register access routines.
246*4882a593Smuzhiyun */
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /* 16 bit PCI regs */
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun extern uint16 sdstd_rreg16(sdioh_info_t *sd, uint reg);
251*4882a593Smuzhiyun uint16
sdstd_rreg16(sdioh_info_t * sd,uint reg)252*4882a593Smuzhiyun sdstd_rreg16(sdioh_info_t *sd, uint reg)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun volatile uint16 data = *(volatile uint16 *)(sd->mem_space + reg);
256*4882a593Smuzhiyun sd_ctrl(("16: R Reg 0x%02x, Data 0x%x\n", reg, data));
257*4882a593Smuzhiyun return data;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun extern void sdstd_wreg16(sdioh_info_t *sd, uint reg, uint16 data);
261*4882a593Smuzhiyun void
sdstd_wreg16(sdioh_info_t * sd,uint reg,uint16 data)262*4882a593Smuzhiyun sdstd_wreg16(sdioh_info_t *sd, uint reg, uint16 data)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun *(volatile uint16 *)(sd->mem_space + reg) = (uint16) data;
265*4882a593Smuzhiyun sd_ctrl(("16: W Reg 0x%02x, Data 0x%x\n", reg, data));
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun static void
sdstd_or_reg16(sdioh_info_t * sd,uint reg,uint16 val)269*4882a593Smuzhiyun sdstd_or_reg16(sdioh_info_t *sd, uint reg, uint16 val)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun volatile uint16 data = *(volatile uint16 *)(sd->mem_space + reg);
272*4882a593Smuzhiyun sd_ctrl(("16: OR Reg 0x%02x, Val 0x%x\n", reg, val));
273*4882a593Smuzhiyun data |= val;
274*4882a593Smuzhiyun *(volatile uint16 *)(sd->mem_space + reg) = (uint16)data;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun static void
sdstd_mod_reg16(sdioh_info_t * sd,uint reg,int16 mask,uint16 val)278*4882a593Smuzhiyun sdstd_mod_reg16(sdioh_info_t *sd, uint reg, int16 mask, uint16 val)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun volatile uint16 data = *(volatile uint16 *)(sd->mem_space + reg);
282*4882a593Smuzhiyun sd_ctrl(("16: MOD Reg 0x%02x, Mask 0x%x, Val 0x%x\n", reg, mask, val));
283*4882a593Smuzhiyun data &= ~mask;
284*4882a593Smuzhiyun data |= (val & mask);
285*4882a593Smuzhiyun *(volatile uint16 *)(sd->mem_space + reg) = (uint16)data;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* 32 bit PCI regs */
289*4882a593Smuzhiyun static uint32
sdstd_rreg(sdioh_info_t * sd,uint reg)290*4882a593Smuzhiyun sdstd_rreg(sdioh_info_t *sd, uint reg)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun volatile uint32 data = *(volatile uint32 *)(sd->mem_space + reg);
293*4882a593Smuzhiyun sd_ctrl(("32: R Reg 0x%02x, Data 0x%x\n", reg, data));
294*4882a593Smuzhiyun return data;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun static inline void
sdstd_wreg(sdioh_info_t * sd,uint reg,uint32 data)297*4882a593Smuzhiyun sdstd_wreg(sdioh_info_t *sd, uint reg, uint32 data)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun *(volatile uint32 *)(sd->mem_space + reg) = (uint32)data;
300*4882a593Smuzhiyun sd_ctrl(("32: W Reg 0x%02x, Data 0x%x\n", reg, data));
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun /* 8 bit PCI regs */
305*4882a593Smuzhiyun static inline void
sdstd_wreg8(sdioh_info_t * sd,uint reg,uint8 data)306*4882a593Smuzhiyun sdstd_wreg8(sdioh_info_t *sd, uint reg, uint8 data)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun *(volatile uint8 *)(sd->mem_space + reg) = (uint8)data;
309*4882a593Smuzhiyun sd_ctrl(("08: W Reg 0x%02x, Data 0x%x\n", reg, data));
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun static uint8
sdstd_rreg8(sdioh_info_t * sd,uint reg)312*4882a593Smuzhiyun sdstd_rreg8(sdioh_info_t *sd, uint reg)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun volatile uint8 data = *(volatile uint8 *)(sd->mem_space + reg);
315*4882a593Smuzhiyun sd_ctrl(("08: R Reg 0x%02x, Data 0x%x\n", reg, data));
316*4882a593Smuzhiyun return data;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /*
320*4882a593Smuzhiyun * Private work routines
321*4882a593Smuzhiyun */
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun sdioh_info_t *glob_sd;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /*
326*4882a593Smuzhiyun * Public entry points & extern's
327*4882a593Smuzhiyun */
328*4882a593Smuzhiyun extern sdioh_info_t *
sdioh_attach(osl_t * osh,void * bar0,uint irq)329*4882a593Smuzhiyun sdioh_attach(osl_t *osh, void *bar0, uint irq)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun sdioh_info_t *sd;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun sd_trace(("%s\n", __FUNCTION__));
334*4882a593Smuzhiyun if ((sd = (sdioh_info_t *)MALLOC(osh, sizeof(sdioh_info_t))) == NULL) {
335*4882a593Smuzhiyun sd_err(("sdioh_attach: out of memory, malloced %d bytes\n", MALLOCED(osh)));
336*4882a593Smuzhiyun return NULL;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun bzero((char *)sd, sizeof(sdioh_info_t));
339*4882a593Smuzhiyun glob_sd = sd;
340*4882a593Smuzhiyun sd->osh = osh;
341*4882a593Smuzhiyun if (sdstd_osinit(sd) != 0) {
342*4882a593Smuzhiyun sd_err(("%s:sdstd_osinit() failed\n", __FUNCTION__));
343*4882a593Smuzhiyun MFREE(sd->osh, sd, sizeof(sdioh_info_t));
344*4882a593Smuzhiyun return NULL;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun sd->mem_space = (volatile char *)sdstd_reg_map(osh, (ulong)bar0, SDIOH_REG_WINSZ);
347*4882a593Smuzhiyun sd_init_dma(sd);
348*4882a593Smuzhiyun sd->irq = irq;
349*4882a593Smuzhiyun if (sd->mem_space == NULL) {
350*4882a593Smuzhiyun sd_err(("%s:ioremap() failed\n", __FUNCTION__));
351*4882a593Smuzhiyun sdstd_osfree(sd);
352*4882a593Smuzhiyun MFREE(sd->osh, sd, sizeof(sdioh_info_t));
353*4882a593Smuzhiyun return NULL;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun sd_info(("%s:sd->mem_space = %p\n", __FUNCTION__, sd->mem_space));
356*4882a593Smuzhiyun sd->intr_handler = NULL;
357*4882a593Smuzhiyun sd->intr_handler_arg = NULL;
358*4882a593Smuzhiyun sd->intr_handler_valid = FALSE;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun /* Set defaults */
361*4882a593Smuzhiyun sd->sd_blockmode = TRUE;
362*4882a593Smuzhiyun sd->use_client_ints = TRUE;
363*4882a593Smuzhiyun sd->sd_dma_mode = sd_dma_mode;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun if (!sd->sd_blockmode)
366*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_NONE;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun if (sdstd_driver_init(sd) != SUCCESS) {
369*4882a593Smuzhiyun /* If host CPU was reset without resetting SD bus or
370*4882a593Smuzhiyun SD device, the device will still have its RCA but
371*4882a593Smuzhiyun driver no longer knows what it is (since driver has been restarted).
372*4882a593Smuzhiyun go through once to clear the RCA and a gain reassign it.
373*4882a593Smuzhiyun */
374*4882a593Smuzhiyun sd_info(("driver_init failed - Reset RCA and try again\n"));
375*4882a593Smuzhiyun if (sdstd_driver_init(sd) != SUCCESS) {
376*4882a593Smuzhiyun sd_err(("%s:driver_init() failed()\n", __FUNCTION__));
377*4882a593Smuzhiyun if (sd->mem_space) {
378*4882a593Smuzhiyun sdstd_reg_unmap(osh, (ulong)sd->mem_space, SDIOH_REG_WINSZ);
379*4882a593Smuzhiyun sd->mem_space = NULL;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun sdstd_osfree(sd);
382*4882a593Smuzhiyun MFREE(sd->osh, sd, sizeof(sdioh_info_t));
383*4882a593Smuzhiyun return (NULL);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun OSL_DMADDRWIDTH(osh, 32);
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /* Always map DMA buffers, so we can switch between DMA modes. */
390*4882a593Smuzhiyun sd_map_dma(sd);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun if (sdstd_register_irq(sd, irq) != SUCCESS) {
393*4882a593Smuzhiyun sd_err(("%s: sdstd_register_irq() failed for irq = %d\n", __FUNCTION__, irq));
394*4882a593Smuzhiyun sdstd_free_irq(sd->irq, sd);
395*4882a593Smuzhiyun if (sd->mem_space) {
396*4882a593Smuzhiyun sdstd_reg_unmap(osh, (ulong)sd->mem_space, SDIOH_REG_WINSZ);
397*4882a593Smuzhiyun sd->mem_space = NULL;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun sdstd_osfree(sd);
401*4882a593Smuzhiyun MFREE(sd->osh, sd, sizeof(sdioh_info_t));
402*4882a593Smuzhiyun return (NULL);
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun sd_trace(("%s: Done\n", __FUNCTION__));
406*4882a593Smuzhiyun return sd;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_detach(osl_t * osh,sdioh_info_t * sd)410*4882a593Smuzhiyun sdioh_detach(osl_t *osh, sdioh_info_t *sd)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun sd_trace(("%s\n", __FUNCTION__));
413*4882a593Smuzhiyun if (sd) {
414*4882a593Smuzhiyun sd_unmap_dma(sd);
415*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrSignalEnable, 0);
416*4882a593Smuzhiyun if (sd->sd3_tuning_reqd == TRUE) {
417*4882a593Smuzhiyun sdstd_3_osclean_tuning(sd);
418*4882a593Smuzhiyun sd->sd3_tuning_reqd = FALSE;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun sd->sd3_tuning_disable = FALSE;
421*4882a593Smuzhiyun sd_trace(("%s: freeing irq %d\n", __FUNCTION__, sd->irq));
422*4882a593Smuzhiyun sdstd_free_irq(sd->irq, sd);
423*4882a593Smuzhiyun if (sd->card_init_done)
424*4882a593Smuzhiyun sdstd_reset(sd, 1, 1);
425*4882a593Smuzhiyun if (sd->mem_space) {
426*4882a593Smuzhiyun sdstd_reg_unmap(osh, (ulong)sd->mem_space, SDIOH_REG_WINSZ);
427*4882a593Smuzhiyun sd->mem_space = NULL;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun sdstd_osfree(sd);
431*4882a593Smuzhiyun MFREE(sd->osh, sd, sizeof(sdioh_info_t));
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun return SDIOH_API_RC_SUCCESS;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun /* Configure callback to client when we receive client interrupt */
437*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_interrupt_register(sdioh_info_t * sd,sdioh_cb_fn_t fn,void * argh)438*4882a593Smuzhiyun sdioh_interrupt_register(sdioh_info_t *sd, sdioh_cb_fn_t fn, void *argh)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun sd_trace(("%s: Entering\n", __FUNCTION__));
441*4882a593Smuzhiyun sd->intr_handler = fn;
442*4882a593Smuzhiyun sd->intr_handler_arg = argh;
443*4882a593Smuzhiyun sd->intr_handler_valid = TRUE;
444*4882a593Smuzhiyun return SDIOH_API_RC_SUCCESS;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_interrupt_deregister(sdioh_info_t * sd)448*4882a593Smuzhiyun sdioh_interrupt_deregister(sdioh_info_t *sd)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun sd_trace(("%s: Entering\n", __FUNCTION__));
451*4882a593Smuzhiyun sd->intr_handler_valid = FALSE;
452*4882a593Smuzhiyun sd->intr_handler = NULL;
453*4882a593Smuzhiyun sd->intr_handler_arg = NULL;
454*4882a593Smuzhiyun return SDIOH_API_RC_SUCCESS;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_interrupt_query(sdioh_info_t * sd,bool * onoff)458*4882a593Smuzhiyun sdioh_interrupt_query(sdioh_info_t *sd, bool *onoff)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun sd_trace(("%s: Entering\n", __FUNCTION__));
461*4882a593Smuzhiyun *onoff = sd->client_intr_enabled;
462*4882a593Smuzhiyun return SDIOH_API_RC_SUCCESS;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun #if defined(DHD_DEBUG)
466*4882a593Smuzhiyun extern bool
sdioh_interrupt_pending(sdioh_info_t * sd)467*4882a593Smuzhiyun sdioh_interrupt_pending(sdioh_info_t *sd)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun uint16 intrstatus;
470*4882a593Smuzhiyun intrstatus = sdstd_rreg16(sd, SD_IntrStatus);
471*4882a593Smuzhiyun return !!(intrstatus & CLIENT_INTR);
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun #endif // endif
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun uint
sdioh_query_iofnum(sdioh_info_t * sd)476*4882a593Smuzhiyun sdioh_query_iofnum(sdioh_info_t *sd)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun return sd->num_funcs;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun /* IOVar table */
482*4882a593Smuzhiyun enum {
483*4882a593Smuzhiyun IOV_MSGLEVEL = 1,
484*4882a593Smuzhiyun IOV_BLOCKMODE,
485*4882a593Smuzhiyun IOV_BLOCKSIZE,
486*4882a593Smuzhiyun IOV_DMA,
487*4882a593Smuzhiyun IOV_USEINTS,
488*4882a593Smuzhiyun IOV_NUMINTS,
489*4882a593Smuzhiyun IOV_NUMLOCALINTS,
490*4882a593Smuzhiyun IOV_HOSTREG,
491*4882a593Smuzhiyun IOV_DEVREG,
492*4882a593Smuzhiyun IOV_DIVISOR,
493*4882a593Smuzhiyun IOV_SDMODE,
494*4882a593Smuzhiyun IOV_HISPEED,
495*4882a593Smuzhiyun IOV_HCIREGS,
496*4882a593Smuzhiyun IOV_POWER,
497*4882a593Smuzhiyun IOV_POWER_SAVE,
498*4882a593Smuzhiyun IOV_YIELDCPU,
499*4882a593Smuzhiyun IOV_MINYIELD,
500*4882a593Smuzhiyun IOV_FORCERB,
501*4882a593Smuzhiyun IOV_CLOCK,
502*4882a593Smuzhiyun IOV_UHSIMOD,
503*4882a593Smuzhiyun IOV_TUNEMOD,
504*4882a593Smuzhiyun IOV_TUNEDIS
505*4882a593Smuzhiyun };
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun const bcm_iovar_t sdioh_iovars[] = {
508*4882a593Smuzhiyun {"sd_msglevel", IOV_MSGLEVEL, 0, 0, IOVT_UINT32, 0 },
509*4882a593Smuzhiyun {"sd_blockmode", IOV_BLOCKMODE, 0, 0, IOVT_BOOL, 0 },
510*4882a593Smuzhiyun {"sd_blocksize", IOV_BLOCKSIZE, 0, 0, IOVT_UINT32, 0 }, /* ((fn << 16) | size) */
511*4882a593Smuzhiyun {"sd_dma", IOV_DMA, 0, 0, IOVT_UINT32, 0 },
512*4882a593Smuzhiyun #ifdef BCMSDYIELD
513*4882a593Smuzhiyun {"sd_yieldcpu", IOV_YIELDCPU, 0, 0, IOVT_BOOL, 0 },
514*4882a593Smuzhiyun {"sd_minyield", IOV_MINYIELD, 0, 0, IOVT_UINT32, 0 },
515*4882a593Smuzhiyun {"sd_forcerb", IOV_FORCERB, 0, 0, IOVT_BOOL, 0 },
516*4882a593Smuzhiyun #endif // endif
517*4882a593Smuzhiyun {"sd_ints", IOV_USEINTS, 0, 0, IOVT_BOOL, 0 },
518*4882a593Smuzhiyun {"sd_numints", IOV_NUMINTS, 0, 0, IOVT_UINT32, 0 },
519*4882a593Smuzhiyun {"sd_numlocalints", IOV_NUMLOCALINTS, 0, 0, IOVT_UINT32, 0 },
520*4882a593Smuzhiyun {"sd_hostreg", IOV_HOSTREG, 0, 0, IOVT_BUFFER, sizeof(sdreg_t) },
521*4882a593Smuzhiyun {"sd_devreg", IOV_DEVREG, 0, 0, IOVT_BUFFER, sizeof(sdreg_t) },
522*4882a593Smuzhiyun {"sd_divisor", IOV_DIVISOR, 0, 0, IOVT_UINT32, 0 },
523*4882a593Smuzhiyun {"sd_power", IOV_POWER, 0, 0, IOVT_UINT32, 0 },
524*4882a593Smuzhiyun {"sd_power_save", IOV_POWER_SAVE, 0, 0, IOVT_UINT32, 0 },
525*4882a593Smuzhiyun {"sd_clock", IOV_CLOCK, 0, 0, IOVT_UINT32, 0 },
526*4882a593Smuzhiyun {"sd_mode", IOV_SDMODE, 0, 0, IOVT_UINT32, 100},
527*4882a593Smuzhiyun {"sd_highspeed", IOV_HISPEED, 0, 0, IOVT_UINT32, 0},
528*4882a593Smuzhiyun {"sd_uhsimode", IOV_UHSIMOD, 0, 0, IOVT_UINT32, 0},
529*4882a593Smuzhiyun {"tuning_mode", IOV_TUNEMOD, 0, 0, IOVT_UINT32, 0},
530*4882a593Smuzhiyun {"sd3_tuning_disable", IOV_TUNEDIS, 0, 0, IOVT_BOOL, 0},
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun {NULL, 0, 0, 0, 0, 0 }
533*4882a593Smuzhiyun };
sdstd_turn_on_clock(sdioh_info_t * sd)534*4882a593Smuzhiyun uint8 sdstd_turn_on_clock(sdioh_info_t *sd)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun sdstd_or_reg16(sd, SD_ClockCntrl, 0x4);
537*4882a593Smuzhiyun return 0;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
sdstd_turn_off_clock(sdioh_info_t * sd)540*4882a593Smuzhiyun uint8 sdstd_turn_off_clock(sdioh_info_t *sd)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun sdstd_wreg16(sd, SD_ClockCntrl, sdstd_rreg16(sd, SD_ClockCntrl) & ~((uint16)0x4));
543*4882a593Smuzhiyun return 0;
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun int
sdioh_iovar_op(sdioh_info_t * si,const char * name,void * params,int plen,void * arg,int len,bool set)547*4882a593Smuzhiyun sdioh_iovar_op(sdioh_info_t *si, const char *name,
548*4882a593Smuzhiyun void *params, int plen, void *arg, int len, bool set)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun const bcm_iovar_t *vi = NULL;
551*4882a593Smuzhiyun int bcmerror = 0;
552*4882a593Smuzhiyun int val_size;
553*4882a593Smuzhiyun int32 int_val = 0;
554*4882a593Smuzhiyun bool bool_val;
555*4882a593Smuzhiyun uint32 actionid;
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun ASSERT(name);
558*4882a593Smuzhiyun ASSERT(len >= 0);
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun /* Get must have return space; Set does not take qualifiers */
561*4882a593Smuzhiyun ASSERT(set || (arg && len));
562*4882a593Smuzhiyun ASSERT(!set || (!params && !plen));
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun sd_trace(("%s: Enter (%s %s)\n", __FUNCTION__, (set ? "set" : "get"), name));
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun if ((vi = bcm_iovar_lookup(sdioh_iovars, name)) == NULL) {
567*4882a593Smuzhiyun bcmerror = BCME_UNSUPPORTED;
568*4882a593Smuzhiyun goto exit;
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun if ((bcmerror = bcm_iovar_lencheck(vi, arg, len, set)) != 0)
572*4882a593Smuzhiyun goto exit;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun /* Set up params so get and set can share the convenience variables */
575*4882a593Smuzhiyun if (params == NULL) {
576*4882a593Smuzhiyun params = arg;
577*4882a593Smuzhiyun plen = len;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun if (vi->type == IOVT_VOID)
581*4882a593Smuzhiyun val_size = 0;
582*4882a593Smuzhiyun else if (vi->type == IOVT_BUFFER)
583*4882a593Smuzhiyun val_size = len;
584*4882a593Smuzhiyun else
585*4882a593Smuzhiyun val_size = sizeof(int);
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun if (plen >= (int)sizeof(int_val))
588*4882a593Smuzhiyun bcopy(params, &int_val, sizeof(int_val));
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun bool_val = (int_val != 0) ? TRUE : FALSE;
591*4882a593Smuzhiyun BCM_REFERENCE(bool_val);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun actionid = set ? IOV_SVAL(vi->varid) : IOV_GVAL(vi->varid);
594*4882a593Smuzhiyun switch (actionid) {
595*4882a593Smuzhiyun case IOV_GVAL(IOV_MSGLEVEL):
596*4882a593Smuzhiyun int_val = (int32)sd_msglevel;
597*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
598*4882a593Smuzhiyun break;
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun case IOV_SVAL(IOV_MSGLEVEL):
601*4882a593Smuzhiyun sd_msglevel = int_val;
602*4882a593Smuzhiyun break;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun case IOV_GVAL(IOV_BLOCKMODE):
605*4882a593Smuzhiyun int_val = (int32)si->sd_blockmode;
606*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
607*4882a593Smuzhiyun break;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun case IOV_SVAL(IOV_BLOCKMODE):
610*4882a593Smuzhiyun si->sd_blockmode = (bool)int_val;
611*4882a593Smuzhiyun /* Haven't figured out how to make non-block mode with DMA */
612*4882a593Smuzhiyun if (!si->sd_blockmode)
613*4882a593Smuzhiyun si->sd_dma_mode = DMA_MODE_NONE;
614*4882a593Smuzhiyun break;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun #ifdef BCMSDYIELD
617*4882a593Smuzhiyun case IOV_GVAL(IOV_YIELDCPU):
618*4882a593Smuzhiyun int_val = sd_yieldcpu;
619*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
620*4882a593Smuzhiyun break;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun case IOV_SVAL(IOV_YIELDCPU):
623*4882a593Smuzhiyun sd_yieldcpu = (bool)int_val;
624*4882a593Smuzhiyun break;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun case IOV_GVAL(IOV_MINYIELD):
627*4882a593Smuzhiyun int_val = sd_minyield;
628*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
629*4882a593Smuzhiyun break;
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun case IOV_SVAL(IOV_MINYIELD):
632*4882a593Smuzhiyun sd_minyield = (bool)int_val;
633*4882a593Smuzhiyun break;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun case IOV_GVAL(IOV_FORCERB):
636*4882a593Smuzhiyun int_val = sd_forcerb;
637*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
638*4882a593Smuzhiyun break;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun case IOV_SVAL(IOV_FORCERB):
641*4882a593Smuzhiyun sd_forcerb = (bool)int_val;
642*4882a593Smuzhiyun break;
643*4882a593Smuzhiyun #endif /* BCMSDYIELD */
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun case IOV_GVAL(IOV_BLOCKSIZE):
646*4882a593Smuzhiyun if ((uint32)int_val > si->num_funcs) {
647*4882a593Smuzhiyun bcmerror = BCME_BADARG;
648*4882a593Smuzhiyun break;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun int_val = (int32)si->client_block_size[int_val];
651*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
652*4882a593Smuzhiyun break;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun case IOV_SVAL(IOV_BLOCKSIZE):
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun uint func = ((uint32)int_val >> 16);
657*4882a593Smuzhiyun uint blksize = (uint16)int_val;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun if (func > si->num_funcs) {
660*4882a593Smuzhiyun bcmerror = BCME_BADARG;
661*4882a593Smuzhiyun break;
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun /* Now set it */
665*4882a593Smuzhiyun sdstd_lock(si);
666*4882a593Smuzhiyun bcmerror = set_client_block_size(si, func, blksize);
667*4882a593Smuzhiyun sdstd_unlock(si);
668*4882a593Smuzhiyun break;
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun case IOV_GVAL(IOV_DMA):
672*4882a593Smuzhiyun int_val = (int32)si->sd_dma_mode;
673*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
674*4882a593Smuzhiyun break;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun case IOV_SVAL(IOV_DMA):
677*4882a593Smuzhiyun si->sd_dma_mode = (char)int_val;
678*4882a593Smuzhiyun sdstd_set_dma_mode(si, si->sd_dma_mode);
679*4882a593Smuzhiyun break;
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun case IOV_GVAL(IOV_USEINTS):
682*4882a593Smuzhiyun int_val = (int32)si->use_client_ints;
683*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
684*4882a593Smuzhiyun break;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun case IOV_SVAL(IOV_USEINTS):
687*4882a593Smuzhiyun si->use_client_ints = (bool)int_val;
688*4882a593Smuzhiyun if (si->use_client_ints)
689*4882a593Smuzhiyun si->intmask |= CLIENT_INTR;
690*4882a593Smuzhiyun else
691*4882a593Smuzhiyun si->intmask &= ~CLIENT_INTR;
692*4882a593Smuzhiyun break;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun case IOV_GVAL(IOV_DIVISOR):
695*4882a593Smuzhiyun int_val = (uint32)sd_divisor;
696*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
697*4882a593Smuzhiyun break;
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun case IOV_SVAL(IOV_DIVISOR):
700*4882a593Smuzhiyun sd_divisor = int_val;
701*4882a593Smuzhiyun if (!sdstd_start_clock(si, (uint16)sd_divisor)) {
702*4882a593Smuzhiyun sd_err(("set clock failed!\n"));
703*4882a593Smuzhiyun bcmerror = BCME_ERROR;
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun break;
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun case IOV_GVAL(IOV_POWER):
708*4882a593Smuzhiyun int_val = (uint32)sd_power;
709*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
710*4882a593Smuzhiyun break;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun case IOV_GVAL(IOV_POWER_SAVE):
713*4882a593Smuzhiyun int_val = (uint32)sd_3_power_save;
714*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
715*4882a593Smuzhiyun break;
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun case IOV_SVAL(IOV_POWER):
718*4882a593Smuzhiyun sd_power = int_val;
719*4882a593Smuzhiyun if (sd_power == 1) {
720*4882a593Smuzhiyun if (sdstd_driver_init(si) != SUCCESS) {
721*4882a593Smuzhiyun sd_err(("set SD Slot power failed!\n"));
722*4882a593Smuzhiyun bcmerror = BCME_ERROR;
723*4882a593Smuzhiyun } else {
724*4882a593Smuzhiyun sd_err(("SD Slot Powered ON.\n"));
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun } else {
727*4882a593Smuzhiyun uint8 pwr = 0;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun pwr = SFIELD(pwr, PWR_BUS_EN, 0);
730*4882a593Smuzhiyun sdstd_wreg8(si, SD_PwrCntrl, pwr); /* Set Voltage level */
731*4882a593Smuzhiyun sd_err(("SD Slot Powered OFF.\n"));
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun break;
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun case IOV_SVAL(IOV_POWER_SAVE):
736*4882a593Smuzhiyun sd_3_power_save = int_val;
737*4882a593Smuzhiyun break;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun case IOV_GVAL(IOV_CLOCK):
740*4882a593Smuzhiyun int_val = (uint32)sd_clock;
741*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
742*4882a593Smuzhiyun break;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun case IOV_SVAL(IOV_CLOCK):
745*4882a593Smuzhiyun sd_clock = int_val;
746*4882a593Smuzhiyun if (sd_clock == 1) {
747*4882a593Smuzhiyun sd_info(("SD Clock turned ON.\n"));
748*4882a593Smuzhiyun if (!sdstd_start_clock(si, (uint16)sd_divisor)) {
749*4882a593Smuzhiyun sd_err(("sdstd_start_clock failed\n"));
750*4882a593Smuzhiyun bcmerror = BCME_ERROR;
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun } else {
753*4882a593Smuzhiyun /* turn off HC clock */
754*4882a593Smuzhiyun sdstd_wreg16(si, SD_ClockCntrl,
755*4882a593Smuzhiyun sdstd_rreg16(si, SD_ClockCntrl) & ~((uint16)0x4));
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun sd_info(("SD Clock turned OFF.\n"));
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun break;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun case IOV_GVAL(IOV_SDMODE):
762*4882a593Smuzhiyun int_val = (uint32)sd_sdmode;
763*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
764*4882a593Smuzhiyun break;
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun case IOV_SVAL(IOV_SDMODE):
767*4882a593Smuzhiyun sd_sdmode = int_val;
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun if (!sdstd_bus_width(si, sd_sdmode)) {
770*4882a593Smuzhiyun sd_err(("sdstd_bus_width failed\n"));
771*4882a593Smuzhiyun bcmerror = BCME_ERROR;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun break;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun case IOV_GVAL(IOV_HISPEED):
776*4882a593Smuzhiyun int_val = (uint32)sd_hiok;
777*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
778*4882a593Smuzhiyun break;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun case IOV_SVAL(IOV_HISPEED):
781*4882a593Smuzhiyun sd_hiok = int_val;
782*4882a593Smuzhiyun bcmerror = sdstd_set_highspeed_mode(si, (bool)sd_hiok);
783*4882a593Smuzhiyun break;
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun case IOV_GVAL(IOV_UHSIMOD):
786*4882a593Smuzhiyun sd3_trace(("%s: Get UHSI: \n", __FUNCTION__));
787*4882a593Smuzhiyun int_val = (int)sd_uhsimode;
788*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
789*4882a593Smuzhiyun break;
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun case IOV_SVAL(IOV_UHSIMOD):
792*4882a593Smuzhiyun {
793*4882a593Smuzhiyun int oldval = sd_uhsimode; /* save old, working value */
794*4882a593Smuzhiyun sd3_trace(("%s: Set UHSI: \n", __FUNCTION__));
795*4882a593Smuzhiyun /* check if UHSI is supported by card/host */
796*4882a593Smuzhiyun if (!(si->card_UHSI_voltage_Supported && si->host_UHSISupported)) {
797*4882a593Smuzhiyun sd_err(("%s:UHSI not suppoted!\n", __FUNCTION__));
798*4882a593Smuzhiyun bcmerror = BCME_UNSUPPORTED;
799*4882a593Smuzhiyun break;
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun /* check for valid values */
802*4882a593Smuzhiyun if (!((int_val == SD3CLKMODE_AUTO) ||
803*4882a593Smuzhiyun (int_val == SD3CLKMODE_DISABLED) ||
804*4882a593Smuzhiyun ((int_val >= SD3CLKMODE_0_SDR12) &&
805*4882a593Smuzhiyun (int_val <= SD3CLKMODE_4_DDR50)))) {
806*4882a593Smuzhiyun sd_err(("%s:CLK: bad arg!\n", __FUNCTION__));
807*4882a593Smuzhiyun bcmerror = BCME_BADARG;
808*4882a593Smuzhiyun break;
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun sd_uhsimode = int_val;
812*4882a593Smuzhiyun if (SUCCESS != sdstd_3_clock_wrapper(si)) {
813*4882a593Smuzhiyun sd_err(("%s:Error in setting uhsi clkmode:%d,"
814*4882a593Smuzhiyun "restoring back to %d\n", __FUNCTION__,
815*4882a593Smuzhiyun sd_uhsimode, oldval));
816*4882a593Smuzhiyun /* try to set back the old one */
817*4882a593Smuzhiyun sd_uhsimode = oldval;
818*4882a593Smuzhiyun if (SUCCESS != sdstd_3_clock_wrapper(si)) {
819*4882a593Smuzhiyun sd_err(("%s:Error in setting uhsi to old mode;"
820*4882a593Smuzhiyun "ignoring:\n", __FUNCTION__));
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun break;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun #ifdef DHD_DEBUG
826*4882a593Smuzhiyun case IOV_SVAL(IOV_TUNEMOD):
827*4882a593Smuzhiyun {
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun if( int_val == SD_DHD_DISABLE_PERIODIC_TUNING) { /* do tuning single time */
830*4882a593Smuzhiyun sd3_trace(("Start tuning from Iovar\n"));
831*4882a593Smuzhiyun si->sd3_tuning_reqd = TRUE;
832*4882a593Smuzhiyun sdstd_enable_disable_periodic_timer(si, int_val);
833*4882a593Smuzhiyun sdstd_lock(si);
834*4882a593Smuzhiyun sdstd_3_clk_tuning(si, sdstd_3_get_uhsi_clkmode(si));
835*4882a593Smuzhiyun sdstd_unlock(si);
836*4882a593Smuzhiyun si->sd3_tuning_reqd = FALSE;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun if (int_val == SD_DHD_ENABLE_PERIODIC_TUNING) {
839*4882a593Smuzhiyun sd3_trace(("Enabling automatic tuning\n"));
840*4882a593Smuzhiyun si->sd3_tuning_reqd = TRUE;
841*4882a593Smuzhiyun sdstd_enable_disable_periodic_timer(si, int_val);
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun break;
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun #endif /* debugging purpose */
846*4882a593Smuzhiyun case IOV_GVAL(IOV_NUMINTS):
847*4882a593Smuzhiyun int_val = (int32)si->intrcount;
848*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
849*4882a593Smuzhiyun break;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun case IOV_GVAL(IOV_NUMLOCALINTS):
852*4882a593Smuzhiyun int_val = (int32)si->local_intrcount;
853*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
854*4882a593Smuzhiyun break;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun case IOV_GVAL(IOV_HOSTREG):
857*4882a593Smuzhiyun {
858*4882a593Smuzhiyun sdreg_t *sd_ptr = (sdreg_t *)params;
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun if (sd_ptr->offset < SD_SysAddr || sd_ptr->offset > SD3_WL_BT_reset_register) {
861*4882a593Smuzhiyun sd_err(("%s: bad offset 0x%x\n", __FUNCTION__, sd_ptr->offset));
862*4882a593Smuzhiyun bcmerror = BCME_BADARG;
863*4882a593Smuzhiyun break;
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun sd_trace(("%s: rreg%d at offset %d\n", __FUNCTION__,
867*4882a593Smuzhiyun (sd_ptr->offset & 1) ? 8 : ((sd_ptr->offset & 2) ? 16 : 32),
868*4882a593Smuzhiyun sd_ptr->offset));
869*4882a593Smuzhiyun if (sd_ptr->offset & 1)
870*4882a593Smuzhiyun int_val = sdstd_rreg8(si, sd_ptr->offset);
871*4882a593Smuzhiyun else if (sd_ptr->offset & 2)
872*4882a593Smuzhiyun int_val = sdstd_rreg16(si, sd_ptr->offset);
873*4882a593Smuzhiyun else
874*4882a593Smuzhiyun int_val = sdstd_rreg(si, sd_ptr->offset);
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun bcopy(&int_val, arg, sizeof(int_val));
877*4882a593Smuzhiyun break;
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun case IOV_SVAL(IOV_HOSTREG):
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun sdreg_t *sd_ptr = (sdreg_t *)params;
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun if (sd_ptr->offset < SD_SysAddr || sd_ptr->offset > SD3_WL_BT_reset_register) {
885*4882a593Smuzhiyun sd_err(("%s: bad offset 0x%x\n", __FUNCTION__, sd_ptr->offset));
886*4882a593Smuzhiyun bcmerror = BCME_BADARG;
887*4882a593Smuzhiyun break;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun sd_trace(("%s: wreg%d value 0x%08x at offset %d\n", __FUNCTION__, sd_ptr->value,
891*4882a593Smuzhiyun (sd_ptr->offset & 1) ? 8 : ((sd_ptr->offset & 2) ? 16 : 32),
892*4882a593Smuzhiyun sd_ptr->offset));
893*4882a593Smuzhiyun if (sd_ptr->offset & 1)
894*4882a593Smuzhiyun sdstd_wreg8(si, sd_ptr->offset, (uint8)sd_ptr->value);
895*4882a593Smuzhiyun else if (sd_ptr->offset & 2)
896*4882a593Smuzhiyun sdstd_wreg16(si, sd_ptr->offset, (uint16)sd_ptr->value);
897*4882a593Smuzhiyun else
898*4882a593Smuzhiyun sdstd_wreg(si, sd_ptr->offset, (uint32)sd_ptr->value);
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun break;
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun case IOV_GVAL(IOV_DEVREG):
904*4882a593Smuzhiyun {
905*4882a593Smuzhiyun sdreg_t *sd_ptr = (sdreg_t *)params;
906*4882a593Smuzhiyun uint8 data;
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun if (sdioh_cfg_read(si, sd_ptr->func, sd_ptr->offset, &data)) {
909*4882a593Smuzhiyun bcmerror = BCME_SDIO_ERROR;
910*4882a593Smuzhiyun break;
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun int_val = (int)data;
914*4882a593Smuzhiyun bcopy(&int_val, arg, sizeof(int_val));
915*4882a593Smuzhiyun break;
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun case IOV_SVAL(IOV_DEVREG):
919*4882a593Smuzhiyun {
920*4882a593Smuzhiyun sdreg_t *sd_ptr = (sdreg_t *)params;
921*4882a593Smuzhiyun uint8 data = (uint8)sd_ptr->value;
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun if (sdioh_cfg_write(si, sd_ptr->func, sd_ptr->offset, &data)) {
924*4882a593Smuzhiyun bcmerror = BCME_SDIO_ERROR;
925*4882a593Smuzhiyun break;
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun break;
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun case IOV_SVAL(IOV_TUNEDIS):
931*4882a593Smuzhiyun si->sd3_tuning_disable = (bool)int_val;
932*4882a593Smuzhiyun break;
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun default:
935*4882a593Smuzhiyun bcmerror = BCME_UNSUPPORTED;
936*4882a593Smuzhiyun break;
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun exit:
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun return bcmerror;
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_cfg_read(sdioh_info_t * sd,uint fnc_num,uint32 addr,uint8 * data)944*4882a593Smuzhiyun sdioh_cfg_read(sdioh_info_t *sd, uint fnc_num, uint32 addr, uint8 *data)
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun SDIOH_API_RC status;
947*4882a593Smuzhiyun /* No lock needed since sdioh_request_byte does locking */
948*4882a593Smuzhiyun status = sdioh_request_byte(sd, SDIOH_READ, fnc_num, addr, data);
949*4882a593Smuzhiyun return status;
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_cfg_write(sdioh_info_t * sd,uint fnc_num,uint32 addr,uint8 * data)953*4882a593Smuzhiyun sdioh_cfg_write(sdioh_info_t *sd, uint fnc_num, uint32 addr, uint8 *data)
954*4882a593Smuzhiyun {
955*4882a593Smuzhiyun /* No lock needed since sdioh_request_byte does locking */
956*4882a593Smuzhiyun SDIOH_API_RC status;
957*4882a593Smuzhiyun status = sdioh_request_byte(sd, SDIOH_WRITE, fnc_num, addr, data);
958*4882a593Smuzhiyun return status;
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_cis_read(sdioh_info_t * sd,uint func,uint8 * cisd,uint32 length)962*4882a593Smuzhiyun sdioh_cis_read(sdioh_info_t *sd, uint func, uint8 *cisd, uint32 length)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun uint32 count;
965*4882a593Smuzhiyun int offset;
966*4882a593Smuzhiyun uint32 foo;
967*4882a593Smuzhiyun uint8 *cis = cisd;
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun sd_trace(("%s: Func = %d\n", __FUNCTION__, func));
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun if (!sd->func_cis_ptr[func]) {
972*4882a593Smuzhiyun bzero(cis, length);
973*4882a593Smuzhiyun return SDIOH_API_RC_FAIL;
974*4882a593Smuzhiyun }
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun sdstd_lock(sd);
977*4882a593Smuzhiyun *cis = 0;
978*4882a593Smuzhiyun for (count = 0; count < length; count++) {
979*4882a593Smuzhiyun offset = sd->func_cis_ptr[func] + count;
980*4882a593Smuzhiyun if (sdstd_card_regread(sd, 0, offset, 1, &foo)) {
981*4882a593Smuzhiyun sd_err(("%s: regread failed: Can't read CIS\n", __FUNCTION__));
982*4882a593Smuzhiyun sdstd_unlock(sd);
983*4882a593Smuzhiyun return SDIOH_API_RC_FAIL;
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun *cis = (uint8)(foo & 0xff);
986*4882a593Smuzhiyun cis++;
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun sdstd_unlock(sd);
989*4882a593Smuzhiyun return SDIOH_API_RC_SUCCESS;
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_request_byte(sdioh_info_t * sd,uint rw,uint func,uint regaddr,uint8 * byte)993*4882a593Smuzhiyun sdioh_request_byte(sdioh_info_t *sd, uint rw, uint func, uint regaddr, uint8 *byte)
994*4882a593Smuzhiyun {
995*4882a593Smuzhiyun int status = SDIOH_API_RC_SUCCESS;
996*4882a593Smuzhiyun uint32 cmd_arg;
997*4882a593Smuzhiyun uint32 rsp5;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun sdstd_lock(sd);
1000*4882a593Smuzhiyun if (rw == SDIOH_READ)
1001*4882a593Smuzhiyun sdstd_3_check_and_do_tuning(sd, CHECK_TUNING_PRE_DATA);
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun /* Change to DATA_TRANSFER_ONGOING , protection against tuning tasklet */
1004*4882a593Smuzhiyun sdstd_3_set_data_state(sd, DATA_TRANSFER_ONGOING);
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun cmd_arg = 0;
1007*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_FUNCTION, func);
1008*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_REG_ADDR, regaddr);
1009*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_RW_FLAG, rw == SDIOH_READ ? 0 : 1);
1010*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_RAW, 0);
1011*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_DATA, rw == SDIOH_READ ? 0 : *byte);
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun if ((status = sdstd_cmd_issue(sd, USE_DMA(sd), SDIOH_CMD_52, cmd_arg)) != SUCCESS) {
1014*4882a593Smuzhiyun /* Change to DATA_TRANSFER_IDLE */
1015*4882a593Smuzhiyun sdstd_3_set_data_state(sd, DATA_TRANSFER_IDLE);
1016*4882a593Smuzhiyun sdstd_unlock(sd);
1017*4882a593Smuzhiyun return status;
1018*4882a593Smuzhiyun }
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun sdstd_cmd_getrsp(sd, &rsp5, 1);
1021*4882a593Smuzhiyun if (sdstd_rreg16 (sd, SD_ErrorIntrStatus) != 0) {
1022*4882a593Smuzhiyun sd_err(("%s: 1: ErrorintrStatus 0x%x\n",
1023*4882a593Smuzhiyun __FUNCTION__, sdstd_rreg16(sd, SD_ErrorIntrStatus)));
1024*4882a593Smuzhiyun status = SDIOH_API_RC_FAIL;
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun if (GFIELD(rsp5, RSP5_FLAGS) != 0x10) {
1027*4882a593Smuzhiyun if (GFIELD(cmd_arg, CMD52_REG_ADDR) != F1_SLEEPCSR_ADDR) {
1028*4882a593Smuzhiyun sd_err(("%s: rsp5 flags is 0x%x\t %d \n",
1029*4882a593Smuzhiyun __FUNCTION__, GFIELD(rsp5, RSP5_FLAGS), func));
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun status = SDIOH_API_RC_FAIL;
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun if (GFIELD(rsp5, RSP5_STUFF)) {
1035*4882a593Smuzhiyun sd_err(("%s: rsp5 stuff is 0x%x: should be 0\n",
1036*4882a593Smuzhiyun __FUNCTION__, GFIELD(rsp5, RSP5_STUFF)));
1037*4882a593Smuzhiyun status = SDIOH_API_RC_FAIL;
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun if (rw == SDIOH_READ)
1041*4882a593Smuzhiyun *byte = GFIELD(rsp5, RSP5_DATA);
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun /* Change to DATA_TRANSFER_IDLE */
1044*4882a593Smuzhiyun sdstd_3_set_data_state(sd, DATA_TRANSFER_IDLE);
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun /* check if we have to do tuning; if so, start */
1047*4882a593Smuzhiyun sdstd_3_check_and_do_tuning(sd, CHECK_TUNING_POST_DATA);
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun sdstd_unlock(sd);
1050*4882a593Smuzhiyun return status;
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_request_word(sdioh_info_t * sd,uint cmd_type,uint rw,uint func,uint addr,uint32 * word,uint nbytes)1054*4882a593Smuzhiyun sdioh_request_word(sdioh_info_t *sd, uint cmd_type, uint rw, uint func, uint addr,
1055*4882a593Smuzhiyun uint32 *word, uint nbytes)
1056*4882a593Smuzhiyun {
1057*4882a593Smuzhiyun int status;
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun sdstd_lock(sd);
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun sdstd_3_check_and_do_tuning(sd, CHECK_TUNING_PRE_DATA);
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun /* Change to DATA_TRANSFER_ONGOING , protection against tuning tasklet */
1064*4882a593Smuzhiyun sdstd_3_set_data_state(sd, DATA_TRANSFER_ONGOING);
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun if (rw == SDIOH_READ) {
1067*4882a593Smuzhiyun status = sdstd_card_regread(sd, func, addr, nbytes, word);
1068*4882a593Smuzhiyun } else {
1069*4882a593Smuzhiyun status = sdstd_card_regwrite(sd, func, addr, nbytes, *word);
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun /* Change to DATA_TRANSFER_IDLE */
1073*4882a593Smuzhiyun sdstd_3_set_data_state(sd, DATA_TRANSFER_IDLE);
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun /* check if we have to do tuning; if so, start */
1076*4882a593Smuzhiyun sdstd_3_check_and_do_tuning(sd, CHECK_TUNING_POST_DATA);
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun sdstd_unlock(sd);
1079*4882a593Smuzhiyun return (status == SUCCESS ? SDIOH_API_RC_SUCCESS : SDIOH_API_RC_FAIL);
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun #ifdef BCMSDIOH_TXGLOM
1083*4882a593Smuzhiyun void
sdioh_glom_post(sdioh_info_t * sd,uint8 * frame,void * pkt,uint len)1084*4882a593Smuzhiyun sdioh_glom_post(sdioh_info_t *sd, uint8 *frame, void *pkt, uint len)
1085*4882a593Smuzhiyun {
1086*4882a593Smuzhiyun BCM_REFERENCE(pkt);
1087*4882a593Smuzhiyun sd->glom_info.dma_buf_arr[sd->glom_info.count] = frame;
1088*4882a593Smuzhiyun sd->glom_info.nbytes[sd->glom_info.count] = len;
1089*4882a593Smuzhiyun /* Convert the frame addr to phy addr for DMA in case of host controller version3 */
1090*4882a593Smuzhiyun if (sd->txglom_mode == SDPCM_TXGLOM_MDESC) {
1091*4882a593Smuzhiyun sd->glom_info.dma_phys_arr[sd->glom_info.count] = DMA_MAP(sd->osh,
1092*4882a593Smuzhiyun frame,
1093*4882a593Smuzhiyun len,
1094*4882a593Smuzhiyun DMA_TX, 0, 0);
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun sd->glom_info.count++;
1097*4882a593Smuzhiyun }
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun void
sdioh_glom_clear(sdioh_info_t * sd)1100*4882a593Smuzhiyun sdioh_glom_clear(sdioh_info_t *sd)
1101*4882a593Smuzhiyun {
1102*4882a593Smuzhiyun int i;
1103*4882a593Smuzhiyun /* DMA_MAP is done per frame only if host controller version is 3 */
1104*4882a593Smuzhiyun if (sd->txglom_mode == SDPCM_TXGLOM_MDESC) {
1105*4882a593Smuzhiyun for (i = 0; i < sd->glom_info.count; i++) {
1106*4882a593Smuzhiyun DMA_UNMAP(sd->osh,
1107*4882a593Smuzhiyun sd->glom_info.dma_phys_arr[i],
1108*4882a593Smuzhiyun sd->glom_info.nbytes[i],
1109*4882a593Smuzhiyun DMA_TX, 0, 0);
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun sd->glom_info.count = 0;
1113*4882a593Smuzhiyun }
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun uint
sdioh_set_mode(sdioh_info_t * sd,uint mode)1116*4882a593Smuzhiyun sdioh_set_mode(sdioh_info_t *sd, uint mode)
1117*4882a593Smuzhiyun {
1118*4882a593Smuzhiyun if (mode == SDPCM_TXGLOM_CPY)
1119*4882a593Smuzhiyun sd->txglom_mode = mode;
1120*4882a593Smuzhiyun else if ((mode == SDPCM_TXGLOM_MDESC) && (sd->version == HOST_CONTR_VER_3))
1121*4882a593Smuzhiyun sd->txglom_mode = mode;
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun return (sd->txglom_mode);
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun bool
sdioh_glom_enabled(void)1127*4882a593Smuzhiyun sdioh_glom_enabled(void)
1128*4882a593Smuzhiyun {
1129*4882a593Smuzhiyun return sd_txglom;
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun #endif /* BCMSDIOH_TXGLOM */
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_request_buffer(sdioh_info_t * sd,uint pio_dma,uint fix_inc,uint rw,uint func,uint addr,uint reg_width,uint buflen_u,uint8 * buffer,void * pkt)1134*4882a593Smuzhiyun sdioh_request_buffer(sdioh_info_t *sd, uint pio_dma, uint fix_inc, uint rw, uint func,
1135*4882a593Smuzhiyun uint addr, uint reg_width, uint buflen_u, uint8 *buffer, void *pkt)
1136*4882a593Smuzhiyun {
1137*4882a593Smuzhiyun uint8 is_ddr50 = FALSE;
1138*4882a593Smuzhiyun int len;
1139*4882a593Smuzhiyun int buflen = (int)buflen_u;
1140*4882a593Smuzhiyun bool fifo = (fix_inc == SDIOH_DATA_FIX);
1141*4882a593Smuzhiyun uint8 *localbuf = NULL, *tmpbuf = NULL;
1142*4882a593Smuzhiyun bool local_blockmode = sd->sd_blockmode;
1143*4882a593Smuzhiyun SDIOH_API_RC status = SDIOH_API_RC_SUCCESS;
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun sdstd_lock(sd);
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun is_ddr50 = (sd_uhsimode == SD3CLKMODE_4_DDR50) ? TRUE : FALSE;
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun sdstd_3_check_and_do_tuning(sd, CHECK_TUNING_PRE_DATA);
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun /* Change to DATA_TRANSFER_ONGOING , protection against tuning tasklet */
1152*4882a593Smuzhiyun sdstd_3_set_data_state(sd, DATA_TRANSFER_ONGOING);
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun ASSERT(reg_width == 4);
1155*4882a593Smuzhiyun ASSERT(buflen_u < (1 << 30));
1156*4882a593Smuzhiyun ASSERT(sd->client_block_size[func]);
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun #ifdef BCMSDIOH_TXGLOM
1159*4882a593Smuzhiyun if (sd_txglom) {
1160*4882a593Smuzhiyun while (pkt) {
1161*4882a593Smuzhiyun sdioh_glom_post(sd, PKTDATA(sd->osh, pkt), pkt, PKTLEN(sd->osh, pkt));
1162*4882a593Smuzhiyun pkt = PKTNEXT(sd->osh, pkt);
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun #endif // endif
1166*4882a593Smuzhiyun sd_data(("%s: %c len %d r_cnt %d t_cnt %d, pkt @0x%p\n",
1167*4882a593Smuzhiyun __FUNCTION__, rw == SDIOH_READ ? 'R' : 'W',
1168*4882a593Smuzhiyun buflen_u, sd->r_cnt, sd->t_cnt, pkt));
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun /* Break buffer down into blocksize chunks:
1171*4882a593Smuzhiyun * Bytemode: 1 block at a time.
1172*4882a593Smuzhiyun * Blockmode: Multiples of blocksizes at a time w/ max of SD_PAGE.
1173*4882a593Smuzhiyun * Both: leftovers are handled last (will be sent via bytemode).
1174*4882a593Smuzhiyun */
1175*4882a593Smuzhiyun while (buflen > 0) {
1176*4882a593Smuzhiyun if (local_blockmode) {
1177*4882a593Smuzhiyun int max_tran_size = SD_PAGE;
1178*4882a593Smuzhiyun #ifdef BCMSDIOH_TXGLOM
1179*4882a593Smuzhiyun /* There is no alignment requirement for HC3 */
1180*4882a593Smuzhiyun if ((sd->version == HOST_CONTR_VER_3) && sd_txglom)
1181*4882a593Smuzhiyun max_tran_size = SD_PAGE * 4;
1182*4882a593Smuzhiyun #endif // endif
1183*4882a593Smuzhiyun /* Max xfer is Page size */
1184*4882a593Smuzhiyun len = MIN(max_tran_size, buflen);
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun /* Round down to a block boundry */
1187*4882a593Smuzhiyun if (buflen > sd->client_block_size[func])
1188*4882a593Smuzhiyun len = (len/sd->client_block_size[func]) *
1189*4882a593Smuzhiyun sd->client_block_size[func];
1190*4882a593Smuzhiyun if ((func == SDIO_FUNC_1) && (((len % 4) == 3) || (((len % 2) == 1) &&
1191*4882a593Smuzhiyun (is_ddr50))) && ((rw == SDIOH_WRITE) || (rw == SDIOH_READ))) {
1192*4882a593Smuzhiyun sd_err(("%s: Rounding up buffer to mod4 length.\n", __FUNCTION__));
1193*4882a593Smuzhiyun len++;
1194*4882a593Smuzhiyun tmpbuf = buffer;
1195*4882a593Smuzhiyun if ((localbuf = (uint8 *)MALLOC(sd->osh, len)) == NULL) {
1196*4882a593Smuzhiyun sd_err(("out of memory, malloced %d bytes\n",
1197*4882a593Smuzhiyun MALLOCED(sd->osh)));
1198*4882a593Smuzhiyun status = SDIOH_API_RC_FAIL;
1199*4882a593Smuzhiyun goto done;
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun bcopy(buffer, localbuf, len);
1202*4882a593Smuzhiyun buffer = localbuf;
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun } else {
1205*4882a593Smuzhiyun /* Byte mode: One block at a time */
1206*4882a593Smuzhiyun len = MIN(sd->client_block_size[func], buflen);
1207*4882a593Smuzhiyun }
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun if (sdstd_card_buf(sd, rw, func, fifo, addr, len, (uint32 *)buffer) != SUCCESS) {
1210*4882a593Smuzhiyun status = SDIOH_API_RC_FAIL;
1211*4882a593Smuzhiyun }
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun if (local_blockmode && localbuf) {
1214*4882a593Smuzhiyun MFREE(sd->osh, localbuf, len);
1215*4882a593Smuzhiyun localbuf = NULL;
1216*4882a593Smuzhiyun len--;
1217*4882a593Smuzhiyun buffer = tmpbuf;
1218*4882a593Smuzhiyun sd_err(("%s: Restoring back buffer ptr and len.\n", __FUNCTION__));
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun if (status == SDIOH_API_RC_FAIL) {
1222*4882a593Smuzhiyun goto done;
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun buffer += len;
1226*4882a593Smuzhiyun buflen -= len;
1227*4882a593Smuzhiyun if (!fifo)
1228*4882a593Smuzhiyun addr += len;
1229*4882a593Smuzhiyun #ifdef BCMSDIOH_TXGLOM
1230*4882a593Smuzhiyun /* This loop should not come in case of glommed pkts as it is send in
1231*4882a593Smuzhiyun * multiple of blocks or total pkt size less than a block
1232*4882a593Smuzhiyun */
1233*4882a593Smuzhiyun if (sd->glom_info.count != 0)
1234*4882a593Smuzhiyun buflen = 0;
1235*4882a593Smuzhiyun #endif // endif
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun done:
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun /* Change to DATA_TRANSFER_IDLE */
1240*4882a593Smuzhiyun sdstd_3_set_data_state(sd, DATA_TRANSFER_IDLE);
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun /* check if we have to do tuning; if so, start */
1243*4882a593Smuzhiyun sdstd_3_check_and_do_tuning(sd, CHECK_TUNING_POST_DATA);
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun sdstd_unlock(sd);
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun #ifdef BCMSDIOH_TXGLOM
1248*4882a593Smuzhiyun if (sd_txglom)
1249*4882a593Smuzhiyun sdioh_glom_clear(sd);
1250*4882a593Smuzhiyun #endif // endif
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun return status;
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_gpioouten(sdioh_info_t * sd,uint32 gpio)1256*4882a593Smuzhiyun sdioh_gpioouten(sdioh_info_t *sd, uint32 gpio)
1257*4882a593Smuzhiyun {
1258*4882a593Smuzhiyun uint offset = 0;
1259*4882a593Smuzhiyun uint16 val;
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun /* check if upper bank */
1262*4882a593Smuzhiyun if (gpio >= SDH_GPIO16) {
1263*4882a593Smuzhiyun gpio -= SDH_GPIO16;
1264*4882a593Smuzhiyun offset = 2;
1265*4882a593Smuzhiyun }
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun val = sdstd_rreg16(sd, SD_GPIO_OE + offset);
1268*4882a593Smuzhiyun val |= (1 << gpio);
1269*4882a593Smuzhiyun sdstd_wreg16(sd, SD_GPIO_OE + offset, val);
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun return SDIOH_API_RC_SUCCESS;
1272*4882a593Smuzhiyun }
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_gpioout(sdioh_info_t * sd,uint32 gpio,bool enab)1275*4882a593Smuzhiyun sdioh_gpioout(sdioh_info_t *sd, uint32 gpio, bool enab)
1276*4882a593Smuzhiyun {
1277*4882a593Smuzhiyun uint offset = 0;
1278*4882a593Smuzhiyun uint16 val;
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun /* check if upper bank */
1281*4882a593Smuzhiyun if (gpio >= SDH_GPIO16) {
1282*4882a593Smuzhiyun gpio -= SDH_GPIO16;
1283*4882a593Smuzhiyun offset = 2;
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun val = sdstd_rreg16(sd, SD_GPIO_Reg + offset);
1287*4882a593Smuzhiyun if (enab == TRUE)
1288*4882a593Smuzhiyun val |= (1 << gpio);
1289*4882a593Smuzhiyun else
1290*4882a593Smuzhiyun val &= ~(1 << gpio);
1291*4882a593Smuzhiyun sdstd_wreg16(sd, SD_GPIO_Reg + offset, val);
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun return SDIOH_API_RC_SUCCESS;
1294*4882a593Smuzhiyun }
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun extern bool
sdioh_gpioin(sdioh_info_t * sd,uint32 gpio)1297*4882a593Smuzhiyun sdioh_gpioin(sdioh_info_t *sd, uint32 gpio)
1298*4882a593Smuzhiyun {
1299*4882a593Smuzhiyun uint offset = 0;
1300*4882a593Smuzhiyun uint16 val;
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun /* check if upper bank */
1303*4882a593Smuzhiyun if (gpio >= SDH_GPIO16) {
1304*4882a593Smuzhiyun gpio -= SDH_GPIO16;
1305*4882a593Smuzhiyun offset = 2;
1306*4882a593Smuzhiyun }
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun val = sdstd_rreg16(sd, SD_GPIO_Reg + offset);
1309*4882a593Smuzhiyun val = (val >> gpio) & 1;
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun return (val == 1);
1312*4882a593Smuzhiyun }
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_gpio_init(sdioh_info_t * sd)1315*4882a593Smuzhiyun sdioh_gpio_init(sdioh_info_t *sd)
1316*4882a593Smuzhiyun {
1317*4882a593Smuzhiyun uint rev;
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun rev = sdstd_rreg16(sd, SD_HostControllerVersion) >> 8;
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun /* Only P206 (fpga rev >= 16) supports gpio */
1322*4882a593Smuzhiyun if (rev < 16) {
1323*4882a593Smuzhiyun sd_err(("%s: gpio not supported in rev %d \n", __FUNCTION__, rev));
1324*4882a593Smuzhiyun return SDIOH_API_RC_FAIL;
1325*4882a593Smuzhiyun }
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun sdstd_wreg16(sd, SD_GPIO_Enable, SDH_GPIO_ENABLE);
1328*4882a593Smuzhiyun sdstd_wreg16(sd, SD_GPIO_Enable + 2, SDH_GPIO_ENABLE);
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun /* Default to input */
1331*4882a593Smuzhiyun sdstd_wreg16(sd, SD_GPIO_OE, 0);
1332*4882a593Smuzhiyun sdstd_wreg16(sd, SD_GPIO_OE + 2, 0);
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun return SDIOH_API_RC_SUCCESS;
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_sleep(sdioh_info_t * sd,bool enab)1338*4882a593Smuzhiyun sdioh_sleep(sdioh_info_t *sd, bool enab)
1339*4882a593Smuzhiyun {
1340*4882a593Smuzhiyun SDIOH_API_RC status;
1341*4882a593Smuzhiyun uint32 cmd_arg = 0, rsp1 = 0;
1342*4882a593Smuzhiyun int retry = 100;
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun sdstd_lock(sd);
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD14_RCA, sd->card_rca);
1347*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD14_SLEEP, enab);
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun /*
1350*4882a593Smuzhiyun * For ExitSleep:
1351*4882a593Smuzhiyun * 1) Repeat CMD14 until R1 is received
1352*4882a593Smuzhiyun * 2) Send CMD7
1353*4882a593Smuzhiyun */
1354*4882a593Smuzhiyun status = SDIOH_API_RC_FAIL;
1355*4882a593Smuzhiyun while (retry-- > 0) {
1356*4882a593Smuzhiyun if ((sdstd_cmd_issue(sd, USE_DMA(sd), SDIOH_CMD_14, cmd_arg)) == SUCCESS) {
1357*4882a593Smuzhiyun status = SDIOH_API_RC_SUCCESS;
1358*4882a593Smuzhiyun break;
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun OSL_DELAY(1400);
1361*4882a593Smuzhiyun }
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun if (status == SDIOH_API_RC_FAIL) {
1364*4882a593Smuzhiyun sd_err(("%s: CMD14: failed! enable:%d\n", __FUNCTION__, enab));
1365*4882a593Smuzhiyun goto exit;
1366*4882a593Smuzhiyun }
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun sdstd_cmd_getrsp(sd, &rsp1, 1);
1369*4882a593Smuzhiyun sd_info(("%s: CMD14 OK: cmd_resp:0x%x\n", __FUNCTION__, rsp1));
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun /* ExitSleep: Send CMD7 After R1 */
1372*4882a593Smuzhiyun if (enab == FALSE) {
1373*4882a593Smuzhiyun /* Select the card */
1374*4882a593Smuzhiyun cmd_arg = SFIELD(0, CMD7_RCA, sd->card_rca);
1375*4882a593Smuzhiyun if ((status = sdstd_cmd_issue(sd, USE_DMA(sd), SDIOH_CMD_7, cmd_arg)) != SUCCESS) {
1376*4882a593Smuzhiyun sd_err(("%s: CMD14 send CMD7 failed!\n", __FUNCTION__));
1377*4882a593Smuzhiyun status = SDIOH_API_RC_FAIL;
1378*4882a593Smuzhiyun goto exit;
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun sdstd_cmd_getrsp(sd, &rsp1, 1);
1382*4882a593Smuzhiyun if (rsp1 != SDIOH_CMD7_EXP_STATUS) {
1383*4882a593Smuzhiyun sd_err(("%s: CMD7 response error. Response = 0x%x!\n",
1384*4882a593Smuzhiyun __FUNCTION__, rsp1));
1385*4882a593Smuzhiyun status = SDIOH_API_RC_FAIL;
1386*4882a593Smuzhiyun goto exit;
1387*4882a593Smuzhiyun }
1388*4882a593Smuzhiyun }
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun exit:
1391*4882a593Smuzhiyun sdstd_unlock(sd);
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun return status;
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun static int
sdstd_abort(sdioh_info_t * sd,uint func)1397*4882a593Smuzhiyun sdstd_abort(sdioh_info_t *sd, uint func)
1398*4882a593Smuzhiyun {
1399*4882a593Smuzhiyun int err = 0;
1400*4882a593Smuzhiyun int retries;
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun uint16 cmd_reg;
1403*4882a593Smuzhiyun uint32 cmd_arg;
1404*4882a593Smuzhiyun uint32 rsp5;
1405*4882a593Smuzhiyun uint8 rflags;
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun uint16 int_reg = 0;
1408*4882a593Smuzhiyun uint16 plain_intstatus;
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun /* Argument is write to F0 (CCCR) IOAbort with function number */
1411*4882a593Smuzhiyun cmd_arg = 0;
1412*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_FUNCTION, SDIO_FUNC_0);
1413*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_REG_ADDR, SDIOD_CCCR_IOABORT);
1414*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_RW_FLAG, SD_IO_OP_WRITE);
1415*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_RAW, 0);
1416*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_DATA, func);
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun /* Command is CMD52 write */
1419*4882a593Smuzhiyun cmd_reg = 0;
1420*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_RESP_TYPE, RESP_TYPE_48_BUSY);
1421*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_CRC_EN, 1);
1422*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX_EN, 1);
1423*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_DATA_EN, 0);
1424*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_TYPE, CMD_TYPE_ABORT);
1425*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX, SDIOH_CMD_52);
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun if (sd->sd_mode == SDIOH_MODE_SPI) {
1428*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_CRC_EN, 0);
1429*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX_EN, 0);
1430*4882a593Smuzhiyun }
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun /* Wait for CMD_INHIBIT to go away as per spec section 3.6.1.1 */
1433*4882a593Smuzhiyun retries = RETRIES_SMALL;
1434*4882a593Smuzhiyun while (GFIELD(sdstd_rreg(sd, SD_PresentState), PRES_CMD_INHIBIT)) {
1435*4882a593Smuzhiyun if (retries == RETRIES_SMALL)
1436*4882a593Smuzhiyun sd_err(("%s: Waiting for Command Inhibit, state 0x%08x\n",
1437*4882a593Smuzhiyun __FUNCTION__, sdstd_rreg(sd, SD_PresentState)));
1438*4882a593Smuzhiyun if (!--retries) {
1439*4882a593Smuzhiyun sd_err(("%s: Command Inhibit timeout, state 0x%08x\n",
1440*4882a593Smuzhiyun __FUNCTION__, sdstd_rreg(sd, SD_PresentState)));
1441*4882a593Smuzhiyun if (trap_errs)
1442*4882a593Smuzhiyun ASSERT(0);
1443*4882a593Smuzhiyun err = BCME_SDIO_ERROR;
1444*4882a593Smuzhiyun goto done;
1445*4882a593Smuzhiyun }
1446*4882a593Smuzhiyun }
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun /* Clear errors from any previous commands */
1449*4882a593Smuzhiyun if ((plain_intstatus = sdstd_rreg16(sd, SD_ErrorIntrStatus)) != 0) {
1450*4882a593Smuzhiyun sd_err(("abort: clearing errstat 0x%04x\n", plain_intstatus));
1451*4882a593Smuzhiyun sdstd_wreg16(sd, SD_ErrorIntrStatus, plain_intstatus);
1452*4882a593Smuzhiyun }
1453*4882a593Smuzhiyun plain_intstatus = sdstd_rreg16(sd, SD_IntrStatus);
1454*4882a593Smuzhiyun if (plain_intstatus & ~(SFIELD(0, INTSTAT_CARD_INT, 1))) {
1455*4882a593Smuzhiyun sd_err(("abort: intstatus 0x%04x\n", plain_intstatus));
1456*4882a593Smuzhiyun if (GFIELD(plain_intstatus, INTSTAT_CMD_COMPLETE)) {
1457*4882a593Smuzhiyun sd_err(("SDSTD_ABORT: CMD COMPLETE SET BEFORE COMMAND GIVEN!!!\n"));
1458*4882a593Smuzhiyun }
1459*4882a593Smuzhiyun if (GFIELD(plain_intstatus, INTSTAT_CARD_REMOVAL)) {
1460*4882a593Smuzhiyun sd_err(("SDSTD_ABORT: INTSTAT_CARD_REMOVAL\n"));
1461*4882a593Smuzhiyun err = BCME_NODEVICE;
1462*4882a593Smuzhiyun goto done;
1463*4882a593Smuzhiyun }
1464*4882a593Smuzhiyun }
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun /* Issue the command */
1467*4882a593Smuzhiyun sdstd_wreg(sd, SD_Arg0, cmd_arg);
1468*4882a593Smuzhiyun sdstd_wreg16(sd, SD_Command, cmd_reg);
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun /* In interrupt mode return, expect later CMD_COMPLETE interrupt */
1471*4882a593Smuzhiyun if (!sd->polled_mode)
1472*4882a593Smuzhiyun return err;
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun /* Otherwise, wait for the command to complete */
1475*4882a593Smuzhiyun retries = RETRIES_LARGE;
1476*4882a593Smuzhiyun do {
1477*4882a593Smuzhiyun #ifdef BCMQT
1478*4882a593Smuzhiyun if (retries != RETRIES_LARGE) {
1479*4882a593Smuzhiyun OSL_SLEEP(SDSTD_WAIT_TIME_MS);
1480*4882a593Smuzhiyun }
1481*4882a593Smuzhiyun #endif /* BCMQT */
1482*4882a593Smuzhiyun int_reg = sdstd_rreg16(sd, SD_IntrStatus);
1483*4882a593Smuzhiyun } while (--retries &&
1484*4882a593Smuzhiyun (GFIELD(int_reg, INTSTAT_ERROR_INT) == 0) &&
1485*4882a593Smuzhiyun (GFIELD(int_reg, INTSTAT_CMD_COMPLETE) == 0));
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun /* If command completion fails, do a cmd reset and note the error */
1488*4882a593Smuzhiyun if (!retries) {
1489*4882a593Smuzhiyun sd_err(("%s: CMD_COMPLETE timeout: intr 0x%04x err 0x%04x state 0x%08x\n",
1490*4882a593Smuzhiyun __FUNCTION__, int_reg,
1491*4882a593Smuzhiyun sdstd_rreg16(sd, SD_ErrorIntrStatus),
1492*4882a593Smuzhiyun sdstd_rreg(sd, SD_PresentState)));
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun sdstd_wreg8(sd, SD_SoftwareReset, SFIELD(0, SW_RESET_CMD, 1));
1495*4882a593Smuzhiyun retries = RETRIES_LARGE;
1496*4882a593Smuzhiyun do {
1497*4882a593Smuzhiyun #ifdef BCMQT
1498*4882a593Smuzhiyun if (retries != RETRIES_LARGE) {
1499*4882a593Smuzhiyun OSL_SLEEP(SDSTD_WAIT_TIME_MS);
1500*4882a593Smuzhiyun }
1501*4882a593Smuzhiyun #endif /* BCMQT */
1502*4882a593Smuzhiyun sd_trace(("%s: waiting for CMD line reset\n", __FUNCTION__));
1503*4882a593Smuzhiyun } while ((GFIELD(sdstd_rreg8(sd, SD_SoftwareReset),
1504*4882a593Smuzhiyun SW_RESET_CMD)) && retries--);
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun if (!retries) {
1507*4882a593Smuzhiyun sd_err(("%s: Timeout waiting for CMD line reset\n", __FUNCTION__));
1508*4882a593Smuzhiyun }
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun if (trap_errs)
1511*4882a593Smuzhiyun ASSERT(0);
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun err = BCME_SDIO_ERROR;
1514*4882a593Smuzhiyun }
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun /* Clear Command Complete interrupt */
1517*4882a593Smuzhiyun int_reg = SFIELD(0, INTSTAT_CMD_COMPLETE, 1);
1518*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatus, int_reg);
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun /* Check for Errors */
1521*4882a593Smuzhiyun if ((plain_intstatus = sdstd_rreg16 (sd, SD_ErrorIntrStatus)) != 0) {
1522*4882a593Smuzhiyun sd_err(("%s: ErrorintrStatus: 0x%x, "
1523*4882a593Smuzhiyun "(intrstatus = 0x%x, present state 0x%x) clearing\n",
1524*4882a593Smuzhiyun __FUNCTION__, plain_intstatus,
1525*4882a593Smuzhiyun sdstd_rreg16(sd, SD_IntrStatus),
1526*4882a593Smuzhiyun sdstd_rreg(sd, SD_PresentState)));
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun sdstd_wreg16(sd, SD_ErrorIntrStatus, plain_intstatus);
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun sdstd_wreg8(sd, SD_SoftwareReset, SFIELD(0, SW_RESET_DAT, 1));
1531*4882a593Smuzhiyun retries = RETRIES_LARGE;
1532*4882a593Smuzhiyun do {
1533*4882a593Smuzhiyun #ifdef BCMQT
1534*4882a593Smuzhiyun if (retries != RETRIES_LARGE) {
1535*4882a593Smuzhiyun OSL_SLEEP(SDSTD_WAIT_TIME_MS);
1536*4882a593Smuzhiyun }
1537*4882a593Smuzhiyun #endif /* BCMQT */
1538*4882a593Smuzhiyun sd_trace(("%s: waiting for DAT line reset\n", __FUNCTION__));
1539*4882a593Smuzhiyun } while ((GFIELD(sdstd_rreg8(sd, SD_SoftwareReset),
1540*4882a593Smuzhiyun SW_RESET_DAT)) && retries--);
1541*4882a593Smuzhiyun
1542*4882a593Smuzhiyun if (!retries) {
1543*4882a593Smuzhiyun sd_err(("%s: Timeout waiting for DAT line reset\n", __FUNCTION__));
1544*4882a593Smuzhiyun }
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun if (trap_errs)
1547*4882a593Smuzhiyun ASSERT(0);
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun /* ABORT is dataless, only cmd errs count */
1550*4882a593Smuzhiyun if (plain_intstatus & ERRINT_CMD_ERRS)
1551*4882a593Smuzhiyun err = BCME_SDIO_ERROR;
1552*4882a593Smuzhiyun }
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun /* If command failed don't bother looking at response */
1555*4882a593Smuzhiyun if (err)
1556*4882a593Smuzhiyun goto done;
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun /* Otherwise, check the response */
1559*4882a593Smuzhiyun sdstd_cmd_getrsp(sd, &rsp5, 1);
1560*4882a593Smuzhiyun rflags = GFIELD(rsp5, RSP5_FLAGS);
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun if (rflags & SD_RSP_R5_ERRBITS) {
1563*4882a593Smuzhiyun sd_err(("%s: R5 flags include errbits: 0x%02x\n", __FUNCTION__, rflags));
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun /* The CRC error flag applies to the previous command */
1566*4882a593Smuzhiyun if (rflags & (SD_RSP_R5_ERRBITS & ~SD_RSP_R5_COM_CRC_ERROR)) {
1567*4882a593Smuzhiyun err = BCME_SDIO_ERROR;
1568*4882a593Smuzhiyun goto done;
1569*4882a593Smuzhiyun }
1570*4882a593Smuzhiyun }
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun if (((rflags & (SD_RSP_R5_IO_CURRENTSTATE0 | SD_RSP_R5_IO_CURRENTSTATE1)) != 0x10) &&
1573*4882a593Smuzhiyun ((rflags & (SD_RSP_R5_IO_CURRENTSTATE0 | SD_RSP_R5_IO_CURRENTSTATE1)) != 0x20)) {
1574*4882a593Smuzhiyun sd_err(("%s: R5 flags has bad state: 0x%02x\n", __FUNCTION__, rflags));
1575*4882a593Smuzhiyun err = BCME_SDIO_ERROR;
1576*4882a593Smuzhiyun goto done;
1577*4882a593Smuzhiyun }
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun if (GFIELD(rsp5, RSP5_STUFF)) {
1580*4882a593Smuzhiyun sd_err(("%s: rsp5 stuff is 0x%x: should be 0\n",
1581*4882a593Smuzhiyun __FUNCTION__, GFIELD(rsp5, RSP5_STUFF)));
1582*4882a593Smuzhiyun err = BCME_SDIO_ERROR;
1583*4882a593Smuzhiyun goto done;
1584*4882a593Smuzhiyun }
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun done:
1587*4882a593Smuzhiyun if (err == BCME_NODEVICE)
1588*4882a593Smuzhiyun return err;
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun sdstd_wreg8(sd, SD_SoftwareReset,
1591*4882a593Smuzhiyun SFIELD(SFIELD(0, SW_RESET_DAT, 1), SW_RESET_CMD, 1));
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun retries = RETRIES_LARGE;
1594*4882a593Smuzhiyun do {
1595*4882a593Smuzhiyun rflags = sdstd_rreg8(sd, SD_SoftwareReset);
1596*4882a593Smuzhiyun if (!GFIELD(rflags, SW_RESET_DAT) && !GFIELD(rflags, SW_RESET_CMD))
1597*4882a593Smuzhiyun break;
1598*4882a593Smuzhiyun #ifdef BCMQT
1599*4882a593Smuzhiyun if (retries != RETRIES_LARGE) {
1600*4882a593Smuzhiyun OSL_SLEEP(SDSTD_WAIT_TIME_MS);
1601*4882a593Smuzhiyun }
1602*4882a593Smuzhiyun #endif /* BCMQT */
1603*4882a593Smuzhiyun } while (--retries);
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun if (!retries) {
1606*4882a593Smuzhiyun sd_err(("%s: Timeout waiting for DAT/CMD reset: 0x%02x\n",
1607*4882a593Smuzhiyun __FUNCTION__, rflags));
1608*4882a593Smuzhiyun err = BCME_SDIO_ERROR;
1609*4882a593Smuzhiyun }
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun return err;
1612*4882a593Smuzhiyun }
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun extern int
sdioh_abort(sdioh_info_t * sd,uint fnum)1615*4882a593Smuzhiyun sdioh_abort(sdioh_info_t *sd, uint fnum)
1616*4882a593Smuzhiyun {
1617*4882a593Smuzhiyun int ret;
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun sdstd_lock(sd);
1620*4882a593Smuzhiyun ret = sdstd_abort(sd, fnum);
1621*4882a593Smuzhiyun sdstd_unlock(sd);
1622*4882a593Smuzhiyun
1623*4882a593Smuzhiyun return ret;
1624*4882a593Smuzhiyun }
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun int
sdioh_start(sdioh_info_t * sd,int stage)1627*4882a593Smuzhiyun sdioh_start(sdioh_info_t *sd, int stage)
1628*4882a593Smuzhiyun {
1629*4882a593Smuzhiyun return SUCCESS;
1630*4882a593Smuzhiyun }
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun int
sdioh_stop(sdioh_info_t * sd)1633*4882a593Smuzhiyun sdioh_stop(sdioh_info_t *sd)
1634*4882a593Smuzhiyun {
1635*4882a593Smuzhiyun return SUCCESS;
1636*4882a593Smuzhiyun }
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun int
sdioh_waitlockfree(sdioh_info_t * sd)1639*4882a593Smuzhiyun sdioh_waitlockfree(sdioh_info_t *sd)
1640*4882a593Smuzhiyun {
1641*4882a593Smuzhiyun sdstd_waitlockfree(sd);
1642*4882a593Smuzhiyun return SUCCESS;
1643*4882a593Smuzhiyun }
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun static int
sdstd_check_errs(sdioh_info_t * sdioh_info,uint32 cmd,uint32 arg)1646*4882a593Smuzhiyun sdstd_check_errs(sdioh_info_t *sdioh_info, uint32 cmd, uint32 arg)
1647*4882a593Smuzhiyun {
1648*4882a593Smuzhiyun uint16 regval;
1649*4882a593Smuzhiyun uint retries;
1650*4882a593Smuzhiyun uint function = 0;
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun /* If no errors, we're done */
1653*4882a593Smuzhiyun if ((regval = sdstd_rreg16(sdioh_info, SD_ErrorIntrStatus)) == 0)
1654*4882a593Smuzhiyun return SUCCESS;
1655*4882a593Smuzhiyun
1656*4882a593Smuzhiyun #ifdef BCMQT
1657*4882a593Smuzhiyun if (regval == 0xFFFF) {
1658*4882a593Smuzhiyun sd_err(("%s: Bogus SD_ErrorIntrStatus: 0x%x????\n", __FUNCTION__, regval));
1659*4882a593Smuzhiyun sdstd_wreg16(sdioh_info, SD_ErrorIntrStatus, regval);
1660*4882a593Smuzhiyun return SUCCESS;
1661*4882a593Smuzhiyun }
1662*4882a593Smuzhiyun #endif // endif
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun sd_info(("%s: ErrorIntrStatus 0x%04x (clearing), IntrStatus 0x%04x PresentState 0x%08x\n",
1665*4882a593Smuzhiyun __FUNCTION__, regval, sdstd_rreg16(sdioh_info, SD_IntrStatus),
1666*4882a593Smuzhiyun sdstd_rreg(sdioh_info, SD_PresentState)));
1667*4882a593Smuzhiyun sdstd_wreg16(sdioh_info, SD_ErrorIntrStatus, regval);
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun if (cmd == SDIOH_CMD_14) {
1670*4882a593Smuzhiyun if (regval & ERRINT_CMD_TIMEOUT_BIT) {
1671*4882a593Smuzhiyun regval &= ~ERRINT_CMD_TIMEOUT_BIT;
1672*4882a593Smuzhiyun }
1673*4882a593Smuzhiyun }
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun /* On command error, issue CMD reset */
1676*4882a593Smuzhiyun if (regval & ERRINT_CMD_ERRS) {
1677*4882a593Smuzhiyun sd_trace(("%s: issuing CMD reset\n", __FUNCTION__));
1678*4882a593Smuzhiyun sdstd_wreg8(sdioh_info, SD_SoftwareReset, SFIELD(0, SW_RESET_CMD, 1));
1679*4882a593Smuzhiyun for (retries = RETRIES_LARGE; retries; retries--) {
1680*4882a593Smuzhiyun if (!(GFIELD(sdstd_rreg8(sdioh_info, SD_SoftwareReset), SW_RESET_CMD)))
1681*4882a593Smuzhiyun break;
1682*4882a593Smuzhiyun #ifdef BCMQT
1683*4882a593Smuzhiyun if (retries != RETRIES_LARGE) {
1684*4882a593Smuzhiyun OSL_SLEEP(SDSTD_WAIT_TIME_MS);
1685*4882a593Smuzhiyun }
1686*4882a593Smuzhiyun #endif /* BCMQT */
1687*4882a593Smuzhiyun }
1688*4882a593Smuzhiyun if (!retries) {
1689*4882a593Smuzhiyun sd_err(("%s: Timeout waiting for CMD line reset\n", __FUNCTION__));
1690*4882a593Smuzhiyun }
1691*4882a593Smuzhiyun }
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun /* On data error, issue DAT reset */
1694*4882a593Smuzhiyun if (regval & ERRINT_DATA_ERRS) {
1695*4882a593Smuzhiyun if (regval & ERRINT_ADMA_BIT)
1696*4882a593Smuzhiyun sd_err(("%s:ADMAError: status:0x%x\n",
1697*4882a593Smuzhiyun __FUNCTION__, sdstd_rreg(sdioh_info, SD_ADMA_ErrStatus)));
1698*4882a593Smuzhiyun sd_trace(("%s: issuing DAT reset\n", __FUNCTION__));
1699*4882a593Smuzhiyun sdstd_wreg8(sdioh_info, SD_SoftwareReset, SFIELD(0, SW_RESET_DAT, 1));
1700*4882a593Smuzhiyun for (retries = RETRIES_LARGE; retries; retries--) {
1701*4882a593Smuzhiyun if (!(GFIELD(sdstd_rreg8(sdioh_info, SD_SoftwareReset), SW_RESET_DAT)))
1702*4882a593Smuzhiyun break;
1703*4882a593Smuzhiyun #ifdef BCMQT
1704*4882a593Smuzhiyun if (retries != RETRIES_LARGE) {
1705*4882a593Smuzhiyun OSL_SLEEP(SDSTD_WAIT_TIME_MS);
1706*4882a593Smuzhiyun }
1707*4882a593Smuzhiyun #endif /* BCMQT */
1708*4882a593Smuzhiyun }
1709*4882a593Smuzhiyun if (!retries) {
1710*4882a593Smuzhiyun sd_err(("%s: Timeout waiting for DAT line reset\n", __FUNCTION__));
1711*4882a593Smuzhiyun }
1712*4882a593Smuzhiyun }
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun /* For an IO command (CMD52 or CMD53) issue an abort to the appropriate function */
1715*4882a593Smuzhiyun if (cmd == SDIOH_CMD_53)
1716*4882a593Smuzhiyun function = GFIELD(arg, CMD53_FUNCTION);
1717*4882a593Smuzhiyun else if (cmd == SDIOH_CMD_52) {
1718*4882a593Smuzhiyun if (GFIELD(arg, CMD52_REG_ADDR) != F1_SLEEPCSR_ADDR)
1719*4882a593Smuzhiyun function = GFIELD(arg, CMD52_FUNCTION);
1720*4882a593Smuzhiyun }
1721*4882a593Smuzhiyun if (function) {
1722*4882a593Smuzhiyun sd_trace(("%s: requesting abort for function %d after cmd %d\n",
1723*4882a593Smuzhiyun __FUNCTION__, function, cmd));
1724*4882a593Smuzhiyun sdstd_abort(sdioh_info, function);
1725*4882a593Smuzhiyun }
1726*4882a593Smuzhiyun
1727*4882a593Smuzhiyun if (trap_errs)
1728*4882a593Smuzhiyun ASSERT(0);
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun return ERROR;
1731*4882a593Smuzhiyun }
1732*4882a593Smuzhiyun
1733*4882a593Smuzhiyun /*
1734*4882a593Smuzhiyun * Private/Static work routines
1735*4882a593Smuzhiyun */
1736*4882a593Smuzhiyun static bool
sdstd_reset(sdioh_info_t * sd,bool host_reset,bool client_reset)1737*4882a593Smuzhiyun sdstd_reset(sdioh_info_t *sd, bool host_reset, bool client_reset)
1738*4882a593Smuzhiyun {
1739*4882a593Smuzhiyun int retries = RETRIES_LARGE;
1740*4882a593Smuzhiyun uchar regval;
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun if (!sd)
1743*4882a593Smuzhiyun return TRUE;
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun sdstd_lock(sd);
1746*4882a593Smuzhiyun /* Reset client card */
1747*4882a593Smuzhiyun if (client_reset && (sd->adapter_slot != -1)) {
1748*4882a593Smuzhiyun if (sdstd_card_regwrite(sd, 0, SDIOD_CCCR_IOABORT, 1, 0x8) != SUCCESS)
1749*4882a593Smuzhiyun sd_err(("%s: Cannot write to card reg 0x%x\n",
1750*4882a593Smuzhiyun __FUNCTION__, SDIOD_CCCR_IOABORT));
1751*4882a593Smuzhiyun else
1752*4882a593Smuzhiyun sd->card_rca = 0;
1753*4882a593Smuzhiyun }
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun /* Reset host controller */
1756*4882a593Smuzhiyun if (host_reset) {
1757*4882a593Smuzhiyun regval = SFIELD(0, SW_RESET_ALL, 1);
1758*4882a593Smuzhiyun sdstd_wreg8(sd, SD_SoftwareReset, regval);
1759*4882a593Smuzhiyun do {
1760*4882a593Smuzhiyun sd_trace(("%s: waiting for reset\n", __FUNCTION__));
1761*4882a593Smuzhiyun #ifdef BCMQT
1762*4882a593Smuzhiyun if (retries != RETRIES_LARGE) {
1763*4882a593Smuzhiyun OSL_SLEEP(SDSTD_WAIT_TIME_MS);
1764*4882a593Smuzhiyun }
1765*4882a593Smuzhiyun #endif /* BCMQT */
1766*4882a593Smuzhiyun } while ((sdstd_rreg8(sd, SD_SoftwareReset) & regval) && retries--);
1767*4882a593Smuzhiyun
1768*4882a593Smuzhiyun if (!retries) {
1769*4882a593Smuzhiyun sd_err(("%s: Timeout waiting for host reset\n", __FUNCTION__));
1770*4882a593Smuzhiyun sdstd_unlock(sd);
1771*4882a593Smuzhiyun return (FALSE);
1772*4882a593Smuzhiyun }
1773*4882a593Smuzhiyun
1774*4882a593Smuzhiyun /* A reset should reset bus back to 1 bit mode */
1775*4882a593Smuzhiyun sd->sd_mode = SDIOH_MODE_SD1;
1776*4882a593Smuzhiyun sdstd_set_dma_mode(sd, sd->sd_dma_mode);
1777*4882a593Smuzhiyun }
1778*4882a593Smuzhiyun sdstd_unlock(sd);
1779*4882a593Smuzhiyun return TRUE;
1780*4882a593Smuzhiyun }
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun /* Disable device interrupt */
1783*4882a593Smuzhiyun void
sdstd_devintr_off(sdioh_info_t * sd)1784*4882a593Smuzhiyun sdstd_devintr_off(sdioh_info_t *sd)
1785*4882a593Smuzhiyun {
1786*4882a593Smuzhiyun sd_trace(("%s: %d\n", __FUNCTION__, sd->use_client_ints));
1787*4882a593Smuzhiyun if (sd->use_client_ints) {
1788*4882a593Smuzhiyun sd->intmask &= ~CLIENT_INTR;
1789*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrSignalEnable, sd->intmask);
1790*4882a593Smuzhiyun sdstd_rreg16(sd, SD_IntrSignalEnable); /* Sync readback */
1791*4882a593Smuzhiyun }
1792*4882a593Smuzhiyun }
1793*4882a593Smuzhiyun
1794*4882a593Smuzhiyun /* Enable device interrupt */
1795*4882a593Smuzhiyun void
sdstd_devintr_on(sdioh_info_t * sd)1796*4882a593Smuzhiyun sdstd_devintr_on(sdioh_info_t *sd)
1797*4882a593Smuzhiyun {
1798*4882a593Smuzhiyun ASSERT(sd->lockcount == 0);
1799*4882a593Smuzhiyun sd_trace(("%s: %d\n", __FUNCTION__, sd->use_client_ints));
1800*4882a593Smuzhiyun if (sd->use_client_ints) {
1801*4882a593Smuzhiyun if (sd->version < HOST_CONTR_VER_3) {
1802*4882a593Smuzhiyun uint16 status = sdstd_rreg16(sd, SD_IntrStatusEnable);
1803*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatusEnable, SFIELD(status, INTSTAT_CARD_INT, 0));
1804*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatusEnable, status);
1805*4882a593Smuzhiyun }
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun sd->intmask |= CLIENT_INTR;
1808*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrSignalEnable, sd->intmask);
1809*4882a593Smuzhiyun sdstd_rreg16(sd, SD_IntrSignalEnable); /* Sync readback */
1810*4882a593Smuzhiyun }
1811*4882a593Smuzhiyun }
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun #ifdef BCMSDYIELD
1814*4882a593Smuzhiyun /* Enable/disable other interrupts */
1815*4882a593Smuzhiyun void
sdstd_intrs_on(sdioh_info_t * sd,uint16 norm,uint16 err)1816*4882a593Smuzhiyun sdstd_intrs_on(sdioh_info_t *sd, uint16 norm, uint16 err)
1817*4882a593Smuzhiyun {
1818*4882a593Smuzhiyun if (err) {
1819*4882a593Smuzhiyun norm = SFIELD(norm, INTSTAT_ERROR_INT, 1);
1820*4882a593Smuzhiyun sdstd_wreg16(sd, SD_ErrorIntrSignalEnable, err);
1821*4882a593Smuzhiyun }
1822*4882a593Smuzhiyun
1823*4882a593Smuzhiyun sd->intmask |= norm;
1824*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrSignalEnable, sd->intmask);
1825*4882a593Smuzhiyun if (sd_forcerb)
1826*4882a593Smuzhiyun sdstd_rreg16(sd, SD_IntrSignalEnable); /* Sync readback */
1827*4882a593Smuzhiyun }
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun void
sdstd_intrs_off(sdioh_info_t * sd,uint16 norm,uint16 err)1830*4882a593Smuzhiyun sdstd_intrs_off(sdioh_info_t *sd, uint16 norm, uint16 err)
1831*4882a593Smuzhiyun {
1832*4882a593Smuzhiyun if (err) {
1833*4882a593Smuzhiyun norm = SFIELD(norm, INTSTAT_ERROR_INT, 1);
1834*4882a593Smuzhiyun sdstd_wreg16(sd, SD_ErrorIntrSignalEnable, 0);
1835*4882a593Smuzhiyun }
1836*4882a593Smuzhiyun
1837*4882a593Smuzhiyun sd->intmask &= ~norm;
1838*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrSignalEnable, sd->intmask);
1839*4882a593Smuzhiyun if (sd_forcerb)
1840*4882a593Smuzhiyun sdstd_rreg16(sd, SD_IntrSignalEnable); /* Sync readback */
1841*4882a593Smuzhiyun }
1842*4882a593Smuzhiyun #endif /* BCMSDYIELD */
1843*4882a593Smuzhiyun
1844*4882a593Smuzhiyun static int
sdstd_host_init(sdioh_info_t * sd)1845*4882a593Smuzhiyun sdstd_host_init(sdioh_info_t *sd)
1846*4882a593Smuzhiyun {
1847*4882a593Smuzhiyun int num_slots, full_slot;
1848*4882a593Smuzhiyun uint8 reg8;
1849*4882a593Smuzhiyun uint32 card_ins;
1850*4882a593Smuzhiyun int slot, first_bar = 0;
1851*4882a593Smuzhiyun bool detect_slots = FALSE;
1852*4882a593Smuzhiyun uint bar;
1853*4882a593Smuzhiyun
1854*4882a593Smuzhiyun /* Check for Arasan ID */
1855*4882a593Smuzhiyun if ((OSL_PCI_READ_CONFIG(sd->osh, PCI_CFG_VID, 4) & 0xFFFF) == VENDOR_SI_IMAGE) {
1856*4882a593Smuzhiyun sd_info(("%s: Found Arasan Standard SDIO Host Controller\n", __FUNCTION__));
1857*4882a593Smuzhiyun sd->controller_type = SDIOH_TYPE_ARASAN_HDK;
1858*4882a593Smuzhiyun detect_slots = TRUE;
1859*4882a593Smuzhiyun /* Controller supports SDMA, so turn it on here. */
1860*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_SDMA;
1861*4882a593Smuzhiyun } else if ((OSL_PCI_READ_CONFIG(sd->osh, PCI_CFG_VID, 4) & 0xFFFF) == VENDOR_CYPRESS) {
1862*4882a593Smuzhiyun sd_info(("%s: Found Cypress 27xx Standard SDIO Host Controller\n", __FUNCTION__));
1863*4882a593Smuzhiyun sd->controller_type = SDIOH_TYPE_BCM27XX;
1864*4882a593Smuzhiyun detect_slots = FALSE;
1865*4882a593Smuzhiyun } else if ((OSL_PCI_READ_CONFIG(sd->osh, PCI_CFG_VID, 4) & 0xFFFF) == VENDOR_BROADCOM) {
1866*4882a593Smuzhiyun sd_info(("%s: Found Broadcom 27xx Standard SDIO Host Controller\n", __FUNCTION__));
1867*4882a593Smuzhiyun sd->controller_type = SDIOH_TYPE_BCM27XX;
1868*4882a593Smuzhiyun detect_slots = FALSE;
1869*4882a593Smuzhiyun } else if ((OSL_PCI_READ_CONFIG(sd->osh, PCI_CFG_VID, 4) & 0xFFFF) == VENDOR_TI) {
1870*4882a593Smuzhiyun sd_info(("%s: Found TI PCIxx21 Standard SDIO Host Controller\n", __FUNCTION__));
1871*4882a593Smuzhiyun sd->controller_type = SDIOH_TYPE_TI_PCIXX21;
1872*4882a593Smuzhiyun detect_slots = TRUE;
1873*4882a593Smuzhiyun } else if ((OSL_PCI_READ_CONFIG(sd->osh, PCI_CFG_VID, 4) & 0xFFFF) == VENDOR_RICOH) {
1874*4882a593Smuzhiyun sd_info(("%s: Ricoh Co Ltd R5C822 SD/SDIO/MMC/MS/MSPro Host Adapter\n",
1875*4882a593Smuzhiyun __FUNCTION__));
1876*4882a593Smuzhiyun sd->controller_type = SDIOH_TYPE_RICOH_R5C822;
1877*4882a593Smuzhiyun detect_slots = TRUE;
1878*4882a593Smuzhiyun } else if ((OSL_PCI_READ_CONFIG(sd->osh, PCI_CFG_VID, 4) & 0xFFFF) == VENDOR_JMICRON) {
1879*4882a593Smuzhiyun sd_info(("%s: JMicron Standard SDIO Host Controller\n",
1880*4882a593Smuzhiyun __FUNCTION__));
1881*4882a593Smuzhiyun sd->controller_type = SDIOH_TYPE_JMICRON;
1882*4882a593Smuzhiyun detect_slots = TRUE;
1883*4882a593Smuzhiyun } else {
1884*4882a593Smuzhiyun return ERROR;
1885*4882a593Smuzhiyun }
1886*4882a593Smuzhiyun
1887*4882a593Smuzhiyun /*
1888*4882a593Smuzhiyun * Determine num of slots
1889*4882a593Smuzhiyun * Search each slot
1890*4882a593Smuzhiyun */
1891*4882a593Smuzhiyun
1892*4882a593Smuzhiyun first_bar = OSL_PCI_READ_CONFIG(sd->osh, SD_SlotInfo, 4) & 0x7;
1893*4882a593Smuzhiyun num_slots = (OSL_PCI_READ_CONFIG(sd->osh, SD_SlotInfo, 4) & 0xff) >> 4;
1894*4882a593Smuzhiyun num_slots &= 7;
1895*4882a593Smuzhiyun num_slots++; /* map bits to num slots according to spec */
1896*4882a593Smuzhiyun
1897*4882a593Smuzhiyun if (OSL_PCI_READ_CONFIG(sd->osh, PCI_CFG_VID, 4) ==
1898*4882a593Smuzhiyun ((SDIOH_FPGA_ID << 16) | VENDOR_BROADCOM)) {
1899*4882a593Smuzhiyun sd_err(("%s: Found Broadcom Standard SDIO Host Controller FPGA\n", __FUNCTION__));
1900*4882a593Smuzhiyun /* Set BAR0 Window to SDIOSTH core */
1901*4882a593Smuzhiyun OSL_PCI_WRITE_CONFIG(sd->osh, PCI_BAR0_WIN, 4, 0x18001000);
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun /* Set defaults particular to this controller. */
1904*4882a593Smuzhiyun detect_slots = TRUE;
1905*4882a593Smuzhiyun num_slots = 1;
1906*4882a593Smuzhiyun first_bar = 0;
1907*4882a593Smuzhiyun
1908*4882a593Smuzhiyun /* Controller supports ADMA2, so turn it on here. */
1909*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_ADMA2;
1910*4882a593Smuzhiyun } else if (OSL_PCI_READ_CONFIG(sd->osh, PCI_CFG_VID, 4) ==
1911*4882a593Smuzhiyun ((SDIOH_FPGA_ID << 16) | VENDOR_CYPRESS)) {
1912*4882a593Smuzhiyun sd_err(("%s: Found Cypress Standard SDIO Host Controller FPGA\n", __FUNCTION__));
1913*4882a593Smuzhiyun /* Set BAR0 Window to SDIOSTH core */
1914*4882a593Smuzhiyun OSL_PCI_WRITE_CONFIG(sd->osh, PCI_BAR0_WIN, 4, 0x18001000);
1915*4882a593Smuzhiyun
1916*4882a593Smuzhiyun /* Set defaults particular to this controller. */
1917*4882a593Smuzhiyun detect_slots = TRUE;
1918*4882a593Smuzhiyun num_slots = 1;
1919*4882a593Smuzhiyun first_bar = 0;
1920*4882a593Smuzhiyun
1921*4882a593Smuzhiyun /* Controller supports ADMA2, so turn it on here. */
1922*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_ADMA2;
1923*4882a593Smuzhiyun }
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun /* Map in each slot on the board and query it to see if a
1926*4882a593Smuzhiyun * card is inserted. Use the first populated slot found.
1927*4882a593Smuzhiyun */
1928*4882a593Smuzhiyun if (sd->mem_space) {
1929*4882a593Smuzhiyun sdstd_reg_unmap(sd->osh, (ulong)sd->mem_space, SDIOH_REG_WINSZ);
1930*4882a593Smuzhiyun sd->mem_space = NULL;
1931*4882a593Smuzhiyun }
1932*4882a593Smuzhiyun
1933*4882a593Smuzhiyun full_slot = -1;
1934*4882a593Smuzhiyun
1935*4882a593Smuzhiyun for (slot = 0; slot < num_slots; slot++) {
1936*4882a593Smuzhiyun bar = OSL_PCI_READ_CONFIG(sd->osh, PCI_CFG_BAR0 + (4*(slot + first_bar)), 4);
1937*4882a593Smuzhiyun #ifdef BCMQT
1938*4882a593Smuzhiyun /* PCIe 64-bit alignment */
1939*4882a593Smuzhiyun bar &= 0xfffffff8;
1940*4882a593Smuzhiyun #endif // endif
1941*4882a593Smuzhiyun sd->mem_space = (volatile char *)sdstd_reg_map(sd->osh,
1942*4882a593Smuzhiyun (uintptr)bar, SDIOH_REG_WINSZ);
1943*4882a593Smuzhiyun
1944*4882a593Smuzhiyun sd->adapter_slot = -1;
1945*4882a593Smuzhiyun
1946*4882a593Smuzhiyun if (detect_slots) {
1947*4882a593Smuzhiyun card_ins = GFIELD(sdstd_rreg(sd, SD_PresentState), PRES_CARD_PRESENT);
1948*4882a593Smuzhiyun } else {
1949*4882a593Smuzhiyun card_ins = TRUE;
1950*4882a593Smuzhiyun }
1951*4882a593Smuzhiyun
1952*4882a593Smuzhiyun if (card_ins) {
1953*4882a593Smuzhiyun sd_info(("%s: SDIO slot %d: Full\n", __FUNCTION__, slot));
1954*4882a593Smuzhiyun if (full_slot < 0)
1955*4882a593Smuzhiyun full_slot = slot;
1956*4882a593Smuzhiyun } else {
1957*4882a593Smuzhiyun sd_info(("%s: SDIO slot %d: Empty\n", __FUNCTION__, slot));
1958*4882a593Smuzhiyun }
1959*4882a593Smuzhiyun
1960*4882a593Smuzhiyun if (sd->mem_space) {
1961*4882a593Smuzhiyun sdstd_reg_unmap(sd->osh, (ulong)sd->mem_space, SDIOH_REG_WINSZ);
1962*4882a593Smuzhiyun sd->mem_space = NULL;
1963*4882a593Smuzhiyun }
1964*4882a593Smuzhiyun }
1965*4882a593Smuzhiyun
1966*4882a593Smuzhiyun if (full_slot < 0) {
1967*4882a593Smuzhiyun sd_err(("No slots on SDIO controller are populated\n"));
1968*4882a593Smuzhiyun return -1;
1969*4882a593Smuzhiyun }
1970*4882a593Smuzhiyun
1971*4882a593Smuzhiyun bar = OSL_PCI_READ_CONFIG(sd->osh, PCI_CFG_BAR0 + (4*(full_slot + first_bar)), 4);
1972*4882a593Smuzhiyun #ifdef BCMQT
1973*4882a593Smuzhiyun /* PCIe 64-bit alignment */
1974*4882a593Smuzhiyun bar &= 0xfffffff8;
1975*4882a593Smuzhiyun #endif // endif
1976*4882a593Smuzhiyun sd->mem_space = (volatile char *)sdstd_reg_map(sd->osh, (uintptr)bar, SDIOH_REG_WINSZ);
1977*4882a593Smuzhiyun
1978*4882a593Smuzhiyun #ifdef BCMQT
1979*4882a593Smuzhiyun sd_err(("Using slot %d at BAR%d [0x%08x] mem_space 0x%p\n",
1980*4882a593Smuzhiyun full_slot,
1981*4882a593Smuzhiyun (full_slot + first_bar),
1982*4882a593Smuzhiyun OSL_PCI_READ_CONFIG(sd->osh, PCI_CFG_BAR0 + (4*(full_slot + first_bar)), 4) &
1983*4882a593Smuzhiyun 0xfffffff8,
1984*4882a593Smuzhiyun sd->mem_space));
1985*4882a593Smuzhiyun #else
1986*4882a593Smuzhiyun sd_err(("Using slot %d at BAR%d [0x%08x] mem_space 0x%p\n",
1987*4882a593Smuzhiyun full_slot,
1988*4882a593Smuzhiyun (full_slot + first_bar),
1989*4882a593Smuzhiyun OSL_PCI_READ_CONFIG(sd->osh, PCI_CFG_BAR0 + (4*(full_slot + first_bar)), 4),
1990*4882a593Smuzhiyun sd->mem_space));
1991*4882a593Smuzhiyun #endif /* BCMQT */
1992*4882a593Smuzhiyun
1993*4882a593Smuzhiyun sd->adapter_slot = full_slot;
1994*4882a593Smuzhiyun
1995*4882a593Smuzhiyun sd->version = sdstd_rreg16(sd, SD_HostControllerVersion) & 0xFF;
1996*4882a593Smuzhiyun switch (sd->version) {
1997*4882a593Smuzhiyun case 0:
1998*4882a593Smuzhiyun sd_err(("Host Controller version 1.0, Vendor Revision: 0x%02x\n",
1999*4882a593Smuzhiyun sdstd_rreg16(sd, SD_HostControllerVersion) >> 8));
2000*4882a593Smuzhiyun break;
2001*4882a593Smuzhiyun case 1:
2002*4882a593Smuzhiyun sd_err(("Host Controller version 2.0, Vendor Revision: 0x%02x\n",
2003*4882a593Smuzhiyun sdstd_rreg16(sd, SD_HostControllerVersion) >> 8));
2004*4882a593Smuzhiyun break;
2005*4882a593Smuzhiyun case 2:
2006*4882a593Smuzhiyun sd_err(("Host Controller version 3.0, Vendor Revision: 0x%02x\n",
2007*4882a593Smuzhiyun sdstd_rreg16(sd, SD_HostControllerVersion) >> 8));
2008*4882a593Smuzhiyun break;
2009*4882a593Smuzhiyun default:
2010*4882a593Smuzhiyun sd_err(("%s: Host Controller version 0x%02x not supported.\n",
2011*4882a593Smuzhiyun __FUNCTION__, sd->version));
2012*4882a593Smuzhiyun break;
2013*4882a593Smuzhiyun }
2014*4882a593Smuzhiyun
2015*4882a593Smuzhiyun sd->caps = sdstd_rreg(sd, SD_Capabilities); /* Cache this for later use */
2016*4882a593Smuzhiyun /* MSB 32 bits of caps supported in sdio 3.0 */
2017*4882a593Smuzhiyun sd->caps3 = sdstd_rreg(sd, SD_Capabilities3); /* Cache this for later use */
2018*4882a593Smuzhiyun sd3_trace(("sd3: %s: caps: 0x%x; MCCap:0x%x\n", __FUNCTION__, sd->caps, sd->curr_caps));
2019*4882a593Smuzhiyun sd3_trace(("sd3: %s: caps3: 0x%x\n", __FUNCTION__, sd->caps3));
2020*4882a593Smuzhiyun sd->curr_caps = sdstd_rreg(sd, SD_MaxCurCap);
2021*4882a593Smuzhiyun
2022*4882a593Smuzhiyun sd_info(("%s: caps: 0x%x; MCCap:0x%x\n", __FUNCTION__, sd->caps, sd->curr_caps));
2023*4882a593Smuzhiyun
2024*4882a593Smuzhiyun sdstd_set_dma_mode(sd, sd->sd_dma_mode);
2025*4882a593Smuzhiyun
2026*4882a593Smuzhiyun sdstd_reset(sd, 1, 0);
2027*4882a593Smuzhiyun
2028*4882a593Smuzhiyun /* Read SD4/SD1 mode */
2029*4882a593Smuzhiyun if ((reg8 = sdstd_rreg8(sd, SD_HostCntrl))) {
2030*4882a593Smuzhiyun if (reg8 & SD4_MODE) {
2031*4882a593Smuzhiyun sd_err(("%s: Host cntrlr already in 4 bit mode: 0x%x\n",
2032*4882a593Smuzhiyun __FUNCTION__, reg8));
2033*4882a593Smuzhiyun }
2034*4882a593Smuzhiyun }
2035*4882a593Smuzhiyun
2036*4882a593Smuzhiyun /* Default power on mode is SD1 */
2037*4882a593Smuzhiyun sd->sd_mode = SDIOH_MODE_SD1;
2038*4882a593Smuzhiyun sd->polled_mode = TRUE;
2039*4882a593Smuzhiyun sd->host_init_done = TRUE;
2040*4882a593Smuzhiyun sd->card_init_done = FALSE;
2041*4882a593Smuzhiyun sd->adapter_slot = full_slot;
2042*4882a593Smuzhiyun
2043*4882a593Smuzhiyun if (sd_uhsimode == SD3CLKMODE_DISABLED) {
2044*4882a593Smuzhiyun sd->version = HOST_CONTR_VER_2;
2045*4882a593Smuzhiyun sd3_trace(("%s:forcing to SDIO HC 2.0\n", __FUNCTION__));
2046*4882a593Smuzhiyun }
2047*4882a593Smuzhiyun
2048*4882a593Smuzhiyun if (sd->version == HOST_CONTR_VER_3) {
2049*4882a593Smuzhiyun /* read host ctrl 2 */
2050*4882a593Smuzhiyun uint16 reg16 = 0;
2051*4882a593Smuzhiyun sd3_trace(("sd3: %s: HC3: reading additional regs\n", __FUNCTION__));
2052*4882a593Smuzhiyun
2053*4882a593Smuzhiyun reg16 = sdstd_rreg16(sd, SD3_HostCntrl2);
2054*4882a593Smuzhiyun
2055*4882a593Smuzhiyun sd_info(("%s: HCtrl: 0x%x; HCtrl2:0x%x\n", __FUNCTION__, reg8, reg16));
2056*4882a593Smuzhiyun BCM_REFERENCE(reg16);
2057*4882a593Smuzhiyun
2058*4882a593Smuzhiyun /* if HC supports 1.8V and one of the SDR/DDR modes, hc uhci support is PRESENT */
2059*4882a593Smuzhiyun if ((GFIELD(sd->caps, CAP_VOLT_1_8)) &&
2060*4882a593Smuzhiyun (GFIELD(sd->caps3, CAP3_SDR50_SUP) ||
2061*4882a593Smuzhiyun GFIELD(sd->caps3, CAP3_SDR104_SUP) ||
2062*4882a593Smuzhiyun GFIELD(sd->caps3, CAP3_DDR50_SUP)))
2063*4882a593Smuzhiyun sd->host_UHSISupported = 1;
2064*4882a593Smuzhiyun }
2065*4882a593Smuzhiyun
2066*4882a593Smuzhiyun #ifdef BCMQT
2067*4882a593Smuzhiyun {
2068*4882a593Smuzhiyun uint32 intmask;
2069*4882a593Smuzhiyun
2070*4882a593Smuzhiyun /* FIX: force interrupts with QT sdio20 host */
2071*4882a593Smuzhiyun /* pci cw [expr $def(configbase) +0x95] 1 2 */
2072*4882a593Smuzhiyun intmask = OSL_PCI_READ_CONFIG(sd->osh, PCI_INT_MASK, 4);
2073*4882a593Smuzhiyun intmask |= 0x0200;
2074*4882a593Smuzhiyun OSL_PCI_WRITE_CONFIG(sd->osh, PCI_INT_MASK, 4, intmask);
2075*4882a593Smuzhiyun }
2076*4882a593Smuzhiyun #endif // endif
2077*4882a593Smuzhiyun return (SUCCESS);
2078*4882a593Smuzhiyun }
2079*4882a593Smuzhiyun #define CMD5_RETRIES 1000
2080*4882a593Smuzhiyun static int
get_ocr(sdioh_info_t * sd,uint32 * cmd_arg,uint32 * cmd_rsp)2081*4882a593Smuzhiyun get_ocr(sdioh_info_t *sd, uint32 *cmd_arg, uint32 *cmd_rsp)
2082*4882a593Smuzhiyun {
2083*4882a593Smuzhiyun int retries, status;
2084*4882a593Smuzhiyun
2085*4882a593Smuzhiyun /* Get the Card's Operation Condition. Occasionally the board
2086*4882a593Smuzhiyun * takes a while to become ready
2087*4882a593Smuzhiyun */
2088*4882a593Smuzhiyun retries = CMD5_RETRIES;
2089*4882a593Smuzhiyun do {
2090*4882a593Smuzhiyun *cmd_rsp = 0;
2091*4882a593Smuzhiyun if ((status = sdstd_cmd_issue(sd, USE_DMA(sd), SDIOH_CMD_5, *cmd_arg))
2092*4882a593Smuzhiyun != SUCCESS) {
2093*4882a593Smuzhiyun sd_err(("%s: CMD5 failed\n", __FUNCTION__));
2094*4882a593Smuzhiyun return status;
2095*4882a593Smuzhiyun }
2096*4882a593Smuzhiyun sdstd_cmd_getrsp(sd, cmd_rsp, 1);
2097*4882a593Smuzhiyun if (!GFIELD(*cmd_rsp, RSP4_CARD_READY))
2098*4882a593Smuzhiyun sd_trace(("%s: Waiting for card to become ready\n", __FUNCTION__));
2099*4882a593Smuzhiyun #ifdef BCMQT
2100*4882a593Smuzhiyun if (retries != CMD5_RETRIES) {
2101*4882a593Smuzhiyun OSL_SLEEP(SDSTD_WAIT_TIME_MS);
2102*4882a593Smuzhiyun }
2103*4882a593Smuzhiyun #endif /* BCMQT */
2104*4882a593Smuzhiyun } while ((!GFIELD(*cmd_rsp, RSP4_CARD_READY)) && --retries);
2105*4882a593Smuzhiyun if (!retries)
2106*4882a593Smuzhiyun return ERROR;
2107*4882a593Smuzhiyun
2108*4882a593Smuzhiyun return (SUCCESS);
2109*4882a593Smuzhiyun }
2110*4882a593Smuzhiyun
2111*4882a593Smuzhiyun static int
sdstd_client_init(sdioh_info_t * sd)2112*4882a593Smuzhiyun sdstd_client_init(sdioh_info_t *sd)
2113*4882a593Smuzhiyun {
2114*4882a593Smuzhiyun uint32 cmd_arg, cmd_rsp;
2115*4882a593Smuzhiyun int status;
2116*4882a593Smuzhiyun uint8 fn_ints;
2117*4882a593Smuzhiyun uint32 regdata;
2118*4882a593Smuzhiyun uint16 powerstat = 0;
2119*4882a593Smuzhiyun
2120*4882a593Smuzhiyun sd_trace(("%s: Powering up slot %d\n", __FUNCTION__, sd->adapter_slot));
2121*4882a593Smuzhiyun
2122*4882a593Smuzhiyun /* Clear any pending ints */
2123*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatus, 0x1fff);
2124*4882a593Smuzhiyun sdstd_wreg16(sd, SD_ErrorIntrStatus, 0x0fff);
2125*4882a593Smuzhiyun
2126*4882a593Smuzhiyun /* Enable both Normal and Error Status. This does not enable
2127*4882a593Smuzhiyun * interrupts, it only enables the status bits to
2128*4882a593Smuzhiyun * become 'live'
2129*4882a593Smuzhiyun */
2130*4882a593Smuzhiyun
2131*4882a593Smuzhiyun if (!sd->host_UHSISupported)
2132*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatusEnable, 0x1ff);
2133*4882a593Smuzhiyun else
2134*4882a593Smuzhiyun {
2135*4882a593Smuzhiyun /* INT_x interrupts, but DO NOT enable signalling [enable retuning
2136*4882a593Smuzhiyun * will happen later]
2137*4882a593Smuzhiyun */
2138*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatusEnable, 0x0fff);
2139*4882a593Smuzhiyun }
2140*4882a593Smuzhiyun sdstd_wreg16(sd, SD_ErrorIntrStatusEnable, 0xffff);
2141*4882a593Smuzhiyun
2142*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrSignalEnable, 0); /* Disable ints for now. */
2143*4882a593Smuzhiyun
2144*4882a593Smuzhiyun if (sd->host_UHSISupported) {
2145*4882a593Smuzhiyun /* when HC is started for SDIO 3.0 mode, start in lowest voltage mode first. */
2146*4882a593Smuzhiyun powerstat = sdstd_start_power(sd, 1);
2147*4882a593Smuzhiyun if (SDIO_OCR_READ_FAIL == powerstat) {
2148*4882a593Smuzhiyun /* This could be because the device is 3.3V, and possible does
2149*4882a593Smuzhiyun * not have sdio3.0 support. So, try in highest voltage
2150*4882a593Smuzhiyun */
2151*4882a593Smuzhiyun sd_err(("sdstd_start_power: legacy device: trying highest voltage\n"));
2152*4882a593Smuzhiyun sd_err(("%s failed\n", __FUNCTION__));
2153*4882a593Smuzhiyun return ERROR;
2154*4882a593Smuzhiyun } else if (TRUE != powerstat) {
2155*4882a593Smuzhiyun sd_err(("sdstd_start_power failed\n"));
2156*4882a593Smuzhiyun return ERROR;
2157*4882a593Smuzhiyun }
2158*4882a593Smuzhiyun } else
2159*4882a593Smuzhiyun if (TRUE != sdstd_start_power(sd, 0)) {
2160*4882a593Smuzhiyun sd_err(("sdstd_start_power failed\n"));
2161*4882a593Smuzhiyun return ERROR;
2162*4882a593Smuzhiyun }
2163*4882a593Smuzhiyun
2164*4882a593Smuzhiyun if (sd->num_funcs == 0) {
2165*4882a593Smuzhiyun sd_err(("%s: No IO funcs!\n", __FUNCTION__));
2166*4882a593Smuzhiyun return ERROR;
2167*4882a593Smuzhiyun }
2168*4882a593Smuzhiyun
2169*4882a593Smuzhiyun /* In SPI mode, issue CMD0 first */
2170*4882a593Smuzhiyun if (sd->sd_mode == SDIOH_MODE_SPI) {
2171*4882a593Smuzhiyun cmd_arg = 0;
2172*4882a593Smuzhiyun if ((status = sdstd_cmd_issue(sd, USE_DMA(sd), SDIOH_CMD_0, cmd_arg))
2173*4882a593Smuzhiyun != SUCCESS) {
2174*4882a593Smuzhiyun sd_err(("BCMSDIOH: cardinit: CMD0 failed!\n"));
2175*4882a593Smuzhiyun return status;
2176*4882a593Smuzhiyun }
2177*4882a593Smuzhiyun }
2178*4882a593Smuzhiyun
2179*4882a593Smuzhiyun if (sd->sd_mode != SDIOH_MODE_SPI) {
2180*4882a593Smuzhiyun uint16 rsp6_status;
2181*4882a593Smuzhiyun
2182*4882a593Smuzhiyun /* Card is operational. Ask it to send an RCA */
2183*4882a593Smuzhiyun cmd_arg = 0;
2184*4882a593Smuzhiyun if ((status = sdstd_cmd_issue(sd, USE_DMA(sd), SDIOH_CMD_3, cmd_arg))
2185*4882a593Smuzhiyun != SUCCESS) {
2186*4882a593Smuzhiyun sd_err(("%s: CMD3 failed!\n", __FUNCTION__));
2187*4882a593Smuzhiyun return status;
2188*4882a593Smuzhiyun }
2189*4882a593Smuzhiyun
2190*4882a593Smuzhiyun /* Verify the card status returned with the cmd response */
2191*4882a593Smuzhiyun sdstd_cmd_getrsp(sd, &cmd_rsp, 1);
2192*4882a593Smuzhiyun rsp6_status = GFIELD(cmd_rsp, RSP6_STATUS);
2193*4882a593Smuzhiyun if (GFIELD(rsp6_status, RSP6STAT_COM_CRC_ERROR) ||
2194*4882a593Smuzhiyun GFIELD(rsp6_status, RSP6STAT_ILLEGAL_CMD) ||
2195*4882a593Smuzhiyun GFIELD(rsp6_status, RSP6STAT_ERROR)) {
2196*4882a593Smuzhiyun sd_err(("%s: CMD3 response error. Response = 0x%x!\n",
2197*4882a593Smuzhiyun __FUNCTION__, rsp6_status));
2198*4882a593Smuzhiyun return ERROR;
2199*4882a593Smuzhiyun }
2200*4882a593Smuzhiyun
2201*4882a593Smuzhiyun /* Save the Card's RCA */
2202*4882a593Smuzhiyun sd->card_rca = GFIELD(cmd_rsp, RSP6_IO_RCA);
2203*4882a593Smuzhiyun sd_info(("RCA is 0x%x\n", sd->card_rca));
2204*4882a593Smuzhiyun
2205*4882a593Smuzhiyun if (rsp6_status)
2206*4882a593Smuzhiyun sd_err(("raw status is 0x%x\n", rsp6_status));
2207*4882a593Smuzhiyun
2208*4882a593Smuzhiyun /* Select the card */
2209*4882a593Smuzhiyun cmd_arg = SFIELD(0, CMD7_RCA, sd->card_rca);
2210*4882a593Smuzhiyun if ((status = sdstd_cmd_issue(sd, USE_DMA(sd), SDIOH_CMD_7, cmd_arg))
2211*4882a593Smuzhiyun != SUCCESS) {
2212*4882a593Smuzhiyun sd_err(("%s: CMD7 failed!\n", __FUNCTION__));
2213*4882a593Smuzhiyun return status;
2214*4882a593Smuzhiyun }
2215*4882a593Smuzhiyun sdstd_cmd_getrsp(sd, &cmd_rsp, 1);
2216*4882a593Smuzhiyun if (cmd_rsp != SDIOH_CMD7_EXP_STATUS) {
2217*4882a593Smuzhiyun sd_err(("%s: CMD7 response error. Response = 0x%x!\n",
2218*4882a593Smuzhiyun __FUNCTION__, cmd_rsp));
2219*4882a593Smuzhiyun return ERROR;
2220*4882a593Smuzhiyun }
2221*4882a593Smuzhiyun }
2222*4882a593Smuzhiyun
2223*4882a593Smuzhiyun /* Disable default/power-up device Card Detect (CD) pull up resistor on DAT3
2224*4882a593Smuzhiyun * via CCCR bus interface control register. Set CD disable bit while leaving
2225*4882a593Smuzhiyun * others alone.
2226*4882a593Smuzhiyun */
2227*4882a593Smuzhiyun if (sdstd_card_regread (sd, 0, SDIOD_CCCR_BICTRL, 1, ®data) != SUCCESS) {
2228*4882a593Smuzhiyun sd_err(("Disabling card detect: read of device CCCR BICTRL register failed\n"));
2229*4882a593Smuzhiyun return ERROR;
2230*4882a593Smuzhiyun }
2231*4882a593Smuzhiyun regdata |= BUS_CARD_DETECT_DIS;
2232*4882a593Smuzhiyun
2233*4882a593Smuzhiyun if (sdstd_card_regwrite (sd, 0, SDIOD_CCCR_BICTRL, 1, regdata) != SUCCESS) {
2234*4882a593Smuzhiyun sd_err(("Disabling card detect: write of device CCCR BICTRL register failed\n"));
2235*4882a593Smuzhiyun return ERROR;
2236*4882a593Smuzhiyun }
2237*4882a593Smuzhiyun
2238*4882a593Smuzhiyun sdstd_card_enablefuncs(sd);
2239*4882a593Smuzhiyun
2240*4882a593Smuzhiyun if (!sdstd_bus_width(sd, sd_sdmode)) {
2241*4882a593Smuzhiyun sd_err(("sdstd_bus_width failed\n"));
2242*4882a593Smuzhiyun return ERROR;
2243*4882a593Smuzhiyun }
2244*4882a593Smuzhiyun
2245*4882a593Smuzhiyun set_client_block_size(sd, 1, sd_f1_blocksize);
2246*4882a593Smuzhiyun fn_ints = INTR_CTL_FUNC1_EN;
2247*4882a593Smuzhiyun
2248*4882a593Smuzhiyun if (sd->num_funcs >= 2) {
2249*4882a593Smuzhiyun set_client_block_size(sd, 2, DEFAULT_F2_BLKSIZE /* BLOCK_SIZE_4328 */);
2250*4882a593Smuzhiyun fn_ints |= INTR_CTL_FUNC2_EN;
2251*4882a593Smuzhiyun }
2252*4882a593Smuzhiyun
2253*4882a593Smuzhiyun /* Enable/Disable Client interrupts */
2254*4882a593Smuzhiyun /* Turn on here but disable at host controller? */
2255*4882a593Smuzhiyun if (sdstd_card_regwrite(sd, 0, SDIOD_CCCR_INTEN, 1,
2256*4882a593Smuzhiyun (fn_ints | INTR_CTL_MASTER_EN)) != SUCCESS) {
2257*4882a593Smuzhiyun sd_err(("%s: Could not enable ints in CCCR\n", __FUNCTION__));
2258*4882a593Smuzhiyun return ERROR;
2259*4882a593Smuzhiyun }
2260*4882a593Smuzhiyun
2261*4882a593Smuzhiyun if (sd_uhsimode != SD3CLKMODE_DISABLED) {
2262*4882a593Smuzhiyun /* Switch to High-speed clocking mode if both host and device support it */
2263*4882a593Smuzhiyun if (sdstd_3_clock_wrapper(sd) != SUCCESS) {
2264*4882a593Smuzhiyun sd_err(("sdstd_3_clock_wrapper failed\n"));
2265*4882a593Smuzhiyun return ERROR;
2266*4882a593Smuzhiyun }
2267*4882a593Smuzhiyun } else
2268*4882a593Smuzhiyun {
2269*4882a593Smuzhiyun if (sdstd_clock_wrapper(sd)) {
2270*4882a593Smuzhiyun sd_err(("sdstd_start_clock failed\n"));
2271*4882a593Smuzhiyun return ERROR;
2272*4882a593Smuzhiyun }
2273*4882a593Smuzhiyun }
2274*4882a593Smuzhiyun sd->card_init_done = TRUE;
2275*4882a593Smuzhiyun
2276*4882a593Smuzhiyun return SUCCESS;
2277*4882a593Smuzhiyun }
2278*4882a593Smuzhiyun
2279*4882a593Smuzhiyun static int
sdstd_clock_wrapper(sdioh_info_t * sd)2280*4882a593Smuzhiyun sdstd_clock_wrapper(sdioh_info_t *sd)
2281*4882a593Smuzhiyun {
2282*4882a593Smuzhiyun sd_trace(("%s:Enter\n", __FUNCTION__));
2283*4882a593Smuzhiyun /* After configuring for High-Speed mode, set the desired clock rate. */
2284*4882a593Smuzhiyun sdstd_set_highspeed_mode(sd, (bool)sd_hiok);
2285*4882a593Smuzhiyun
2286*4882a593Smuzhiyun if (FALSE == sdstd_start_clock(sd, (uint16)sd_divisor)) {
2287*4882a593Smuzhiyun sd_err(("sdstd_start_clock failed\n"));
2288*4882a593Smuzhiyun return ERROR;
2289*4882a593Smuzhiyun }
2290*4882a593Smuzhiyun return SUCCESS;
2291*4882a593Smuzhiyun }
2292*4882a593Smuzhiyun
2293*4882a593Smuzhiyun static int
sdstd_3_clock_wrapper(sdioh_info_t * sd)2294*4882a593Smuzhiyun sdstd_3_clock_wrapper(sdioh_info_t *sd)
2295*4882a593Smuzhiyun {
2296*4882a593Smuzhiyun int retclk = 0;
2297*4882a593Smuzhiyun sd_info(("%s: Enter\n", __FUNCTION__));
2298*4882a593Smuzhiyun if (sd->card_UHSI_voltage_Supported) {
2299*4882a593Smuzhiyun /* check if clk config requested is supported by both host and target. */
2300*4882a593Smuzhiyun retclk = sdstd_3_get_matching_uhsi_clkmode(sd, sd_uhsimode);
2301*4882a593Smuzhiyun
2302*4882a593Smuzhiyun /* if no match for requested caps, try to get the max match possible */
2303*4882a593Smuzhiyun if (retclk == -1) {
2304*4882a593Smuzhiyun /* if auto enabled */
2305*4882a593Smuzhiyun if (sd3_autoselect_uhsi_max == 1) {
2306*4882a593Smuzhiyun retclk = sdstd_3_get_matching_uhsi_clkmode(sd, SD3CLKMODE_AUTO);
2307*4882a593Smuzhiyun /* still NO match */
2308*4882a593Smuzhiyun if (retclk == -1) {
2309*4882a593Smuzhiyun /* NO match with HC and card capabilities. Now try the
2310*4882a593Smuzhiyun * High speed/legacy mode if possible.
2311*4882a593Smuzhiyun */
2312*4882a593Smuzhiyun
2313*4882a593Smuzhiyun sd_err(("%s: Not able to set requested clock\n",
2314*4882a593Smuzhiyun __FUNCTION__));
2315*4882a593Smuzhiyun return ERROR;
2316*4882a593Smuzhiyun }
2317*4882a593Smuzhiyun } else {
2318*4882a593Smuzhiyun /* means user doesn't want auto clock. So return ERROR */
2319*4882a593Smuzhiyun sd_err(("%s: Not able to set requested clock, Try"
2320*4882a593Smuzhiyun "auto mode\n", __FUNCTION__));
2321*4882a593Smuzhiyun return ERROR;
2322*4882a593Smuzhiyun }
2323*4882a593Smuzhiyun }
2324*4882a593Smuzhiyun
2325*4882a593Smuzhiyun if (retclk != -1) {
2326*4882a593Smuzhiyun /* set the current clk to be selected clock */
2327*4882a593Smuzhiyun sd_uhsimode = retclk;
2328*4882a593Smuzhiyun
2329*4882a593Smuzhiyun if (BCME_OK != sdstd_3_set_highspeed_uhsi_mode(sd, sd_uhsimode)) {
2330*4882a593Smuzhiyun sd_err(("%s: Not able to set requested clock\n", __FUNCTION__));
2331*4882a593Smuzhiyun return ERROR;
2332*4882a593Smuzhiyun }
2333*4882a593Smuzhiyun } else {
2334*4882a593Smuzhiyun /* try legacy mode */
2335*4882a593Smuzhiyun if (SUCCESS != sdstd_clock_wrapper(sd)) {
2336*4882a593Smuzhiyun sd_err(("sdstd_start_clock failed\n"));
2337*4882a593Smuzhiyun return ERROR;
2338*4882a593Smuzhiyun }
2339*4882a593Smuzhiyun }
2340*4882a593Smuzhiyun } else {
2341*4882a593Smuzhiyun sd_info(("%s: Legacy Mode Clock\n", __FUNCTION__));
2342*4882a593Smuzhiyun /* try legacy mode */
2343*4882a593Smuzhiyun if (SUCCESS != sdstd_clock_wrapper(sd)) {
2344*4882a593Smuzhiyun sd_err(("%s sdstd_clock_wrapper failed\n", __FUNCTION__));
2345*4882a593Smuzhiyun return ERROR;
2346*4882a593Smuzhiyun }
2347*4882a593Smuzhiyun }
2348*4882a593Smuzhiyun return SUCCESS;
2349*4882a593Smuzhiyun }
2350*4882a593Smuzhiyun
2351*4882a593Smuzhiyun int
sdstd_3_clk_tuning(sdioh_info_t * sd,uint32 sd3ClkMode)2352*4882a593Smuzhiyun sdstd_3_clk_tuning(sdioh_info_t *sd, uint32 sd3ClkMode)
2353*4882a593Smuzhiyun {
2354*4882a593Smuzhiyun int status, lcount = 0, brr_count = 0;
2355*4882a593Smuzhiyun uint16 val1 = 0, bufready = 0;
2356*4882a593Smuzhiyun uint32 val2 = 0;
2357*4882a593Smuzhiyun uint8 phase_info_local = 0;
2358*4882a593Smuzhiyun
2359*4882a593Smuzhiyun sd3_trace(("sd3: %s: Enter\n", __FUNCTION__));
2360*4882a593Smuzhiyun /* if (NOT SDR104) OR
2361*4882a593Smuzhiyun * (SDR_50 AND sdr50_tuning_reqd is NOT enabled)
2362*4882a593Smuzhiyun * return success, as tuning not reqd.
2363*4882a593Smuzhiyun */
2364*4882a593Smuzhiyun if (!sd->sd3_tuning_reqd) {
2365*4882a593Smuzhiyun sd_info(("%s: Tuning NOT reqd!\n", __FUNCTION__));
2366*4882a593Smuzhiyun return SUCCESS;
2367*4882a593Smuzhiyun }
2368*4882a593Smuzhiyun
2369*4882a593Smuzhiyun /* execute tuning procedure */
2370*4882a593Smuzhiyun
2371*4882a593Smuzhiyun /* enable Buffer ready status. [donot enable the interrupt right now] */
2372*4882a593Smuzhiyun /* Execute tuning */
2373*4882a593Smuzhiyun sd_trace(("sd3: %s: Execute tuning\n", __FUNCTION__));
2374*4882a593Smuzhiyun val1 = sdstd_rreg16(sd, SD3_HostCntrl2);
2375*4882a593Smuzhiyun val1 = SFIELD(val1, HOSTCtrl2_EXEC_TUNING, 1);
2376*4882a593Smuzhiyun sdstd_wreg16(sd, SD3_HostCntrl2, val1);
2377*4882a593Smuzhiyun
2378*4882a593Smuzhiyun do {
2379*4882a593Smuzhiyun sd3_trace(("sd3: %s: cmd19 issue\n", __FUNCTION__));
2380*4882a593Smuzhiyun /* Issue cmd19 */
2381*4882a593Smuzhiyun if ((status = sdstd_cmd_issue(sd, USE_DMA(sd), SDIOH_CMD_19, 0))
2382*4882a593Smuzhiyun != SUCCESS) {
2383*4882a593Smuzhiyun sd_err(("%s: CMD19 failed\n", __FUNCTION__));
2384*4882a593Smuzhiyun val1 = sdstd_rreg16(sd, SD3_HostCntrl2);
2385*4882a593Smuzhiyun val1 = SFIELD(val1, HOSTCtrl2_EXEC_TUNING, 0);
2386*4882a593Smuzhiyun val1 = SFIELD(val1, HOSTCtrl2_SAMPCLK_SEL, 0);
2387*4882a593Smuzhiyun sdstd_wreg16(sd, SD3_HostCntrl2, val1);
2388*4882a593Smuzhiyun return status;
2389*4882a593Smuzhiyun }
2390*4882a593Smuzhiyun
2391*4882a593Smuzhiyun /* wait for buffer read ready */
2392*4882a593Smuzhiyun brr_count = 0;
2393*4882a593Smuzhiyun do {
2394*4882a593Smuzhiyun bufready = sdstd_rreg16(sd, SD_IntrStatus);
2395*4882a593Smuzhiyun
2396*4882a593Smuzhiyun if (GFIELD(bufready, INTSTAT_BUF_READ_READY))
2397*4882a593Smuzhiyun break;
2398*4882a593Smuzhiyun
2399*4882a593Smuzhiyun /* delay after checking bufready becuase INTSTAT_BUF_READ_READY
2400*4882a593Smuzhiyun might have been most likely set already in the first check
2401*4882a593Smuzhiyun */
2402*4882a593Smuzhiyun OSL_DELAY(1);
2403*4882a593Smuzhiyun } while (++brr_count < CLKTUNING_MAX_BRR_RETRIES);
2404*4882a593Smuzhiyun
2405*4882a593Smuzhiyun /* buffer read ready timedout */
2406*4882a593Smuzhiyun if (brr_count == CLKTUNING_MAX_BRR_RETRIES) {
2407*4882a593Smuzhiyun sd_err(("%s: TUNINGFAILED: BRR response timedout!\n",
2408*4882a593Smuzhiyun __FUNCTION__));
2409*4882a593Smuzhiyun val1 = sdstd_rreg16(sd, SD3_HostCntrl2);
2410*4882a593Smuzhiyun val1 = SFIELD(val1, HOSTCtrl2_EXEC_TUNING, 0);
2411*4882a593Smuzhiyun val1 = SFIELD(val1, HOSTCtrl2_SAMPCLK_SEL, 0);
2412*4882a593Smuzhiyun sdstd_wreg16(sd, SD3_HostCntrl2, val1);
2413*4882a593Smuzhiyun return ERROR;
2414*4882a593Smuzhiyun }
2415*4882a593Smuzhiyun
2416*4882a593Smuzhiyun /* In response to CMD19 card will send 64 magic bytes.
2417*4882a593Smuzhiyun * Current Aizyc HC h/w doesn't auto clear those bytes.
2418*4882a593Smuzhiyun * So read 64 bytes send by card.
2419*4882a593Smuzhiyun * Aizyc need to implement in hw to do an auto clear.
2420*4882a593Smuzhiyun */
2421*4882a593Smuzhiyun if (sd3_sw_read_magic_bytes == TRUE)
2422*4882a593Smuzhiyun {
2423*4882a593Smuzhiyun uint8 l_cnt_1 = 0;
2424*4882a593Smuzhiyun uint32 l_val_1 = 0;
2425*4882a593Smuzhiyun for (l_cnt_1 = 0; l_cnt_1 < 16; l_cnt_1++) {
2426*4882a593Smuzhiyun l_val_1 = sdstd_rreg(sd, SD_BufferDataPort0);
2427*4882a593Smuzhiyun sd_trace(("%s:l_val_1 = 0x%x", __FUNCTION__, l_val_1));
2428*4882a593Smuzhiyun }
2429*4882a593Smuzhiyun BCM_REFERENCE(l_val_1);
2430*4882a593Smuzhiyun }
2431*4882a593Smuzhiyun
2432*4882a593Smuzhiyun /* clear BuffReadReady int */
2433*4882a593Smuzhiyun bufready = SFIELD(bufready, INTSTAT_BUF_READ_READY, 1);
2434*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatus, bufready);
2435*4882a593Smuzhiyun
2436*4882a593Smuzhiyun /* wait before continuing */
2437*4882a593Smuzhiyun /* OSL_DELAY(PER_TRY_TUNING_DELAY_MS * 1000); */ /* Not required */
2438*4882a593Smuzhiyun
2439*4882a593Smuzhiyun /* check execute tuning bit */
2440*4882a593Smuzhiyun val1 = sdstd_rreg16(sd, SD3_HostCntrl2);
2441*4882a593Smuzhiyun if (!GFIELD(val1, HOSTCtrl2_EXEC_TUNING)) {
2442*4882a593Smuzhiyun /* done tuning, break from loop */
2443*4882a593Smuzhiyun break;
2444*4882a593Smuzhiyun }
2445*4882a593Smuzhiyun
2446*4882a593Smuzhiyun /* max tuning iterations exceeded */
2447*4882a593Smuzhiyun if (lcount++ > MAX_TUNING_ITERS) {
2448*4882a593Smuzhiyun sd_err(("%s: TUNINGFAILED: Max tuning iterations"
2449*4882a593Smuzhiyun "exceeded!\n", __FUNCTION__));
2450*4882a593Smuzhiyun val1 = sdstd_rreg16(sd, SD3_HostCntrl2);
2451*4882a593Smuzhiyun val1 = SFIELD(val1, HOSTCtrl2_EXEC_TUNING, 0);
2452*4882a593Smuzhiyun val1 = SFIELD(val1, HOSTCtrl2_SAMPCLK_SEL, 0);
2453*4882a593Smuzhiyun sdstd_wreg16(sd, SD3_HostCntrl2, val1);
2454*4882a593Smuzhiyun return ERROR;
2455*4882a593Smuzhiyun }
2456*4882a593Smuzhiyun } while (1);
2457*4882a593Smuzhiyun
2458*4882a593Smuzhiyun val2 = sdstd_rreg(sd, SD3_Tuning_Info_Register);
2459*4882a593Smuzhiyun phase_info_local = ((val2>>15)& 0x7);
2460*4882a593Smuzhiyun sd_info(("Phase passed info: 0x%x\n", (val2>>8)& 0x3F));
2461*4882a593Smuzhiyun sd_info(("Phase selected post tune: 0x%x\n", phase_info_local));
2462*4882a593Smuzhiyun
2463*4882a593Smuzhiyun if (phase_info_local > SDSTD_MAX_TUNING_PHASE) {
2464*4882a593Smuzhiyun sd_err(("!!Phase selected:%x\n", phase_info_local));
2465*4882a593Smuzhiyun }
2466*4882a593Smuzhiyun
2467*4882a593Smuzhiyun /* check sampling clk select */
2468*4882a593Smuzhiyun val1 = sdstd_rreg16(sd, SD3_HostCntrl2);
2469*4882a593Smuzhiyun if (!GFIELD(val1, HOSTCtrl2_SAMPCLK_SEL)) {
2470*4882a593Smuzhiyun /* error in selecting clk */
2471*4882a593Smuzhiyun sd_err(("%s: TUNINGFAILED: SamplClkSel failed!\n", __FUNCTION__));
2472*4882a593Smuzhiyun val1 = sdstd_rreg16(sd, SD3_HostCntrl2);
2473*4882a593Smuzhiyun val1 = SFIELD(val1, HOSTCtrl2_EXEC_TUNING, 0);
2474*4882a593Smuzhiyun val1 = SFIELD(val1, HOSTCtrl2_SAMPCLK_SEL, 0);
2475*4882a593Smuzhiyun sdstd_wreg16(sd, SD3_HostCntrl2, val1);
2476*4882a593Smuzhiyun return ERROR;
2477*4882a593Smuzhiyun }
2478*4882a593Smuzhiyun /* done: */
2479*4882a593Smuzhiyun sd_info(("%s: TUNING Success!\n", __FUNCTION__));
2480*4882a593Smuzhiyun return SUCCESS;
2481*4882a593Smuzhiyun }
2482*4882a593Smuzhiyun
2483*4882a593Smuzhiyun void
sdstd_3_enable_retuning_int(sdioh_info_t * sd)2484*4882a593Smuzhiyun sdstd_3_enable_retuning_int(sdioh_info_t *sd)
2485*4882a593Smuzhiyun {
2486*4882a593Smuzhiyun uint16 raw_int;
2487*4882a593Smuzhiyun unsigned long flags;
2488*4882a593Smuzhiyun
2489*4882a593Smuzhiyun sdstd_os_lock_irqsave(sd, &flags);
2490*4882a593Smuzhiyun raw_int = sdstd_rreg16(sd, SD_IntrSignalEnable);
2491*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrSignalEnable, (raw_int | HC_INTR_RETUNING));
2492*4882a593Smuzhiyun /* Enable retuning status */
2493*4882a593Smuzhiyun raw_int = sdstd_rreg16(sd, SD_IntrStatusEnable);
2494*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatusEnable, (raw_int | HC_INTR_RETUNING));
2495*4882a593Smuzhiyun sdstd_os_unlock_irqrestore(sd, &flags);
2496*4882a593Smuzhiyun }
2497*4882a593Smuzhiyun
2498*4882a593Smuzhiyun void
sdstd_3_disable_retuning_int(sdioh_info_t * sd)2499*4882a593Smuzhiyun sdstd_3_disable_retuning_int(sdioh_info_t *sd)
2500*4882a593Smuzhiyun {
2501*4882a593Smuzhiyun uint16 raw_int;
2502*4882a593Smuzhiyun unsigned long flags;
2503*4882a593Smuzhiyun
2504*4882a593Smuzhiyun sdstd_os_lock_irqsave(sd, &flags);
2505*4882a593Smuzhiyun sd->intmask &= ~HC_INTR_RETUNING;
2506*4882a593Smuzhiyun raw_int = sdstd_rreg16(sd, SD_IntrSignalEnable);
2507*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrSignalEnable, (raw_int & (~HC_INTR_RETUNING)));
2508*4882a593Smuzhiyun /* Disable retuning status */
2509*4882a593Smuzhiyun raw_int = sdstd_rreg16(sd, SD_IntrStatusEnable);
2510*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatusEnable, (raw_int & (~HC_INTR_RETUNING)));
2511*4882a593Smuzhiyun sdstd_os_unlock_irqrestore(sd, &flags);
2512*4882a593Smuzhiyun }
2513*4882a593Smuzhiyun
2514*4882a593Smuzhiyun bool
sdstd_3_is_retuning_int_set(sdioh_info_t * sd)2515*4882a593Smuzhiyun sdstd_3_is_retuning_int_set(sdioh_info_t *sd)
2516*4882a593Smuzhiyun {
2517*4882a593Smuzhiyun uint16 raw_int;
2518*4882a593Smuzhiyun
2519*4882a593Smuzhiyun raw_int = sdstd_rreg16(sd, SD_IntrStatus);
2520*4882a593Smuzhiyun
2521*4882a593Smuzhiyun if (GFIELD(raw_int, INTSTAT_RETUNING_INT))
2522*4882a593Smuzhiyun return TRUE;
2523*4882a593Smuzhiyun
2524*4882a593Smuzhiyun return FALSE;
2525*4882a593Smuzhiyun }
2526*4882a593Smuzhiyun
2527*4882a593Smuzhiyun /*
2528*4882a593Smuzhiyun Assumption: sd3ClkMode is checked to be present in both host/card
2529*4882a593Smuzhiyun capabilities before entering this function. VALID values for sd3ClkMode
2530*4882a593Smuzhiyun in this function: SD3CLKMODE_2, 3, 4 [0 and 1 NOT supported as
2531*4882a593Smuzhiyun they are legacy] For that, need to call
2532*4882a593Smuzhiyun sdstd_3_get_matching_uhsi_clkmode()
2533*4882a593Smuzhiyun */
2534*4882a593Smuzhiyun static int
sdstd_3_set_highspeed_uhsi_mode(sdioh_info_t * sd,int sd3ClkMode)2535*4882a593Smuzhiyun sdstd_3_set_highspeed_uhsi_mode(sdioh_info_t *sd, int sd3ClkMode)
2536*4882a593Smuzhiyun {
2537*4882a593Smuzhiyun uint32 drvstrn;
2538*4882a593Smuzhiyun int status;
2539*4882a593Smuzhiyun uint8 hc_reg8;
2540*4882a593Smuzhiyun uint16 val1 = 0, presetval = 0;
2541*4882a593Smuzhiyun uint32 regdata;
2542*4882a593Smuzhiyun
2543*4882a593Smuzhiyun sd3_trace(("sd3: %s:enter:clkmode:%d\n", __FUNCTION__, sd3ClkMode));
2544*4882a593Smuzhiyun
2545*4882a593Smuzhiyun hc_reg8 = sdstd_rreg8(sd, SD_HostCntrl);
2546*4882a593Smuzhiyun
2547*4882a593Smuzhiyun if (HOST_SDR_UNSUPP == sd->global_UHSI_Supp) {
2548*4882a593Smuzhiyun sd_err(("%s:Trying to set clk with unsupported global support\n", __FUNCTION__));
2549*4882a593Smuzhiyun return BCME_ERROR;
2550*4882a593Smuzhiyun }
2551*4882a593Smuzhiyun
2552*4882a593Smuzhiyun /* get [double check, as this is already done in
2553*4882a593Smuzhiyun sdstd_3_get_matching_uhsi_clkmode] drvstrn
2554*4882a593Smuzhiyun */
2555*4882a593Smuzhiyun if (!sdstd_3_get_matching_drvstrn(sd, sd3ClkMode, &drvstrn, &presetval)) {
2556*4882a593Smuzhiyun sd_err(("%s:DRVStrn mismatch!: card strn:0x%x; HC preset"
2557*4882a593Smuzhiyun "val:0x%x\n", __FUNCTION__, drvstrn, presetval));
2558*4882a593Smuzhiyun return BCME_SDIO_ERROR;
2559*4882a593Smuzhiyun }
2560*4882a593Smuzhiyun
2561*4882a593Smuzhiyun /* also set driver type select in CCCR */
2562*4882a593Smuzhiyun if ((status = sdstd_card_regwrite(sd, 0, SDIOD_CCCR_DRIVER_STRENGTH,
2563*4882a593Smuzhiyun 1, drvstrn)) != BCME_OK) {
2564*4882a593Smuzhiyun sd_err(("%s:Setting SDIOD_CCCR_DRIVER_STRENGTH in card Failed!\n", __FUNCTION__));
2565*4882a593Smuzhiyun return BCME_SDIO_ERROR;
2566*4882a593Smuzhiyun }
2567*4882a593Smuzhiyun
2568*4882a593Smuzhiyun /* ********** change Bus speed select in device */
2569*4882a593Smuzhiyun if ((status = sdstd_card_regread(sd, 0, SDIOD_CCCR_SPEED_CONTROL,
2570*4882a593Smuzhiyun 1, ®data)) != SUCCESS) {
2571*4882a593Smuzhiyun sd_err(("%s:FAILED 1\n", __FUNCTION__));
2572*4882a593Smuzhiyun return BCME_SDIO_ERROR;
2573*4882a593Smuzhiyun }
2574*4882a593Smuzhiyun sd_info(("Attempting to change BSS.current val:0x%x\n", regdata));
2575*4882a593Smuzhiyun
2576*4882a593Smuzhiyun if (regdata & SDIO_SPEED_SHS) {
2577*4882a593Smuzhiyun sd_info(("Device supports High-Speed mode.\n"));
2578*4882a593Smuzhiyun /* clear existing BSS */
2579*4882a593Smuzhiyun regdata &= ~0xE;
2580*4882a593Smuzhiyun
2581*4882a593Smuzhiyun regdata |= (sd3ClkMode << 1);
2582*4882a593Smuzhiyun
2583*4882a593Smuzhiyun sd_info(("Writing %08x to Card at %08x\n",
2584*4882a593Smuzhiyun regdata, SDIOD_CCCR_SPEED_CONTROL));
2585*4882a593Smuzhiyun if ((status = sdstd_card_regwrite(sd, 0, SDIOD_CCCR_SPEED_CONTROL,
2586*4882a593Smuzhiyun 1, regdata)) != BCME_OK) {
2587*4882a593Smuzhiyun sd_err(("%s:FAILED 2\n", __FUNCTION__));
2588*4882a593Smuzhiyun return BCME_SDIO_ERROR;
2589*4882a593Smuzhiyun }
2590*4882a593Smuzhiyun
2591*4882a593Smuzhiyun if ((status = sdstd_card_regread(sd, 0, SDIOD_CCCR_SPEED_CONTROL,
2592*4882a593Smuzhiyun 1, ®data)) != BCME_OK) {
2593*4882a593Smuzhiyun sd_err(("%s:FAILED 3\n", __FUNCTION__));
2594*4882a593Smuzhiyun return BCME_SDIO_ERROR;
2595*4882a593Smuzhiyun }
2596*4882a593Smuzhiyun
2597*4882a593Smuzhiyun sd_info(("Read %08x from Card at %08x\n", regdata, SDIOD_CCCR_SPEED_CONTROL));
2598*4882a593Smuzhiyun }
2599*4882a593Smuzhiyun else {
2600*4882a593Smuzhiyun sd_err(("Device does not support High-Speed Mode.\n"));
2601*4882a593Smuzhiyun }
2602*4882a593Smuzhiyun
2603*4882a593Smuzhiyun /* SD Clock Enable = 0 */
2604*4882a593Smuzhiyun sdstd_wreg16(sd, SD_ClockCntrl,
2605*4882a593Smuzhiyun sdstd_rreg16(sd, SD_ClockCntrl) & ~((uint16)0x4));
2606*4882a593Smuzhiyun
2607*4882a593Smuzhiyun /* set to HighSpeed mode */
2608*4882a593Smuzhiyun /* TBD: is these to change SD_HostCntrl reqd for UHSI? */
2609*4882a593Smuzhiyun hc_reg8 = SFIELD(hc_reg8, HOST_HI_SPEED_EN, 1);
2610*4882a593Smuzhiyun sdstd_wreg8(sd, SD_HostCntrl, hc_reg8);
2611*4882a593Smuzhiyun
2612*4882a593Smuzhiyun /* set UHS Mode select in HC2 and also set preset */
2613*4882a593Smuzhiyun val1 = sdstd_rreg16(sd, SD3_HostCntrl2);
2614*4882a593Smuzhiyun val1 = SFIELD(val1, HOSTCtrl2_UHSMODE_SEL, sd3ClkMode);
2615*4882a593Smuzhiyun if (TRUE != sd3_sw_override1) {
2616*4882a593Smuzhiyun val1 = SFIELD(val1, HOSTCtrl2_PRESVAL_EN, 1);
2617*4882a593Smuzhiyun } else {
2618*4882a593Smuzhiyun /* set hC registers manually using the retreived values */
2619*4882a593Smuzhiyun /* *set drvstrn */
2620*4882a593Smuzhiyun val1 = SFIELD(val1, HOSTCtrl2_DRIVSTRENGTH_SEL,
2621*4882a593Smuzhiyun GFIELD(presetval, PRESET_DRIVR_SELECT));
2622*4882a593Smuzhiyun val1 = SFIELD(val1, HOSTCtrl2_PRESVAL_EN, 0);
2623*4882a593Smuzhiyun }
2624*4882a593Smuzhiyun
2625*4882a593Smuzhiyun /* finally write Hcontrol2 */
2626*4882a593Smuzhiyun sdstd_wreg16(sd, SD3_HostCntrl2, val1);
2627*4882a593Smuzhiyun
2628*4882a593Smuzhiyun sd_err(("%s:HostCtrl2 final value:0x%x\n", __FUNCTION__, val1));
2629*4882a593Smuzhiyun
2630*4882a593Smuzhiyun /* start clock : clk will be enabled inside. */
2631*4882a593Smuzhiyun if (FALSE == sdstd_start_clock(sd, GFIELD(presetval, PRESET_CLK_DIV))) {
2632*4882a593Smuzhiyun sd_err(("sdstd_start_clock failed\n"));
2633*4882a593Smuzhiyun return ERROR;
2634*4882a593Smuzhiyun }
2635*4882a593Smuzhiyun
2636*4882a593Smuzhiyun /* execute first tuning procedure */
2637*4882a593Smuzhiyun if (!sd3_sw_override1) {
2638*4882a593Smuzhiyun if (SD3_TUNING_REQD(sd, sd3ClkMode)) {
2639*4882a593Smuzhiyun sd_err(("%s: Tuning start..\n", __FUNCTION__));
2640*4882a593Smuzhiyun sd->sd3_tuning_reqd = TRUE;
2641*4882a593Smuzhiyun /* TBD: first time: enabling INT's could be problem? */
2642*4882a593Smuzhiyun sdstd_3_start_tuning(sd);
2643*4882a593Smuzhiyun }
2644*4882a593Smuzhiyun else
2645*4882a593Smuzhiyun sd->sd3_tuning_reqd = FALSE;
2646*4882a593Smuzhiyun }
2647*4882a593Smuzhiyun
2648*4882a593Smuzhiyun return BCME_OK;
2649*4882a593Smuzhiyun }
2650*4882a593Smuzhiyun
2651*4882a593Smuzhiyun /* Check & do tuning if required */
sdstd_3_check_and_do_tuning(sdioh_info_t * sd,int tuning_param)2652*4882a593Smuzhiyun void sdstd_3_check_and_do_tuning(sdioh_info_t *sd, int tuning_param)
2653*4882a593Smuzhiyun {
2654*4882a593Smuzhiyun int retries = 0;
2655*4882a593Smuzhiyun
2656*4882a593Smuzhiyun if (!sd->sd3_tuning_disable && sd->sd3_tuning_reqd) {
2657*4882a593Smuzhiyun sd3_trace(("sd3: %s: tuning reqd\n", __FUNCTION__));
2658*4882a593Smuzhiyun if (tuning_param == CHECK_TUNING_PRE_DATA) {
2659*4882a593Smuzhiyun if (sd->sd3_tun_state == TUNING_ONGOING) {
2660*4882a593Smuzhiyun retries = RETRIES_SMALL;
2661*4882a593Smuzhiyun /* check if tuning is already going on */
2662*4882a593Smuzhiyun while ((GFIELD(sdstd_rreg(sd, SD3_HostCntrl2),
2663*4882a593Smuzhiyun HOSTCtrl2_EXEC_TUNING)) && retries--) {
2664*4882a593Smuzhiyun if (retries == RETRIES_SMALL)
2665*4882a593Smuzhiyun sd_err(("%s: Waiting for Tuning to complete\n",
2666*4882a593Smuzhiyun __FUNCTION__));
2667*4882a593Smuzhiyun }
2668*4882a593Smuzhiyun
2669*4882a593Smuzhiyun if (!retries) {
2670*4882a593Smuzhiyun sd_err(("%s: Tuning wait timeout\n", __FUNCTION__));
2671*4882a593Smuzhiyun if (trap_errs)
2672*4882a593Smuzhiyun ASSERT(0);
2673*4882a593Smuzhiyun }
2674*4882a593Smuzhiyun } else if (sd->sd3_tun_state == TUNING_START) {
2675*4882a593Smuzhiyun /* check and start tuning if required. */
2676*4882a593Smuzhiyun sd3_trace(("sd3 : %s : Doing Tuning before Data Transfer\n",
2677*4882a593Smuzhiyun __FUNCTION__));
2678*4882a593Smuzhiyun sdstd_3_start_tuning(sd);
2679*4882a593Smuzhiyun }
2680*4882a593Smuzhiyun } else if (tuning_param == CHECK_TUNING_POST_DATA) {
2681*4882a593Smuzhiyun if (sd->sd3_tun_state == TUNING_START_AFTER_DAT) {
2682*4882a593Smuzhiyun sd3_trace(("sd3: %s: tuning start\n", __FUNCTION__));
2683*4882a593Smuzhiyun /* check and start tuning if required. */
2684*4882a593Smuzhiyun sdstd_3_start_tuning(sd);
2685*4882a593Smuzhiyun }
2686*4882a593Smuzhiyun }
2687*4882a593Smuzhiyun }
2688*4882a593Smuzhiyun }
2689*4882a593Smuzhiyun /* Need to run this function in interrupt-disabled context */
sdstd_3_check_and_set_retuning(sdioh_info_t * sd)2690*4882a593Smuzhiyun bool sdstd_3_check_and_set_retuning(sdioh_info_t *sd)
2691*4882a593Smuzhiyun {
2692*4882a593Smuzhiyun sd3_trace(("sd3: %s:\n", __FUNCTION__));
2693*4882a593Smuzhiyun
2694*4882a593Smuzhiyun /* if already initiated, just return without anything */
2695*4882a593Smuzhiyun if ((sd->sd3_tun_state == TUNING_START) ||
2696*4882a593Smuzhiyun (sd->sd3_tun_state == TUNING_ONGOING) ||
2697*4882a593Smuzhiyun (sd->sd3_tun_state == TUNING_START_AFTER_DAT)) {
2698*4882a593Smuzhiyun /* do nothing */
2699*4882a593Smuzhiyun return FALSE;
2700*4882a593Smuzhiyun }
2701*4882a593Smuzhiyun
2702*4882a593Smuzhiyun if (sd->sd3_dat_state == DATA_TRANSFER_IDLE) {
2703*4882a593Smuzhiyun sd->sd3_tun_state = TUNING_START; /* tuning to be started by the tasklet */
2704*4882a593Smuzhiyun return TRUE;
2705*4882a593Smuzhiyun } else {
2706*4882a593Smuzhiyun /* tuning to be started after finishing the existing data transfer */
2707*4882a593Smuzhiyun sd->sd3_tun_state = TUNING_START_AFTER_DAT;
2708*4882a593Smuzhiyun }
2709*4882a593Smuzhiyun return FALSE;
2710*4882a593Smuzhiyun }
2711*4882a593Smuzhiyun
sdstd_3_get_data_state(sdioh_info_t * sd)2712*4882a593Smuzhiyun int sdstd_3_get_data_state(sdioh_info_t *sd)
2713*4882a593Smuzhiyun {
2714*4882a593Smuzhiyun return sd->sd3_dat_state;
2715*4882a593Smuzhiyun }
2716*4882a593Smuzhiyun
sdstd_3_set_data_state(sdioh_info_t * sd,int state)2717*4882a593Smuzhiyun void sdstd_3_set_data_state(sdioh_info_t *sd, int state)
2718*4882a593Smuzhiyun {
2719*4882a593Smuzhiyun sd->sd3_dat_state = state;
2720*4882a593Smuzhiyun }
2721*4882a593Smuzhiyun
sdstd_3_get_tune_state(sdioh_info_t * sd)2722*4882a593Smuzhiyun int sdstd_3_get_tune_state(sdioh_info_t *sd)
2723*4882a593Smuzhiyun {
2724*4882a593Smuzhiyun return sd->sd3_tun_state;
2725*4882a593Smuzhiyun }
2726*4882a593Smuzhiyun
sdstd_3_set_tune_state(sdioh_info_t * sd,int state)2727*4882a593Smuzhiyun void sdstd_3_set_tune_state(sdioh_info_t *sd, int state)
2728*4882a593Smuzhiyun {
2729*4882a593Smuzhiyun sd->sd3_tun_state = state;
2730*4882a593Smuzhiyun }
2731*4882a593Smuzhiyun
sdstd_3_get_tuning_exp(sdioh_info_t * sd)2732*4882a593Smuzhiyun uint8 sdstd_3_get_tuning_exp(sdioh_info_t *sd)
2733*4882a593Smuzhiyun {
2734*4882a593Smuzhiyun if (sd_tuning_period == CAP3_RETUNING_TC_OTHER) {
2735*4882a593Smuzhiyun return GFIELD(sd->caps3, CAP3_RETUNING_TC);
2736*4882a593Smuzhiyun } else {
2737*4882a593Smuzhiyun return (uint8)sd_tuning_period;
2738*4882a593Smuzhiyun }
2739*4882a593Smuzhiyun }
2740*4882a593Smuzhiyun
sdstd_3_get_uhsi_clkmode(sdioh_info_t * sd)2741*4882a593Smuzhiyun uint32 sdstd_3_get_uhsi_clkmode(sdioh_info_t *sd)
2742*4882a593Smuzhiyun {
2743*4882a593Smuzhiyun return sd_uhsimode;
2744*4882a593Smuzhiyun }
2745*4882a593Smuzhiyun
2746*4882a593Smuzhiyun /* check, to see if the card supports driver_type corr to the driver_type
2747*4882a593Smuzhiyun in preset value, which will be selected by requested UHSI mode
2748*4882a593Smuzhiyun input:
2749*4882a593Smuzhiyun clk mode: valid values: SD3CLKMODE_2_SDR50, SD3CLKMODE_3_SDR104,
2750*4882a593Smuzhiyun SD3CLKMODE_4_DDR50, SD3CLKMODE_AUTO
2751*4882a593Smuzhiyun outputs:
2752*4882a593Smuzhiyun return_val: TRUE; if a matching drvstrn for the given clkmode is
2753*4882a593Smuzhiyun found in both HC and card. otherwise, FALSE.
2754*4882a593Smuzhiyun [other outputs below valid ONLY if return_val is TRUE]
2755*4882a593Smuzhiyun drvstrn : driver strength read from CCCR.
2756*4882a593Smuzhiyun presetval: value of preset reg, corr to the clkmode.
2757*4882a593Smuzhiyun */
2758*4882a593Smuzhiyun static bool
sdstd_3_get_matching_drvstrn(sdioh_info_t * sd,int sd3_requested_clkmode,uint32 * drvstrn,uint16 * presetval)2759*4882a593Smuzhiyun sdstd_3_get_matching_drvstrn(sdioh_info_t *sd, int sd3_requested_clkmode,
2760*4882a593Smuzhiyun uint32 *drvstrn, uint16 *presetval)
2761*4882a593Smuzhiyun {
2762*4882a593Smuzhiyun int status;
2763*4882a593Smuzhiyun uint8 presetreg;
2764*4882a593Smuzhiyun uint8 cccr_reqd_dtype_mask = 1;
2765*4882a593Smuzhiyun
2766*4882a593Smuzhiyun sd3_trace(("sd3: %s:\n", __FUNCTION__));
2767*4882a593Smuzhiyun
2768*4882a593Smuzhiyun if (sd3_requested_clkmode != SD3CLKMODE_AUTO) {
2769*4882a593Smuzhiyun /* CARD: get the card driver strength from cccr */
2770*4882a593Smuzhiyun if ((status = sdstd_card_regread(sd, 0, SDIOD_CCCR_DRIVER_STRENGTH,
2771*4882a593Smuzhiyun 1, drvstrn)) != BCME_OK) {
2772*4882a593Smuzhiyun sd_err(("%s:Reading SDIOD_CCCR_DRIVER_STRENGTH from card"
2773*4882a593Smuzhiyun "Failed!\n", __FUNCTION__));
2774*4882a593Smuzhiyun return FALSE;
2775*4882a593Smuzhiyun }
2776*4882a593Smuzhiyun if (TRUE != sd3_sw_override1) {
2777*4882a593Smuzhiyun /* HOSTC: get the addr of preset register indexed by the clkmode */
2778*4882a593Smuzhiyun presetreg = SD3_PresetValStart +
2779*4882a593Smuzhiyun (2*sd3_requested_clkmode + 6);
2780*4882a593Smuzhiyun *presetval = sdstd_rreg16(sd, presetreg);
2781*4882a593Smuzhiyun } else {
2782*4882a593Smuzhiyun /* Note: +3 for mapping between SD3CLKMODE_xxx and presetval_sw_table */
2783*4882a593Smuzhiyun *presetval = presetval_sw_table[sd3_requested_clkmode + 3];
2784*4882a593Smuzhiyun }
2785*4882a593Smuzhiyun sd_err(("%s:reqCLK: %d, presetval: 0x%x\n",
2786*4882a593Smuzhiyun __FUNCTION__, sd3_requested_clkmode, *presetval));
2787*4882a593Smuzhiyun
2788*4882a593Smuzhiyun cccr_reqd_dtype_mask <<= GFIELD(*presetval, PRESET_DRIVR_SELECT);
2789*4882a593Smuzhiyun
2790*4882a593Smuzhiyun /* compare/match */
2791*4882a593Smuzhiyun if (!(cccr_reqd_dtype_mask & GFIELD(*drvstrn, SDIO_BUS_DRVR_TYPE_CAP))) {
2792*4882a593Smuzhiyun sd_err(("%s:cccr_reqd_dtype_mask and SDIO_BUS_DRVR_TYPE_CAP"
2793*4882a593Smuzhiyun "not matching!:reqd:0x%x, cap:0x%x\n", __FUNCTION__,
2794*4882a593Smuzhiyun cccr_reqd_dtype_mask, GFIELD(*drvstrn, SDIO_BUS_DRVR_TYPE_CAP)));
2795*4882a593Smuzhiyun return FALSE;
2796*4882a593Smuzhiyun } else {
2797*4882a593Smuzhiyun /* check if drive strength override is required. If so, first setit */
2798*4882a593Smuzhiyun if (*dhd_sdiod_uhsi_ds_override != DRVSTRN_IGNORE_CHAR) {
2799*4882a593Smuzhiyun int ds_offset = 0;
2800*4882a593Smuzhiyun uint32 temp = 0;
2801*4882a593Smuzhiyun
2802*4882a593Smuzhiyun /* drvstrn to reflect the preset val: this is default */
2803*4882a593Smuzhiyun *drvstrn = GFIELD(*presetval, PRESET_DRIVR_SELECT);
2804*4882a593Smuzhiyun
2805*4882a593Smuzhiyun /* now check override */
2806*4882a593Smuzhiyun ds_offset = (((int)DRVSTRN_MAX_CHAR -
2807*4882a593Smuzhiyun (int)(*dhd_sdiod_uhsi_ds_override)));
2808*4882a593Smuzhiyun if ((ds_offset >= 0) && (ds_offset <= MAX_DTS_INDEX)) {
2809*4882a593Smuzhiyun ds_offset = MAX_DTS_INDEX - ds_offset;
2810*4882a593Smuzhiyun sd_err(("%s:Drive strength override: %c, offset: "
2811*4882a593Smuzhiyun "%d, val: %d\n", __FUNCTION__,
2812*4882a593Smuzhiyun *dhd_sdiod_uhsi_ds_override,
2813*4882a593Smuzhiyun ds_offset, DTS_vals[ds_offset]));
2814*4882a593Smuzhiyun temp = SFIELD(*drvstrn, SDIO_BUS_DRVR_TYPE_SEL,
2815*4882a593Smuzhiyun DTS_vals[ds_offset]);
2816*4882a593Smuzhiyun sd_err(("%s:DrvStrn orig: 0x%x, modif: 0x%x\n",
2817*4882a593Smuzhiyun __FUNCTION__, *drvstrn, temp));
2818*4882a593Smuzhiyun *drvstrn = temp;
2819*4882a593Smuzhiyun } else {
2820*4882a593Smuzhiyun /* else case is default: use preset val */
2821*4882a593Smuzhiyun sd_err(("%s:override invalid: DrvStrn is from "
2822*4882a593Smuzhiyun "preset: 0x%x\n",
2823*4882a593Smuzhiyun __FUNCTION__, *drvstrn));
2824*4882a593Smuzhiyun }
2825*4882a593Smuzhiyun } else {
2826*4882a593Smuzhiyun sd_err(("%s:DrvStrn is from preset: 0x%x\n",
2827*4882a593Smuzhiyun __FUNCTION__, *drvstrn));
2828*4882a593Smuzhiyun }
2829*4882a593Smuzhiyun }
2830*4882a593Smuzhiyun } else {
2831*4882a593Smuzhiyun /* TBD check for sd3_requested_clkmode : -1 also. */
2832*4882a593Smuzhiyun sd_err(("%s: Automode not supported!\n", __FUNCTION__));
2833*4882a593Smuzhiyun return FALSE;
2834*4882a593Smuzhiyun }
2835*4882a593Smuzhiyun return TRUE;
2836*4882a593Smuzhiyun }
2837*4882a593Smuzhiyun
2838*4882a593Smuzhiyun /* Returns a matching UHSI clk speed is found. If not, returns -1.
2839*4882a593Smuzhiyun Also, if sd3_requested_clkmode is -1, finds the closest max match clk and returns.
2840*4882a593Smuzhiyun */
2841*4882a593Smuzhiyun static int
sdstd_3_get_matching_uhsi_clkmode(sdioh_info_t * sd,int sd3_requested_clkmode)2842*4882a593Smuzhiyun sdstd_3_get_matching_uhsi_clkmode(sdioh_info_t *sd, int sd3_requested_clkmode)
2843*4882a593Smuzhiyun {
2844*4882a593Smuzhiyun uint32 card_val_uhsisupp;
2845*4882a593Smuzhiyun uint8 speedmask = 1;
2846*4882a593Smuzhiyun uint32 drvstrn;
2847*4882a593Smuzhiyun uint16 presetval;
2848*4882a593Smuzhiyun int status;
2849*4882a593Smuzhiyun
2850*4882a593Smuzhiyun sd3_trace(("sd3: %s:\n", __FUNCTION__));
2851*4882a593Smuzhiyun
2852*4882a593Smuzhiyun sd->global_UHSI_Supp = HOST_SDR_UNSUPP;
2853*4882a593Smuzhiyun
2854*4882a593Smuzhiyun /* for legacy/25MHz/50MHz bus speeds, no checks done here */
2855*4882a593Smuzhiyun if ((sd3_requested_clkmode == SD3CLKMODE_0_SDR12) ||
2856*4882a593Smuzhiyun (sd3_requested_clkmode == SD3CLKMODE_1_SDR25)) {
2857*4882a593Smuzhiyun sd->global_UHSI_Supp = HOST_SDR_12_25;
2858*4882a593Smuzhiyun return sd3_requested_clkmode;
2859*4882a593Smuzhiyun }
2860*4882a593Smuzhiyun /* get cap of card */
2861*4882a593Smuzhiyun if ((status = sdstd_card_regread(sd, 0, SDIOD_CCCR_UHSI_SUPPORT,
2862*4882a593Smuzhiyun 1, &card_val_uhsisupp)) != BCME_OK) {
2863*4882a593Smuzhiyun sd_err(("%s:SDIOD_CCCR_UHSI_SUPPORT query failed!\n", __FUNCTION__));
2864*4882a593Smuzhiyun return -1;
2865*4882a593Smuzhiyun }
2866*4882a593Smuzhiyun sd_info(("%s:Read %08x from Card at %08x\n", __FUNCTION__,
2867*4882a593Smuzhiyun card_val_uhsisupp, SDIOD_CCCR_UHSI_SUPPORT));
2868*4882a593Smuzhiyun
2869*4882a593Smuzhiyun if (sd3_requested_clkmode != SD3CLKMODE_AUTO) {
2870*4882a593Smuzhiyun /* Note: it is assumed that, following are executed when (sd3ClkMode >= 2) */
2871*4882a593Smuzhiyun speedmask <<= (sd3_requested_clkmode - SD3CLKMODE_2_SDR50);
2872*4882a593Smuzhiyun
2873*4882a593Smuzhiyun /* check first about 3.0 HS CLK modes */
2874*4882a593Smuzhiyun if (!(GFIELD(sd->caps3, CAP3_30CLKCAP) & speedmask)) {
2875*4882a593Smuzhiyun sd_err(("%s:HC does not support req 3.0 UHSI mode."
2876*4882a593Smuzhiyun "requested:%d; capable:0x%x\n", __FUNCTION__,
2877*4882a593Smuzhiyun sd3_requested_clkmode, GFIELD(sd->caps3, CAP3_30CLKCAP)));
2878*4882a593Smuzhiyun return -1;
2879*4882a593Smuzhiyun }
2880*4882a593Smuzhiyun
2881*4882a593Smuzhiyun /* check first about 3.0 CARD CLK modes */
2882*4882a593Smuzhiyun if (!(GFIELD(card_val_uhsisupp, SDIO_BUS_SPEED_UHSICAP) & speedmask)) {
2883*4882a593Smuzhiyun sd_err(("%s:Card does not support req 3.0 UHSI mode. requested:%d;"
2884*4882a593Smuzhiyun "capable:0x%x\n", __FUNCTION__, sd3_requested_clkmode,
2885*4882a593Smuzhiyun GFIELD(card_val_uhsisupp, SDIO_BUS_SPEED_UHSICAP)));
2886*4882a593Smuzhiyun return -1;
2887*4882a593Smuzhiyun }
2888*4882a593Smuzhiyun
2889*4882a593Smuzhiyun /* check, to see if the card supports driver_type corr to the
2890*4882a593Smuzhiyun driver_type in preset value, which will be selected by
2891*4882a593Smuzhiyun requested UHSI mode
2892*4882a593Smuzhiyun */
2893*4882a593Smuzhiyun if (!sdstd_3_get_matching_drvstrn(sd, sd3_requested_clkmode,
2894*4882a593Smuzhiyun &drvstrn, &presetval)) {
2895*4882a593Smuzhiyun sd_err(("%s:DRVStrn mismatch!: card strn:0x%x; HC preset"
2896*4882a593Smuzhiyun "val:0x%x\n", __FUNCTION__, drvstrn, presetval));
2897*4882a593Smuzhiyun return -1;
2898*4882a593Smuzhiyun }
2899*4882a593Smuzhiyun /* success path. change the support variable accordingly */
2900*4882a593Smuzhiyun sd->global_UHSI_Supp = HOST_SDR_50_104_DDR;
2901*4882a593Smuzhiyun return sd3_requested_clkmode;
2902*4882a593Smuzhiyun } else {
2903*4882a593Smuzhiyun /* auto clk selection: get the highest clock capable by both card and HC */
2904*4882a593Smuzhiyun /* TBD TOBE DONE */
2905*4882a593Smuzhiyun /* sd->global_UHSI_Supp = TRUE; on success */
2906*4882a593Smuzhiyun return -1;
2907*4882a593Smuzhiyun }
2908*4882a593Smuzhiyun }
2909*4882a593Smuzhiyun
2910*4882a593Smuzhiyun static int
sdstd_3_sigvoltswitch_proc(sdioh_info_t * sd)2911*4882a593Smuzhiyun sdstd_3_sigvoltswitch_proc(sdioh_info_t *sd)
2912*4882a593Smuzhiyun {
2913*4882a593Smuzhiyun int status;
2914*4882a593Smuzhiyun uint32 cmd_rsp = 0, presst;
2915*4882a593Smuzhiyun uint16 val1 = 0;
2916*4882a593Smuzhiyun
2917*4882a593Smuzhiyun sd3_trace(("sd3: %s:\n", __FUNCTION__));
2918*4882a593Smuzhiyun
2919*4882a593Smuzhiyun /* Issue cmd11 */
2920*4882a593Smuzhiyun if ((status = sdstd_cmd_issue(sd, USE_DMA(sd), SDIOH_CMD_11, 0))
2921*4882a593Smuzhiyun != SUCCESS) {
2922*4882a593Smuzhiyun sd_err(("%s: CMD11 failed\n", __FUNCTION__));
2923*4882a593Smuzhiyun return status;
2924*4882a593Smuzhiyun }
2925*4882a593Smuzhiyun
2926*4882a593Smuzhiyun /* check response */
2927*4882a593Smuzhiyun sdstd_cmd_getrsp(sd, &cmd_rsp, 1);
2928*4882a593Smuzhiyun if (
2929*4882a593Smuzhiyun GFIELD(cmd_rsp, RSP1_ERROR) || /* bit 19 */
2930*4882a593Smuzhiyun GFIELD(cmd_rsp, RSP1_ILLEGAL_CMD) || /* bit 22 */
2931*4882a593Smuzhiyun GFIELD(cmd_rsp, RSP1_COM_CRC_ERROR) || /* bit 23 */
2932*4882a593Smuzhiyun GFIELD(cmd_rsp, RSP1_CARD_LOCKED) /* bit 25 */ ) {
2933*4882a593Smuzhiyun sd_err(("%s: FAIL:CMD11: cmd_resp:0x%x\n", __FUNCTION__, cmd_rsp));
2934*4882a593Smuzhiyun return ERROR;
2935*4882a593Smuzhiyun }
2936*4882a593Smuzhiyun
2937*4882a593Smuzhiyun /* SD Clock Enable = 0 */
2938*4882a593Smuzhiyun sdstd_wreg16(sd, SD_ClockCntrl,
2939*4882a593Smuzhiyun sdstd_rreg16(sd, SD_ClockCntrl) & ~((uint16)0x4));
2940*4882a593Smuzhiyun
2941*4882a593Smuzhiyun /* check DAT[3..0] using Present State Reg. If not 0, error */
2942*4882a593Smuzhiyun presst = sdstd_rreg(sd, SD_PresentState);
2943*4882a593Smuzhiyun if (0 != GFIELD(presst, PRES_DAT_SIGNAL)) {
2944*4882a593Smuzhiyun sd_err(("%s: FAIL: PRESTT:0x%x\n", __FUNCTION__, presst));
2945*4882a593Smuzhiyun return ERROR;
2946*4882a593Smuzhiyun }
2947*4882a593Smuzhiyun
2948*4882a593Smuzhiyun /* turn 1.8V sig enable in HC2 */
2949*4882a593Smuzhiyun val1 = sdstd_rreg16(sd, SD3_HostCntrl2);
2950*4882a593Smuzhiyun val1 = SFIELD(val1, HOSTCtrl2_1_8SIG_EN, 1);
2951*4882a593Smuzhiyun sdstd_wreg16(sd, SD3_HostCntrl2, val1);
2952*4882a593Smuzhiyun
2953*4882a593Smuzhiyun #ifdef BCMQT
2954*4882a593Smuzhiyun /* wait 10s for Zebu */
2955*4882a593Smuzhiyun OSL_DELAY(10 * 1000 * 1000);
2956*4882a593Smuzhiyun #else
2957*4882a593Smuzhiyun /* wait 5ms */
2958*4882a593Smuzhiyun OSL_DELAY(5 * 1000);
2959*4882a593Smuzhiyun #endif /* BCMQT */
2960*4882a593Smuzhiyun
2961*4882a593Smuzhiyun /* check 1.8V sig enable in HC2. if cleared, error */
2962*4882a593Smuzhiyun val1 = sdstd_rreg16(sd, SD3_HostCntrl2);
2963*4882a593Smuzhiyun if (!GFIELD(val1, HOSTCtrl2_1_8SIG_EN)) {
2964*4882a593Smuzhiyun sd_err(("%s: FAIL: HC2:1.8V_En:0x%x\n", __FUNCTION__, val1));
2965*4882a593Smuzhiyun return ERROR;
2966*4882a593Smuzhiyun }
2967*4882a593Smuzhiyun
2968*4882a593Smuzhiyun /* SD Clock Enable = 1 */
2969*4882a593Smuzhiyun val1 = sdstd_rreg16(sd, SD_ClockCntrl);
2970*4882a593Smuzhiyun sdstd_wreg16(sd, SD_ClockCntrl, val1 | 0x4);
2971*4882a593Smuzhiyun
2972*4882a593Smuzhiyun #ifdef BCMQT
2973*4882a593Smuzhiyun /* wait 5s for Zebu */
2974*4882a593Smuzhiyun OSL_DELAY(5 * 1000 * 1000);
2975*4882a593Smuzhiyun #else
2976*4882a593Smuzhiyun /* wait 1ms */
2977*4882a593Smuzhiyun OSL_DELAY(1 * 1000);
2978*4882a593Smuzhiyun #endif /* BCMQT */
2979*4882a593Smuzhiyun
2980*4882a593Smuzhiyun /* check DAT[3..0] using Present State Reg. If not 0b1111, error */
2981*4882a593Smuzhiyun presst = sdstd_rreg(sd, SD_PresentState);
2982*4882a593Smuzhiyun if (0xf != GFIELD(presst, PRES_DAT_SIGNAL)) {
2983*4882a593Smuzhiyun sd_err(("%s: FAIL: PRESTT_FINAL:0x%x\n", __FUNCTION__, presst));
2984*4882a593Smuzhiyun return ERROR;
2985*4882a593Smuzhiyun }
2986*4882a593Smuzhiyun
2987*4882a593Smuzhiyun return (SUCCESS);
2988*4882a593Smuzhiyun }
2989*4882a593Smuzhiyun
2990*4882a593Smuzhiyun static int
sdstd_set_highspeed_mode(sdioh_info_t * sd,bool HSMode)2991*4882a593Smuzhiyun sdstd_set_highspeed_mode(sdioh_info_t *sd, bool HSMode)
2992*4882a593Smuzhiyun {
2993*4882a593Smuzhiyun uint32 regdata;
2994*4882a593Smuzhiyun int status;
2995*4882a593Smuzhiyun uint8 reg8;
2996*4882a593Smuzhiyun
2997*4882a593Smuzhiyun uint32 drvstrn;
2998*4882a593Smuzhiyun
2999*4882a593Smuzhiyun reg8 = sdstd_rreg8(sd, SD_HostCntrl);
3000*4882a593Smuzhiyun
3001*4882a593Smuzhiyun if (HSMode == TRUE) {
3002*4882a593Smuzhiyun if (sd_hiok && (GFIELD(sd->caps, CAP_HIGHSPEED)) == 0) {
3003*4882a593Smuzhiyun sd_err(("Host Controller does not support hi-speed mode.\n"));
3004*4882a593Smuzhiyun return BCME_ERROR;
3005*4882a593Smuzhiyun }
3006*4882a593Smuzhiyun
3007*4882a593Smuzhiyun sd_info(("Attempting to enable High-Speed mode.\n"));
3008*4882a593Smuzhiyun
3009*4882a593Smuzhiyun if ((status = sdstd_card_regread(sd, 0, SDIOD_CCCR_SPEED_CONTROL,
3010*4882a593Smuzhiyun 1, ®data)) != SUCCESS) {
3011*4882a593Smuzhiyun return BCME_SDIO_ERROR;
3012*4882a593Smuzhiyun }
3013*4882a593Smuzhiyun if (regdata & SDIO_SPEED_SHS) {
3014*4882a593Smuzhiyun sd_info(("Device supports High-Speed mode.\n"));
3015*4882a593Smuzhiyun
3016*4882a593Smuzhiyun regdata |= SDIO_SPEED_EHS;
3017*4882a593Smuzhiyun
3018*4882a593Smuzhiyun sd_info(("Writing %08x to Card at %08x\n",
3019*4882a593Smuzhiyun regdata, SDIOD_CCCR_SPEED_CONTROL));
3020*4882a593Smuzhiyun if ((status = sdstd_card_regwrite(sd, 0, SDIOD_CCCR_SPEED_CONTROL,
3021*4882a593Smuzhiyun 1, regdata)) != BCME_OK) {
3022*4882a593Smuzhiyun return BCME_SDIO_ERROR;
3023*4882a593Smuzhiyun }
3024*4882a593Smuzhiyun
3025*4882a593Smuzhiyun if ((status = sdstd_card_regread(sd, 0, SDIOD_CCCR_SPEED_CONTROL,
3026*4882a593Smuzhiyun 1, ®data)) != BCME_OK) {
3027*4882a593Smuzhiyun return BCME_SDIO_ERROR;
3028*4882a593Smuzhiyun }
3029*4882a593Smuzhiyun
3030*4882a593Smuzhiyun sd_info(("Read %08x to Card at %08x\n", regdata, SDIOD_CCCR_SPEED_CONTROL));
3031*4882a593Smuzhiyun
3032*4882a593Smuzhiyun reg8 = SFIELD(reg8, HOST_HI_SPEED_EN, 1);
3033*4882a593Smuzhiyun
3034*4882a593Smuzhiyun sd_err(("High-speed clocking mode enabled.\n"));
3035*4882a593Smuzhiyun }
3036*4882a593Smuzhiyun else {
3037*4882a593Smuzhiyun sd_err(("Device does not support High-Speed Mode.\n"));
3038*4882a593Smuzhiyun reg8 = SFIELD(reg8, HOST_HI_SPEED_EN, 0);
3039*4882a593Smuzhiyun }
3040*4882a593Smuzhiyun } else {
3041*4882a593Smuzhiyun /* Force off device bit */
3042*4882a593Smuzhiyun if ((status = sdstd_card_regread(sd, 0, SDIOD_CCCR_SPEED_CONTROL,
3043*4882a593Smuzhiyun 1, ®data)) != BCME_OK) {
3044*4882a593Smuzhiyun return status;
3045*4882a593Smuzhiyun }
3046*4882a593Smuzhiyun if (regdata & SDIO_SPEED_EHS) {
3047*4882a593Smuzhiyun regdata &= ~SDIO_SPEED_EHS;
3048*4882a593Smuzhiyun if ((status = sdstd_card_regwrite(sd, 0, SDIOD_CCCR_SPEED_CONTROL,
3049*4882a593Smuzhiyun 1, regdata)) != BCME_OK) {
3050*4882a593Smuzhiyun return status;
3051*4882a593Smuzhiyun }
3052*4882a593Smuzhiyun }
3053*4882a593Smuzhiyun
3054*4882a593Smuzhiyun sd_err(("High-speed clocking mode disabled.\n"));
3055*4882a593Smuzhiyun reg8 = SFIELD(reg8, HOST_HI_SPEED_EN, 0);
3056*4882a593Smuzhiyun }
3057*4882a593Smuzhiyun
3058*4882a593Smuzhiyun if ((sd->host_UHSISupported) && (sd->card_UHSI_voltage_Supported)) {
3059*4882a593Smuzhiyun /* also set the default driver strength in the card/HC [this is reqd because,
3060*4882a593Smuzhiyun if earlier we selected any other drv_strn, we need to reset it]
3061*4882a593Smuzhiyun */
3062*4882a593Smuzhiyun /* get the card driver strength from cccr */
3063*4882a593Smuzhiyun if ((status = sdstd_card_regread(sd, 0, SDIOD_CCCR_DRIVER_STRENGTH,
3064*4882a593Smuzhiyun 1, &drvstrn)) != BCME_OK) {
3065*4882a593Smuzhiyun sd_err(("%s:Reading SDIOD_CCCR_DRIVER_STRENGTH from card"
3066*4882a593Smuzhiyun "Failed!\n", __FUNCTION__));
3067*4882a593Smuzhiyun return BCME_SDIO_ERROR;
3068*4882a593Smuzhiyun }
3069*4882a593Smuzhiyun
3070*4882a593Smuzhiyun /* reset card drv strn */
3071*4882a593Smuzhiyun drvstrn = SFIELD(drvstrn, SDIO_BUS_DRVR_TYPE_SEL, 0);
3072*4882a593Smuzhiyun
3073*4882a593Smuzhiyun /* set card drv strn */
3074*4882a593Smuzhiyun if ((status = sdstd_card_regwrite(sd, 0, SDIOD_CCCR_DRIVER_STRENGTH,
3075*4882a593Smuzhiyun 1, drvstrn)) != BCME_OK) {
3076*4882a593Smuzhiyun sd_err(("%s:Setting SDIOD_CCCR_DRIVER_STRENGTH in"
3077*4882a593Smuzhiyun "card Failed!\n", __FUNCTION__));
3078*4882a593Smuzhiyun return BCME_SDIO_ERROR;
3079*4882a593Smuzhiyun }
3080*4882a593Smuzhiyun }
3081*4882a593Smuzhiyun
3082*4882a593Smuzhiyun sdstd_wreg8(sd, SD_HostCntrl, reg8);
3083*4882a593Smuzhiyun
3084*4882a593Smuzhiyun return BCME_OK;
3085*4882a593Smuzhiyun }
3086*4882a593Smuzhiyun
3087*4882a593Smuzhiyun /* Select DMA Mode:
3088*4882a593Smuzhiyun * If dma_mode == DMA_MODE_AUTO, pick the "best" mode.
3089*4882a593Smuzhiyun * Otherwise, pick the selected mode if supported.
3090*4882a593Smuzhiyun * If not supported, use PIO mode.
3091*4882a593Smuzhiyun */
3092*4882a593Smuzhiyun static int
sdstd_set_dma_mode(sdioh_info_t * sd,int8 dma_mode)3093*4882a593Smuzhiyun sdstd_set_dma_mode(sdioh_info_t *sd, int8 dma_mode)
3094*4882a593Smuzhiyun {
3095*4882a593Smuzhiyun uint8 reg8, dma_sel_bits = SDIOH_SDMA_MODE;
3096*4882a593Smuzhiyun int8 prev_dma_mode = sd->sd_dma_mode;
3097*4882a593Smuzhiyun
3098*4882a593Smuzhiyun switch (prev_dma_mode) {
3099*4882a593Smuzhiyun case DMA_MODE_AUTO:
3100*4882a593Smuzhiyun sd_dma(("%s: Selecting best DMA mode supported by controller.\n",
3101*4882a593Smuzhiyun __FUNCTION__));
3102*4882a593Smuzhiyun if (GFIELD(sd->caps, CAP_ADMA2)) {
3103*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_ADMA2;
3104*4882a593Smuzhiyun dma_sel_bits = SDIOH_ADMA2_MODE;
3105*4882a593Smuzhiyun } else if (GFIELD(sd->caps, CAP_ADMA1)) {
3106*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_ADMA1;
3107*4882a593Smuzhiyun dma_sel_bits = SDIOH_ADMA1_MODE;
3108*4882a593Smuzhiyun } else if (GFIELD(sd->caps, CAP_DMA)) {
3109*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_SDMA;
3110*4882a593Smuzhiyun } else {
3111*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_NONE;
3112*4882a593Smuzhiyun }
3113*4882a593Smuzhiyun break;
3114*4882a593Smuzhiyun case DMA_MODE_NONE:
3115*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_NONE;
3116*4882a593Smuzhiyun break;
3117*4882a593Smuzhiyun case DMA_MODE_SDMA:
3118*4882a593Smuzhiyun if (GFIELD(sd->caps, CAP_DMA)) {
3119*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_SDMA;
3120*4882a593Smuzhiyun } else {
3121*4882a593Smuzhiyun sd_err(("%s: SDMA not supported by controller.\n", __FUNCTION__));
3122*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_NONE;
3123*4882a593Smuzhiyun }
3124*4882a593Smuzhiyun break;
3125*4882a593Smuzhiyun case DMA_MODE_ADMA1:
3126*4882a593Smuzhiyun if (GFIELD(sd->caps, CAP_ADMA1)) {
3127*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_ADMA1;
3128*4882a593Smuzhiyun dma_sel_bits = SDIOH_ADMA1_MODE;
3129*4882a593Smuzhiyun } else {
3130*4882a593Smuzhiyun sd_err(("%s: ADMA1 not supported by controller.\n", __FUNCTION__));
3131*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_NONE;
3132*4882a593Smuzhiyun }
3133*4882a593Smuzhiyun break;
3134*4882a593Smuzhiyun case DMA_MODE_ADMA2:
3135*4882a593Smuzhiyun if (GFIELD(sd->caps, CAP_ADMA2)) {
3136*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_ADMA2;
3137*4882a593Smuzhiyun dma_sel_bits = SDIOH_ADMA2_MODE;
3138*4882a593Smuzhiyun } else {
3139*4882a593Smuzhiyun sd_err(("%s: ADMA2 not supported by controller.\n", __FUNCTION__));
3140*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_NONE;
3141*4882a593Smuzhiyun }
3142*4882a593Smuzhiyun break;
3143*4882a593Smuzhiyun case DMA_MODE_ADMA2_64:
3144*4882a593Smuzhiyun sd_err(("%s: 64b ADMA2 not supported by driver.\n", __FUNCTION__));
3145*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_NONE;
3146*4882a593Smuzhiyun break;
3147*4882a593Smuzhiyun default:
3148*4882a593Smuzhiyun sd_err(("%s: Unsupported DMA Mode %d requested.\n", __FUNCTION__,
3149*4882a593Smuzhiyun prev_dma_mode));
3150*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_NONE;
3151*4882a593Smuzhiyun break;
3152*4882a593Smuzhiyun }
3153*4882a593Smuzhiyun
3154*4882a593Smuzhiyun /* clear SysAddr, only used for SDMA */
3155*4882a593Smuzhiyun sdstd_wreg(sd, SD_SysAddr, 0);
3156*4882a593Smuzhiyun
3157*4882a593Smuzhiyun sd_err(("%s: %s mode selected.\n", __FUNCTION__, dma_mode_description[sd->sd_dma_mode]));
3158*4882a593Smuzhiyun
3159*4882a593Smuzhiyun reg8 = sdstd_rreg8(sd, SD_HostCntrl);
3160*4882a593Smuzhiyun reg8 = SFIELD(reg8, HOST_DMA_SEL, dma_sel_bits);
3161*4882a593Smuzhiyun sdstd_wreg8(sd, SD_HostCntrl, reg8);
3162*4882a593Smuzhiyun sd_dma(("%s: SD_HostCntrl=0x%02x\n", __FUNCTION__, reg8));
3163*4882a593Smuzhiyun
3164*4882a593Smuzhiyun return BCME_OK;
3165*4882a593Smuzhiyun }
3166*4882a593Smuzhiyun
3167*4882a593Smuzhiyun bool
sdstd_start_clock(sdioh_info_t * sd,uint16 new_sd_divisor)3168*4882a593Smuzhiyun sdstd_start_clock(sdioh_info_t *sd, uint16 new_sd_divisor)
3169*4882a593Smuzhiyun {
3170*4882a593Smuzhiyun uint rc, count;
3171*4882a593Smuzhiyun uint16 divisor;
3172*4882a593Smuzhiyun uint16 regdata;
3173*4882a593Smuzhiyun uint16 val1;
3174*4882a593Smuzhiyun
3175*4882a593Smuzhiyun sd3_trace(("%s: starting clk\n", __FUNCTION__));
3176*4882a593Smuzhiyun /* turn off HC clock */
3177*4882a593Smuzhiyun sdstd_wreg16(sd, SD_ClockCntrl,
3178*4882a593Smuzhiyun sdstd_rreg16(sd, SD_ClockCntrl) & ~((uint16)0x4)); /* Disable the HC clock */
3179*4882a593Smuzhiyun
3180*4882a593Smuzhiyun /* Set divisor */
3181*4882a593Smuzhiyun if (sd->host_UHSISupported) {
3182*4882a593Smuzhiyun divisor = (new_sd_divisor >> 1);
3183*4882a593Smuzhiyun } else
3184*4882a593Smuzhiyun {
3185*4882a593Smuzhiyun /* new logic: if divisor > 256, restrict to 256 */
3186*4882a593Smuzhiyun if (new_sd_divisor > 256)
3187*4882a593Smuzhiyun new_sd_divisor = 256;
3188*4882a593Smuzhiyun divisor = (new_sd_divisor >> 1) << 8;
3189*4882a593Smuzhiyun }
3190*4882a593Smuzhiyun
3191*4882a593Smuzhiyun sd_info(("Clock control is 0x%x\n", sdstd_rreg16(sd, SD_ClockCntrl)));
3192*4882a593Smuzhiyun if (sd->host_UHSISupported) {
3193*4882a593Smuzhiyun /* *get preset value and shift so that.
3194*4882a593Smuzhiyun * bits 0-7 are in 15-8 and 9-8 are in 7-6 of clkctrl
3195*4882a593Smuzhiyun */
3196*4882a593Smuzhiyun val1 = divisor << 2;
3197*4882a593Smuzhiyun val1 &= 0x0ffc;
3198*4882a593Smuzhiyun val1 |= divisor >> 8;
3199*4882a593Smuzhiyun val1 <<= 6;
3200*4882a593Smuzhiyun printf("divisor:%x;val1:%x\n", divisor, val1);
3201*4882a593Smuzhiyun sdstd_mod_reg16(sd, SD_ClockCntrl, 0xffC0, val1);
3202*4882a593Smuzhiyun } else
3203*4882a593Smuzhiyun {
3204*4882a593Smuzhiyun sdstd_mod_reg16(sd, SD_ClockCntrl, 0xff00, divisor);
3205*4882a593Smuzhiyun }
3206*4882a593Smuzhiyun
3207*4882a593Smuzhiyun sd_err(("%s: Using clock divisor of %d (regval 0x%04x)\n", __FUNCTION__,
3208*4882a593Smuzhiyun new_sd_divisor, divisor));
3209*4882a593Smuzhiyun if (new_sd_divisor > 0)
3210*4882a593Smuzhiyun sd_err(("%s:now, divided clk is: %d Hz\n",
3211*4882a593Smuzhiyun __FUNCTION__, GFIELD(sd->caps, CAP_BASECLK)*1000000/new_sd_divisor));
3212*4882a593Smuzhiyun else
3213*4882a593Smuzhiyun sd_err(("Using Primary Clock Freq of %d MHz\n", GFIELD(sd->caps, CAP_BASECLK)));
3214*4882a593Smuzhiyun sd_info(("Primary Clock Freq = %d MHz\n", GFIELD(sd->caps, CAP_BASECLK)));
3215*4882a593Smuzhiyun if (GFIELD(sd->caps, CAP_TO_CLKFREQ) == 50) {
3216*4882a593Smuzhiyun sd_info(("%s: Resulting SDIO clock is %d %s\n", __FUNCTION__,
3217*4882a593Smuzhiyun ((50 % new_sd_divisor) ? (50000 / new_sd_divisor) : (50 / new_sd_divisor)),
3218*4882a593Smuzhiyun ((50 % new_sd_divisor) ? "KHz" : "MHz")));
3219*4882a593Smuzhiyun } else if (GFIELD(sd->caps, CAP_TO_CLKFREQ) == 48) {
3220*4882a593Smuzhiyun sd_info(("%s: Resulting SDIO clock is %d %s\n", __FUNCTION__,
3221*4882a593Smuzhiyun ((48 % new_sd_divisor) ? (48000 / new_sd_divisor) : (48 / new_sd_divisor)),
3222*4882a593Smuzhiyun ((48 % new_sd_divisor) ? "KHz" : "MHz")));
3223*4882a593Smuzhiyun } else if (GFIELD(sd->caps, CAP_TO_CLKFREQ) == 33) {
3224*4882a593Smuzhiyun sd_info(("%s: Resulting SDIO clock is %d %s\n", __FUNCTION__,
3225*4882a593Smuzhiyun ((33 % new_sd_divisor) ? (33000 / new_sd_divisor) : (33 / new_sd_divisor)),
3226*4882a593Smuzhiyun ((33 % new_sd_divisor) ? "KHz" : "MHz")));
3227*4882a593Smuzhiyun } else if (GFIELD(sd->caps, CAP_TO_CLKFREQ) == 31) {
3228*4882a593Smuzhiyun sd_info(("%s: Resulting SDIO clock is %d %s\n", __FUNCTION__,
3229*4882a593Smuzhiyun ((31 % new_sd_divisor) ? (31000 / new_sd_divisor) : (31 / new_sd_divisor)),
3230*4882a593Smuzhiyun ((31 % new_sd_divisor) ? "KHz" : "MHz")));
3231*4882a593Smuzhiyun } else if (GFIELD(sd->caps, CAP_TO_CLKFREQ) == 8) {
3232*4882a593Smuzhiyun sd_info(("%s: Resulting SDIO clock is %d %s\n", __FUNCTION__,
3233*4882a593Smuzhiyun ((8 % new_sd_divisor) ? (8000 / new_sd_divisor) : (8 / new_sd_divisor)),
3234*4882a593Smuzhiyun ((8 % new_sd_divisor) ? "KHz" : "MHz")));
3235*4882a593Smuzhiyun } else if (sd->controller_type == SDIOH_TYPE_BCM27XX) {
3236*4882a593Smuzhiyun } else {
3237*4882a593Smuzhiyun sd_err(("Need to determine divisor for %d MHz clocks\n",
3238*4882a593Smuzhiyun GFIELD(sd->caps, CAP_BASECLK)));
3239*4882a593Smuzhiyun sd_err(("Consult SD Host Controller Spec: Clock Control Register\n"));
3240*4882a593Smuzhiyun return (FALSE);
3241*4882a593Smuzhiyun }
3242*4882a593Smuzhiyun
3243*4882a593Smuzhiyun sdstd_or_reg16(sd, SD_ClockCntrl, 0x1); /* Enable the clock */
3244*4882a593Smuzhiyun
3245*4882a593Smuzhiyun /* Wait for clock to stabilize */
3246*4882a593Smuzhiyun rc = (sdstd_rreg16(sd, SD_ClockCntrl) & 2);
3247*4882a593Smuzhiyun count = 0;
3248*4882a593Smuzhiyun while (!rc) {
3249*4882a593Smuzhiyun OSL_DELAY(1);
3250*4882a593Smuzhiyun sd_info(("Waiting for clock to become stable 0x%x\n", rc));
3251*4882a593Smuzhiyun rc = (sdstd_rreg16(sd, SD_ClockCntrl) & 2);
3252*4882a593Smuzhiyun count++;
3253*4882a593Smuzhiyun if (count > 10000) {
3254*4882a593Smuzhiyun sd_err(("%s:Clocks failed to stabilize after %u attempts\n",
3255*4882a593Smuzhiyun __FUNCTION__, count));
3256*4882a593Smuzhiyun return (FALSE);
3257*4882a593Smuzhiyun }
3258*4882a593Smuzhiyun }
3259*4882a593Smuzhiyun /* Turn on clock */
3260*4882a593Smuzhiyun sdstd_or_reg16(sd, SD_ClockCntrl, 0x4);
3261*4882a593Smuzhiyun
3262*4882a593Smuzhiyun OSL_DELAY(20);
3263*4882a593Smuzhiyun
3264*4882a593Smuzhiyun /* Set timeout control (adjust default value based on divisor).
3265*4882a593Smuzhiyun * Disabling timeout interrupts during setting is advised by host spec.
3266*4882a593Smuzhiyun */
3267*4882a593Smuzhiyun #ifdef BCMQT
3268*4882a593Smuzhiyun if (GFIELD(sd->caps, CAP_BASECLK) < 50)
3269*4882a593Smuzhiyun #endif // endif
3270*4882a593Smuzhiyun {
3271*4882a593Smuzhiyun uint toval;
3272*4882a593Smuzhiyun
3273*4882a593Smuzhiyun toval = sd_toctl;
3274*4882a593Smuzhiyun divisor = new_sd_divisor;
3275*4882a593Smuzhiyun
3276*4882a593Smuzhiyun while (toval && !(divisor & 1)) {
3277*4882a593Smuzhiyun toval -= 1;
3278*4882a593Smuzhiyun divisor >>= 1;
3279*4882a593Smuzhiyun }
3280*4882a593Smuzhiyun
3281*4882a593Smuzhiyun regdata = sdstd_rreg16(sd, SD_ErrorIntrStatusEnable);
3282*4882a593Smuzhiyun sdstd_wreg16(sd, SD_ErrorIntrStatusEnable, (regdata & ~ERRINT_DATA_TIMEOUT_BIT));
3283*4882a593Smuzhiyun sdstd_wreg8(sd, SD_TimeoutCntrl, (uint8)toval);
3284*4882a593Smuzhiyun sdstd_wreg16(sd, SD_ErrorIntrStatusEnable, regdata);
3285*4882a593Smuzhiyun }
3286*4882a593Smuzhiyun #ifdef BCMQT
3287*4882a593Smuzhiyun else {
3288*4882a593Smuzhiyun sd_info(("%s: REsetting err int control\n", __FUNCTION__));
3289*4882a593Smuzhiyun regdata = sdstd_rreg16(sd, SD_ErrorIntrStatusEnable);
3290*4882a593Smuzhiyun sdstd_wreg16(sd, SD_ErrorIntrStatusEnable, (regdata & ~ERRINT_DATA_TIMEOUT_BIT));
3291*4882a593Smuzhiyun }
3292*4882a593Smuzhiyun #endif // endif
3293*4882a593Smuzhiyun OSL_DELAY(2);
3294*4882a593Smuzhiyun
3295*4882a593Smuzhiyun sd_info(("Final Clock control is 0x%x\n", sdstd_rreg16(sd, SD_ClockCntrl)));
3296*4882a593Smuzhiyun
3297*4882a593Smuzhiyun return TRUE;
3298*4882a593Smuzhiyun }
3299*4882a593Smuzhiyun
3300*4882a593Smuzhiyun uint16
sdstd_start_power(sdioh_info_t * sd,int volts_req)3301*4882a593Smuzhiyun sdstd_start_power(sdioh_info_t *sd, int volts_req)
3302*4882a593Smuzhiyun {
3303*4882a593Smuzhiyun char *s;
3304*4882a593Smuzhiyun uint32 cmd_arg;
3305*4882a593Smuzhiyun uint32 cmd_rsp;
3306*4882a593Smuzhiyun uint8 pwr = 0;
3307*4882a593Smuzhiyun int volts = 0;
3308*4882a593Smuzhiyun uint16 val1;
3309*4882a593Smuzhiyun uint16 init_divider = 0;
3310*4882a593Smuzhiyun uint8 baseclk = 0;
3311*4882a593Smuzhiyun bool selhighest = (volts_req == 0) ? TRUE : FALSE;
3312*4882a593Smuzhiyun
3313*4882a593Smuzhiyun /* reset the card uhsi volt support to false */
3314*4882a593Smuzhiyun sd->card_UHSI_voltage_Supported = FALSE;
3315*4882a593Smuzhiyun
3316*4882a593Smuzhiyun /* Ensure a power on reset by turning off bus power in case it happened to
3317*4882a593Smuzhiyun * be on already. (This might happen if driver doesn't unload/clean up correctly,
3318*4882a593Smuzhiyun * crash, etc.) Leave off for 100ms to make sure the power off isn't
3319*4882a593Smuzhiyun * ignored/filtered by the device. Note we can't skip this step if the power is
3320*4882a593Smuzhiyun * off already since we don't know how long it has been off before starting
3321*4882a593Smuzhiyun * the driver.
3322*4882a593Smuzhiyun */
3323*4882a593Smuzhiyun sdstd_wreg8(sd, SD_PwrCntrl, 0);
3324*4882a593Smuzhiyun sd_info(("Turning off VDD/bus power briefly (100ms) to ensure reset\n"));
3325*4882a593Smuzhiyun OSL_DELAY(100000);
3326*4882a593Smuzhiyun
3327*4882a593Smuzhiyun /* For selecting highest available voltage, start from lowest and iterate */
3328*4882a593Smuzhiyun if (!volts_req)
3329*4882a593Smuzhiyun volts_req = 1;
3330*4882a593Smuzhiyun
3331*4882a593Smuzhiyun s = NULL;
3332*4882a593Smuzhiyun
3333*4882a593Smuzhiyun if (volts_req == 1) {
3334*4882a593Smuzhiyun if (GFIELD(sd->caps, CAP_VOLT_1_8)) {
3335*4882a593Smuzhiyun volts = 5;
3336*4882a593Smuzhiyun s = "1.8";
3337*4882a593Smuzhiyun if (FALSE == selhighest)
3338*4882a593Smuzhiyun goto voltsel;
3339*4882a593Smuzhiyun else
3340*4882a593Smuzhiyun volts_req++;
3341*4882a593Smuzhiyun } else {
3342*4882a593Smuzhiyun sd_err(("HC doesn't support voltage! trying higher voltage: %d\n", volts));
3343*4882a593Smuzhiyun volts_req++;
3344*4882a593Smuzhiyun }
3345*4882a593Smuzhiyun }
3346*4882a593Smuzhiyun
3347*4882a593Smuzhiyun if (volts_req == 2) {
3348*4882a593Smuzhiyun if (GFIELD(sd->caps, CAP_VOLT_3_0)) {
3349*4882a593Smuzhiyun volts = 6;
3350*4882a593Smuzhiyun s = "3.0";
3351*4882a593Smuzhiyun if (FALSE == selhighest)
3352*4882a593Smuzhiyun goto voltsel;
3353*4882a593Smuzhiyun else volts_req++;
3354*4882a593Smuzhiyun } else {
3355*4882a593Smuzhiyun sd_err(("HC doesn't support voltage! trying higher voltage: %d\n", volts));
3356*4882a593Smuzhiyun volts_req++;
3357*4882a593Smuzhiyun }
3358*4882a593Smuzhiyun }
3359*4882a593Smuzhiyun
3360*4882a593Smuzhiyun if (volts_req == 3) {
3361*4882a593Smuzhiyun if (GFIELD(sd->caps, CAP_VOLT_3_3)) {
3362*4882a593Smuzhiyun volts = 7;
3363*4882a593Smuzhiyun s = "3.3";
3364*4882a593Smuzhiyun } else {
3365*4882a593Smuzhiyun if ((FALSE == selhighest) || (volts == 0)) {
3366*4882a593Smuzhiyun sd_err(("HC doesn't support any voltage! error!\n"));
3367*4882a593Smuzhiyun return FALSE;
3368*4882a593Smuzhiyun }
3369*4882a593Smuzhiyun }
3370*4882a593Smuzhiyun }
3371*4882a593Smuzhiyun
3372*4882a593Smuzhiyun voltsel:
3373*4882a593Smuzhiyun pwr = SFIELD(pwr, PWR_VOLTS, volts);
3374*4882a593Smuzhiyun pwr = SFIELD(pwr, PWR_BUS_EN, 1);
3375*4882a593Smuzhiyun sdstd_wreg8(sd, SD_PwrCntrl, pwr); /* Set Voltage level */
3376*4882a593Smuzhiyun sd_info(("Setting Bus Power to %s Volts\n", s));
3377*4882a593Smuzhiyun BCM_REFERENCE(s);
3378*4882a593Smuzhiyun
3379*4882a593Smuzhiyun if ((sd->version == HOST_CONTR_VER_3) && (volts == 5)) {
3380*4882a593Smuzhiyun val1 = sdstd_rreg16(sd, SD3_HostCntrl2);
3381*4882a593Smuzhiyun val1 = SFIELD(val1, HOSTCtrl2_1_8SIG_EN, 1);
3382*4882a593Smuzhiyun sdstd_wreg16(sd, SD3_HostCntrl2, val1);
3383*4882a593Smuzhiyun }
3384*4882a593Smuzhiyun
3385*4882a593Smuzhiyun /* Wait for 500ms for power to stabilize. Some designs have reset IC's
3386*4882a593Smuzhiyun * which can hold reset low for close to 300ms. In addition there can
3387*4882a593Smuzhiyun * be ramp time for VDD and/or VDDIO which might be provided from a LDO.
3388*4882a593Smuzhiyun * For these reasons we need a pretty conservative delay here to have
3389*4882a593Smuzhiyun * predictable reset behavior in the face of an unknown design.
3390*4882a593Smuzhiyun */
3391*4882a593Smuzhiyun OSL_DELAY(500000);
3392*4882a593Smuzhiyun
3393*4882a593Smuzhiyun baseclk = GFIELD(sd->caps, CAP_BASECLK);
3394*4882a593Smuzhiyun sd_info(("%s:baseclk: %d MHz\n", __FUNCTION__, baseclk));
3395*4882a593Smuzhiyun /* for 3.0, find divisor */
3396*4882a593Smuzhiyun if (sd->host_UHSISupported) {
3397*4882a593Smuzhiyun /* ToDo : Dynamic modification of preset value table based on base clk */
3398*4882a593Smuzhiyun sd3_trace(("sd3: %s: checking divisor\n", __FUNCTION__));
3399*4882a593Smuzhiyun if (GFIELD(sd->caps3, CAP3_CLK_MULT) != 0) {
3400*4882a593Smuzhiyun sd_err(("%s:Possible error: CLK Mul 1 CLOCKING NOT supported!\n",
3401*4882a593Smuzhiyun __FUNCTION__));
3402*4882a593Smuzhiyun return FALSE;
3403*4882a593Smuzhiyun } else {
3404*4882a593Smuzhiyun /* calculate dividor, which leads to 400KHz. */
3405*4882a593Smuzhiyun init_divider = baseclk*10/4; /* baseclk*1000000/(400000); */
3406*4882a593Smuzhiyun /* make it a multiple of 2. */
3407*4882a593Smuzhiyun init_divider += (init_divider & 0x1);
3408*4882a593Smuzhiyun sd_err(("%s:divider used for init:%d\n",
3409*4882a593Smuzhiyun __FUNCTION__, init_divider));
3410*4882a593Smuzhiyun }
3411*4882a593Smuzhiyun } else {
3412*4882a593Smuzhiyun /* Note: sd_divisor assumes that SDIO Base CLK is 50MHz. */
3413*4882a593Smuzhiyun int final_freq_based_on_div = 50/sd_divisor;
3414*4882a593Smuzhiyun if (baseclk > 50)
3415*4882a593Smuzhiyun sd_divisor = baseclk/final_freq_based_on_div;
3416*4882a593Smuzhiyun /* TBD: merge both SDIO 2.0 and 3.0 to share same divider logic */
3417*4882a593Smuzhiyun init_divider = baseclk*10/4; /* baseclk*1000000/(400000); */
3418*4882a593Smuzhiyun /* find next power of 2 */
3419*4882a593Smuzhiyun NEXT_POW2(init_divider);
3420*4882a593Smuzhiyun sd_err(("%s:NONUHSI: divider used for init:%d\n",
3421*4882a593Smuzhiyun __FUNCTION__, init_divider));
3422*4882a593Smuzhiyun }
3423*4882a593Smuzhiyun
3424*4882a593Smuzhiyun /* Start at ~400KHz clock rate for initialization */
3425*4882a593Smuzhiyun if (!sdstd_start_clock(sd, init_divider)) {
3426*4882a593Smuzhiyun sd_err(("%s: sdstd_start_clock failed\n", __FUNCTION__));
3427*4882a593Smuzhiyun return FALSE;
3428*4882a593Smuzhiyun }
3429*4882a593Smuzhiyun
3430*4882a593Smuzhiyun /* Get the Card's Operation Condition. Occasionally the board
3431*4882a593Smuzhiyun * takes a while to become ready
3432*4882a593Smuzhiyun */
3433*4882a593Smuzhiyun cmd_arg = 0;
3434*4882a593Smuzhiyun cmd_rsp = 0;
3435*4882a593Smuzhiyun if (get_ocr(sd, &cmd_arg, &cmd_rsp) != SUCCESS) {
3436*4882a593Smuzhiyun sd_err(("%s: Failed to get OCR bailing\n", __FUNCTION__));
3437*4882a593Smuzhiyun /* No need to reset as not sure in what state the card is. */
3438*4882a593Smuzhiyun return SDIO_OCR_READ_FAIL;
3439*4882a593Smuzhiyun }
3440*4882a593Smuzhiyun
3441*4882a593Smuzhiyun sd_info(("cmd_rsp = 0x%x\n", cmd_rsp));
3442*4882a593Smuzhiyun sd_info(("mem_present = %d\n", GFIELD(cmd_rsp, RSP4_MEM_PRESENT)));
3443*4882a593Smuzhiyun sd_info(("num_funcs = %d\n", GFIELD(cmd_rsp, RSP4_NUM_FUNCS)));
3444*4882a593Smuzhiyun sd_info(("card_ready = %d\n", GFIELD(cmd_rsp, RSP4_CARD_READY)));
3445*4882a593Smuzhiyun sd_info(("OCR = 0x%x\n", GFIELD(cmd_rsp, RSP4_IO_OCR)));
3446*4882a593Smuzhiyun
3447*4882a593Smuzhiyun /* Verify that the card supports I/O mode */
3448*4882a593Smuzhiyun if (GFIELD(cmd_rsp, RSP4_NUM_FUNCS) == 0) {
3449*4882a593Smuzhiyun sd_err(("%s: Card does not support I/O\n", __FUNCTION__));
3450*4882a593Smuzhiyun return ERROR;
3451*4882a593Smuzhiyun }
3452*4882a593Smuzhiyun sd->num_funcs = GFIELD(cmd_rsp, RSP4_NUM_FUNCS);
3453*4882a593Smuzhiyun
3454*4882a593Smuzhiyun /* Examine voltage: Arasan only supports 3.3 volts,
3455*4882a593Smuzhiyun * so look for 3.2-3.3 Volts and also 3.3-3.4 volts.
3456*4882a593Smuzhiyun */
3457*4882a593Smuzhiyun
3458*4882a593Smuzhiyun if ((GFIELD(cmd_rsp, RSP4_IO_OCR) & (0x3 << 20)) == 0) {
3459*4882a593Smuzhiyun sd_err(("This client does not support 3.3 volts!\n"));
3460*4882a593Smuzhiyun return ERROR;
3461*4882a593Smuzhiyun }
3462*4882a593Smuzhiyun sd_info(("Leaving bus power at 3.3 Volts\n"));
3463*4882a593Smuzhiyun
3464*4882a593Smuzhiyun cmd_arg = SFIELD(0, CMD5_OCR, 0xfff000);
3465*4882a593Smuzhiyun /* if HC uhsi supported and card voltage set is 3.3V then switch to 1.8V */
3466*4882a593Smuzhiyun if ((sd->host_UHSISupported) && (volts == 5)) {
3467*4882a593Smuzhiyun /* set S18R also */
3468*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD5_S18R, 1);
3469*4882a593Smuzhiyun }
3470*4882a593Smuzhiyun cmd_rsp = 0;
3471*4882a593Smuzhiyun get_ocr(sd, &cmd_arg, &cmd_rsp);
3472*4882a593Smuzhiyun sd_info(("OCR = 0x%x\n", GFIELD(cmd_rsp, RSP4_IO_OCR)));
3473*4882a593Smuzhiyun
3474*4882a593Smuzhiyun if ((sd->host_UHSISupported)) {
3475*4882a593Smuzhiyun /* card responded with s18A => card supports sdio3.0,do tuning proc */
3476*4882a593Smuzhiyun if (GFIELD(cmd_rsp, RSP4_S18A) == 1) {
3477*4882a593Smuzhiyun if (sdstd_3_sigvoltswitch_proc(sd)) {
3478*4882a593Smuzhiyun /* continue with legacy way of working */
3479*4882a593Smuzhiyun sd_err(("%s: voltage switch not done. error, stopping\n",
3480*4882a593Smuzhiyun __FUNCTION__));
3481*4882a593Smuzhiyun /* How to gracefully proceced here? */
3482*4882a593Smuzhiyun return FALSE;
3483*4882a593Smuzhiyun } else {
3484*4882a593Smuzhiyun sd->card_UHSI_voltage_Supported = TRUE;
3485*4882a593Smuzhiyun sd_err(("%s: voltage switch SUCCESS!\n", __FUNCTION__));
3486*4882a593Smuzhiyun }
3487*4882a593Smuzhiyun } else {
3488*4882a593Smuzhiyun /* This could happen for 2 cases.
3489*4882a593Smuzhiyun * 1) means card is NOT sdio3.0 . Note that
3490*4882a593Smuzhiyun * card_UHSI_voltage_Supported is already false.
3491*4882a593Smuzhiyun * 2) card is sdio3.0 but it is already in 1.8V.
3492*4882a593Smuzhiyun * But now, how to change host controller's voltage?
3493*4882a593Smuzhiyun * In this case we need to do the following.
3494*4882a593Smuzhiyun * sd->card_UHSI_voltage_Supported = TRUE;
3495*4882a593Smuzhiyun * turn 1.8V sig enable in HC2
3496*4882a593Smuzhiyun * val1 = sdstd_rreg16(sd, SD3_HostCntrl2);
3497*4882a593Smuzhiyun * val1 = SFIELD(val1, HOSTCtrl2_1_8SIG_EN, 1);
3498*4882a593Smuzhiyun * sdstd_wreg16(sd, SD3_HostCntrl2, val1);
3499*4882a593Smuzhiyun */
3500*4882a593Smuzhiyun sd_info(("%s: Not sdio3.0: host_UHSISupported: %d; HC volts=%d\n",
3501*4882a593Smuzhiyun __FUNCTION__, sd->host_UHSISupported, volts));
3502*4882a593Smuzhiyun }
3503*4882a593Smuzhiyun } else {
3504*4882a593Smuzhiyun sd_info(("%s: Legacy [non sdio3.0] HC\n", __FUNCTION__));
3505*4882a593Smuzhiyun }
3506*4882a593Smuzhiyun
3507*4882a593Smuzhiyun return TRUE;
3508*4882a593Smuzhiyun }
3509*4882a593Smuzhiyun
3510*4882a593Smuzhiyun bool
sdstd_bus_width(sdioh_info_t * sd,int new_mode)3511*4882a593Smuzhiyun sdstd_bus_width(sdioh_info_t *sd, int new_mode)
3512*4882a593Smuzhiyun {
3513*4882a593Smuzhiyun uint32 regdata;
3514*4882a593Smuzhiyun int status;
3515*4882a593Smuzhiyun uint8 reg8;
3516*4882a593Smuzhiyun
3517*4882a593Smuzhiyun sd_trace(("%s\n", __FUNCTION__));
3518*4882a593Smuzhiyun if (sd->sd_mode == new_mode) {
3519*4882a593Smuzhiyun sd_info(("%s: Already at width %d\n", __FUNCTION__, new_mode));
3520*4882a593Smuzhiyun /* Could exit, but continue just in case... */
3521*4882a593Smuzhiyun }
3522*4882a593Smuzhiyun
3523*4882a593Smuzhiyun /* Set client side via reg 0x7 in CCCR */
3524*4882a593Smuzhiyun if ((status = sdstd_card_regread (sd, 0, SDIOD_CCCR_BICTRL, 1, ®data)) != SUCCESS)
3525*4882a593Smuzhiyun return (bool)status;
3526*4882a593Smuzhiyun regdata &= ~BUS_SD_DATA_WIDTH_MASK;
3527*4882a593Smuzhiyun if (new_mode == SDIOH_MODE_SD4) {
3528*4882a593Smuzhiyun sd_info(("Changing to SD4 Mode\n"));
3529*4882a593Smuzhiyun regdata |= SD4_MODE;
3530*4882a593Smuzhiyun } else if (new_mode == SDIOH_MODE_SD1) {
3531*4882a593Smuzhiyun sd_info(("Changing to SD1 Mode\n"));
3532*4882a593Smuzhiyun } else {
3533*4882a593Smuzhiyun sd_err(("SPI Mode not supported by Standard Host Controller\n"));
3534*4882a593Smuzhiyun }
3535*4882a593Smuzhiyun
3536*4882a593Smuzhiyun if ((status = sdstd_card_regwrite (sd, 0, SDIOD_CCCR_BICTRL, 1, regdata)) != SUCCESS)
3537*4882a593Smuzhiyun return (bool)status;
3538*4882a593Smuzhiyun
3539*4882a593Smuzhiyun if (sd->host_UHSISupported) {
3540*4882a593Smuzhiyun uint32 card_asyncint = 0;
3541*4882a593Smuzhiyun uint16 host_asyncint = 0;
3542*4882a593Smuzhiyun
3543*4882a593Smuzhiyun if ((status = sdstd_card_regread (sd, 0, SDIOD_CCCR_INTR_EXTN, 1,
3544*4882a593Smuzhiyun &card_asyncint)) != SUCCESS) {
3545*4882a593Smuzhiyun sd_err(("%s:INTR EXT getting failed!, ignoring\n", __FUNCTION__));
3546*4882a593Smuzhiyun } else {
3547*4882a593Smuzhiyun host_asyncint = sdstd_rreg16(sd, SD3_HostCntrl2);
3548*4882a593Smuzhiyun
3549*4882a593Smuzhiyun /* check if supported by host and card */
3550*4882a593Smuzhiyun if ((regdata & SD4_MODE) &&
3551*4882a593Smuzhiyun (GFIELD(card_asyncint, SDIO_BUS_ASYNCINT_CAP)) &&
3552*4882a593Smuzhiyun (GFIELD(sd->caps, CAP_ASYNCINT_SUP))) {
3553*4882a593Smuzhiyun /* set enable async int in card */
3554*4882a593Smuzhiyun card_asyncint = SFIELD(card_asyncint, SDIO_BUS_ASYNCINT_SEL, 1);
3555*4882a593Smuzhiyun
3556*4882a593Smuzhiyun if ((status = sdstd_card_regwrite (sd, 0,
3557*4882a593Smuzhiyun SDIOD_CCCR_INTR_EXTN, 1, card_asyncint)) != SUCCESS)
3558*4882a593Smuzhiyun sd_err(("%s:INTR EXT setting failed!, ignoring\n",
3559*4882a593Smuzhiyun __FUNCTION__));
3560*4882a593Smuzhiyun else {
3561*4882a593Smuzhiyun /* set enable async int in host */
3562*4882a593Smuzhiyun host_asyncint = SFIELD(host_asyncint,
3563*4882a593Smuzhiyun HOSTCtrl2_ASYINT_EN, 1);
3564*4882a593Smuzhiyun sdstd_wreg16(sd, SD3_HostCntrl2, host_asyncint);
3565*4882a593Smuzhiyun }
3566*4882a593Smuzhiyun } else {
3567*4882a593Smuzhiyun sd_err(("%s:INTR EXT NOT supported by either host or"
3568*4882a593Smuzhiyun "card!, ignoring\n", __FUNCTION__));
3569*4882a593Smuzhiyun }
3570*4882a593Smuzhiyun }
3571*4882a593Smuzhiyun }
3572*4882a593Smuzhiyun
3573*4882a593Smuzhiyun /* Set host side via Host reg */
3574*4882a593Smuzhiyun reg8 = sdstd_rreg8(sd, SD_HostCntrl) & ~SD4_MODE;
3575*4882a593Smuzhiyun if (new_mode == SDIOH_MODE_SD4)
3576*4882a593Smuzhiyun reg8 |= SD4_MODE;
3577*4882a593Smuzhiyun sdstd_wreg8(sd, SD_HostCntrl, reg8);
3578*4882a593Smuzhiyun
3579*4882a593Smuzhiyun sd->sd_mode = new_mode;
3580*4882a593Smuzhiyun
3581*4882a593Smuzhiyun return TRUE;
3582*4882a593Smuzhiyun }
3583*4882a593Smuzhiyun
3584*4882a593Smuzhiyun static int
sdstd_driver_init(sdioh_info_t * sd)3585*4882a593Smuzhiyun sdstd_driver_init(sdioh_info_t *sd)
3586*4882a593Smuzhiyun {
3587*4882a593Smuzhiyun sd_trace(("%s\n", __FUNCTION__));
3588*4882a593Smuzhiyun sd->sd3_tuning_reqd = FALSE;
3589*4882a593Smuzhiyun sd->sd3_tuning_disable = FALSE;
3590*4882a593Smuzhiyun if ((sdstd_host_init(sd)) != SUCCESS) {
3591*4882a593Smuzhiyun return ERROR;
3592*4882a593Smuzhiyun }
3593*4882a593Smuzhiyun
3594*4882a593Smuzhiyun /* Give WL_reset before sending CMD5 to dongle for Revx SDIO3 HC's */
3595*4882a593Smuzhiyun if ((sd->controller_type == SDIOH_TYPE_RICOH_R5C822) && (sd->version == HOST_CONTR_VER_3))
3596*4882a593Smuzhiyun {
3597*4882a593Smuzhiyun sdstd_wreg16(sd, SD3_WL_BT_reset_register, 0x8);
3598*4882a593Smuzhiyun OSL_DELAY(sd_delay_value);
3599*4882a593Smuzhiyun sdstd_wreg16(sd, SD3_WL_BT_reset_register, 0x0);
3600*4882a593Smuzhiyun OSL_DELAY(500000);
3601*4882a593Smuzhiyun }
3602*4882a593Smuzhiyun
3603*4882a593Smuzhiyun if (sdstd_client_init(sd) != SUCCESS) {
3604*4882a593Smuzhiyun return ERROR;
3605*4882a593Smuzhiyun }
3606*4882a593Smuzhiyun
3607*4882a593Smuzhiyun /* if the global cap matched and is SDR 104/50 [if 50 it is reqd] enable tuning. */
3608*4882a593Smuzhiyun if ((TRUE != sd3_sw_override1) && SD3_TUNING_REQD(sd, sd_uhsimode)) {
3609*4882a593Smuzhiyun sd->sd3_tuning_reqd = TRUE;
3610*4882a593Smuzhiyun
3611*4882a593Smuzhiyun /* init OS structs for tuning */
3612*4882a593Smuzhiyun sdstd_3_osinit_tuning(sd);
3613*4882a593Smuzhiyun
3614*4882a593Smuzhiyun /* enable HC tuning interrupt OR timer based on tuning method */
3615*4882a593Smuzhiyun if (GFIELD(sd->caps3, CAP3_RETUNING_MODES)) {
3616*4882a593Smuzhiyun /* enable both RTReq and timer */
3617*4882a593Smuzhiyun sd->intmask |= HC_INTR_RETUNING;
3618*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrSignalEnable, sd->intmask);
3619*4882a593Smuzhiyun #ifdef BCMSDYIELD
3620*4882a593Smuzhiyun if (sd_forcerb)
3621*4882a593Smuzhiyun sdstd_rreg16(sd, SD_IntrSignalEnable); /* Sync readback */
3622*4882a593Smuzhiyun #endif /* BCMSDYIELD */
3623*4882a593Smuzhiyun }
3624*4882a593Smuzhiyun }
3625*4882a593Smuzhiyun
3626*4882a593Smuzhiyun return SUCCESS;
3627*4882a593Smuzhiyun }
3628*4882a593Smuzhiyun
3629*4882a593Smuzhiyun static int
sdstd_get_cisaddr(sdioh_info_t * sd,uint32 regaddr)3630*4882a593Smuzhiyun sdstd_get_cisaddr(sdioh_info_t *sd, uint32 regaddr)
3631*4882a593Smuzhiyun {
3632*4882a593Smuzhiyun /* read 24 bits and return valid 17 bit addr */
3633*4882a593Smuzhiyun int i;
3634*4882a593Smuzhiyun uint32 scratch, regdata;
3635*4882a593Smuzhiyun uint8 *ptr = (uint8 *)&scratch;
3636*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
3637*4882a593Smuzhiyun if ((sdstd_card_regread (sd, 0, regaddr, 1, ®data)) != SUCCESS)
3638*4882a593Smuzhiyun sd_err(("%s: Can't read!\n", __FUNCTION__));
3639*4882a593Smuzhiyun
3640*4882a593Smuzhiyun *ptr++ = (uint8) regdata;
3641*4882a593Smuzhiyun regaddr++;
3642*4882a593Smuzhiyun }
3643*4882a593Smuzhiyun /* Only the lower 17-bits are valid */
3644*4882a593Smuzhiyun scratch = ltoh32(scratch);
3645*4882a593Smuzhiyun scratch &= 0x0001FFFF;
3646*4882a593Smuzhiyun return (scratch);
3647*4882a593Smuzhiyun }
3648*4882a593Smuzhiyun
3649*4882a593Smuzhiyun static int
sdstd_card_enablefuncs(sdioh_info_t * sd)3650*4882a593Smuzhiyun sdstd_card_enablefuncs(sdioh_info_t *sd)
3651*4882a593Smuzhiyun {
3652*4882a593Smuzhiyun int status;
3653*4882a593Smuzhiyun uint32 regdata;
3654*4882a593Smuzhiyun uint32 fbraddr;
3655*4882a593Smuzhiyun uint8 func;
3656*4882a593Smuzhiyun
3657*4882a593Smuzhiyun sd_trace(("%s\n", __FUNCTION__));
3658*4882a593Smuzhiyun
3659*4882a593Smuzhiyun /* Get the Card's common CIS address */
3660*4882a593Smuzhiyun sd->com_cis_ptr = sdstd_get_cisaddr(sd, SDIOD_CCCR_CISPTR_0);
3661*4882a593Smuzhiyun sd->func_cis_ptr[0] = sd->com_cis_ptr;
3662*4882a593Smuzhiyun sd_info(("%s: Card's Common CIS Ptr = 0x%x\n", __FUNCTION__, sd->com_cis_ptr));
3663*4882a593Smuzhiyun
3664*4882a593Smuzhiyun /* Get the Card's function CIS (for each function) */
3665*4882a593Smuzhiyun for (fbraddr = SDIOD_FBR_STARTADDR, func = 1;
3666*4882a593Smuzhiyun func <= sd->num_funcs; func++, fbraddr += SDIOD_FBR_SIZE) {
3667*4882a593Smuzhiyun sd->func_cis_ptr[func] = sdstd_get_cisaddr(sd, SDIOD_FBR_CISPTR_0 + fbraddr);
3668*4882a593Smuzhiyun sd_info(("%s: Function %d CIS Ptr = 0x%x\n",
3669*4882a593Smuzhiyun __FUNCTION__, func, sd->func_cis_ptr[func]));
3670*4882a593Smuzhiyun }
3671*4882a593Smuzhiyun
3672*4882a593Smuzhiyun /* Enable function 1 on the card */
3673*4882a593Smuzhiyun regdata = SDIO_FUNC_ENABLE_1;
3674*4882a593Smuzhiyun if ((status = sdstd_card_regwrite(sd, 0, SDIOD_CCCR_IOEN, 1, regdata)) != SUCCESS)
3675*4882a593Smuzhiyun return status;
3676*4882a593Smuzhiyun
3677*4882a593Smuzhiyun return SUCCESS;
3678*4882a593Smuzhiyun }
3679*4882a593Smuzhiyun
3680*4882a593Smuzhiyun /* Read client card reg */
3681*4882a593Smuzhiyun static int
sdstd_card_regread(sdioh_info_t * sd,int func,uint32 regaddr,int regsize,uint32 * data)3682*4882a593Smuzhiyun sdstd_card_regread(sdioh_info_t *sd, int func, uint32 regaddr, int regsize, uint32 *data)
3683*4882a593Smuzhiyun {
3684*4882a593Smuzhiyun int status;
3685*4882a593Smuzhiyun uint32 cmd_arg;
3686*4882a593Smuzhiyun uint32 rsp5;
3687*4882a593Smuzhiyun
3688*4882a593Smuzhiyun cmd_arg = 0;
3689*4882a593Smuzhiyun
3690*4882a593Smuzhiyun if ((func == 0) || (regsize == 1)) {
3691*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_FUNCTION, func);
3692*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_REG_ADDR, regaddr);
3693*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_RW_FLAG, SDIOH_XFER_TYPE_READ);
3694*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_RAW, 0);
3695*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_DATA, 0);
3696*4882a593Smuzhiyun
3697*4882a593Smuzhiyun if ((status = sdstd_cmd_issue(sd, USE_DMA(sd), SDIOH_CMD_52, cmd_arg))
3698*4882a593Smuzhiyun != SUCCESS)
3699*4882a593Smuzhiyun return status;
3700*4882a593Smuzhiyun
3701*4882a593Smuzhiyun sdstd_cmd_getrsp(sd, &rsp5, 1);
3702*4882a593Smuzhiyun if (sdstd_rreg16(sd, SD_ErrorIntrStatus) != 0) {
3703*4882a593Smuzhiyun sd_err(("%s: 1: ErrorintrStatus 0x%x\n",
3704*4882a593Smuzhiyun __FUNCTION__, sdstd_rreg16(sd, SD_ErrorIntrStatus)));
3705*4882a593Smuzhiyun }
3706*4882a593Smuzhiyun
3707*4882a593Smuzhiyun if (GFIELD(rsp5, RSP5_FLAGS) != 0x10)
3708*4882a593Smuzhiyun sd_err(("%s: rsp5 flags is 0x%x\t %d\n",
3709*4882a593Smuzhiyun __FUNCTION__, GFIELD(rsp5, RSP5_FLAGS), func));
3710*4882a593Smuzhiyun
3711*4882a593Smuzhiyun if (GFIELD(rsp5, RSP5_STUFF))
3712*4882a593Smuzhiyun sd_err(("%s: rsp5 stuff is 0x%x: should be 0\n",
3713*4882a593Smuzhiyun __FUNCTION__, GFIELD(rsp5, RSP5_STUFF)));
3714*4882a593Smuzhiyun *data = GFIELD(rsp5, RSP5_DATA);
3715*4882a593Smuzhiyun
3716*4882a593Smuzhiyun sd_data(("%s: Resp data(0x%x)\n", __FUNCTION__, *data));
3717*4882a593Smuzhiyun } else {
3718*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_BYTE_BLK_CNT, regsize);
3719*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_OP_CODE, 1);
3720*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_BLK_MODE, 0);
3721*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_FUNCTION, func);
3722*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_REG_ADDR, regaddr);
3723*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_RW_FLAG, SDIOH_XFER_TYPE_READ);
3724*4882a593Smuzhiyun
3725*4882a593Smuzhiyun sd->data_xfer_count = regsize;
3726*4882a593Smuzhiyun
3727*4882a593Smuzhiyun /* sdstd_cmd_issue() returns with the command complete bit
3728*4882a593Smuzhiyun * in the ISR already cleared
3729*4882a593Smuzhiyun */
3730*4882a593Smuzhiyun if ((status = sdstd_cmd_issue(sd, USE_DMA(sd), SDIOH_CMD_53, cmd_arg))
3731*4882a593Smuzhiyun != SUCCESS)
3732*4882a593Smuzhiyun return status;
3733*4882a593Smuzhiyun
3734*4882a593Smuzhiyun sdstd_cmd_getrsp(sd, &rsp5, 1);
3735*4882a593Smuzhiyun
3736*4882a593Smuzhiyun if (GFIELD(rsp5, RSP5_FLAGS) != 0x10)
3737*4882a593Smuzhiyun sd_err(("%s: rsp5 flags is 0x%x\t %d\n",
3738*4882a593Smuzhiyun __FUNCTION__, GFIELD(rsp5, RSP5_FLAGS), func));
3739*4882a593Smuzhiyun
3740*4882a593Smuzhiyun if (GFIELD(rsp5, RSP5_STUFF))
3741*4882a593Smuzhiyun sd_err(("%s: rsp5 stuff is 0x%x: should be 0\n",
3742*4882a593Smuzhiyun __FUNCTION__, GFIELD(rsp5, RSP5_STUFF)));
3743*4882a593Smuzhiyun
3744*4882a593Smuzhiyun if (sd->polled_mode) {
3745*4882a593Smuzhiyun volatile uint16 int_reg;
3746*4882a593Smuzhiyun int retries = RETRIES_LARGE;
3747*4882a593Smuzhiyun
3748*4882a593Smuzhiyun /* Wait for Read Buffer to become ready */
3749*4882a593Smuzhiyun do {
3750*4882a593Smuzhiyun sdstd_os_yield(sd);
3751*4882a593Smuzhiyun int_reg = sdstd_rreg16(sd, SD_IntrStatus);
3752*4882a593Smuzhiyun #ifdef BCMQT
3753*4882a593Smuzhiyun if (retries != RETRIES_LARGE) {
3754*4882a593Smuzhiyun OSL_SLEEP(SDSTD_WAIT_TIME_MS);
3755*4882a593Smuzhiyun }
3756*4882a593Smuzhiyun #endif /* BCMQT */
3757*4882a593Smuzhiyun } while (--retries && (GFIELD(int_reg, INTSTAT_BUF_READ_READY) == 0));
3758*4882a593Smuzhiyun
3759*4882a593Smuzhiyun if (!retries) {
3760*4882a593Smuzhiyun sd_err(("%s: Timeout on Buf_Read_Ready: "
3761*4882a593Smuzhiyun "intStat: 0x%x errint: 0x%x PresentState 0x%x\n",
3762*4882a593Smuzhiyun __FUNCTION__, int_reg,
3763*4882a593Smuzhiyun sdstd_rreg16(sd, SD_ErrorIntrStatus),
3764*4882a593Smuzhiyun sdstd_rreg(sd, SD_PresentState)));
3765*4882a593Smuzhiyun sdstd_check_errs(sd, SDIOH_CMD_53, cmd_arg);
3766*4882a593Smuzhiyun return (ERROR);
3767*4882a593Smuzhiyun }
3768*4882a593Smuzhiyun
3769*4882a593Smuzhiyun /* Have Buffer Ready, so clear it and read the data */
3770*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatus, SFIELD(0, INTSTAT_BUF_READ_READY, 1));
3771*4882a593Smuzhiyun if (regsize == 2)
3772*4882a593Smuzhiyun *data = sdstd_rreg16(sd, SD_BufferDataPort0);
3773*4882a593Smuzhiyun else
3774*4882a593Smuzhiyun *data = sdstd_rreg(sd, SD_BufferDataPort0);
3775*4882a593Smuzhiyun
3776*4882a593Smuzhiyun sd_data(("%s: Resp data(0x%x)\n", __FUNCTION__, *data));
3777*4882a593Smuzhiyun /* Check Status.
3778*4882a593Smuzhiyun * After the data is read, the Transfer Complete bit should be on
3779*4882a593Smuzhiyun */
3780*4882a593Smuzhiyun retries = RETRIES_LARGE;
3781*4882a593Smuzhiyun do {
3782*4882a593Smuzhiyun int_reg = sdstd_rreg16(sd, SD_IntrStatus);
3783*4882a593Smuzhiyun #ifdef BCMQT
3784*4882a593Smuzhiyun if (retries != RETRIES_LARGE) {
3785*4882a593Smuzhiyun OSL_SLEEP(SDSTD_WAIT_TIME_MS);
3786*4882a593Smuzhiyun }
3787*4882a593Smuzhiyun #endif /* BCMQT */
3788*4882a593Smuzhiyun } while (--retries && (GFIELD(int_reg, INTSTAT_XFER_COMPLETE) == 0));
3789*4882a593Smuzhiyun
3790*4882a593Smuzhiyun /* Check for any errors from the data phase */
3791*4882a593Smuzhiyun if (sdstd_check_errs(sd, SDIOH_CMD_53, cmd_arg))
3792*4882a593Smuzhiyun return ERROR;
3793*4882a593Smuzhiyun
3794*4882a593Smuzhiyun if (!retries) {
3795*4882a593Smuzhiyun sd_err(("%s: Timeout on xfer complete: "
3796*4882a593Smuzhiyun "intr 0x%04x err 0x%04x state 0x%08x\n",
3797*4882a593Smuzhiyun __FUNCTION__, int_reg,
3798*4882a593Smuzhiyun sdstd_rreg16(sd, SD_ErrorIntrStatus),
3799*4882a593Smuzhiyun sdstd_rreg(sd, SD_PresentState)));
3800*4882a593Smuzhiyun return (ERROR);
3801*4882a593Smuzhiyun }
3802*4882a593Smuzhiyun
3803*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatus, SFIELD(0, INTSTAT_XFER_COMPLETE, 1));
3804*4882a593Smuzhiyun }
3805*4882a593Smuzhiyun }
3806*4882a593Smuzhiyun if (sd->polled_mode) {
3807*4882a593Smuzhiyun if (regsize == 2)
3808*4882a593Smuzhiyun *data &= 0xffff;
3809*4882a593Smuzhiyun }
3810*4882a593Smuzhiyun return SUCCESS;
3811*4882a593Smuzhiyun }
3812*4882a593Smuzhiyun
3813*4882a593Smuzhiyun bool
check_client_intr(sdioh_info_t * sd)3814*4882a593Smuzhiyun check_client_intr(sdioh_info_t *sd)
3815*4882a593Smuzhiyun {
3816*4882a593Smuzhiyun uint16 raw_int, cur_int, old_int;
3817*4882a593Smuzhiyun
3818*4882a593Smuzhiyun raw_int = sdstd_rreg16(sd, SD_IntrStatus);
3819*4882a593Smuzhiyun cur_int = raw_int & sd->intmask;
3820*4882a593Smuzhiyun
3821*4882a593Smuzhiyun if (!cur_int) {
3822*4882a593Smuzhiyun /* Not an error -- might share interrupts... */
3823*4882a593Smuzhiyun return FALSE;
3824*4882a593Smuzhiyun }
3825*4882a593Smuzhiyun
3826*4882a593Smuzhiyun if (GFIELD(cur_int, INTSTAT_CARD_INT)) {
3827*4882a593Smuzhiyun unsigned long flags;
3828*4882a593Smuzhiyun
3829*4882a593Smuzhiyun sdstd_os_lock_irqsave(sd, &flags);
3830*4882a593Smuzhiyun old_int = sdstd_rreg16(sd, SD_IntrStatusEnable);
3831*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatusEnable, SFIELD(old_int, INTSTAT_CARD_INT, 0));
3832*4882a593Smuzhiyun sdstd_os_unlock_irqrestore(sd, &flags);
3833*4882a593Smuzhiyun
3834*4882a593Smuzhiyun if (sd->client_intr_enabled && sd->use_client_ints) {
3835*4882a593Smuzhiyun sd->intrcount++;
3836*4882a593Smuzhiyun ASSERT(sd->intr_handler);
3837*4882a593Smuzhiyun ASSERT(sd->intr_handler_arg);
3838*4882a593Smuzhiyun (sd->intr_handler)(sd->intr_handler_arg);
3839*4882a593Smuzhiyun } else {
3840*4882a593Smuzhiyun sd_err(("%s: Not ready for intr: enabled %d, handler %p\n",
3841*4882a593Smuzhiyun __FUNCTION__, sd->client_intr_enabled, sd->intr_handler));
3842*4882a593Smuzhiyun }
3843*4882a593Smuzhiyun sdstd_os_lock_irqsave(sd, &flags);
3844*4882a593Smuzhiyun old_int = sdstd_rreg16(sd, SD_IntrStatusEnable);
3845*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatusEnable, SFIELD(old_int, INTSTAT_CARD_INT, 1));
3846*4882a593Smuzhiyun sdstd_os_unlock_irqrestore(sd, &flags);
3847*4882a593Smuzhiyun } else {
3848*4882a593Smuzhiyun /* Local interrupt: disable, set flag, and save intrstatus */
3849*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrSignalEnable, 0);
3850*4882a593Smuzhiyun sdstd_wreg16(sd, SD_ErrorIntrSignalEnable, 0);
3851*4882a593Smuzhiyun sd->local_intrcount++;
3852*4882a593Smuzhiyun sd->got_hcint = TRUE;
3853*4882a593Smuzhiyun sd->last_intrstatus = cur_int;
3854*4882a593Smuzhiyun }
3855*4882a593Smuzhiyun
3856*4882a593Smuzhiyun return TRUE;
3857*4882a593Smuzhiyun }
3858*4882a593Smuzhiyun
3859*4882a593Smuzhiyun void
sdstd_spinbits(sdioh_info_t * sd,uint16 norm,uint16 err)3860*4882a593Smuzhiyun sdstd_spinbits(sdioh_info_t *sd, uint16 norm, uint16 err)
3861*4882a593Smuzhiyun {
3862*4882a593Smuzhiyun uint16 int_reg, err_reg;
3863*4882a593Smuzhiyun int retries = RETRIES_LARGE;
3864*4882a593Smuzhiyun
3865*4882a593Smuzhiyun do {
3866*4882a593Smuzhiyun int_reg = sdstd_rreg16(sd, SD_IntrStatus);
3867*4882a593Smuzhiyun err_reg = sdstd_rreg16(sd, SD_ErrorIntrStatus);
3868*4882a593Smuzhiyun #ifdef BCMQT
3869*4882a593Smuzhiyun if (retries != RETRIES_LARGE) {
3870*4882a593Smuzhiyun OSL_SLEEP(SDSTD_WAIT_TIME_MS);
3871*4882a593Smuzhiyun }
3872*4882a593Smuzhiyun #endif /* BCMQT */
3873*4882a593Smuzhiyun } while (--retries && !(int_reg & norm) && !(err_reg & err));
3874*4882a593Smuzhiyun
3875*4882a593Smuzhiyun norm |= sd->intmask;
3876*4882a593Smuzhiyun if (err_reg & err)
3877*4882a593Smuzhiyun norm = SFIELD(norm, INTSTAT_ERROR_INT, 1);
3878*4882a593Smuzhiyun sd->last_intrstatus = int_reg & norm;
3879*4882a593Smuzhiyun }
3880*4882a593Smuzhiyun
3881*4882a593Smuzhiyun /* write a client register */
3882*4882a593Smuzhiyun static int
sdstd_card_regwrite(sdioh_info_t * sd,int func,uint32 regaddr,int regsize,uint32 data)3883*4882a593Smuzhiyun sdstd_card_regwrite(sdioh_info_t *sd, int func, uint32 regaddr, int regsize, uint32 data)
3884*4882a593Smuzhiyun {
3885*4882a593Smuzhiyun int status;
3886*4882a593Smuzhiyun uint32 cmd_arg, rsp5, flags;
3887*4882a593Smuzhiyun
3888*4882a593Smuzhiyun cmd_arg = 0;
3889*4882a593Smuzhiyun
3890*4882a593Smuzhiyun if ((func == 0) || (regsize == 1)) {
3891*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_FUNCTION, func);
3892*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_REG_ADDR, regaddr);
3893*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_RW_FLAG, SDIOH_XFER_TYPE_WRITE);
3894*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_RAW, 0);
3895*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_DATA, data & 0xff);
3896*4882a593Smuzhiyun if ((status = sdstd_cmd_issue(sd, USE_DMA(sd), SDIOH_CMD_52, cmd_arg))
3897*4882a593Smuzhiyun != SUCCESS)
3898*4882a593Smuzhiyun return status;
3899*4882a593Smuzhiyun
3900*4882a593Smuzhiyun sdstd_cmd_getrsp(sd, &rsp5, 1);
3901*4882a593Smuzhiyun flags = GFIELD(rsp5, RSP5_FLAGS);
3902*4882a593Smuzhiyun if (flags && (flags != 0x10))
3903*4882a593Smuzhiyun sd_err(("%s: rsp5.rsp5.flags = 0x%x, expecting 0x10\n",
3904*4882a593Smuzhiyun __FUNCTION__, flags));
3905*4882a593Smuzhiyun }
3906*4882a593Smuzhiyun else {
3907*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_BYTE_BLK_CNT, regsize);
3908*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_OP_CODE, 1);
3909*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_BLK_MODE, 0);
3910*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_FUNCTION, func);
3911*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_REG_ADDR, regaddr);
3912*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_RW_FLAG, SDIOH_XFER_TYPE_WRITE);
3913*4882a593Smuzhiyun
3914*4882a593Smuzhiyun sd->data_xfer_count = regsize;
3915*4882a593Smuzhiyun
3916*4882a593Smuzhiyun /* sdstd_cmd_issue() returns with the command complete bit
3917*4882a593Smuzhiyun * in the ISR already cleared
3918*4882a593Smuzhiyun */
3919*4882a593Smuzhiyun if ((status = sdstd_cmd_issue(sd, USE_DMA(sd), SDIOH_CMD_53, cmd_arg))
3920*4882a593Smuzhiyun != SUCCESS)
3921*4882a593Smuzhiyun return status;
3922*4882a593Smuzhiyun
3923*4882a593Smuzhiyun sdstd_cmd_getrsp(sd, &rsp5, 1);
3924*4882a593Smuzhiyun
3925*4882a593Smuzhiyun if (GFIELD(rsp5, RSP5_FLAGS) != 0x10)
3926*4882a593Smuzhiyun sd_err(("%s: rsp5 flags = 0x%x, expecting 0x10\n",
3927*4882a593Smuzhiyun __FUNCTION__, GFIELD(rsp5, RSP5_FLAGS)));
3928*4882a593Smuzhiyun if (GFIELD(rsp5, RSP5_STUFF))
3929*4882a593Smuzhiyun sd_err(("%s: rsp5 stuff is 0x%x: expecting 0\n",
3930*4882a593Smuzhiyun __FUNCTION__, GFIELD(rsp5, RSP5_STUFF)));
3931*4882a593Smuzhiyun
3932*4882a593Smuzhiyun if (sd->polled_mode) {
3933*4882a593Smuzhiyun uint16 int_reg;
3934*4882a593Smuzhiyun int retries = RETRIES_LARGE;
3935*4882a593Smuzhiyun
3936*4882a593Smuzhiyun /* Wait for Write Buffer to become ready */
3937*4882a593Smuzhiyun do {
3938*4882a593Smuzhiyun #ifdef BCMQT
3939*4882a593Smuzhiyun if (retries != RETRIES_LARGE) {
3940*4882a593Smuzhiyun OSL_SLEEP(SDSTD_WAIT_TIME_MS);
3941*4882a593Smuzhiyun }
3942*4882a593Smuzhiyun #endif /* BCMQT */
3943*4882a593Smuzhiyun int_reg = sdstd_rreg16(sd, SD_IntrStatus);
3944*4882a593Smuzhiyun } while (--retries && (GFIELD(int_reg, INTSTAT_BUF_WRITE_READY) == 0));
3945*4882a593Smuzhiyun
3946*4882a593Smuzhiyun if (!retries) {
3947*4882a593Smuzhiyun sd_err(("%s: Timeout on Buf_Write_Ready: intStat: 0x%x "
3948*4882a593Smuzhiyun "errint: 0x%x PresentState 0x%x\n",
3949*4882a593Smuzhiyun __FUNCTION__, int_reg,
3950*4882a593Smuzhiyun sdstd_rreg16(sd, SD_ErrorIntrStatus),
3951*4882a593Smuzhiyun sdstd_rreg(sd, SD_PresentState)));
3952*4882a593Smuzhiyun sdstd_check_errs(sd, SDIOH_CMD_53, cmd_arg);
3953*4882a593Smuzhiyun return (ERROR);
3954*4882a593Smuzhiyun }
3955*4882a593Smuzhiyun /* Clear Write Buf Ready bit */
3956*4882a593Smuzhiyun int_reg = 0;
3957*4882a593Smuzhiyun int_reg = SFIELD(int_reg, INTSTAT_BUF_WRITE_READY, 1);
3958*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatus, int_reg);
3959*4882a593Smuzhiyun
3960*4882a593Smuzhiyun /* At this point we have Buffer Ready, so write the data */
3961*4882a593Smuzhiyun if (regsize == 2)
3962*4882a593Smuzhiyun sdstd_wreg16(sd, SD_BufferDataPort0, (uint16) data);
3963*4882a593Smuzhiyun else
3964*4882a593Smuzhiyun sdstd_wreg(sd, SD_BufferDataPort0, data);
3965*4882a593Smuzhiyun
3966*4882a593Smuzhiyun /* Wait for Transfer Complete */
3967*4882a593Smuzhiyun retries = RETRIES_LARGE;
3968*4882a593Smuzhiyun do {
3969*4882a593Smuzhiyun #ifdef BCMQT
3970*4882a593Smuzhiyun if (retries != RETRIES_LARGE) {
3971*4882a593Smuzhiyun OSL_SLEEP(SDSTD_WAIT_TIME_MS);
3972*4882a593Smuzhiyun }
3973*4882a593Smuzhiyun #endif /* BCMQT */
3974*4882a593Smuzhiyun int_reg = sdstd_rreg16(sd, SD_IntrStatus);
3975*4882a593Smuzhiyun } while (--retries && (GFIELD(int_reg, INTSTAT_XFER_COMPLETE) == 0));
3976*4882a593Smuzhiyun
3977*4882a593Smuzhiyun /* Check for any errors from the data phase */
3978*4882a593Smuzhiyun if (sdstd_check_errs(sd, SDIOH_CMD_53, cmd_arg))
3979*4882a593Smuzhiyun return ERROR;
3980*4882a593Smuzhiyun
3981*4882a593Smuzhiyun if (retries == 0) {
3982*4882a593Smuzhiyun sd_err(("%s: Timeout for xfer complete; State = 0x%x, "
3983*4882a593Smuzhiyun "intr state=0x%x, Errintstatus 0x%x rcnt %d, tcnt %d\n",
3984*4882a593Smuzhiyun __FUNCTION__, sdstd_rreg(sd, SD_PresentState),
3985*4882a593Smuzhiyun int_reg, sdstd_rreg16(sd, SD_ErrorIntrStatus),
3986*4882a593Smuzhiyun sd->r_cnt, sd->t_cnt));
3987*4882a593Smuzhiyun }
3988*4882a593Smuzhiyun /* Clear the status bits */
3989*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatus, SFIELD(int_reg, INTSTAT_CARD_INT, 0));
3990*4882a593Smuzhiyun }
3991*4882a593Smuzhiyun }
3992*4882a593Smuzhiyun return SUCCESS;
3993*4882a593Smuzhiyun }
3994*4882a593Smuzhiyun
3995*4882a593Smuzhiyun void
sdstd_cmd_getrsp(sdioh_info_t * sd,uint32 * rsp_buffer,int count)3996*4882a593Smuzhiyun sdstd_cmd_getrsp(sdioh_info_t *sd, uint32 *rsp_buffer, int count /* num 32 bit words */)
3997*4882a593Smuzhiyun {
3998*4882a593Smuzhiyun int rsp_count;
3999*4882a593Smuzhiyun int respaddr = SD_Response0;
4000*4882a593Smuzhiyun
4001*4882a593Smuzhiyun if (count > 4)
4002*4882a593Smuzhiyun count = 4;
4003*4882a593Smuzhiyun
4004*4882a593Smuzhiyun for (rsp_count = 0; rsp_count < count; rsp_count++) {
4005*4882a593Smuzhiyun *rsp_buffer++ = sdstd_rreg(sd, respaddr);
4006*4882a593Smuzhiyun respaddr += 4;
4007*4882a593Smuzhiyun }
4008*4882a593Smuzhiyun }
4009*4882a593Smuzhiyun
4010*4882a593Smuzhiyun /*
4011*4882a593Smuzhiyun Note: options: 0 - default
4012*4882a593Smuzhiyun 1 - tuning option: Means that, this cmd issue is as a part
4013*4882a593Smuzhiyun of tuning. So no need to check the start tuning function.
4014*4882a593Smuzhiyun */
4015*4882a593Smuzhiyun static int
sdstd_cmd_issue(sdioh_info_t * sdioh_info,bool use_dma,uint32 cmd,uint32 arg)4016*4882a593Smuzhiyun sdstd_cmd_issue(sdioh_info_t *sdioh_info, bool use_dma, uint32 cmd, uint32 arg)
4017*4882a593Smuzhiyun {
4018*4882a593Smuzhiyun uint16 cmd_reg;
4019*4882a593Smuzhiyun int retries;
4020*4882a593Smuzhiyun uint32 cmd_arg;
4021*4882a593Smuzhiyun uint16 xfer_reg = 0;
4022*4882a593Smuzhiyun
4023*4882a593Smuzhiyun if ((sdioh_info->sd_mode == SDIOH_MODE_SPI) &&
4024*4882a593Smuzhiyun ((cmd == SDIOH_CMD_3) || (cmd == SDIOH_CMD_7) || (cmd == SDIOH_CMD_15))) {
4025*4882a593Smuzhiyun sd_err(("%s: Cmd %d is not for SPI\n", __FUNCTION__, cmd));
4026*4882a593Smuzhiyun return ERROR;
4027*4882a593Smuzhiyun }
4028*4882a593Smuzhiyun
4029*4882a593Smuzhiyun retries = RETRIES_SMALL;
4030*4882a593Smuzhiyun while ((GFIELD(sdstd_rreg(sdioh_info, SD_PresentState), PRES_CMD_INHIBIT)) && --retries) {
4031*4882a593Smuzhiyun if (retries == RETRIES_SMALL)
4032*4882a593Smuzhiyun sd_err(("%s: Waiting for Command Inhibit cmd = %d 0x%x\n",
4033*4882a593Smuzhiyun __FUNCTION__, cmd, sdstd_rreg(sdioh_info, SD_PresentState)));
4034*4882a593Smuzhiyun #ifdef BCMQT
4035*4882a593Smuzhiyun else {
4036*4882a593Smuzhiyun OSL_SLEEP(SDSTD_WAIT_TIME_MS);
4037*4882a593Smuzhiyun }
4038*4882a593Smuzhiyun #endif /* BCMQT */
4039*4882a593Smuzhiyun }
4040*4882a593Smuzhiyun if (!retries) {
4041*4882a593Smuzhiyun sd_err(("%s: Command Inhibit timeout\n", __FUNCTION__));
4042*4882a593Smuzhiyun if (trap_errs)
4043*4882a593Smuzhiyun ASSERT(0);
4044*4882a593Smuzhiyun return ERROR;
4045*4882a593Smuzhiyun }
4046*4882a593Smuzhiyun
4047*4882a593Smuzhiyun cmd_reg = 0;
4048*4882a593Smuzhiyun switch (cmd) {
4049*4882a593Smuzhiyun case SDIOH_CMD_0: /* Set Card to Idle State - No Response */
4050*4882a593Smuzhiyun sd_data(("%s: CMD%d\n", __FUNCTION__, cmd));
4051*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_RESP_TYPE, RESP_TYPE_NONE);
4052*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_CRC_EN, 0);
4053*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX_EN, 0);
4054*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_DATA_EN, 0);
4055*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_TYPE, CMD_TYPE_NORMAL);
4056*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX, cmd);
4057*4882a593Smuzhiyun break;
4058*4882a593Smuzhiyun
4059*4882a593Smuzhiyun case SDIOH_CMD_3: /* Ask card to send RCA - Response R6 */
4060*4882a593Smuzhiyun sd_data(("%s: CMD%d\n", __FUNCTION__, cmd));
4061*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_RESP_TYPE, RESP_TYPE_48);
4062*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_CRC_EN, 0);
4063*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX_EN, 0);
4064*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_DATA_EN, 0);
4065*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_TYPE, CMD_TYPE_NORMAL);
4066*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX, cmd);
4067*4882a593Smuzhiyun break;
4068*4882a593Smuzhiyun
4069*4882a593Smuzhiyun case SDIOH_CMD_5: /* Send Operation condition - Response R4 */
4070*4882a593Smuzhiyun sd_data(("%s: CMD%d\n", __FUNCTION__, cmd));
4071*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_RESP_TYPE, RESP_TYPE_48);
4072*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_CRC_EN, 0);
4073*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX_EN, 0);
4074*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_DATA_EN, 0);
4075*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_TYPE, CMD_TYPE_NORMAL);
4076*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX, cmd);
4077*4882a593Smuzhiyun break;
4078*4882a593Smuzhiyun
4079*4882a593Smuzhiyun case SDIOH_CMD_7: /* Select card - Response R1 */
4080*4882a593Smuzhiyun sd_data(("%s: CMD%d\n", __FUNCTION__, cmd));
4081*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_RESP_TYPE, RESP_TYPE_48);
4082*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_CRC_EN, 1);
4083*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX_EN, 1);
4084*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_DATA_EN, 0);
4085*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_TYPE, CMD_TYPE_NORMAL);
4086*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX, cmd);
4087*4882a593Smuzhiyun break;
4088*4882a593Smuzhiyun
4089*4882a593Smuzhiyun case SDIOH_CMD_14: /* eSD Sleep - Response R1 */
4090*4882a593Smuzhiyun case SDIOH_CMD_11: /* Select card - Response R1 */
4091*4882a593Smuzhiyun sd_data(("%s: CMD%d\n", __FUNCTION__, cmd));
4092*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_RESP_TYPE, RESP_TYPE_48);
4093*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_CRC_EN, 1);
4094*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX_EN, 1);
4095*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_DATA_EN, 0);
4096*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_TYPE, CMD_TYPE_NORMAL);
4097*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX, cmd);
4098*4882a593Smuzhiyun break;
4099*4882a593Smuzhiyun
4100*4882a593Smuzhiyun case SDIOH_CMD_15: /* Set card to inactive state - Response None */
4101*4882a593Smuzhiyun sd_data(("%s: CMD%d\n", __FUNCTION__, cmd));
4102*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_RESP_TYPE, RESP_TYPE_NONE);
4103*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_CRC_EN, 0);
4104*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX_EN, 0);
4105*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_DATA_EN, 0);
4106*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_TYPE, CMD_TYPE_NORMAL);
4107*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX, cmd);
4108*4882a593Smuzhiyun break;
4109*4882a593Smuzhiyun
4110*4882a593Smuzhiyun case SDIOH_CMD_19: /* clock tuning - Response R1 */
4111*4882a593Smuzhiyun sd_data(("%s: CMD%d\n", __FUNCTION__, cmd));
4112*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_RESP_TYPE, RESP_TYPE_48);
4113*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_CRC_EN, 1);
4114*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX_EN, 1);
4115*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_DATA_EN, 1);
4116*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_TYPE, CMD_TYPE_NORMAL);
4117*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX, cmd);
4118*4882a593Smuzhiyun /* Host controller reads 64 byte magic pattern from card
4119*4882a593Smuzhiyun * Hence Direction = 1 ( READ )
4120*4882a593Smuzhiyun */
4121*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_DATA_DIRECTION, 1);
4122*4882a593Smuzhiyun break;
4123*4882a593Smuzhiyun
4124*4882a593Smuzhiyun case SDIOH_CMD_52: /* IO R/W Direct (single byte) - Response R5 */
4125*4882a593Smuzhiyun
4126*4882a593Smuzhiyun sd_data(("%s: CMD52 func(%d) addr(0x%x) %s data(0x%x)\n",
4127*4882a593Smuzhiyun __FUNCTION__,
4128*4882a593Smuzhiyun GFIELD(arg, CMD52_FUNCTION),
4129*4882a593Smuzhiyun GFIELD(arg, CMD52_REG_ADDR),
4130*4882a593Smuzhiyun GFIELD(arg, CMD52_RW_FLAG) ? "W" : "R",
4131*4882a593Smuzhiyun GFIELD(arg, CMD52_DATA)));
4132*4882a593Smuzhiyun
4133*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_RESP_TYPE, RESP_TYPE_48);
4134*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_CRC_EN, 1);
4135*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX_EN, 1);
4136*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_DATA_EN, 0);
4137*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_TYPE, CMD_TYPE_NORMAL);
4138*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX, cmd);
4139*4882a593Smuzhiyun break;
4140*4882a593Smuzhiyun
4141*4882a593Smuzhiyun case SDIOH_CMD_53: /* IO R/W Extended (multiple bytes/blocks) */
4142*4882a593Smuzhiyun
4143*4882a593Smuzhiyun sd_data(("%s: CMD53 func(%d) addr(0x%x) %s mode(%s) cnt(%d), %s\n",
4144*4882a593Smuzhiyun __FUNCTION__,
4145*4882a593Smuzhiyun GFIELD(arg, CMD53_FUNCTION),
4146*4882a593Smuzhiyun GFIELD(arg, CMD53_REG_ADDR),
4147*4882a593Smuzhiyun GFIELD(arg, CMD53_RW_FLAG) ? "W" : "R",
4148*4882a593Smuzhiyun GFIELD(arg, CMD53_BLK_MODE) ? "Block" : "Byte",
4149*4882a593Smuzhiyun GFIELD(arg, CMD53_BYTE_BLK_CNT),
4150*4882a593Smuzhiyun GFIELD(arg, CMD53_OP_CODE) ? "Incrementing addr" : "Single addr"));
4151*4882a593Smuzhiyun
4152*4882a593Smuzhiyun cmd_arg = arg;
4153*4882a593Smuzhiyun xfer_reg = 0;
4154*4882a593Smuzhiyun
4155*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_RESP_TYPE, RESP_TYPE_48);
4156*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_CRC_EN, 1);
4157*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX_EN, 1);
4158*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_DATA_EN, 1);
4159*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_TYPE, CMD_TYPE_NORMAL);
4160*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX, cmd);
4161*4882a593Smuzhiyun
4162*4882a593Smuzhiyun use_dma = USE_DMA(sdioh_info) && GFIELD(cmd_arg, CMD53_BLK_MODE);
4163*4882a593Smuzhiyun
4164*4882a593Smuzhiyun if (GFIELD(cmd_arg, CMD53_BLK_MODE)) {
4165*4882a593Smuzhiyun uint16 blocksize;
4166*4882a593Smuzhiyun uint16 blockcount;
4167*4882a593Smuzhiyun int func;
4168*4882a593Smuzhiyun
4169*4882a593Smuzhiyun ASSERT(sdioh_info->sd_blockmode);
4170*4882a593Smuzhiyun
4171*4882a593Smuzhiyun func = GFIELD(cmd_arg, CMD53_FUNCTION);
4172*4882a593Smuzhiyun blocksize = MIN((int)sdioh_info->data_xfer_count,
4173*4882a593Smuzhiyun sdioh_info->client_block_size[func]);
4174*4882a593Smuzhiyun blockcount = GFIELD(cmd_arg, CMD53_BYTE_BLK_CNT);
4175*4882a593Smuzhiyun
4176*4882a593Smuzhiyun /* data_xfer_cnt is already setup so that for multiblock mode,
4177*4882a593Smuzhiyun * it is the entire buffer length. For non-block or single block,
4178*4882a593Smuzhiyun * it is < 64 bytes
4179*4882a593Smuzhiyun */
4180*4882a593Smuzhiyun if (use_dma) {
4181*4882a593Smuzhiyun switch (sdioh_info->sd_dma_mode) {
4182*4882a593Smuzhiyun case DMA_MODE_SDMA:
4183*4882a593Smuzhiyun sd_dma(("%s: SDMA: SysAddr reg was 0x%x now 0x%x\n",
4184*4882a593Smuzhiyun __FUNCTION__, sdstd_rreg(sdioh_info, SD_SysAddr),
4185*4882a593Smuzhiyun (uint32)sdioh_info->dma_phys));
4186*4882a593Smuzhiyun sdstd_wreg(sdioh_info, SD_SysAddr, sdioh_info->dma_phys);
4187*4882a593Smuzhiyun break;
4188*4882a593Smuzhiyun case DMA_MODE_ADMA1:
4189*4882a593Smuzhiyun case DMA_MODE_ADMA2:
4190*4882a593Smuzhiyun sd_dma(("%s: ADMA: Using ADMA\n", __FUNCTION__));
4191*4882a593Smuzhiyun #ifdef BCMSDIOH_TXGLOM
4192*4882a593Smuzhiyun /* multi-descriptor is currently used only for hc3 */
4193*4882a593Smuzhiyun if ((sdioh_info->glom_info.count != 0) &&
4194*4882a593Smuzhiyun (sdioh_info->txglom_mode == SDPCM_TXGLOM_MDESC)) {
4195*4882a593Smuzhiyun uint32 i = 0;
4196*4882a593Smuzhiyun for (i = 0;
4197*4882a593Smuzhiyun i < sdioh_info->glom_info.count-1;
4198*4882a593Smuzhiyun i++) {
4199*4882a593Smuzhiyun glom_buf_t *glom_info;
4200*4882a593Smuzhiyun glom_info = &(sdioh_info->glom_info);
4201*4882a593Smuzhiyun sd_create_adma_descriptor(sdioh_info,
4202*4882a593Smuzhiyun i,
4203*4882a593Smuzhiyun glom_info->dma_phys_arr[i],
4204*4882a593Smuzhiyun glom_info->nbytes[i],
4205*4882a593Smuzhiyun ADMA2_ATTRIBUTE_VALID |
4206*4882a593Smuzhiyun ADMA2_ATTRIBUTE_ACT_TRAN);
4207*4882a593Smuzhiyun }
4208*4882a593Smuzhiyun
4209*4882a593Smuzhiyun sd_create_adma_descriptor(sdioh_info,
4210*4882a593Smuzhiyun i,
4211*4882a593Smuzhiyun sdioh_info->glom_info.dma_phys_arr[i],
4212*4882a593Smuzhiyun sdioh_info->glom_info.nbytes[i],
4213*4882a593Smuzhiyun ADMA2_ATTRIBUTE_VALID |
4214*4882a593Smuzhiyun ADMA2_ATTRIBUTE_END |
4215*4882a593Smuzhiyun ADMA2_ATTRIBUTE_INT |
4216*4882a593Smuzhiyun ADMA2_ATTRIBUTE_ACT_TRAN);
4217*4882a593Smuzhiyun } else
4218*4882a593Smuzhiyun #endif /* BCMSDIOH_TXGLOM */
4219*4882a593Smuzhiyun {
4220*4882a593Smuzhiyun sd_create_adma_descriptor(sdioh_info, 0,
4221*4882a593Smuzhiyun sdioh_info->dma_phys, blockcount*blocksize,
4222*4882a593Smuzhiyun ADMA2_ATTRIBUTE_VALID | ADMA2_ATTRIBUTE_END |
4223*4882a593Smuzhiyun ADMA2_ATTRIBUTE_INT | ADMA2_ATTRIBUTE_ACT_TRAN);
4224*4882a593Smuzhiyun }
4225*4882a593Smuzhiyun /* Dump descriptor if DMA debugging is enabled. */
4226*4882a593Smuzhiyun if (sd_msglevel & SDH_DMA_VAL) {
4227*4882a593Smuzhiyun sd_dump_adma_dscr(sdioh_info);
4228*4882a593Smuzhiyun }
4229*4882a593Smuzhiyun
4230*4882a593Smuzhiyun sdstd_wreg(sdioh_info, SD_ADMA_SysAddr,
4231*4882a593Smuzhiyun sdioh_info->adma2_dscr_phys);
4232*4882a593Smuzhiyun break;
4233*4882a593Smuzhiyun default:
4234*4882a593Smuzhiyun sd_err(("%s: unsupported DMA mode %d.\n",
4235*4882a593Smuzhiyun __FUNCTION__, sdioh_info->sd_dma_mode));
4236*4882a593Smuzhiyun break;
4237*4882a593Smuzhiyun }
4238*4882a593Smuzhiyun }
4239*4882a593Smuzhiyun
4240*4882a593Smuzhiyun sd_trace(("%s: Setting block count %d, block size %d bytes\n",
4241*4882a593Smuzhiyun __FUNCTION__, blockcount, blocksize));
4242*4882a593Smuzhiyun sdstd_wreg16(sdioh_info, SD_BlockSize, blocksize);
4243*4882a593Smuzhiyun sdstd_wreg16(sdioh_info, SD_BlockCount, blockcount);
4244*4882a593Smuzhiyun
4245*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_DMA_ENABLE, use_dma);
4246*4882a593Smuzhiyun
4247*4882a593Smuzhiyun if (sdioh_info->client_block_size[func] != blocksize)
4248*4882a593Smuzhiyun set_client_block_size(sdioh_info, func, blocksize);
4249*4882a593Smuzhiyun
4250*4882a593Smuzhiyun if (blockcount > 1) {
4251*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_MULTI_BLOCK, 1);
4252*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_BLK_COUNT_EN, 1);
4253*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_CMD_12_EN, 0);
4254*4882a593Smuzhiyun } else {
4255*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_MULTI_BLOCK, 0);
4256*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_BLK_COUNT_EN, 0);
4257*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_CMD_12_EN, 0);
4258*4882a593Smuzhiyun }
4259*4882a593Smuzhiyun
4260*4882a593Smuzhiyun if (GFIELD(cmd_arg, CMD53_RW_FLAG) == SDIOH_XFER_TYPE_READ)
4261*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_DATA_DIRECTION, 1);
4262*4882a593Smuzhiyun else
4263*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_DATA_DIRECTION, 0);
4264*4882a593Smuzhiyun
4265*4882a593Smuzhiyun retries = RETRIES_SMALL;
4266*4882a593Smuzhiyun while (GFIELD(sdstd_rreg(sdioh_info, SD_PresentState),
4267*4882a593Smuzhiyun PRES_DAT_INHIBIT) && --retries) {
4268*4882a593Smuzhiyun sd_err(("%s: Waiting for Data Inhibit cmd = %d\n",
4269*4882a593Smuzhiyun __FUNCTION__, cmd));
4270*4882a593Smuzhiyun #ifdef BCMQT
4271*4882a593Smuzhiyun if (retries != RETRIES_SMALL) {
4272*4882a593Smuzhiyun OSL_SLEEP(SDSTD_WAIT_TIME_MS);
4273*4882a593Smuzhiyun }
4274*4882a593Smuzhiyun #endif /* BCMQT */
4275*4882a593Smuzhiyun }
4276*4882a593Smuzhiyun if (!retries) {
4277*4882a593Smuzhiyun sd_err(("%s: Data Inhibit timeout\n", __FUNCTION__));
4278*4882a593Smuzhiyun if (trap_errs)
4279*4882a593Smuzhiyun ASSERT(0);
4280*4882a593Smuzhiyun return ERROR;
4281*4882a593Smuzhiyun }
4282*4882a593Smuzhiyun
4283*4882a593Smuzhiyun /* Consider deferring this write to the comment below "Deferred Write" */
4284*4882a593Smuzhiyun sdstd_wreg16(sdioh_info, SD_TransferMode, xfer_reg);
4285*4882a593Smuzhiyun
4286*4882a593Smuzhiyun } else { /* Non block mode */
4287*4882a593Smuzhiyun uint16 bytes = GFIELD(cmd_arg, CMD53_BYTE_BLK_CNT);
4288*4882a593Smuzhiyun /* The byte/block count field only has 9 bits,
4289*4882a593Smuzhiyun * so, to do a 512-byte bytemode transfer, this
4290*4882a593Smuzhiyun * field will contain 0, but we need to tell the
4291*4882a593Smuzhiyun * controller we're transferring 512 bytes.
4292*4882a593Smuzhiyun */
4293*4882a593Smuzhiyun if (bytes == 0) bytes = 512;
4294*4882a593Smuzhiyun
4295*4882a593Smuzhiyun if (use_dma)
4296*4882a593Smuzhiyun sdstd_wreg(sdioh_info, SD_SysAddr, sdioh_info->dma_phys);
4297*4882a593Smuzhiyun
4298*4882a593Smuzhiyun /* PCI: Transfer Mode register 0x0c */
4299*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_DMA_ENABLE, bytes <= 4 ? 0 : use_dma);
4300*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_CMD_12_EN, 0);
4301*4882a593Smuzhiyun if (GFIELD(cmd_arg, CMD53_RW_FLAG) == SDIOH_XFER_TYPE_READ)
4302*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_DATA_DIRECTION, 1);
4303*4882a593Smuzhiyun else
4304*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_DATA_DIRECTION, 0);
4305*4882a593Smuzhiyun /* See table 2-8 Host Controller spec ver 1.00 */
4306*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_BLK_COUNT_EN, 0); /* Dont care */
4307*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_MULTI_BLOCK, 0);
4308*4882a593Smuzhiyun
4309*4882a593Smuzhiyun sdstd_wreg16(sdioh_info, SD_BlockSize, bytes);
4310*4882a593Smuzhiyun
4311*4882a593Smuzhiyun sdstd_wreg16(sdioh_info, SD_BlockCount, 1);
4312*4882a593Smuzhiyun
4313*4882a593Smuzhiyun retries = RETRIES_SMALL;
4314*4882a593Smuzhiyun while (GFIELD(sdstd_rreg(sdioh_info, SD_PresentState),
4315*4882a593Smuzhiyun PRES_DAT_INHIBIT) && --retries)
4316*4882a593Smuzhiyun sd_err(("%s: Waiting for Data Inhibit cmd = %d\n",
4317*4882a593Smuzhiyun __FUNCTION__, cmd));
4318*4882a593Smuzhiyun if (!retries) {
4319*4882a593Smuzhiyun sd_err(("%s: Data Inhibit timeout\n", __FUNCTION__));
4320*4882a593Smuzhiyun if (trap_errs)
4321*4882a593Smuzhiyun ASSERT(0);
4322*4882a593Smuzhiyun return ERROR;
4323*4882a593Smuzhiyun }
4324*4882a593Smuzhiyun
4325*4882a593Smuzhiyun /* Consider deferring this write to the comment below "Deferred Write" */
4326*4882a593Smuzhiyun sdstd_wreg16(sdioh_info, SD_TransferMode, xfer_reg);
4327*4882a593Smuzhiyun }
4328*4882a593Smuzhiyun break;
4329*4882a593Smuzhiyun
4330*4882a593Smuzhiyun default:
4331*4882a593Smuzhiyun sd_err(("%s: Unknown command\n", __FUNCTION__));
4332*4882a593Smuzhiyun return ERROR;
4333*4882a593Smuzhiyun }
4334*4882a593Smuzhiyun
4335*4882a593Smuzhiyun if (sdioh_info->sd_mode == SDIOH_MODE_SPI) {
4336*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_CRC_EN, 0);
4337*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX_EN, 0);
4338*4882a593Smuzhiyun }
4339*4882a593Smuzhiyun
4340*4882a593Smuzhiyun /* Setup and issue the SDIO command */
4341*4882a593Smuzhiyun sdstd_wreg(sdioh_info, SD_Arg0, arg);
4342*4882a593Smuzhiyun
4343*4882a593Smuzhiyun /* Deferred Write
4344*4882a593Smuzhiyun * Consider deferring the two writes above until this point in the code.
4345*4882a593Smuzhiyun * The following would do one 32 bit write.
4346*4882a593Smuzhiyun *
4347*4882a593Smuzhiyun * {
4348*4882a593Smuzhiyun * uint32 tmp32 = cmd_reg << 16;
4349*4882a593Smuzhiyun * tmp32 |= xfer_reg;
4350*4882a593Smuzhiyun * sdstd_wreg(sdioh_info, SD_TransferMode, tmp32);
4351*4882a593Smuzhiyun * }
4352*4882a593Smuzhiyun */
4353*4882a593Smuzhiyun
4354*4882a593Smuzhiyun /* Alternate to Deferred Write START */
4355*4882a593Smuzhiyun
4356*4882a593Smuzhiyun /* In response to CMD19 card sends 64 byte magic pattern.
4357*4882a593Smuzhiyun * So SD_BlockSize = 64 & SD_BlockCount = 1
4358*4882a593Smuzhiyun */
4359*4882a593Smuzhiyun if (GFIELD(cmd_reg, CMD_INDEX) == SDIOH_CMD_19) {
4360*4882a593Smuzhiyun sdstd_wreg16(sdioh_info, SD_TransferMode, xfer_reg);
4361*4882a593Smuzhiyun sdstd_wreg16(sdioh_info, SD_BlockSize, 64);
4362*4882a593Smuzhiyun sdstd_wreg16(sdioh_info, SD_BlockCount, 1);
4363*4882a593Smuzhiyun }
4364*4882a593Smuzhiyun sdstd_wreg16(sdioh_info, SD_Command, cmd_reg);
4365*4882a593Smuzhiyun
4366*4882a593Smuzhiyun /* Alternate to Deferred Write END */
4367*4882a593Smuzhiyun
4368*4882a593Smuzhiyun /* If we are in polled mode, wait for the command to complete.
4369*4882a593Smuzhiyun * In interrupt mode, return immediately. The calling function will
4370*4882a593Smuzhiyun * know that the command has completed when the CMDATDONE interrupt
4371*4882a593Smuzhiyun * is asserted
4372*4882a593Smuzhiyun */
4373*4882a593Smuzhiyun if (sdioh_info->polled_mode) {
4374*4882a593Smuzhiyun uint16 int_reg = 0;
4375*4882a593Smuzhiyun retries = RETRIES_LARGE;
4376*4882a593Smuzhiyun
4377*4882a593Smuzhiyun /* For CMD19 no need to wait for cmd completion */
4378*4882a593Smuzhiyun if (GFIELD(cmd_reg, CMD_INDEX) == SDIOH_CMD_19)
4379*4882a593Smuzhiyun return SUCCESS;
4380*4882a593Smuzhiyun
4381*4882a593Smuzhiyun do {
4382*4882a593Smuzhiyun int_reg = sdstd_rreg16(sdioh_info, SD_IntrStatus);
4383*4882a593Smuzhiyun sdstd_os_yield(sdioh_info);
4384*4882a593Smuzhiyun #ifdef BCMQT
4385*4882a593Smuzhiyun if (retries != RETRIES_LARGE) {
4386*4882a593Smuzhiyun OSL_SLEEP(SDSTD_WAIT_TIME_MS);
4387*4882a593Smuzhiyun }
4388*4882a593Smuzhiyun #endif /* BCMQT */
4389*4882a593Smuzhiyun } while (--retries &&
4390*4882a593Smuzhiyun (GFIELD(int_reg, INTSTAT_ERROR_INT) == 0) &&
4391*4882a593Smuzhiyun (GFIELD(int_reg, INTSTAT_CMD_COMPLETE) == 0));
4392*4882a593Smuzhiyun
4393*4882a593Smuzhiyun if (!retries) {
4394*4882a593Smuzhiyun sd_err(("%s: CMD_COMPLETE timeout: intrStatus: 0x%x "
4395*4882a593Smuzhiyun "error stat 0x%x state 0x%x\n",
4396*4882a593Smuzhiyun __FUNCTION__, int_reg,
4397*4882a593Smuzhiyun sdstd_rreg16(sdioh_info, SD_ErrorIntrStatus),
4398*4882a593Smuzhiyun sdstd_rreg(sdioh_info, SD_PresentState)));
4399*4882a593Smuzhiyun
4400*4882a593Smuzhiyun /* Attempt to reset CMD line when we get a CMD timeout */
4401*4882a593Smuzhiyun sdstd_wreg8(sdioh_info, SD_SoftwareReset, SFIELD(0, SW_RESET_CMD, 1));
4402*4882a593Smuzhiyun retries = RETRIES_LARGE;
4403*4882a593Smuzhiyun do {
4404*4882a593Smuzhiyun sd_trace(("%s: waiting for CMD line reset\n", __FUNCTION__));
4405*4882a593Smuzhiyun #ifdef BCMQT
4406*4882a593Smuzhiyun if (retries != RETRIES_LARGE) {
4407*4882a593Smuzhiyun OSL_SLEEP(SDSTD_WAIT_TIME_MS);
4408*4882a593Smuzhiyun }
4409*4882a593Smuzhiyun #endif /* BCMQT */
4410*4882a593Smuzhiyun } while ((GFIELD(sdstd_rreg8(sdioh_info, SD_SoftwareReset),
4411*4882a593Smuzhiyun SW_RESET_CMD)) && retries--);
4412*4882a593Smuzhiyun
4413*4882a593Smuzhiyun if (!retries) {
4414*4882a593Smuzhiyun sd_err(("%s: Timeout waiting for CMD line reset\n", __FUNCTION__));
4415*4882a593Smuzhiyun }
4416*4882a593Smuzhiyun
4417*4882a593Smuzhiyun if (trap_errs)
4418*4882a593Smuzhiyun ASSERT(0);
4419*4882a593Smuzhiyun return (ERROR);
4420*4882a593Smuzhiyun }
4421*4882a593Smuzhiyun
4422*4882a593Smuzhiyun /* Clear Command Complete interrupt */
4423*4882a593Smuzhiyun int_reg = SFIELD(0, INTSTAT_CMD_COMPLETE, 1);
4424*4882a593Smuzhiyun sdstd_wreg16(sdioh_info, SD_IntrStatus, int_reg);
4425*4882a593Smuzhiyun
4426*4882a593Smuzhiyun /* Check for Errors */
4427*4882a593Smuzhiyun if (sdstd_check_errs(sdioh_info, cmd, arg)) {
4428*4882a593Smuzhiyun if (trap_errs)
4429*4882a593Smuzhiyun ASSERT(0);
4430*4882a593Smuzhiyun return ERROR;
4431*4882a593Smuzhiyun }
4432*4882a593Smuzhiyun }
4433*4882a593Smuzhiyun return SUCCESS;
4434*4882a593Smuzhiyun }
4435*4882a593Smuzhiyun
4436*4882a593Smuzhiyun static int
sdstd_card_buf(sdioh_info_t * sd,int rw,int func,bool fifo,uint32 addr,int nbytes,uint32 * data)4437*4882a593Smuzhiyun sdstd_card_buf(sdioh_info_t *sd, int rw, int func, bool fifo, uint32 addr, int nbytes, uint32 *data)
4438*4882a593Smuzhiyun {
4439*4882a593Smuzhiyun int status;
4440*4882a593Smuzhiyun uint32 cmd_arg;
4441*4882a593Smuzhiyun uint32 rsp5;
4442*4882a593Smuzhiyun uint16 int_reg, int_bit;
4443*4882a593Smuzhiyun uint flags;
4444*4882a593Smuzhiyun int num_blocks, blocksize;
4445*4882a593Smuzhiyun bool local_blockmode, local_dma;
4446*4882a593Smuzhiyun bool read = rw == SDIOH_READ ? 1 : 0;
4447*4882a593Smuzhiyun bool local_yield = FALSE;
4448*4882a593Smuzhiyun #ifdef BCMSDIOH_TXGLOM
4449*4882a593Smuzhiyun uint32 i;
4450*4882a593Smuzhiyun uint8 *localbuf = NULL;
4451*4882a593Smuzhiyun #endif // endif
4452*4882a593Smuzhiyun #ifdef BCMQT
4453*4882a593Smuzhiyun int retries;
4454*4882a593Smuzhiyun #endif // endif
4455*4882a593Smuzhiyun
4456*4882a593Smuzhiyun ASSERT(nbytes);
4457*4882a593Smuzhiyun
4458*4882a593Smuzhiyun cmd_arg = 0;
4459*4882a593Smuzhiyun
4460*4882a593Smuzhiyun sd_data(("%s: %s 53 addr 0x%x, len %d bytes, r_cnt %d t_cnt %d\n",
4461*4882a593Smuzhiyun __FUNCTION__, read ? "Rd" : "Wr", addr, nbytes, sd->r_cnt, sd->t_cnt));
4462*4882a593Smuzhiyun
4463*4882a593Smuzhiyun if (read) sd->r_cnt++; else sd->t_cnt++;
4464*4882a593Smuzhiyun
4465*4882a593Smuzhiyun local_blockmode = sd->sd_blockmode;
4466*4882a593Smuzhiyun local_dma = USE_DMA(sd);
4467*4882a593Smuzhiyun
4468*4882a593Smuzhiyun #ifdef BCMSDIOH_TXGLOM
4469*4882a593Smuzhiyun /* If multiple buffers are there, then calculate the nbytes from that */
4470*4882a593Smuzhiyun if (!read && (func == SDIO_FUNC_2) && (sd->glom_info.count != 0)) {
4471*4882a593Smuzhiyun uint32 ii;
4472*4882a593Smuzhiyun nbytes = 0;
4473*4882a593Smuzhiyun for (ii = 0; ii < sd->glom_info.count; ii++) {
4474*4882a593Smuzhiyun nbytes += sd->glom_info.nbytes[ii];
4475*4882a593Smuzhiyun }
4476*4882a593Smuzhiyun ASSERT(nbytes <= sd->alloced_dma_size);
4477*4882a593Smuzhiyun }
4478*4882a593Smuzhiyun #endif // endif
4479*4882a593Smuzhiyun
4480*4882a593Smuzhiyun /* Don't bother with block mode on small xfers */
4481*4882a593Smuzhiyun if (nbytes < sd->client_block_size[func]) {
4482*4882a593Smuzhiyun sd_data(("setting local blockmode to false: nbytes (%d) != block_size (%d)\n",
4483*4882a593Smuzhiyun nbytes, sd->client_block_size[func]));
4484*4882a593Smuzhiyun local_blockmode = FALSE;
4485*4882a593Smuzhiyun local_dma = FALSE;
4486*4882a593Smuzhiyun #ifdef BCMSDIOH_TXGLOM
4487*4882a593Smuzhiyun /* In glommed case, create a single pkt from multiple pkts */
4488*4882a593Smuzhiyun if (!read && (func == SDIO_FUNC_2) && (sd->glom_info.count != 0)) {
4489*4882a593Smuzhiyun uint32 offset = 0;
4490*4882a593Smuzhiyun localbuf = (uint8 *)MALLOC(sd->osh, nbytes);
4491*4882a593Smuzhiyun data = (uint32 *)localbuf;
4492*4882a593Smuzhiyun for (i = 0; i < sd->glom_info.count; i++) {
4493*4882a593Smuzhiyun bcopy(sd->glom_info.dma_buf_arr[i],
4494*4882a593Smuzhiyun ((uint8 *)data + offset),
4495*4882a593Smuzhiyun sd->glom_info.nbytes[i]);
4496*4882a593Smuzhiyun offset += sd->glom_info.nbytes[i];
4497*4882a593Smuzhiyun }
4498*4882a593Smuzhiyun }
4499*4882a593Smuzhiyun #endif // endif
4500*4882a593Smuzhiyun }
4501*4882a593Smuzhiyun
4502*4882a593Smuzhiyun if (local_blockmode) {
4503*4882a593Smuzhiyun blocksize = MIN(sd->client_block_size[func], nbytes);
4504*4882a593Smuzhiyun num_blocks = nbytes/blocksize;
4505*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_BYTE_BLK_CNT, num_blocks);
4506*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_BLK_MODE, 1);
4507*4882a593Smuzhiyun } else {
4508*4882a593Smuzhiyun num_blocks = 1;
4509*4882a593Smuzhiyun blocksize = nbytes;
4510*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_BYTE_BLK_CNT, nbytes);
4511*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_BLK_MODE, 0);
4512*4882a593Smuzhiyun }
4513*4882a593Smuzhiyun
4514*4882a593Smuzhiyun if (local_dma && !read) {
4515*4882a593Smuzhiyun #ifdef BCMSDIOH_TXGLOM
4516*4882a593Smuzhiyun if ((func == SDIO_FUNC_2) && (sd->glom_info.count != 0)) {
4517*4882a593Smuzhiyun /* In case of hc ver 2 DMA_MAP may not work properly due to 4K alignment
4518*4882a593Smuzhiyun * requirements. So copying pkt to 4K aligned pre-allocated pkt.
4519*4882a593Smuzhiyun * Total length should not cross the pre-alloced memory size
4520*4882a593Smuzhiyun */
4521*4882a593Smuzhiyun if (sd->txglom_mode == SDPCM_TXGLOM_CPY) {
4522*4882a593Smuzhiyun uint32 total_bytes = 0;
4523*4882a593Smuzhiyun for (i = 0; i < sd->glom_info.count; i++) {
4524*4882a593Smuzhiyun bcopy(sd->glom_info.dma_buf_arr[i],
4525*4882a593Smuzhiyun (uint8 *)sd->dma_buf + total_bytes,
4526*4882a593Smuzhiyun sd->glom_info.nbytes[i]);
4527*4882a593Smuzhiyun total_bytes += sd->glom_info.nbytes[i];
4528*4882a593Smuzhiyun }
4529*4882a593Smuzhiyun sd_sync_dma(sd, read, total_bytes);
4530*4882a593Smuzhiyun }
4531*4882a593Smuzhiyun } else
4532*4882a593Smuzhiyun #endif /* BCMSDIOH_TXGLOM */
4533*4882a593Smuzhiyun {
4534*4882a593Smuzhiyun bcopy(data, sd->dma_buf, nbytes);
4535*4882a593Smuzhiyun sd_sync_dma(sd, read, nbytes);
4536*4882a593Smuzhiyun }
4537*4882a593Smuzhiyun }
4538*4882a593Smuzhiyun
4539*4882a593Smuzhiyun if (fifo)
4540*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_OP_CODE, 0);
4541*4882a593Smuzhiyun else
4542*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_OP_CODE, 1);
4543*4882a593Smuzhiyun
4544*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_FUNCTION, func);
4545*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_REG_ADDR, addr);
4546*4882a593Smuzhiyun if (read)
4547*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_RW_FLAG, SDIOH_XFER_TYPE_READ);
4548*4882a593Smuzhiyun else
4549*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_RW_FLAG, SDIOH_XFER_TYPE_WRITE);
4550*4882a593Smuzhiyun
4551*4882a593Smuzhiyun sd->data_xfer_count = nbytes;
4552*4882a593Smuzhiyun
4553*4882a593Smuzhiyun /* sdstd_cmd_issue() returns with the command complete bit
4554*4882a593Smuzhiyun * in the ISR already cleared
4555*4882a593Smuzhiyun */
4556*4882a593Smuzhiyun if ((status = sdstd_cmd_issue(sd, local_dma, SDIOH_CMD_53, cmd_arg)) != SUCCESS) {
4557*4882a593Smuzhiyun sd_err(("%s: cmd_issue failed for %s\n", __FUNCTION__, (read ? "read" : "write")));
4558*4882a593Smuzhiyun return status;
4559*4882a593Smuzhiyun }
4560*4882a593Smuzhiyun
4561*4882a593Smuzhiyun sdstd_cmd_getrsp(sd, &rsp5, 1);
4562*4882a593Smuzhiyun
4563*4882a593Smuzhiyun if ((flags = GFIELD(rsp5, RSP5_FLAGS)) != 0x10) {
4564*4882a593Smuzhiyun sd_err(("%s: Rsp5: nbytes %d, dma %d blockmode %d, read %d "
4565*4882a593Smuzhiyun "numblocks %d, blocksize %d\n",
4566*4882a593Smuzhiyun __FUNCTION__, nbytes, local_dma, local_dma, read, num_blocks, blocksize));
4567*4882a593Smuzhiyun
4568*4882a593Smuzhiyun if (flags & 1)
4569*4882a593Smuzhiyun sd_err(("%s: rsp5: Command not accepted: arg out of range 0x%x, "
4570*4882a593Smuzhiyun "bytes %d dma %d\n",
4571*4882a593Smuzhiyun __FUNCTION__, flags, GFIELD(cmd_arg, CMD53_BYTE_BLK_CNT),
4572*4882a593Smuzhiyun GFIELD(cmd_arg, CMD53_BLK_MODE)));
4573*4882a593Smuzhiyun if (flags & 0x8)
4574*4882a593Smuzhiyun sd_err(("%s: Rsp5: General Error\n", __FUNCTION__));
4575*4882a593Smuzhiyun
4576*4882a593Smuzhiyun sd_err(("%s: rsp5 flags = 0x%x, expecting 0x10 returning error\n",
4577*4882a593Smuzhiyun __FUNCTION__, flags));
4578*4882a593Smuzhiyun if (trap_errs)
4579*4882a593Smuzhiyun ASSERT(0);
4580*4882a593Smuzhiyun return ERROR;
4581*4882a593Smuzhiyun }
4582*4882a593Smuzhiyun
4583*4882a593Smuzhiyun if (GFIELD(rsp5, RSP5_STUFF))
4584*4882a593Smuzhiyun sd_err(("%s: rsp5 stuff is 0x%x: expecting 0\n",
4585*4882a593Smuzhiyun __FUNCTION__, GFIELD(rsp5, RSP5_STUFF)));
4586*4882a593Smuzhiyun
4587*4882a593Smuzhiyun #ifdef BCMSDYIELD
4588*4882a593Smuzhiyun local_yield = sd_yieldcpu && ((uint)nbytes >= sd_minyield);
4589*4882a593Smuzhiyun #endif // endif
4590*4882a593Smuzhiyun
4591*4882a593Smuzhiyun if (!local_dma) {
4592*4882a593Smuzhiyun int bytes, ii;
4593*4882a593Smuzhiyun uint32 tmp;
4594*4882a593Smuzhiyun
4595*4882a593Smuzhiyun for (ii = 0; ii < num_blocks; ii++) {
4596*4882a593Smuzhiyun int words;
4597*4882a593Smuzhiyun
4598*4882a593Smuzhiyun /* Decide which status bit we're waiting for */
4599*4882a593Smuzhiyun if (read)
4600*4882a593Smuzhiyun int_bit = SFIELD(0, INTSTAT_BUF_READ_READY, 1);
4601*4882a593Smuzhiyun else
4602*4882a593Smuzhiyun int_bit = SFIELD(0, INTSTAT_BUF_WRITE_READY, 1);
4603*4882a593Smuzhiyun
4604*4882a593Smuzhiyun /* If not on, wait for it (or for xfer error) */
4605*4882a593Smuzhiyun int_reg = sdstd_rreg16(sd, SD_IntrStatus);
4606*4882a593Smuzhiyun #ifdef BCMQT
4607*4882a593Smuzhiyun retries = RETRIES_LARGE;
4608*4882a593Smuzhiyun while (!(int_reg & int_bit) && --retries) {
4609*4882a593Smuzhiyun OSL_SLEEP(SDSTD_WAIT_TIME_MS);
4610*4882a593Smuzhiyun int_reg = sdstd_rreg16(sd, SD_IntrStatus);
4611*4882a593Smuzhiyun }
4612*4882a593Smuzhiyun #endif // endif
4613*4882a593Smuzhiyun if (!(int_reg & int_bit)) {
4614*4882a593Smuzhiyun status = sdstd_waitbits(sd, int_bit, ERRINT_TRANSFER_ERRS,
4615*4882a593Smuzhiyun local_yield, &int_reg);
4616*4882a593Smuzhiyun switch (status) {
4617*4882a593Smuzhiyun case -1:
4618*4882a593Smuzhiyun sd_err(("%s: pio interrupted\n", __FUNCTION__));
4619*4882a593Smuzhiyun return ERROR;
4620*4882a593Smuzhiyun case -2:
4621*4882a593Smuzhiyun sd_err(("%s: pio timeout waiting for interrupt\n",
4622*4882a593Smuzhiyun __FUNCTION__));
4623*4882a593Smuzhiyun return ERROR;
4624*4882a593Smuzhiyun }
4625*4882a593Smuzhiyun }
4626*4882a593Smuzhiyun /* Confirm we got the bit w/o error */
4627*4882a593Smuzhiyun if (!(int_reg & int_bit) || GFIELD(int_reg, INTSTAT_ERROR_INT)) {
4628*4882a593Smuzhiyun sd_err(("%s: Error or timeout for Buf_%s_Ready: intStat: 0x%x "
4629*4882a593Smuzhiyun "errint: 0x%x PresentState 0x%x\n",
4630*4882a593Smuzhiyun __FUNCTION__, read ? "Read" : "Write", int_reg,
4631*4882a593Smuzhiyun sdstd_rreg16(sd, SD_ErrorIntrStatus),
4632*4882a593Smuzhiyun sdstd_rreg(sd, SD_PresentState)));
4633*4882a593Smuzhiyun sdstd_dumpregs(sd);
4634*4882a593Smuzhiyun sdstd_check_errs(sd, SDIOH_CMD_53, cmd_arg);
4635*4882a593Smuzhiyun return (ERROR);
4636*4882a593Smuzhiyun }
4637*4882a593Smuzhiyun
4638*4882a593Smuzhiyun /* Clear Buf Ready bit */
4639*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatus, int_bit);
4640*4882a593Smuzhiyun
4641*4882a593Smuzhiyun /* At this point we have Buffer Ready, write the data 4 bytes at a time */
4642*4882a593Smuzhiyun for (words = blocksize/4; words; words--) {
4643*4882a593Smuzhiyun if (read)
4644*4882a593Smuzhiyun *data = sdstd_rreg(sd, SD_BufferDataPort0);
4645*4882a593Smuzhiyun else
4646*4882a593Smuzhiyun sdstd_wreg(sd, SD_BufferDataPort0, *data);
4647*4882a593Smuzhiyun data++;
4648*4882a593Smuzhiyun }
4649*4882a593Smuzhiyun
4650*4882a593Smuzhiyun bytes = blocksize % 4;
4651*4882a593Smuzhiyun
4652*4882a593Smuzhiyun /* If no leftover bytes, go to next block */
4653*4882a593Smuzhiyun if (!bytes)
4654*4882a593Smuzhiyun continue;
4655*4882a593Smuzhiyun
4656*4882a593Smuzhiyun switch (bytes) {
4657*4882a593Smuzhiyun case 1:
4658*4882a593Smuzhiyun /* R/W 8 bits */
4659*4882a593Smuzhiyun if (read)
4660*4882a593Smuzhiyun *(data++) = (uint32)(sdstd_rreg8(sd, SD_BufferDataPort0));
4661*4882a593Smuzhiyun else
4662*4882a593Smuzhiyun sdstd_wreg8(sd, SD_BufferDataPort0,
4663*4882a593Smuzhiyun (uint8)(*(data++) & 0xff));
4664*4882a593Smuzhiyun break;
4665*4882a593Smuzhiyun case 2:
4666*4882a593Smuzhiyun /* R/W 16 bits */
4667*4882a593Smuzhiyun if (read)
4668*4882a593Smuzhiyun *(data++) = (uint32)sdstd_rreg16(sd, SD_BufferDataPort0);
4669*4882a593Smuzhiyun else
4670*4882a593Smuzhiyun sdstd_wreg16(sd, SD_BufferDataPort0, (uint16)(*(data++)));
4671*4882a593Smuzhiyun break;
4672*4882a593Smuzhiyun case 3:
4673*4882a593Smuzhiyun /* R/W 24 bits:
4674*4882a593Smuzhiyun * SD_BufferDataPort0[0-15] | SD_BufferDataPort1[16-23]
4675*4882a593Smuzhiyun */
4676*4882a593Smuzhiyun if (read) {
4677*4882a593Smuzhiyun tmp = (uint32)sdstd_rreg16(sd, SD_BufferDataPort0);
4678*4882a593Smuzhiyun tmp |= ((uint32)(sdstd_rreg8(sd,
4679*4882a593Smuzhiyun SD_BufferDataPort1)) << 16);
4680*4882a593Smuzhiyun *(data++) = tmp;
4681*4882a593Smuzhiyun } else {
4682*4882a593Smuzhiyun tmp = *(data++);
4683*4882a593Smuzhiyun sdstd_wreg16(sd, SD_BufferDataPort0, (uint16)tmp & 0xffff);
4684*4882a593Smuzhiyun sdstd_wreg8(sd, SD_BufferDataPort1,
4685*4882a593Smuzhiyun (uint8)((tmp >> 16) & 0xff));
4686*4882a593Smuzhiyun }
4687*4882a593Smuzhiyun break;
4688*4882a593Smuzhiyun default:
4689*4882a593Smuzhiyun sd_err(("%s: Unexpected bytes leftover %d\n",
4690*4882a593Smuzhiyun __FUNCTION__, bytes));
4691*4882a593Smuzhiyun ASSERT(0);
4692*4882a593Smuzhiyun break;
4693*4882a593Smuzhiyun }
4694*4882a593Smuzhiyun }
4695*4882a593Smuzhiyun } /* End PIO processing */
4696*4882a593Smuzhiyun
4697*4882a593Smuzhiyun /* Wait for Transfer Complete or Transfer Error */
4698*4882a593Smuzhiyun int_bit = SFIELD(0, INTSTAT_XFER_COMPLETE, 1);
4699*4882a593Smuzhiyun
4700*4882a593Smuzhiyun /* If not on, wait for it (or for xfer error) */
4701*4882a593Smuzhiyun int_reg = sdstd_rreg16(sd, SD_IntrStatus);
4702*4882a593Smuzhiyun #ifdef BCMQT
4703*4882a593Smuzhiyun retries = RETRIES_LARGE;
4704*4882a593Smuzhiyun while (!(int_reg & int_bit) && --retries) {
4705*4882a593Smuzhiyun OSL_SLEEP(SDSTD_WAIT_TIME_MS);
4706*4882a593Smuzhiyun int_reg = sdstd_rreg16(sd, SD_IntrStatus);
4707*4882a593Smuzhiyun }
4708*4882a593Smuzhiyun #endif // endif
4709*4882a593Smuzhiyun if (!(int_reg & int_bit)) {
4710*4882a593Smuzhiyun status = sdstd_waitbits(sd, int_bit, ERRINT_TRANSFER_ERRS, local_yield, &int_reg);
4711*4882a593Smuzhiyun switch (status) {
4712*4882a593Smuzhiyun case -1:
4713*4882a593Smuzhiyun sd_err(("%s: interrupted\n", __FUNCTION__));
4714*4882a593Smuzhiyun return ERROR;
4715*4882a593Smuzhiyun case -2:
4716*4882a593Smuzhiyun sd_err(("%s: timeout waiting for interrupt\n", __FUNCTION__));
4717*4882a593Smuzhiyun return ERROR;
4718*4882a593Smuzhiyun }
4719*4882a593Smuzhiyun }
4720*4882a593Smuzhiyun
4721*4882a593Smuzhiyun /* Check for any errors from the data phase */
4722*4882a593Smuzhiyun if (sdstd_check_errs(sd, SDIOH_CMD_53, cmd_arg))
4723*4882a593Smuzhiyun return ERROR;
4724*4882a593Smuzhiyun
4725*4882a593Smuzhiyun /* May have gotten a software timeout if not blocking? */
4726*4882a593Smuzhiyun int_reg = sdstd_rreg16(sd, SD_IntrStatus);
4727*4882a593Smuzhiyun if (!(int_reg & int_bit)) {
4728*4882a593Smuzhiyun sd_err(("%s: Error or Timeout for xfer complete; %s, dma %d, State 0x%08x, "
4729*4882a593Smuzhiyun "intr 0x%04x, Err 0x%04x, len = %d, rcnt %d, tcnt %d\n",
4730*4882a593Smuzhiyun __FUNCTION__, read ? "R" : "W", local_dma,
4731*4882a593Smuzhiyun sdstd_rreg(sd, SD_PresentState), int_reg,
4732*4882a593Smuzhiyun sdstd_rreg16(sd, SD_ErrorIntrStatus), nbytes,
4733*4882a593Smuzhiyun sd->r_cnt, sd->t_cnt));
4734*4882a593Smuzhiyun sdstd_dumpregs(sd);
4735*4882a593Smuzhiyun return ERROR;
4736*4882a593Smuzhiyun }
4737*4882a593Smuzhiyun
4738*4882a593Smuzhiyun /* Clear the status bits */
4739*4882a593Smuzhiyun int_reg = int_bit;
4740*4882a593Smuzhiyun if (local_dma) {
4741*4882a593Smuzhiyun /* DMA Complete */
4742*4882a593Smuzhiyun /* Reads in particular don't have DMA_COMPLETE set */
4743*4882a593Smuzhiyun int_reg = SFIELD(int_reg, INTSTAT_DMA_INT, 1);
4744*4882a593Smuzhiyun }
4745*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatus, int_reg);
4746*4882a593Smuzhiyun
4747*4882a593Smuzhiyun /* Fetch data */
4748*4882a593Smuzhiyun if (local_dma && read) {
4749*4882a593Smuzhiyun sd_sync_dma(sd, read, nbytes);
4750*4882a593Smuzhiyun bcopy(sd->dma_buf, data, nbytes);
4751*4882a593Smuzhiyun }
4752*4882a593Smuzhiyun #ifdef BCMSDIOH_TXGLOM
4753*4882a593Smuzhiyun if (localbuf)
4754*4882a593Smuzhiyun MFREE(sd->osh, localbuf, nbytes);
4755*4882a593Smuzhiyun #endif // endif
4756*4882a593Smuzhiyun return SUCCESS;
4757*4882a593Smuzhiyun }
4758*4882a593Smuzhiyun
4759*4882a593Smuzhiyun static int
set_client_block_size(sdioh_info_t * sd,int func,int block_size)4760*4882a593Smuzhiyun set_client_block_size(sdioh_info_t *sd, int func, int block_size)
4761*4882a593Smuzhiyun {
4762*4882a593Smuzhiyun int base;
4763*4882a593Smuzhiyun int err = 0;
4764*4882a593Smuzhiyun
4765*4882a593Smuzhiyun if (func == 1)
4766*4882a593Smuzhiyun block_size = MIN(sd_f1_blocksize, block_size);
4767*4882a593Smuzhiyun
4768*4882a593Smuzhiyun sd_err(("%s: Setting block size %d, func %d\n", __FUNCTION__, block_size, func));
4769*4882a593Smuzhiyun sd->client_block_size[func] = block_size;
4770*4882a593Smuzhiyun
4771*4882a593Smuzhiyun /* Set the block size in the SDIO Card register */
4772*4882a593Smuzhiyun base = func * SDIOD_FBR_SIZE;
4773*4882a593Smuzhiyun err = sdstd_card_regwrite(sd, 0, base+SDIOD_CCCR_BLKSIZE_0, 1, block_size & 0xff);
4774*4882a593Smuzhiyun if (!err) {
4775*4882a593Smuzhiyun err = sdstd_card_regwrite(sd, 0, base+SDIOD_CCCR_BLKSIZE_1, 1,
4776*4882a593Smuzhiyun (block_size >> 8) & 0xff);
4777*4882a593Smuzhiyun }
4778*4882a593Smuzhiyun
4779*4882a593Smuzhiyun /* Do not set the block size in the SDIO Host register, that
4780*4882a593Smuzhiyun * is func dependent and will get done on an individual
4781*4882a593Smuzhiyun * transaction basis
4782*4882a593Smuzhiyun */
4783*4882a593Smuzhiyun
4784*4882a593Smuzhiyun return (err ? BCME_SDIO_ERROR : 0);
4785*4882a593Smuzhiyun }
4786*4882a593Smuzhiyun
4787*4882a593Smuzhiyun /* Reset and re-initialize the device */
4788*4882a593Smuzhiyun int
sdioh_sdio_reset(sdioh_info_t * si)4789*4882a593Smuzhiyun sdioh_sdio_reset(sdioh_info_t *si)
4790*4882a593Smuzhiyun {
4791*4882a593Smuzhiyun uint8 hreg;
4792*4882a593Smuzhiyun
4793*4882a593Smuzhiyun /* Reset the attached device (use slower clock for safety) */
4794*4882a593Smuzhiyun if (!sdstd_start_clock(si, 128)) {
4795*4882a593Smuzhiyun sd_err(("set clock failed!\n"));
4796*4882a593Smuzhiyun return ERROR;
4797*4882a593Smuzhiyun }
4798*4882a593Smuzhiyun sdstd_reset(si, 0, 1);
4799*4882a593Smuzhiyun
4800*4882a593Smuzhiyun /* Reset portions of the host state accordingly */
4801*4882a593Smuzhiyun hreg = sdstd_rreg8(si, SD_HostCntrl);
4802*4882a593Smuzhiyun hreg = SFIELD(hreg, HOST_HI_SPEED_EN, 0);
4803*4882a593Smuzhiyun hreg = SFIELD(hreg, HOST_DATA_WIDTH, 0);
4804*4882a593Smuzhiyun si->sd_mode = SDIOH_MODE_SD1;
4805*4882a593Smuzhiyun
4806*4882a593Smuzhiyun /* Reinitialize the card */
4807*4882a593Smuzhiyun si->card_init_done = FALSE;
4808*4882a593Smuzhiyun return sdstd_client_init(si);
4809*4882a593Smuzhiyun }
4810*4882a593Smuzhiyun
4811*4882a593Smuzhiyun static void
sd_map_dma(sdioh_info_t * sd)4812*4882a593Smuzhiyun sd_map_dma(sdioh_info_t * sd)
4813*4882a593Smuzhiyun {
4814*4882a593Smuzhiyun
4815*4882a593Smuzhiyun int alloced;
4816*4882a593Smuzhiyun void *va;
4817*4882a593Smuzhiyun uint dma_buf_size = SD_PAGE;
4818*4882a593Smuzhiyun
4819*4882a593Smuzhiyun #ifdef BCMSDIOH_TXGLOM
4820*4882a593Smuzhiyun /* There is no alignment requirement for HC3 */
4821*4882a593Smuzhiyun if ((sd->version == HOST_CONTR_VER_3) && sd_txglom) {
4822*4882a593Smuzhiyun /* Max glom packet length is 64KB */
4823*4882a593Smuzhiyun dma_buf_size = SD_PAGE * 16;
4824*4882a593Smuzhiyun }
4825*4882a593Smuzhiyun #endif // endif
4826*4882a593Smuzhiyun
4827*4882a593Smuzhiyun alloced = 0;
4828*4882a593Smuzhiyun if ((va = DMA_ALLOC_CONSISTENT(sd->osh, dma_buf_size, SD_PAGE_BITS, &alloced,
4829*4882a593Smuzhiyun &sd->dma_start_phys, 0x12)) == NULL) {
4830*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_NONE;
4831*4882a593Smuzhiyun sd->dma_start_buf = 0;
4832*4882a593Smuzhiyun sd->dma_buf = (void *)0;
4833*4882a593Smuzhiyun sd->dma_phys = 0;
4834*4882a593Smuzhiyun sd->alloced_dma_size = 0;
4835*4882a593Smuzhiyun sd_err(("%s: DMA_ALLOC failed. Disabling DMA support.\n", __FUNCTION__));
4836*4882a593Smuzhiyun } else {
4837*4882a593Smuzhiyun sd->dma_start_buf = va;
4838*4882a593Smuzhiyun sd->dma_buf = (void *)ROUNDUP((uintptr)va, SD_PAGE);
4839*4882a593Smuzhiyun sd->dma_phys = ROUNDUP((sd->dma_start_phys), SD_PAGE);
4840*4882a593Smuzhiyun sd->alloced_dma_size = alloced;
4841*4882a593Smuzhiyun sd_err(("%s: Mapped DMA Buffer %dbytes @virt/phys: %p/0x%lx\n",
4842*4882a593Smuzhiyun __FUNCTION__, sd->alloced_dma_size, sd->dma_buf, sd->dma_phys));
4843*4882a593Smuzhiyun sd_fill_dma_data_buf(sd, 0xA5);
4844*4882a593Smuzhiyun }
4845*4882a593Smuzhiyun
4846*4882a593Smuzhiyun if ((va = DMA_ALLOC_CONSISTENT(sd->osh, SD_PAGE, SD_PAGE_BITS, &alloced,
4847*4882a593Smuzhiyun &sd->adma2_dscr_start_phys, 0x12)) == NULL) {
4848*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_NONE;
4849*4882a593Smuzhiyun sd->adma2_dscr_start_buf = 0;
4850*4882a593Smuzhiyun sd->adma2_dscr_buf = (void *)0;
4851*4882a593Smuzhiyun sd->adma2_dscr_phys = 0;
4852*4882a593Smuzhiyun sd->alloced_adma2_dscr_size = 0;
4853*4882a593Smuzhiyun sd_err(("%s: DMA_ALLOC failed for descriptor buffer. "
4854*4882a593Smuzhiyun "Disabling DMA support.\n", __FUNCTION__));
4855*4882a593Smuzhiyun } else {
4856*4882a593Smuzhiyun sd->adma2_dscr_start_buf = va;
4857*4882a593Smuzhiyun sd->adma2_dscr_buf = (void *)ROUNDUP((uintptr)va, SD_PAGE);
4858*4882a593Smuzhiyun sd->adma2_dscr_phys = ROUNDUP((sd->adma2_dscr_start_phys), SD_PAGE);
4859*4882a593Smuzhiyun sd->alloced_adma2_dscr_size = alloced;
4860*4882a593Smuzhiyun sd_err(("%s: Mapped ADMA2 Descriptor Buffer %dbytes @virt/phys: %p/0x%lx\n",
4861*4882a593Smuzhiyun __FUNCTION__, sd->alloced_adma2_dscr_size, sd->adma2_dscr_buf,
4862*4882a593Smuzhiyun sd->adma2_dscr_phys));
4863*4882a593Smuzhiyun sd_clear_adma_dscr_buf(sd);
4864*4882a593Smuzhiyun }
4865*4882a593Smuzhiyun }
4866*4882a593Smuzhiyun
4867*4882a593Smuzhiyun static void
sd_unmap_dma(sdioh_info_t * sd)4868*4882a593Smuzhiyun sd_unmap_dma(sdioh_info_t * sd)
4869*4882a593Smuzhiyun {
4870*4882a593Smuzhiyun if (sd->dma_start_buf) {
4871*4882a593Smuzhiyun DMA_FREE_CONSISTENT(sd->osh, sd->dma_start_buf, sd->alloced_dma_size,
4872*4882a593Smuzhiyun sd->dma_start_phys, 0x12);
4873*4882a593Smuzhiyun }
4874*4882a593Smuzhiyun
4875*4882a593Smuzhiyun if (sd->adma2_dscr_start_buf) {
4876*4882a593Smuzhiyun DMA_FREE_CONSISTENT(sd->osh, sd->adma2_dscr_start_buf, sd->alloced_adma2_dscr_size,
4877*4882a593Smuzhiyun sd->adma2_dscr_start_phys, 0x12);
4878*4882a593Smuzhiyun }
4879*4882a593Smuzhiyun }
4880*4882a593Smuzhiyun
4881*4882a593Smuzhiyun static void
sd_clear_adma_dscr_buf(sdioh_info_t * sd)4882*4882a593Smuzhiyun sd_clear_adma_dscr_buf(sdioh_info_t *sd)
4883*4882a593Smuzhiyun {
4884*4882a593Smuzhiyun bzero((char *)sd->adma2_dscr_buf, SD_PAGE);
4885*4882a593Smuzhiyun sd_dump_adma_dscr(sd);
4886*4882a593Smuzhiyun }
4887*4882a593Smuzhiyun
4888*4882a593Smuzhiyun static void
sd_fill_dma_data_buf(sdioh_info_t * sd,uint8 data)4889*4882a593Smuzhiyun sd_fill_dma_data_buf(sdioh_info_t *sd, uint8 data)
4890*4882a593Smuzhiyun {
4891*4882a593Smuzhiyun memset((char *)sd->dma_buf, data, SD_PAGE);
4892*4882a593Smuzhiyun }
4893*4882a593Smuzhiyun
4894*4882a593Smuzhiyun static void
sd_create_adma_descriptor(sdioh_info_t * sd,uint32 index,uint32 addr_phys,uint16 length,uint16 flags)4895*4882a593Smuzhiyun sd_create_adma_descriptor(sdioh_info_t *sd, uint32 index,
4896*4882a593Smuzhiyun uint32 addr_phys, uint16 length, uint16 flags)
4897*4882a593Smuzhiyun {
4898*4882a593Smuzhiyun adma2_dscr_32b_t *adma2_dscr_table;
4899*4882a593Smuzhiyun adma1_dscr_t *adma1_dscr_table;
4900*4882a593Smuzhiyun
4901*4882a593Smuzhiyun adma2_dscr_table = sd->adma2_dscr_buf;
4902*4882a593Smuzhiyun adma1_dscr_table = sd->adma2_dscr_buf;
4903*4882a593Smuzhiyun
4904*4882a593Smuzhiyun switch (sd->sd_dma_mode) {
4905*4882a593Smuzhiyun case DMA_MODE_ADMA2:
4906*4882a593Smuzhiyun sd_dma(("%s: creating ADMA2 descriptor for index %d\n",
4907*4882a593Smuzhiyun __FUNCTION__, index));
4908*4882a593Smuzhiyun
4909*4882a593Smuzhiyun adma2_dscr_table[index].phys_addr = addr_phys;
4910*4882a593Smuzhiyun adma2_dscr_table[index].len_attr = length << 16;
4911*4882a593Smuzhiyun adma2_dscr_table[index].len_attr |= flags;
4912*4882a593Smuzhiyun break;
4913*4882a593Smuzhiyun case DMA_MODE_ADMA1:
4914*4882a593Smuzhiyun /* ADMA1 requires two descriptors, one for len
4915*4882a593Smuzhiyun * and the other for data transfer
4916*4882a593Smuzhiyun */
4917*4882a593Smuzhiyun index <<= 1;
4918*4882a593Smuzhiyun
4919*4882a593Smuzhiyun sd_dma(("%s: creating ADMA1 descriptor for index %d\n",
4920*4882a593Smuzhiyun __FUNCTION__, index));
4921*4882a593Smuzhiyun
4922*4882a593Smuzhiyun adma1_dscr_table[index].phys_addr_attr = length << 12;
4923*4882a593Smuzhiyun adma1_dscr_table[index].phys_addr_attr |= (ADMA1_ATTRIBUTE_ACT_SET |
4924*4882a593Smuzhiyun ADMA2_ATTRIBUTE_VALID);
4925*4882a593Smuzhiyun adma1_dscr_table[index+1].phys_addr_attr = addr_phys & 0xFFFFF000;
4926*4882a593Smuzhiyun adma1_dscr_table[index+1].phys_addr_attr |= (flags & 0x3f);
4927*4882a593Smuzhiyun break;
4928*4882a593Smuzhiyun default:
4929*4882a593Smuzhiyun sd_err(("%s: cannot create ADMA descriptor for DMA mode %d\n",
4930*4882a593Smuzhiyun __FUNCTION__, sd->sd_dma_mode));
4931*4882a593Smuzhiyun break;
4932*4882a593Smuzhiyun }
4933*4882a593Smuzhiyun }
4934*4882a593Smuzhiyun
4935*4882a593Smuzhiyun static void
sd_dump_adma_dscr(sdioh_info_t * sd)4936*4882a593Smuzhiyun sd_dump_adma_dscr(sdioh_info_t *sd)
4937*4882a593Smuzhiyun {
4938*4882a593Smuzhiyun adma2_dscr_32b_t *adma2_dscr_table;
4939*4882a593Smuzhiyun adma1_dscr_t *adma1_dscr_table;
4940*4882a593Smuzhiyun uint32 i = 0;
4941*4882a593Smuzhiyun uint16 flags;
4942*4882a593Smuzhiyun char flags_str[32];
4943*4882a593Smuzhiyun
4944*4882a593Smuzhiyun ASSERT(sd->adma2_dscr_buf != NULL);
4945*4882a593Smuzhiyun
4946*4882a593Smuzhiyun adma2_dscr_table = sd->adma2_dscr_buf;
4947*4882a593Smuzhiyun adma1_dscr_table = sd->adma2_dscr_buf;
4948*4882a593Smuzhiyun
4949*4882a593Smuzhiyun switch (sd->sd_dma_mode) {
4950*4882a593Smuzhiyun case DMA_MODE_ADMA2:
4951*4882a593Smuzhiyun sd_err(("ADMA2 Descriptor Table (%dbytes) @virt/phys: %p/0x%lx\n",
4952*4882a593Smuzhiyun SD_PAGE, sd->adma2_dscr_buf, sd->adma2_dscr_phys));
4953*4882a593Smuzhiyun sd_err((" #[Descr VA ] Buffer PA | Len | Flags (5:4 2 1 0)"
4954*4882a593Smuzhiyun " |\n"));
4955*4882a593Smuzhiyun while (adma2_dscr_table->len_attr & ADMA2_ATTRIBUTE_VALID) {
4956*4882a593Smuzhiyun flags = adma2_dscr_table->len_attr & 0xFFFF;
4957*4882a593Smuzhiyun sprintf(flags_str, "%s%s%s%s",
4958*4882a593Smuzhiyun ((flags & ADMA2_ATTRIBUTE_ACT_LINK) ==
4959*4882a593Smuzhiyun ADMA2_ATTRIBUTE_ACT_LINK) ? "LINK " :
4960*4882a593Smuzhiyun ((flags & ADMA2_ATTRIBUTE_ACT_LINK) ==
4961*4882a593Smuzhiyun ADMA2_ATTRIBUTE_ACT_TRAN) ? "TRAN " :
4962*4882a593Smuzhiyun ((flags & ADMA2_ATTRIBUTE_ACT_LINK) ==
4963*4882a593Smuzhiyun ADMA2_ATTRIBUTE_ACT_NOP) ? "NOP " : "RSV ",
4964*4882a593Smuzhiyun (flags & ADMA2_ATTRIBUTE_INT ? "INT " : " "),
4965*4882a593Smuzhiyun (flags & ADMA2_ATTRIBUTE_END ? "END " : " "),
4966*4882a593Smuzhiyun (flags & ADMA2_ATTRIBUTE_VALID ? "VALID" : ""));
4967*4882a593Smuzhiyun sd_err(("%2d[0x%p]: 0x%08x | 0x%04x | 0x%04x (%s) |\n",
4968*4882a593Smuzhiyun i, adma2_dscr_table, adma2_dscr_table->phys_addr,
4969*4882a593Smuzhiyun adma2_dscr_table->len_attr >> 16, flags, flags_str));
4970*4882a593Smuzhiyun i++;
4971*4882a593Smuzhiyun
4972*4882a593Smuzhiyun /* Follow LINK descriptors or skip to next. */
4973*4882a593Smuzhiyun if ((flags & ADMA2_ATTRIBUTE_ACT_LINK) ==
4974*4882a593Smuzhiyun ADMA2_ATTRIBUTE_ACT_LINK) {
4975*4882a593Smuzhiyun adma2_dscr_table = phys_to_virt(
4976*4882a593Smuzhiyun adma2_dscr_table->phys_addr);
4977*4882a593Smuzhiyun } else {
4978*4882a593Smuzhiyun adma2_dscr_table++;
4979*4882a593Smuzhiyun }
4980*4882a593Smuzhiyun
4981*4882a593Smuzhiyun }
4982*4882a593Smuzhiyun break;
4983*4882a593Smuzhiyun case DMA_MODE_ADMA1:
4984*4882a593Smuzhiyun sd_err(("ADMA1 Descriptor Table (%dbytes) @virt/phys: %p/0x%lx\n",
4985*4882a593Smuzhiyun SD_PAGE, sd->adma2_dscr_buf, sd->adma2_dscr_phys));
4986*4882a593Smuzhiyun sd_err((" #[Descr VA ] Buffer PA | Flags (5:4 2 1 0) |\n"));
4987*4882a593Smuzhiyun
4988*4882a593Smuzhiyun for (i = 0; adma1_dscr_table->phys_addr_attr & ADMA2_ATTRIBUTE_VALID; i++) {
4989*4882a593Smuzhiyun flags = adma1_dscr_table->phys_addr_attr & 0x3F;
4990*4882a593Smuzhiyun sprintf(flags_str, "%s%s%s%s",
4991*4882a593Smuzhiyun ((flags & ADMA2_ATTRIBUTE_ACT_LINK) ==
4992*4882a593Smuzhiyun ADMA2_ATTRIBUTE_ACT_LINK) ? "LINK " :
4993*4882a593Smuzhiyun ((flags & ADMA2_ATTRIBUTE_ACT_LINK) ==
4994*4882a593Smuzhiyun ADMA2_ATTRIBUTE_ACT_TRAN) ? "TRAN " :
4995*4882a593Smuzhiyun ((flags & ADMA2_ATTRIBUTE_ACT_LINK) ==
4996*4882a593Smuzhiyun ADMA2_ATTRIBUTE_ACT_NOP) ? "NOP " : "SET ",
4997*4882a593Smuzhiyun (flags & ADMA2_ATTRIBUTE_INT ? "INT " : " "),
4998*4882a593Smuzhiyun (flags & ADMA2_ATTRIBUTE_END ? "END " : " "),
4999*4882a593Smuzhiyun (flags & ADMA2_ATTRIBUTE_VALID ? "VALID" : ""));
5000*4882a593Smuzhiyun sd_err(("%2d[0x%p]: 0x%08x | 0x%04x | (%s) |\n",
5001*4882a593Smuzhiyun i, adma1_dscr_table,
5002*4882a593Smuzhiyun adma1_dscr_table->phys_addr_attr & 0xFFFFF000,
5003*4882a593Smuzhiyun flags, flags_str));
5004*4882a593Smuzhiyun
5005*4882a593Smuzhiyun /* Follow LINK descriptors or skip to next. */
5006*4882a593Smuzhiyun if ((flags & ADMA2_ATTRIBUTE_ACT_LINK) ==
5007*4882a593Smuzhiyun ADMA2_ATTRIBUTE_ACT_LINK) {
5008*4882a593Smuzhiyun adma1_dscr_table = phys_to_virt(
5009*4882a593Smuzhiyun adma1_dscr_table->phys_addr_attr & 0xFFFFF000);
5010*4882a593Smuzhiyun } else {
5011*4882a593Smuzhiyun adma1_dscr_table++;
5012*4882a593Smuzhiyun }
5013*4882a593Smuzhiyun }
5014*4882a593Smuzhiyun break;
5015*4882a593Smuzhiyun default:
5016*4882a593Smuzhiyun sd_err(("Unknown DMA Descriptor Table Format.\n"));
5017*4882a593Smuzhiyun break;
5018*4882a593Smuzhiyun }
5019*4882a593Smuzhiyun }
5020*4882a593Smuzhiyun
5021*4882a593Smuzhiyun static void
sdstd_dumpregs(sdioh_info_t * sd)5022*4882a593Smuzhiyun sdstd_dumpregs(sdioh_info_t *sd)
5023*4882a593Smuzhiyun {
5024*4882a593Smuzhiyun sd_err(("IntrStatus: 0x%04x ErrorIntrStatus 0x%04x\n",
5025*4882a593Smuzhiyun sdstd_rreg16(sd, SD_IntrStatus),
5026*4882a593Smuzhiyun sdstd_rreg16(sd, SD_ErrorIntrStatus)));
5027*4882a593Smuzhiyun sd_err(("IntrStatusEnable: 0x%04x ErrorIntrStatusEnable 0x%04x\n",
5028*4882a593Smuzhiyun sdstd_rreg16(sd, SD_IntrStatusEnable),
5029*4882a593Smuzhiyun sdstd_rreg16(sd, SD_ErrorIntrStatusEnable)));
5030*4882a593Smuzhiyun sd_err(("IntrSignalEnable: 0x%04x ErrorIntrSignalEnable 0x%04x\n",
5031*4882a593Smuzhiyun sdstd_rreg16(sd, SD_IntrSignalEnable),
5032*4882a593Smuzhiyun sdstd_rreg16(sd, SD_ErrorIntrSignalEnable)));
5033*4882a593Smuzhiyun }
5034