xref: /OK3568_Linux_fs/external/rkwifibt/drivers/infineon/bcmsdh_sdmmc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * BCMSDH Function Driver for the native SDIO/MMC driver in the Linux Kernel
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Portions of this code are copyright (c) 2021 Cypress Semiconductor Corporation
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 1999-2017, Broadcom Corporation
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  *      Unless you and Broadcom execute a separate written software license
9*4882a593Smuzhiyun  * agreement governing use of this software, this software is licensed to you
10*4882a593Smuzhiyun  * under the terms of the GNU General Public License version 2 (the "GPL"),
11*4882a593Smuzhiyun  * available at http://www.broadcom.com/licenses/GPLv2.php, with the
12*4882a593Smuzhiyun  * following added to such license:
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  *      As a special exception, the copyright holders of this software give you
15*4882a593Smuzhiyun  * permission to link this software with independent modules, and to copy and
16*4882a593Smuzhiyun  * distribute the resulting executable under terms of your choice, provided that
17*4882a593Smuzhiyun  * you also meet, for each linked independent module, the terms and conditions of
18*4882a593Smuzhiyun  * the license of that module.  An independent module is a module which is not
19*4882a593Smuzhiyun  * derived from this software.  The special exception does not apply to any
20*4882a593Smuzhiyun  * modifications of the software.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  *      Notwithstanding the above, under no circumstances may you combine this
23*4882a593Smuzhiyun  * software in any way with any other Broadcom software provided under a license
24*4882a593Smuzhiyun  * other than the GPL, without Broadcom's express prior written consent.
25*4882a593Smuzhiyun  *
26*4882a593Smuzhiyun  *
27*4882a593Smuzhiyun  * <<Broadcom-WL-IPTag/Proprietary,Open:>>
28*4882a593Smuzhiyun  *
29*4882a593Smuzhiyun  * $Id: bcmsdh_sdmmc.c 690631 2017-03-17 04:27:33Z $
30*4882a593Smuzhiyun  */
31*4882a593Smuzhiyun #include <typedefs.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #include <bcmdevs.h>
34*4882a593Smuzhiyun #include <bcmendian.h>
35*4882a593Smuzhiyun #include <bcmutils.h>
36*4882a593Smuzhiyun #include <osl.h>
37*4882a593Smuzhiyun #include <sdio.h>	/* SDIO Device and Protocol Specs */
38*4882a593Smuzhiyun #include <sdioh.h>	/* Standard SDIO Host Controller Specification */
39*4882a593Smuzhiyun #include <bcmsdbus.h>	/* bcmsdh to/from specific controller APIs */
40*4882a593Smuzhiyun #include <sdiovar.h>	/* ioctl/iovars */
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #include <linux/mmc/core.h>
43*4882a593Smuzhiyun #if (LINUX_VERSION_CODE <= KERNEL_VERSION(3, 0, 8))
44*4882a593Smuzhiyun #include <drivers/mmc/core/host.h>
45*4882a593Smuzhiyun #else
46*4882a593Smuzhiyun #include <linux/mmc/host.h>
47*4882a593Smuzhiyun #endif /* (LINUX_VERSION_CODE <= KERNEL_VERSION(3, 0, 0)) */
48*4882a593Smuzhiyun #include <linux/mmc/card.h>
49*4882a593Smuzhiyun #include <linux/mmc/sdio_func.h>
50*4882a593Smuzhiyun #include <linux/mmc/sdio_ids.h>
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #include <dngl_stats.h>
53*4882a593Smuzhiyun #include <dhd.h>
54*4882a593Smuzhiyun #include <dhd_dbg.h>
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #if (LINUX_VERSION_CODE >= KERNEL_VERSION(2, 6, 27)) && defined(CONFIG_PM_SLEEP)
57*4882a593Smuzhiyun #include <linux/suspend.h>
58*4882a593Smuzhiyun extern volatile bool dhd_mmc_suspend;
59*4882a593Smuzhiyun #endif // endif
60*4882a593Smuzhiyun #include "bcmsdh_sdmmc.h"
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #if (LINUX_VERSION_CODE <= KERNEL_VERSION(3, 0, 0)) || (LINUX_VERSION_CODE >= \
63*4882a593Smuzhiyun 	KERNEL_VERSION(4, 4, 0))
64*4882a593Smuzhiyun static inline void
mmc_host_clk_hold(struct mmc_host * host)65*4882a593Smuzhiyun mmc_host_clk_hold(struct mmc_host *host)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	BCM_REFERENCE(host);
68*4882a593Smuzhiyun 	return;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun static inline void
mmc_host_clk_release(struct mmc_host * host)72*4882a593Smuzhiyun mmc_host_clk_release(struct mmc_host *host)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	BCM_REFERENCE(host);
75*4882a593Smuzhiyun 	return;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun static inline unsigned int
mmc_host_clk_rate(struct mmc_host * host)79*4882a593Smuzhiyun mmc_host_clk_rate(struct mmc_host *host)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	return host->ios.clock;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun #endif /* LINUX_VERSION_CODE <= KERNEL_VERSION(3, 0, 0) */
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #ifndef BCMSDH_MODULE
86*4882a593Smuzhiyun extern int sdio_function_init(void);
87*4882a593Smuzhiyun extern void sdio_function_cleanup(void);
88*4882a593Smuzhiyun #endif /* BCMSDH_MODULE */
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #if !defined(OOB_INTR_ONLY)
91*4882a593Smuzhiyun static void IRQHandler(struct sdio_func *func);
92*4882a593Smuzhiyun static void IRQHandlerF2(struct sdio_func *func);
93*4882a593Smuzhiyun #endif /* !defined(OOB_INTR_ONLY) */
94*4882a593Smuzhiyun static int sdioh_sdmmc_get_cisaddr(sdioh_info_t *sd, uint32 regaddr);
95*4882a593Smuzhiyun #if defined(ANDROID_SDIO_RESET)
96*4882a593Smuzhiyun extern int sdio_reset_comm(struct mmc_card *card);
97*4882a593Smuzhiyun #else
sdio_reset_comm(struct mmc_card * card)98*4882a593Smuzhiyun static int sdio_reset_comm(struct mmc_card *card)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	return 0;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun #endif /* ANDROID_SDIO_RESET */
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define DEFAULT_SDIO_F2_BLKSIZE		512
105*4882a593Smuzhiyun #ifndef CUSTOM_SDIO_F2_BLKSIZE
106*4882a593Smuzhiyun #define CUSTOM_SDIO_F2_BLKSIZE		DEFAULT_SDIO_F2_BLKSIZE
107*4882a593Smuzhiyun #endif // endif
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define DEFAULT_SDIO_F1_BLKSIZE		64
110*4882a593Smuzhiyun #ifndef CUSTOM_SDIO_F1_BLKSIZE
111*4882a593Smuzhiyun #define CUSTOM_SDIO_F1_BLKSIZE		DEFAULT_SDIO_F1_BLKSIZE
112*4882a593Smuzhiyun #endif // endif
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define MAX_IO_RW_EXTENDED_BLK		511
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun uint sd_sdmode = SDIOH_MODE_SD4;	/* Use SD4 mode by default */
117*4882a593Smuzhiyun uint sd_f2_blocksize = CUSTOM_SDIO_F2_BLKSIZE;
118*4882a593Smuzhiyun uint sd_f1_blocksize = CUSTOM_SDIO_F1_BLKSIZE;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #if defined(BT_OVER_SDIO)
121*4882a593Smuzhiyun uint sd_f3_blocksize = 64;
122*4882a593Smuzhiyun #endif /* defined (BT_OVER_SDIO) */
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun uint sd_divisor = 2;			/* Default 48MHz/2 = 24MHz */
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun uint sd_power = 1;		/* Default to SD Slot powered ON */
127*4882a593Smuzhiyun uint sd_clock = 1;		/* Default to SD Clock turned ON */
128*4882a593Smuzhiyun uint sd_hiok = FALSE;	/* Don't use hi-speed mode by default */
129*4882a593Smuzhiyun uint sd_msglevel = SDH_ERROR_VAL;
130*4882a593Smuzhiyun uint sd_use_dma = TRUE;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #ifdef DHD_MAP_CHIP_FIRMWARE_PATH
133*4882a593Smuzhiyun uint sd_chip_module = 0;
134*4882a593Smuzhiyun #endif /* DHD_MAP_CHIP_FIRMWARE_PATH */
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #ifndef CUSTOM_RXCHAIN
137*4882a593Smuzhiyun #define CUSTOM_RXCHAIN 0
138*4882a593Smuzhiyun #endif // endif
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun DHD_PM_RESUME_WAIT_INIT(sdioh_request_byte_wait);
141*4882a593Smuzhiyun DHD_PM_RESUME_WAIT_INIT(sdioh_request_word_wait);
142*4882a593Smuzhiyun DHD_PM_RESUME_WAIT_INIT(sdioh_request_packet_wait);
143*4882a593Smuzhiyun DHD_PM_RESUME_WAIT_INIT(sdioh_request_buffer_wait);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun #if !defined(ARCH_DMA_MINALIGN)
146*4882a593Smuzhiyun #define ARCH_DMA_MINALIGN 128
147*4882a593Smuzhiyun #endif /* !defined(ARCH_DMA_MINALIGN) */
148*4882a593Smuzhiyun #define DMA_ALIGN_MASK	0x03
149*4882a593Smuzhiyun #define MMC_SDIO_ABORT_RETRY_LIMIT 5
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun int sdioh_sdmmc_card_regread(sdioh_info_t *sd, int func, uint32 regaddr, int regsize, uint32 *data);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #if defined(BT_OVER_SDIO)
154*4882a593Smuzhiyun extern
sdioh_sdmmc_card_enable_func_f3(sdioh_info_t * sd,struct sdio_func * func)155*4882a593Smuzhiyun void sdioh_sdmmc_card_enable_func_f3(sdioh_info_t *sd, struct sdio_func *func)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	sd->func[3] = func;
158*4882a593Smuzhiyun 	sd_info(("%s sd->func[3] %p\n", __FUNCTION__, sd->func[3]));
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun #endif /* defined (BT_OVER_SDIO) */
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun void  sdmmc_set_clock_rate(sdioh_info_t *sd, uint hz);
163*4882a593Smuzhiyun uint  sdmmc_get_clock_rate(sdioh_info_t *sd);
164*4882a593Smuzhiyun void  sdmmc_set_clock_divisor(sdioh_info_t *sd, uint sd_div);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun static int
sdioh_sdmmc_card_enablefuncs(sdioh_info_t * sd)167*4882a593Smuzhiyun sdioh_sdmmc_card_enablefuncs(sdioh_info_t *sd)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun 	int err_ret;
170*4882a593Smuzhiyun 	uint32 fbraddr;
171*4882a593Smuzhiyun 	uint8 func;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	sd_trace(("%s\n", __FUNCTION__));
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	/* Get the Card's common CIS address */
176*4882a593Smuzhiyun 	sd->com_cis_ptr = sdioh_sdmmc_get_cisaddr(sd, SDIOD_CCCR_CISPTR_0);
177*4882a593Smuzhiyun 	sd->func_cis_ptr[0] = sd->com_cis_ptr;
178*4882a593Smuzhiyun 	sd_info(("%s: Card's Common CIS Ptr = 0x%x\n", __FUNCTION__, sd->com_cis_ptr));
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	/* Get the Card's function CIS (for each function) */
181*4882a593Smuzhiyun 	for (fbraddr = SDIOD_FBR_STARTADDR, func = 1;
182*4882a593Smuzhiyun 	     func <= sd->num_funcs; func++, fbraddr += SDIOD_FBR_SIZE) {
183*4882a593Smuzhiyun 		sd->func_cis_ptr[func] = sdioh_sdmmc_get_cisaddr(sd, SDIOD_FBR_CISPTR_0 + fbraddr);
184*4882a593Smuzhiyun 		sd_info(("%s: Function %d CIS Ptr = 0x%x\n",
185*4882a593Smuzhiyun 		         __FUNCTION__, func, sd->func_cis_ptr[func]));
186*4882a593Smuzhiyun 	}
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	sd->func_cis_ptr[0] = sd->com_cis_ptr;
189*4882a593Smuzhiyun 	sd_info(("%s: Card's Common CIS Ptr = 0x%x\n", __FUNCTION__, sd->com_cis_ptr));
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	/* Enable Function 1 */
192*4882a593Smuzhiyun 	sdio_claim_host(sd->func[1]);
193*4882a593Smuzhiyun 	err_ret = sdio_enable_func(sd->func[1]);
194*4882a593Smuzhiyun 	sdio_release_host(sd->func[1]);
195*4882a593Smuzhiyun 	if (err_ret) {
196*4882a593Smuzhiyun 		sd_err(("bcmsdh_sdmmc: Failed to enable F1 Err: 0x%08x", err_ret));
197*4882a593Smuzhiyun 	}
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	return FALSE;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun /*
203*4882a593Smuzhiyun  *	Public entry points & extern's
204*4882a593Smuzhiyun  */
205*4882a593Smuzhiyun extern sdioh_info_t *
sdioh_attach(osl_t * osh,struct sdio_func * func)206*4882a593Smuzhiyun sdioh_attach(osl_t *osh, struct sdio_func *func)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	sdioh_info_t *sd = NULL;
209*4882a593Smuzhiyun 	int err_ret;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	sd_trace(("%s\n", __FUNCTION__));
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	if (func == NULL) {
214*4882a593Smuzhiyun 		sd_err(("%s: sdio function device is NULL\n", __FUNCTION__));
215*4882a593Smuzhiyun 		return NULL;
216*4882a593Smuzhiyun 	}
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	if ((sd = (sdioh_info_t *)MALLOC(osh, sizeof(sdioh_info_t))) == NULL) {
219*4882a593Smuzhiyun 		sd_err(("sdioh_attach: out of memory, malloced %d bytes\n", MALLOCED(osh)));
220*4882a593Smuzhiyun 		return NULL;
221*4882a593Smuzhiyun 	}
222*4882a593Smuzhiyun 	bzero((char *)sd, sizeof(sdioh_info_t));
223*4882a593Smuzhiyun 	sd->osh = osh;
224*4882a593Smuzhiyun 	sd->fake_func0.num = 0;
225*4882a593Smuzhiyun 	sd->fake_func0.card = func->card;
226*4882a593Smuzhiyun 	sd->func[0] = &sd->fake_func0;
227*4882a593Smuzhiyun 	sd->func[1] = func->card->sdio_func[0];
228*4882a593Smuzhiyun 	sd->func[2] = func->card->sdio_func[1];
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun #if defined(BT_OVER_SDIO)
231*4882a593Smuzhiyun 	sd->func[3] = NULL;
232*4882a593Smuzhiyun #endif /* defined (BT_OVER_SDIO) */
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun #ifdef DHD_MAP_CHIP_FIRMWARE_PATH
235*4882a593Smuzhiyun     if (func->num == 2) {
236*4882a593Smuzhiyun         struct sdio_func_tuple *tuple = func->card->tuples;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun         while (tuple != NULL) {
239*4882a593Smuzhiyun             if ((tuple->code == 0x81) && (tuple->size == 0x01) && (tuple->data[0] == 0x01)) {
240*4882a593Smuzhiyun                 sd_err(("%s: Got the chip vendor, tuple code=0x81\n", __FUNCTION__));
241*4882a593Smuzhiyun                 sd_chip_module = 0x81;
242*4882a593Smuzhiyun                 break;
243*4882a593Smuzhiyun             }
244*4882a593Smuzhiyun             tuple = tuple->next;
245*4882a593Smuzhiyun         }
246*4882a593Smuzhiyun     }
247*4882a593Smuzhiyun #endif /* DHD_MAP_CHIP_FIRMWARE_PATH */
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	sd->num_funcs = 2;
250*4882a593Smuzhiyun 	sd->sd_blockmode = TRUE;
251*4882a593Smuzhiyun 	sd->use_client_ints = TRUE;
252*4882a593Smuzhiyun 	sd->client_block_size[0] = 64;
253*4882a593Smuzhiyun 	sd->use_rxchain = CUSTOM_RXCHAIN;
254*4882a593Smuzhiyun 	if (sd->func[1] == NULL || sd->func[2] == NULL) {
255*4882a593Smuzhiyun 		sd_err(("%s: func 1 or 2 is null \n", __FUNCTION__));
256*4882a593Smuzhiyun 		goto fail;
257*4882a593Smuzhiyun 	}
258*4882a593Smuzhiyun 	sdio_set_drvdata(sd->func[1], sd);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	sdio_claim_host(sd->func[1]);
261*4882a593Smuzhiyun 	sd->client_block_size[1] = sd_f1_blocksize;
262*4882a593Smuzhiyun 	err_ret = sdio_set_block_size(sd->func[1], sd_f1_blocksize);
263*4882a593Smuzhiyun 	sdio_release_host(sd->func[1]);
264*4882a593Smuzhiyun 	if (err_ret) {
265*4882a593Smuzhiyun 		sd_err(("bcmsdh_sdmmc: Failed to set F1 blocksize(%d)\n", err_ret));
266*4882a593Smuzhiyun 		goto fail;
267*4882a593Smuzhiyun 	}
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	sdio_claim_host(sd->func[2]);
270*4882a593Smuzhiyun 	sd->client_block_size[2] = sd_f2_blocksize;
271*4882a593Smuzhiyun 	err_ret = sdio_set_block_size(sd->func[2], sd_f2_blocksize);
272*4882a593Smuzhiyun 	sdio_release_host(sd->func[2]);
273*4882a593Smuzhiyun 	if (err_ret) {
274*4882a593Smuzhiyun 		sd_err(("bcmsdh_sdmmc: Failed to set F2 blocksize to %d(%d)\n",
275*4882a593Smuzhiyun 			sd_f2_blocksize, err_ret));
276*4882a593Smuzhiyun 		goto fail;
277*4882a593Smuzhiyun 	}
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	sd->sd_clk_rate = sdmmc_get_clock_rate(sd);
280*4882a593Smuzhiyun 	DHD_ERROR(("%s: sd clock rate = %u\n", __FUNCTION__, sd->sd_clk_rate));
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	sdioh_sdmmc_card_enablefuncs(sd);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	sd_trace(("%s: Done\n", __FUNCTION__));
285*4882a593Smuzhiyun 	return sd;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun fail:
288*4882a593Smuzhiyun 	MFREE(sd->osh, sd, sizeof(sdioh_info_t));
289*4882a593Smuzhiyun 	return NULL;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_detach(osl_t * osh,sdioh_info_t * sd)293*4882a593Smuzhiyun sdioh_detach(osl_t *osh, sdioh_info_t *sd)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	sd_trace(("%s\n", __FUNCTION__));
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	if (sd) {
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 		/* Disable Function 2 */
300*4882a593Smuzhiyun 		if (sd->func[2]) {
301*4882a593Smuzhiyun 			sdio_claim_host(sd->func[2]);
302*4882a593Smuzhiyun 			sdio_disable_func(sd->func[2]);
303*4882a593Smuzhiyun 			sdio_release_host(sd->func[2]);
304*4882a593Smuzhiyun 		}
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 		/* Disable Function 1 */
307*4882a593Smuzhiyun 		if (sd->func[1]) {
308*4882a593Smuzhiyun 			sdio_claim_host(sd->func[1]);
309*4882a593Smuzhiyun 			sdio_disable_func(sd->func[1]);
310*4882a593Smuzhiyun 			sdio_release_host(sd->func[1]);
311*4882a593Smuzhiyun 		}
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 		sd->func[1] = NULL;
314*4882a593Smuzhiyun 		sd->func[2] = NULL;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 		MFREE(sd->osh, sd, sizeof(sdioh_info_t));
317*4882a593Smuzhiyun 	}
318*4882a593Smuzhiyun 	return SDIOH_API_RC_SUCCESS;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun #if defined(OOB_INTR_ONLY) && defined(HW_OOB)
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_enable_func_intr(sdioh_info_t * sd)324*4882a593Smuzhiyun sdioh_enable_func_intr(sdioh_info_t *sd)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	uint8 reg;
327*4882a593Smuzhiyun 	int err;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	if (sd->func[0] == NULL) {
330*4882a593Smuzhiyun 		sd_err(("%s: function 0 pointer is NULL\n", __FUNCTION__));
331*4882a593Smuzhiyun 		return SDIOH_API_RC_FAIL;
332*4882a593Smuzhiyun 	}
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	sdio_claim_host(sd->func[0]);
335*4882a593Smuzhiyun 	reg = sdio_readb(sd->func[0], SDIOD_CCCR_INTEN, &err);
336*4882a593Smuzhiyun 	if (err) {
337*4882a593Smuzhiyun 		sd_err(("%s: error for read SDIO_CCCR_IENx : 0x%x\n", __FUNCTION__, err));
338*4882a593Smuzhiyun 		sdio_release_host(sd->func[0]);
339*4882a593Smuzhiyun 		return SDIOH_API_RC_FAIL;
340*4882a593Smuzhiyun 	}
341*4882a593Smuzhiyun 	/* Enable F1 and F2 interrupts, clear master enable */
342*4882a593Smuzhiyun 	reg &= ~INTR_CTL_MASTER_EN;
343*4882a593Smuzhiyun 	reg |= (INTR_CTL_FUNC1_EN | INTR_CTL_FUNC2_EN);
344*4882a593Smuzhiyun #if defined(BT_OVER_SDIO)
345*4882a593Smuzhiyun 	reg |= (INTR_CTL_FUNC3_EN);
346*4882a593Smuzhiyun #endif /* defined (BT_OVER_SDIO) */
347*4882a593Smuzhiyun 	sdio_writeb(sd->func[0], reg, SDIOD_CCCR_INTEN, &err);
348*4882a593Smuzhiyun 	sdio_release_host(sd->func[0]);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	if (err) {
351*4882a593Smuzhiyun 		sd_err(("%s: error for write SDIO_CCCR_IENx : 0x%x\n", __FUNCTION__, err));
352*4882a593Smuzhiyun 		return SDIOH_API_RC_FAIL;
353*4882a593Smuzhiyun 	}
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	return SDIOH_API_RC_SUCCESS;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_disable_func_intr(sdioh_info_t * sd)359*4882a593Smuzhiyun sdioh_disable_func_intr(sdioh_info_t *sd)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun 	uint8 reg;
362*4882a593Smuzhiyun 	int err;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	if (sd->func[0] == NULL) {
365*4882a593Smuzhiyun 		sd_err(("%s: function 0 pointer is NULL\n", __FUNCTION__));
366*4882a593Smuzhiyun 		return SDIOH_API_RC_FAIL;
367*4882a593Smuzhiyun 	}
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	sdio_claim_host(sd->func[0]);
370*4882a593Smuzhiyun 	reg = sdio_readb(sd->func[0], SDIOD_CCCR_INTEN, &err);
371*4882a593Smuzhiyun 	if (err) {
372*4882a593Smuzhiyun 		sd_err(("%s: error for read SDIO_CCCR_IENx : 0x%x\n", __FUNCTION__, err));
373*4882a593Smuzhiyun 		sdio_release_host(sd->func[0]);
374*4882a593Smuzhiyun 		return SDIOH_API_RC_FAIL;
375*4882a593Smuzhiyun 	}
376*4882a593Smuzhiyun 	reg &= ~(INTR_CTL_FUNC1_EN | INTR_CTL_FUNC2_EN);
377*4882a593Smuzhiyun #if defined(BT_OVER_SDIO)
378*4882a593Smuzhiyun 	reg &= ~INTR_CTL_FUNC3_EN;
379*4882a593Smuzhiyun #endif // endif
380*4882a593Smuzhiyun 	/* Disable master interrupt with the last function interrupt */
381*4882a593Smuzhiyun 	if (!(reg & 0xFE))
382*4882a593Smuzhiyun 		reg = 0;
383*4882a593Smuzhiyun 	sdio_writeb(sd->func[0], reg, SDIOD_CCCR_INTEN, &err);
384*4882a593Smuzhiyun 	sdio_release_host(sd->func[0]);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	if (err) {
387*4882a593Smuzhiyun 		sd_err(("%s: error for write SDIO_CCCR_IENx : 0x%x\n", __FUNCTION__, err));
388*4882a593Smuzhiyun 		return SDIOH_API_RC_FAIL;
389*4882a593Smuzhiyun 	}
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	return SDIOH_API_RC_SUCCESS;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun #endif /* defined(OOB_INTR_ONLY) && defined(HW_OOB) */
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun /* Configure callback to client when we recieve client interrupt */
396*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_interrupt_register(sdioh_info_t * sd,sdioh_cb_fn_t fn,void * argh)397*4882a593Smuzhiyun sdioh_interrupt_register(sdioh_info_t *sd, sdioh_cb_fn_t fn, void *argh)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun 	sd_trace(("%s: Entering\n", __FUNCTION__));
400*4882a593Smuzhiyun 	if (fn == NULL) {
401*4882a593Smuzhiyun 		sd_err(("%s: interrupt handler is NULL, not registering\n", __FUNCTION__));
402*4882a593Smuzhiyun 		return SDIOH_API_RC_FAIL;
403*4882a593Smuzhiyun 	}
404*4882a593Smuzhiyun #if !defined(OOB_INTR_ONLY)
405*4882a593Smuzhiyun 	sd->intr_handler = fn;
406*4882a593Smuzhiyun 	sd->intr_handler_arg = argh;
407*4882a593Smuzhiyun 	sd->intr_handler_valid = TRUE;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	/* register and unmask irq */
410*4882a593Smuzhiyun 	if (sd->func[2]) {
411*4882a593Smuzhiyun 		sdio_claim_host(sd->func[2]);
412*4882a593Smuzhiyun 		sdio_claim_irq(sd->func[2], IRQHandlerF2);
413*4882a593Smuzhiyun 		sdio_release_host(sd->func[2]);
414*4882a593Smuzhiyun 	}
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	if (sd->func[1]) {
417*4882a593Smuzhiyun 		sdio_claim_host(sd->func[1]);
418*4882a593Smuzhiyun 		sdio_claim_irq(sd->func[1], IRQHandler);
419*4882a593Smuzhiyun 		sdio_release_host(sd->func[1]);
420*4882a593Smuzhiyun 	}
421*4882a593Smuzhiyun #elif defined(HW_OOB)
422*4882a593Smuzhiyun 	sdioh_enable_func_intr(sd);
423*4882a593Smuzhiyun #endif /* !defined(OOB_INTR_ONLY) */
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	return SDIOH_API_RC_SUCCESS;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_interrupt_deregister(sdioh_info_t * sd)429*4882a593Smuzhiyun sdioh_interrupt_deregister(sdioh_info_t *sd)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun 	sd_trace(("%s: Entering\n", __FUNCTION__));
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun #if !defined(OOB_INTR_ONLY)
434*4882a593Smuzhiyun 	if (sd->func[1]) {
435*4882a593Smuzhiyun 		/* register and unmask irq */
436*4882a593Smuzhiyun 		sdio_claim_host(sd->func[1]);
437*4882a593Smuzhiyun 		sdio_release_irq(sd->func[1]);
438*4882a593Smuzhiyun 		sdio_release_host(sd->func[1]);
439*4882a593Smuzhiyun 	}
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	if (sd->func[2]) {
442*4882a593Smuzhiyun 		/* Claim host controller F2 */
443*4882a593Smuzhiyun 		sdio_claim_host(sd->func[2]);
444*4882a593Smuzhiyun 		sdio_release_irq(sd->func[2]);
445*4882a593Smuzhiyun 		/* Release host controller F2 */
446*4882a593Smuzhiyun 		sdio_release_host(sd->func[2]);
447*4882a593Smuzhiyun 	}
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	sd->intr_handler_valid = FALSE;
450*4882a593Smuzhiyun 	sd->intr_handler = NULL;
451*4882a593Smuzhiyun 	sd->intr_handler_arg = NULL;
452*4882a593Smuzhiyun #elif defined(HW_OOB)
453*4882a593Smuzhiyun 	sdioh_disable_func_intr(sd);
454*4882a593Smuzhiyun #endif /* !defined(OOB_INTR_ONLY) */
455*4882a593Smuzhiyun 	return SDIOH_API_RC_SUCCESS;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_interrupt_query(sdioh_info_t * sd,bool * onoff)459*4882a593Smuzhiyun sdioh_interrupt_query(sdioh_info_t *sd, bool *onoff)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun 	sd_trace(("%s: Entering\n", __FUNCTION__));
462*4882a593Smuzhiyun 	*onoff = sd->client_intr_enabled;
463*4882a593Smuzhiyun 	return SDIOH_API_RC_SUCCESS;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun #if defined(DHD_DEBUG)
467*4882a593Smuzhiyun extern bool
sdioh_interrupt_pending(sdioh_info_t * sd)468*4882a593Smuzhiyun sdioh_interrupt_pending(sdioh_info_t *sd)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun 	return (0);
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun #endif // endif
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun uint
sdioh_query_iofnum(sdioh_info_t * sd)475*4882a593Smuzhiyun sdioh_query_iofnum(sdioh_info_t *sd)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun 	return sd->num_funcs;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun /* IOVar table */
481*4882a593Smuzhiyun enum {
482*4882a593Smuzhiyun 	IOV_MSGLEVEL = 1,
483*4882a593Smuzhiyun 	IOV_BLOCKMODE,
484*4882a593Smuzhiyun 	IOV_BLOCKSIZE,
485*4882a593Smuzhiyun 	IOV_DMA,
486*4882a593Smuzhiyun 	IOV_USEINTS,
487*4882a593Smuzhiyun 	IOV_NUMINTS,
488*4882a593Smuzhiyun 	IOV_NUMLOCALINTS,
489*4882a593Smuzhiyun 	IOV_HOSTREG,
490*4882a593Smuzhiyun 	IOV_DEVREG,
491*4882a593Smuzhiyun 	IOV_DIVISOR,
492*4882a593Smuzhiyun 	IOV_SDMODE,
493*4882a593Smuzhiyun 	IOV_HISPEED,
494*4882a593Smuzhiyun 	IOV_HCIREGS,
495*4882a593Smuzhiyun 	IOV_POWER,
496*4882a593Smuzhiyun 	IOV_CLOCK,
497*4882a593Smuzhiyun 	IOV_RXCHAIN
498*4882a593Smuzhiyun };
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun const bcm_iovar_t sdioh_iovars[] = {
501*4882a593Smuzhiyun 	{"sd_msglevel", IOV_MSGLEVEL,	0, 0,	IOVT_UINT32,	0 },
502*4882a593Smuzhiyun 	{"sd_blockmode", IOV_BLOCKMODE, 0, 0,	IOVT_BOOL,	0 },
503*4882a593Smuzhiyun 	{"sd_blocksize", IOV_BLOCKSIZE, 0, 0,	IOVT_UINT32,	0 }, /* ((fn << 16) | size) */
504*4882a593Smuzhiyun 	{"sd_dma",	IOV_DMA,	0, 0,	IOVT_BOOL,	0 },
505*4882a593Smuzhiyun 	{"sd_ints",	IOV_USEINTS,	0, 0,	IOVT_BOOL,	0 },
506*4882a593Smuzhiyun 	{"sd_numints",	IOV_NUMINTS,	0, 0,	IOVT_UINT32,	0 },
507*4882a593Smuzhiyun 	{"sd_numlocalints", IOV_NUMLOCALINTS, 0, 0, IOVT_UINT32,	0 },
508*4882a593Smuzhiyun 	{"sd_divisor",	IOV_DIVISOR,	0, 0,	IOVT_UINT32,	0 },
509*4882a593Smuzhiyun 	{"sd_power",	IOV_POWER,	0, 0,	IOVT_UINT32,	0 },
510*4882a593Smuzhiyun 	{"sd_clock",	IOV_CLOCK,	0, 0,	IOVT_UINT32,	0 },
511*4882a593Smuzhiyun 	{"sd_mode",	IOV_SDMODE,	0, 0,	IOVT_UINT32,	100},
512*4882a593Smuzhiyun 	{"sd_highspeed", IOV_HISPEED,	0, 0,	IOVT_UINT32,	0 },
513*4882a593Smuzhiyun 	{"sd_rxchain",  IOV_RXCHAIN,    0, 0, 	IOVT_BOOL,	0 },
514*4882a593Smuzhiyun 	{NULL, 0, 0, 0, 0, 0 }
515*4882a593Smuzhiyun };
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun int
sdioh_iovar_op(sdioh_info_t * si,const char * name,void * params,int plen,void * arg,int len,bool set)518*4882a593Smuzhiyun sdioh_iovar_op(sdioh_info_t *si, const char *name,
519*4882a593Smuzhiyun                            void *params, int plen, void *arg, int len, bool set)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun 	const bcm_iovar_t *vi = NULL;
522*4882a593Smuzhiyun 	int bcmerror = 0;
523*4882a593Smuzhiyun 	int val_size;
524*4882a593Smuzhiyun 	int32 int_val = 0;
525*4882a593Smuzhiyun 	bool bool_val;
526*4882a593Smuzhiyun 	uint32 actionid;
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	ASSERT(name);
529*4882a593Smuzhiyun 	ASSERT(len >= 0);
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	/* Get must have return space; Set does not take qualifiers */
532*4882a593Smuzhiyun 	ASSERT(set || (arg && len));
533*4882a593Smuzhiyun 	ASSERT(!set || (!params && !plen));
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	sd_trace(("%s: Enter (%s %s)\n", __FUNCTION__, (set ? "set" : "get"), name));
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	if ((vi = bcm_iovar_lookup(sdioh_iovars, name)) == NULL) {
538*4882a593Smuzhiyun 		bcmerror = BCME_UNSUPPORTED;
539*4882a593Smuzhiyun 		goto exit;
540*4882a593Smuzhiyun 	}
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	if ((bcmerror = bcm_iovar_lencheck(vi, arg, len, set)) != 0)
543*4882a593Smuzhiyun 		goto exit;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	/* Set up params so get and set can share the convenience variables */
546*4882a593Smuzhiyun 	if (params == NULL) {
547*4882a593Smuzhiyun 		params = arg;
548*4882a593Smuzhiyun 		plen = len;
549*4882a593Smuzhiyun 	}
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	if (vi->type == IOVT_VOID)
552*4882a593Smuzhiyun 		val_size = 0;
553*4882a593Smuzhiyun 	else if (vi->type == IOVT_BUFFER)
554*4882a593Smuzhiyun 		val_size = len;
555*4882a593Smuzhiyun 	else
556*4882a593Smuzhiyun 		val_size = sizeof(int);
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	if (plen >= (int)sizeof(int_val))
559*4882a593Smuzhiyun 		bcopy(params, &int_val, sizeof(int_val));
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	bool_val = (int_val != 0) ? TRUE : FALSE;
562*4882a593Smuzhiyun 	BCM_REFERENCE(bool_val);
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	actionid = set ? IOV_SVAL(vi->varid) : IOV_GVAL(vi->varid);
565*4882a593Smuzhiyun 	switch (actionid) {
566*4882a593Smuzhiyun 	case IOV_GVAL(IOV_MSGLEVEL):
567*4882a593Smuzhiyun 		int_val = (int32)sd_msglevel;
568*4882a593Smuzhiyun 		bcopy(&int_val, arg, val_size);
569*4882a593Smuzhiyun 		break;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	case IOV_SVAL(IOV_MSGLEVEL):
572*4882a593Smuzhiyun 		sd_msglevel = int_val;
573*4882a593Smuzhiyun 		break;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	case IOV_GVAL(IOV_BLOCKMODE):
576*4882a593Smuzhiyun 		int_val = (int32)si->sd_blockmode;
577*4882a593Smuzhiyun 		bcopy(&int_val, arg, val_size);
578*4882a593Smuzhiyun 		break;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	case IOV_SVAL(IOV_BLOCKMODE):
581*4882a593Smuzhiyun 		si->sd_blockmode = (bool)int_val;
582*4882a593Smuzhiyun 		/* Haven't figured out how to make non-block mode with DMA */
583*4882a593Smuzhiyun 		break;
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	case IOV_GVAL(IOV_BLOCKSIZE):
586*4882a593Smuzhiyun 		if ((uint32)int_val > si->num_funcs) {
587*4882a593Smuzhiyun 			bcmerror = BCME_BADARG;
588*4882a593Smuzhiyun 			break;
589*4882a593Smuzhiyun 		}
590*4882a593Smuzhiyun 		int_val = (int32)si->client_block_size[int_val];
591*4882a593Smuzhiyun 		bcopy(&int_val, arg, val_size);
592*4882a593Smuzhiyun 		break;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	case IOV_SVAL(IOV_BLOCKSIZE):
595*4882a593Smuzhiyun 	{
596*4882a593Smuzhiyun 		uint func = ((uint32)int_val >> 16);
597*4882a593Smuzhiyun 		uint blksize = (uint16)int_val;
598*4882a593Smuzhiyun 		uint maxsize;
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 		if (func > si->num_funcs) {
601*4882a593Smuzhiyun 			bcmerror = BCME_BADARG;
602*4882a593Smuzhiyun 			break;
603*4882a593Smuzhiyun 		}
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 		switch (func) {
606*4882a593Smuzhiyun 		case 0: maxsize = 32; break;
607*4882a593Smuzhiyun 		case 1: maxsize = BLOCK_SIZE_4318; break;
608*4882a593Smuzhiyun 		case 2: maxsize = BLOCK_SIZE_4328; break;
609*4882a593Smuzhiyun 		default: maxsize = 0;
610*4882a593Smuzhiyun 		}
611*4882a593Smuzhiyun 		if (blksize > maxsize) {
612*4882a593Smuzhiyun 			bcmerror = BCME_BADARG;
613*4882a593Smuzhiyun 			break;
614*4882a593Smuzhiyun 		}
615*4882a593Smuzhiyun 		if (!blksize) {
616*4882a593Smuzhiyun 			blksize = maxsize;
617*4882a593Smuzhiyun 		}
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 		/* Now set it */
620*4882a593Smuzhiyun 		si->client_block_size[func] = blksize;
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun #ifdef USE_DYNAMIC_F2_BLKSIZE
623*4882a593Smuzhiyun 		if (si->func[func] == NULL) {
624*4882a593Smuzhiyun 			sd_err(("%s: SDIO Device not present\n", __FUNCTION__));
625*4882a593Smuzhiyun 			bcmerror = BCME_NORESOURCE;
626*4882a593Smuzhiyun 			break;
627*4882a593Smuzhiyun 		}
628*4882a593Smuzhiyun 		sdio_claim_host(si->func[func]);
629*4882a593Smuzhiyun 		bcmerror = sdio_set_block_size(si->func[func], blksize);
630*4882a593Smuzhiyun 		if (bcmerror)
631*4882a593Smuzhiyun 			sd_err(("%s: Failed to set F%d blocksize to %d(%d)\n",
632*4882a593Smuzhiyun 				__FUNCTION__, func, blksize, bcmerror));
633*4882a593Smuzhiyun 		sdio_release_host(si->func[func]);
634*4882a593Smuzhiyun #endif /* USE_DYNAMIC_F2_BLKSIZE */
635*4882a593Smuzhiyun 		break;
636*4882a593Smuzhiyun 	}
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	case IOV_GVAL(IOV_RXCHAIN):
639*4882a593Smuzhiyun 		int_val = (int32)si->use_rxchain;
640*4882a593Smuzhiyun 		bcopy(&int_val, arg, val_size);
641*4882a593Smuzhiyun 		break;
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	case IOV_GVAL(IOV_DMA):
644*4882a593Smuzhiyun 		int_val = (int32)si->sd_use_dma;
645*4882a593Smuzhiyun 		bcopy(&int_val, arg, val_size);
646*4882a593Smuzhiyun 		break;
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	case IOV_SVAL(IOV_DMA):
649*4882a593Smuzhiyun 		si->sd_use_dma = (bool)int_val;
650*4882a593Smuzhiyun 		break;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	case IOV_GVAL(IOV_USEINTS):
653*4882a593Smuzhiyun 		int_val = (int32)si->use_client_ints;
654*4882a593Smuzhiyun 		bcopy(&int_val, arg, val_size);
655*4882a593Smuzhiyun 		break;
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	case IOV_SVAL(IOV_USEINTS):
658*4882a593Smuzhiyun 		si->use_client_ints = (bool)int_val;
659*4882a593Smuzhiyun 		if (si->use_client_ints)
660*4882a593Smuzhiyun 			si->intmask |= CLIENT_INTR;
661*4882a593Smuzhiyun 		else
662*4882a593Smuzhiyun 			si->intmask &= ~CLIENT_INTR;
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 		break;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	case IOV_GVAL(IOV_DIVISOR):
667*4882a593Smuzhiyun 		int_val = (uint32)sd_divisor;
668*4882a593Smuzhiyun 		bcopy(&int_val, arg, val_size);
669*4882a593Smuzhiyun 		break;
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	case IOV_SVAL(IOV_DIVISOR):
672*4882a593Smuzhiyun 		/* set the clock to divisor, if value is non-zero & power of 2 */
673*4882a593Smuzhiyun 		if (int_val && !(int_val & (int_val - 1))) {
674*4882a593Smuzhiyun 			sd_divisor = int_val;
675*4882a593Smuzhiyun 			sdmmc_set_clock_divisor(si, sd_divisor);
676*4882a593Smuzhiyun 		} else {
677*4882a593Smuzhiyun 			DHD_ERROR(("%s: Invalid sd_divisor value, should be power of 2!\n",
678*4882a593Smuzhiyun 				__FUNCTION__));
679*4882a593Smuzhiyun 		}
680*4882a593Smuzhiyun 		break;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	case IOV_GVAL(IOV_POWER):
683*4882a593Smuzhiyun 		int_val = (uint32)sd_power;
684*4882a593Smuzhiyun 		bcopy(&int_val, arg, val_size);
685*4882a593Smuzhiyun 		break;
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	case IOV_SVAL(IOV_POWER):
688*4882a593Smuzhiyun 		sd_power = int_val;
689*4882a593Smuzhiyun 		break;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	case IOV_GVAL(IOV_CLOCK):
692*4882a593Smuzhiyun 		int_val = (uint32)sd_clock;
693*4882a593Smuzhiyun 		bcopy(&int_val, arg, val_size);
694*4882a593Smuzhiyun 		break;
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	case IOV_SVAL(IOV_CLOCK):
697*4882a593Smuzhiyun 		sd_clock = int_val;
698*4882a593Smuzhiyun 		break;
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	case IOV_GVAL(IOV_SDMODE):
701*4882a593Smuzhiyun 		int_val = (uint32)sd_sdmode;
702*4882a593Smuzhiyun 		bcopy(&int_val, arg, val_size);
703*4882a593Smuzhiyun 		break;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	case IOV_SVAL(IOV_SDMODE):
706*4882a593Smuzhiyun 		sd_sdmode = int_val;
707*4882a593Smuzhiyun 		break;
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	case IOV_GVAL(IOV_HISPEED):
710*4882a593Smuzhiyun 		int_val = (uint32)sd_hiok;
711*4882a593Smuzhiyun 		bcopy(&int_val, arg, val_size);
712*4882a593Smuzhiyun 		break;
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	case IOV_SVAL(IOV_HISPEED):
715*4882a593Smuzhiyun 		sd_hiok = int_val;
716*4882a593Smuzhiyun 		break;
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	case IOV_GVAL(IOV_NUMINTS):
719*4882a593Smuzhiyun 		int_val = (int32)si->intrcount;
720*4882a593Smuzhiyun 		bcopy(&int_val, arg, val_size);
721*4882a593Smuzhiyun 		break;
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	case IOV_GVAL(IOV_NUMLOCALINTS):
724*4882a593Smuzhiyun 		int_val = (int32)0;
725*4882a593Smuzhiyun 		bcopy(&int_val, arg, val_size);
726*4882a593Smuzhiyun 		break;
727*4882a593Smuzhiyun 	default:
728*4882a593Smuzhiyun 		bcmerror = BCME_UNSUPPORTED;
729*4882a593Smuzhiyun 		break;
730*4882a593Smuzhiyun 	}
731*4882a593Smuzhiyun exit:
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	return bcmerror;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun #if defined(OOB_INTR_ONLY) && defined(HW_OOB)
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun SDIOH_API_RC
sdioh_enable_hw_oob_intr(sdioh_info_t * sd,bool enable)739*4882a593Smuzhiyun sdioh_enable_hw_oob_intr(sdioh_info_t *sd, bool enable)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun 	SDIOH_API_RC status;
742*4882a593Smuzhiyun 	uint8 data;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	if (enable)
745*4882a593Smuzhiyun 		data = SDIO_SEPINT_MASK | SDIO_SEPINT_OE | SDIO_SEPINT_ACT_HI;
746*4882a593Smuzhiyun 	else
747*4882a593Smuzhiyun 		data = SDIO_SEPINT_ACT_HI;	/* disable hw oob interrupt */
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	status = sdioh_request_byte(sd, SDIOH_WRITE, 0, SDIOD_CCCR_BRCM_SEPINT, &data);
750*4882a593Smuzhiyun 	return status;
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun #endif /* defined(OOB_INTR_ONLY) && defined(HW_OOB) */
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_cfg_read(sdioh_info_t * sd,uint fnc_num,uint32 addr,uint8 * data)755*4882a593Smuzhiyun sdioh_cfg_read(sdioh_info_t *sd, uint fnc_num, uint32 addr, uint8 *data)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun 	SDIOH_API_RC status;
758*4882a593Smuzhiyun 	/* No lock needed since sdioh_request_byte does locking */
759*4882a593Smuzhiyun 	status = sdioh_request_byte(sd, SDIOH_READ, fnc_num, addr, data);
760*4882a593Smuzhiyun 	return status;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_cfg_write(sdioh_info_t * sd,uint fnc_num,uint32 addr,uint8 * data)764*4882a593Smuzhiyun sdioh_cfg_write(sdioh_info_t *sd, uint fnc_num, uint32 addr, uint8 *data)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun 	/* No lock needed since sdioh_request_byte does locking */
767*4882a593Smuzhiyun 	SDIOH_API_RC status;
768*4882a593Smuzhiyun 	status = sdioh_request_byte(sd, SDIOH_WRITE, fnc_num, addr, data);
769*4882a593Smuzhiyun 	return status;
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun static int
sdioh_sdmmc_get_cisaddr(sdioh_info_t * sd,uint32 regaddr)773*4882a593Smuzhiyun sdioh_sdmmc_get_cisaddr(sdioh_info_t *sd, uint32 regaddr)
774*4882a593Smuzhiyun {
775*4882a593Smuzhiyun 	/* read 24 bits and return valid 17 bit addr */
776*4882a593Smuzhiyun 	int i;
777*4882a593Smuzhiyun 	uint32 scratch, regdata;
778*4882a593Smuzhiyun 	uint8 *ptr = (uint8 *)&scratch;
779*4882a593Smuzhiyun 	for (i = 0; i < 3; i++) {
780*4882a593Smuzhiyun 		if ((sdioh_sdmmc_card_regread (sd, 0, regaddr, 1, &regdata)) != SUCCESS)
781*4882a593Smuzhiyun 			sd_err(("%s: Can't read!\n", __FUNCTION__));
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 		*ptr++ = (uint8) regdata;
784*4882a593Smuzhiyun 		regaddr++;
785*4882a593Smuzhiyun 	}
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	/* Only the lower 17-bits are valid */
788*4882a593Smuzhiyun 	scratch = ltoh32(scratch);
789*4882a593Smuzhiyun 	scratch &= 0x0001FFFF;
790*4882a593Smuzhiyun 	return (scratch);
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_cis_read(sdioh_info_t * sd,uint func,uint8 * cisd,uint32 length)794*4882a593Smuzhiyun sdioh_cis_read(sdioh_info_t *sd, uint func, uint8 *cisd, uint32 length)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun 	uint32 count;
797*4882a593Smuzhiyun 	int offset;
798*4882a593Smuzhiyun 	uint32 foo;
799*4882a593Smuzhiyun 	uint8 *cis = cisd;
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	sd_trace(("%s: Func = %d\n", __FUNCTION__, func));
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	if (!sd->func_cis_ptr[func]) {
804*4882a593Smuzhiyun 		bzero(cis, length);
805*4882a593Smuzhiyun 		sd_err(("%s: no func_cis_ptr[%d]\n", __FUNCTION__, func));
806*4882a593Smuzhiyun 		return SDIOH_API_RC_FAIL;
807*4882a593Smuzhiyun 	}
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	sd_err(("%s: func_cis_ptr[%d]=0x%04x\n", __FUNCTION__, func, sd->func_cis_ptr[func]));
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	for (count = 0; count < length; count++) {
812*4882a593Smuzhiyun 		offset =  sd->func_cis_ptr[func] + count;
813*4882a593Smuzhiyun 		if (sdioh_sdmmc_card_regread (sd, 0, offset, 1, &foo) < 0) {
814*4882a593Smuzhiyun 			sd_err(("%s: regread failed: Can't read CIS\n", __FUNCTION__));
815*4882a593Smuzhiyun 			return SDIOH_API_RC_FAIL;
816*4882a593Smuzhiyun 		}
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 		*cis = (uint8)(foo & 0xff);
819*4882a593Smuzhiyun 		cis++;
820*4882a593Smuzhiyun 	}
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	return SDIOH_API_RC_SUCCESS;
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_request_byte(sdioh_info_t * sd,uint rw,uint func,uint regaddr,uint8 * byte)826*4882a593Smuzhiyun sdioh_request_byte(sdioh_info_t *sd, uint rw, uint func, uint regaddr, uint8 *byte)
827*4882a593Smuzhiyun {
828*4882a593Smuzhiyun 	int err_ret = 0;
829*4882a593Smuzhiyun #if defined(MMC_SDIO_ABORT)
830*4882a593Smuzhiyun 	int sdio_abort_retry = MMC_SDIO_ABORT_RETRY_LIMIT;
831*4882a593Smuzhiyun #endif // endif
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	sd_info(("%s: rw=%d, func=%d, addr=0x%05x\n", __FUNCTION__, rw, func, regaddr));
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	DHD_PM_RESUME_WAIT(sdioh_request_byte_wait);
836*4882a593Smuzhiyun 	DHD_PM_RESUME_RETURN_ERROR(SDIOH_API_RC_FAIL);
837*4882a593Smuzhiyun 	if(rw) { /* CMD52 Write */
838*4882a593Smuzhiyun 		if (func == 0) {
839*4882a593Smuzhiyun 			/* Can only directly write to some F0 registers.  Handle F2 enable
840*4882a593Smuzhiyun 			 * as a special case.
841*4882a593Smuzhiyun 			 */
842*4882a593Smuzhiyun 			if (regaddr == SDIOD_CCCR_IOEN) {
843*4882a593Smuzhiyun #if defined(BT_OVER_SDIO)
844*4882a593Smuzhiyun 				do {
845*4882a593Smuzhiyun 				if (sd->func[3]) {
846*4882a593Smuzhiyun 					sd_info(("bcmsdh_sdmmc F3: *byte 0x%x\n", *byte));
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 					if (*byte & SDIO_FUNC_ENABLE_3) {
849*4882a593Smuzhiyun 						sdio_claim_host(sd->func[3]);
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 						/* Set Function 3 Block Size */
852*4882a593Smuzhiyun 						err_ret = sdio_set_block_size(sd->func[3],
853*4882a593Smuzhiyun 						sd_f3_blocksize);
854*4882a593Smuzhiyun 						if (err_ret) {
855*4882a593Smuzhiyun 							sd_err(("F3 blocksize set err%d\n",
856*4882a593Smuzhiyun 								err_ret));
857*4882a593Smuzhiyun 						}
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 						/* Enable Function 3 */
860*4882a593Smuzhiyun 						sd_info(("bcmsdh_sdmmc F3: enable F3 fn %p\n",
861*4882a593Smuzhiyun 						sd->func[3]));
862*4882a593Smuzhiyun 						err_ret = sdio_enable_func(sd->func[3]);
863*4882a593Smuzhiyun 						if (err_ret) {
864*4882a593Smuzhiyun 							sd_err(("bcmsdh_sdmmc: enable F3 err:%d\n",
865*4882a593Smuzhiyun 								err_ret));
866*4882a593Smuzhiyun 						}
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 						sdio_release_host(sd->func[3]);
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 						break;
871*4882a593Smuzhiyun 					} else if (*byte & SDIO_FUNC_DISABLE_3) {
872*4882a593Smuzhiyun 						sdio_claim_host(sd->func[3]);
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 						/* Disable Function 3 */
875*4882a593Smuzhiyun 						sd_info(("bcmsdh_sdmmc F3: disable F3 fn %p\n",
876*4882a593Smuzhiyun 						sd->func[3]));
877*4882a593Smuzhiyun 						err_ret = sdio_disable_func(sd->func[3]);
878*4882a593Smuzhiyun 						if (err_ret) {
879*4882a593Smuzhiyun 							sd_err(("bcmsdh_sdmmc: Disable F3 err:%d\n",
880*4882a593Smuzhiyun 								err_ret));
881*4882a593Smuzhiyun 						}
882*4882a593Smuzhiyun 						sdio_release_host(sd->func[3]);
883*4882a593Smuzhiyun 						sd->func[3] = NULL;
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 						break;
886*4882a593Smuzhiyun 					}
887*4882a593Smuzhiyun 				}
888*4882a593Smuzhiyun #endif /* defined (BT_OVER_SDIO) */
889*4882a593Smuzhiyun 				if (sd->func[2]) {
890*4882a593Smuzhiyun 					sdio_claim_host(sd->func[2]);
891*4882a593Smuzhiyun 					if (*byte & SDIO_FUNC_ENABLE_2) {
892*4882a593Smuzhiyun 						/* Enable Function 2 */
893*4882a593Smuzhiyun 						err_ret = sdio_enable_func(sd->func[2]);
894*4882a593Smuzhiyun 						if (err_ret) {
895*4882a593Smuzhiyun 							sd_err(("bcmsdh_sdmmc: enable F2 failed:%d",
896*4882a593Smuzhiyun 								err_ret));
897*4882a593Smuzhiyun 						}
898*4882a593Smuzhiyun 					} else {
899*4882a593Smuzhiyun 						/* Disable Function 2 */
900*4882a593Smuzhiyun 						err_ret = sdio_disable_func(sd->func[2]);
901*4882a593Smuzhiyun 						if (err_ret) {
902*4882a593Smuzhiyun 							sd_err(("bcmsdh_sdmmc: Disab F2 failed:%d",
903*4882a593Smuzhiyun 								err_ret));
904*4882a593Smuzhiyun 						}
905*4882a593Smuzhiyun 					}
906*4882a593Smuzhiyun 					sdio_release_host(sd->func[2]);
907*4882a593Smuzhiyun 				}
908*4882a593Smuzhiyun #if defined(BT_OVER_SDIO)
909*4882a593Smuzhiyun 			} while (0);
910*4882a593Smuzhiyun #endif /* defined (BT_OVER_SDIO) */
911*4882a593Smuzhiyun 		}
912*4882a593Smuzhiyun #if defined(MMC_SDIO_ABORT)
913*4882a593Smuzhiyun 			/* to allow abort command through F1 */
914*4882a593Smuzhiyun 			else if (regaddr == SDIOD_CCCR_IOABORT) {
915*4882a593Smuzhiyun 				while (sdio_abort_retry--) {
916*4882a593Smuzhiyun 					if (sd->func[func]) {
917*4882a593Smuzhiyun 						sdio_claim_host(sd->func[func]);
918*4882a593Smuzhiyun 						/*
919*4882a593Smuzhiyun 						 * this sdio_f0_writeb() can be replaced with
920*4882a593Smuzhiyun 						 * another api depending upon MMC driver change.
921*4882a593Smuzhiyun 						 * As of this time, this is temporaray one
922*4882a593Smuzhiyun 						 */
923*4882a593Smuzhiyun 						sdio_writeb(sd->func[func],
924*4882a593Smuzhiyun 							*byte, regaddr, &err_ret);
925*4882a593Smuzhiyun 						sdio_release_host(sd->func[func]);
926*4882a593Smuzhiyun 					}
927*4882a593Smuzhiyun 					if (!err_ret)
928*4882a593Smuzhiyun 						break;
929*4882a593Smuzhiyun 				}
930*4882a593Smuzhiyun 			}
931*4882a593Smuzhiyun #endif /* MMC_SDIO_ABORT */
932*4882a593Smuzhiyun 			else if (regaddr < 0xF0) {
933*4882a593Smuzhiyun 				sd_err(("bcmsdh_sdmmc: F0 Wr:0x%02x: write disallowed\n", regaddr));
934*4882a593Smuzhiyun 			} else {
935*4882a593Smuzhiyun 				/* Claim host controller, perform F0 write, and release */
936*4882a593Smuzhiyun 				if (sd->func[func]) {
937*4882a593Smuzhiyun 					sdio_claim_host(sd->func[func]);
938*4882a593Smuzhiyun 					sdio_f0_writeb(sd->func[func],
939*4882a593Smuzhiyun 						*byte, regaddr, &err_ret);
940*4882a593Smuzhiyun 					sdio_release_host(sd->func[func]);
941*4882a593Smuzhiyun 				}
942*4882a593Smuzhiyun 			}
943*4882a593Smuzhiyun 		} else {
944*4882a593Smuzhiyun 			/* Claim host controller, perform Fn write, and release */
945*4882a593Smuzhiyun 			if (sd->func[func]) {
946*4882a593Smuzhiyun 				sdio_claim_host(sd->func[func]);
947*4882a593Smuzhiyun 				sdio_writeb(sd->func[func], *byte, regaddr, &err_ret);
948*4882a593Smuzhiyun 				sdio_release_host(sd->func[func]);
949*4882a593Smuzhiyun 			}
950*4882a593Smuzhiyun 		}
951*4882a593Smuzhiyun 	} else { /* CMD52 Read */
952*4882a593Smuzhiyun 		/* Claim host controller, perform Fn read, and release */
953*4882a593Smuzhiyun 		if (sd->func[func]) {
954*4882a593Smuzhiyun 			sdio_claim_host(sd->func[func]);
955*4882a593Smuzhiyun 			if (func == 0) {
956*4882a593Smuzhiyun 				*byte = sdio_f0_readb(sd->func[func], regaddr, &err_ret);
957*4882a593Smuzhiyun 			} else {
958*4882a593Smuzhiyun 				*byte = sdio_readb(sd->func[func], regaddr, &err_ret);
959*4882a593Smuzhiyun 			}
960*4882a593Smuzhiyun 			sdio_release_host(sd->func[func]);
961*4882a593Smuzhiyun 		}
962*4882a593Smuzhiyun 	}
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	if (err_ret) {
965*4882a593Smuzhiyun 		if ((regaddr == 0x1001F) && ((err_ret == -ETIMEDOUT) || (err_ret == -EILSEQ))) {
966*4882a593Smuzhiyun 		} else {
967*4882a593Smuzhiyun 			sd_err(("bcmsdh_sdmmc: Failed to %s byte F%d:@0x%05x=%02x, Err: %d\n",
968*4882a593Smuzhiyun 				rw ? "Write" : "Read", func, regaddr, *byte, err_ret));
969*4882a593Smuzhiyun 		}
970*4882a593Smuzhiyun 	}
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	return ((err_ret == 0) ? SDIOH_API_RC_SUCCESS : SDIOH_API_RC_FAIL);
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_request_word(sdioh_info_t * sd,uint cmd_type,uint rw,uint func,uint addr,uint32 * word,uint nbytes)976*4882a593Smuzhiyun sdioh_request_word(sdioh_info_t *sd, uint cmd_type, uint rw, uint func, uint addr,
977*4882a593Smuzhiyun                                    uint32 *word, uint nbytes)
978*4882a593Smuzhiyun {
979*4882a593Smuzhiyun 	int err_ret = SDIOH_API_RC_FAIL;
980*4882a593Smuzhiyun #if defined(MMC_SDIO_ABORT)
981*4882a593Smuzhiyun 	int sdio_abort_retry = MMC_SDIO_ABORT_RETRY_LIMIT;
982*4882a593Smuzhiyun #endif // endif
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	if (func == 0) {
985*4882a593Smuzhiyun 		sd_err(("%s: Only CMD52 allowed to F0.\n", __FUNCTION__));
986*4882a593Smuzhiyun 		return SDIOH_API_RC_FAIL;
987*4882a593Smuzhiyun 	}
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	sd_info(("%s: cmd_type=%d, rw=%d, func=%d, addr=0x%05x, nbytes=%d\n",
990*4882a593Smuzhiyun 	         __FUNCTION__, cmd_type, rw, func, addr, nbytes));
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	DHD_PM_RESUME_WAIT(sdioh_request_word_wait);
993*4882a593Smuzhiyun 	DHD_PM_RESUME_RETURN_ERROR(SDIOH_API_RC_FAIL);
994*4882a593Smuzhiyun 	/* Claim host controller */
995*4882a593Smuzhiyun 	sdio_claim_host(sd->func[func]);
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	if(rw) { /* CMD52 Write */
998*4882a593Smuzhiyun 		if (nbytes == 4) {
999*4882a593Smuzhiyun 			sdio_writel(sd->func[func], *word, addr, &err_ret);
1000*4882a593Smuzhiyun 		} else if (nbytes == 2) {
1001*4882a593Smuzhiyun 			sdio_writew(sd->func[func], (*word & 0xFFFF), addr, &err_ret);
1002*4882a593Smuzhiyun 		} else {
1003*4882a593Smuzhiyun 			sd_err(("%s: Invalid nbytes: %d\n", __FUNCTION__, nbytes));
1004*4882a593Smuzhiyun 		}
1005*4882a593Smuzhiyun 	} else { /* CMD52 Read */
1006*4882a593Smuzhiyun 		if (nbytes == 4) {
1007*4882a593Smuzhiyun 			*word = sdio_readl(sd->func[func], addr, &err_ret);
1008*4882a593Smuzhiyun 		} else if (nbytes == 2) {
1009*4882a593Smuzhiyun 			*word = sdio_readw(sd->func[func], addr, &err_ret) & 0xFFFF;
1010*4882a593Smuzhiyun 		} else {
1011*4882a593Smuzhiyun 			sd_err(("%s: Invalid nbytes: %d\n", __FUNCTION__, nbytes));
1012*4882a593Smuzhiyun 		}
1013*4882a593Smuzhiyun 	}
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	/* Release host controller */
1016*4882a593Smuzhiyun 	sdio_release_host(sd->func[func]);
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	if (err_ret) {
1019*4882a593Smuzhiyun #if defined(MMC_SDIO_ABORT)
1020*4882a593Smuzhiyun 		/* Any error on CMD53 transaction should abort that function using function 0. */
1021*4882a593Smuzhiyun 		while (sdio_abort_retry--) {
1022*4882a593Smuzhiyun 			if (sd->func[0]) {
1023*4882a593Smuzhiyun 				sdio_claim_host(sd->func[0]);
1024*4882a593Smuzhiyun 				/*
1025*4882a593Smuzhiyun 				 * this sdio_f0_writeb() can be replaced with another api
1026*4882a593Smuzhiyun 				 * depending upon MMC driver change.
1027*4882a593Smuzhiyun 				 * As of this time, this is temporaray one
1028*4882a593Smuzhiyun 				 */
1029*4882a593Smuzhiyun 				sdio_writeb(sd->func[0],
1030*4882a593Smuzhiyun 					func, SDIOD_CCCR_IOABORT, &err_ret);
1031*4882a593Smuzhiyun 				sdio_release_host(sd->func[0]);
1032*4882a593Smuzhiyun 			}
1033*4882a593Smuzhiyun 			if (!err_ret)
1034*4882a593Smuzhiyun 				break;
1035*4882a593Smuzhiyun 		}
1036*4882a593Smuzhiyun 		if (err_ret)
1037*4882a593Smuzhiyun #endif /* MMC_SDIO_ABORT */
1038*4882a593Smuzhiyun 		{
1039*4882a593Smuzhiyun 			sd_err(("bcmsdh_sdmmc: Failed to %s word, Err: 0x%08x",
1040*4882a593Smuzhiyun 				rw ? "Write" : "Read", err_ret));
1041*4882a593Smuzhiyun 		}
1042*4882a593Smuzhiyun 	}
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	return ((err_ret == 0) ? SDIOH_API_RC_SUCCESS : SDIOH_API_RC_FAIL);
1045*4882a593Smuzhiyun }
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun #ifdef BCMSDIOH_TXGLOM
1048*4882a593Smuzhiyun static SDIOH_API_RC
sdioh_request_packet_chain(sdioh_info_t * sd,uint fix_inc,uint write,uint func,uint addr,void * pkt)1049*4882a593Smuzhiyun sdioh_request_packet_chain(sdioh_info_t *sd, uint fix_inc, uint write, uint func,
1050*4882a593Smuzhiyun                      uint addr, void *pkt)
1051*4882a593Smuzhiyun {
1052*4882a593Smuzhiyun 	bool fifo = (fix_inc == SDIOH_DATA_FIX);
1053*4882a593Smuzhiyun 	int err_ret = 0;
1054*4882a593Smuzhiyun 	void *pnext;
1055*4882a593Smuzhiyun 	uint ttl_len, pkt_offset;
1056*4882a593Smuzhiyun 	uint blk_num;
1057*4882a593Smuzhiyun 	uint blk_size;
1058*4882a593Smuzhiyun 	uint max_blk_count;
1059*4882a593Smuzhiyun 	uint max_req_size;
1060*4882a593Smuzhiyun 	struct mmc_request mmc_req;
1061*4882a593Smuzhiyun 	struct mmc_command mmc_cmd;
1062*4882a593Smuzhiyun 	struct mmc_data mmc_dat;
1063*4882a593Smuzhiyun 	uint32 sg_count;
1064*4882a593Smuzhiyun 	struct sdio_func *sdio_func = sd->func[func];
1065*4882a593Smuzhiyun 	struct mmc_host *host = sdio_func->card->host;
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	sd_trace(("%s: Enter\n", __FUNCTION__));
1068*4882a593Smuzhiyun 	ASSERT(pkt);
1069*4882a593Smuzhiyun 	DHD_PM_RESUME_WAIT(sdioh_request_packet_wait);
1070*4882a593Smuzhiyun 	DHD_PM_RESUME_RETURN_ERROR(SDIOH_API_RC_FAIL);
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	blk_size = sd->client_block_size[func];
1073*4882a593Smuzhiyun 	max_blk_count = min(host->max_blk_count, (uint)MAX_IO_RW_EXTENDED_BLK);
1074*4882a593Smuzhiyun 	max_req_size = min(max_blk_count * blk_size, host->max_req_size);
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	pkt_offset = 0;
1077*4882a593Smuzhiyun 	pnext = pkt;
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 	while (pnext != NULL) {
1080*4882a593Smuzhiyun 		ttl_len = 0;
1081*4882a593Smuzhiyun 		sg_count = 0;
1082*4882a593Smuzhiyun 		memset(&mmc_req, 0, sizeof(struct mmc_request));
1083*4882a593Smuzhiyun 		memset(&mmc_cmd, 0, sizeof(struct mmc_command));
1084*4882a593Smuzhiyun 		memset(&mmc_dat, 0, sizeof(struct mmc_data));
1085*4882a593Smuzhiyun 		sg_init_table(sd->sg_list, ARRAYSIZE(sd->sg_list));
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 		/* Set up scatter-gather DMA descriptors. this loop is to find out the max
1088*4882a593Smuzhiyun 		 * data we can transfer with one command 53. blocks per command is limited by
1089*4882a593Smuzhiyun 		 * host max_req_size and 9-bit max block number. when the total length of this
1090*4882a593Smuzhiyun 		 * packet chain is bigger than max_req_size, use multiple SD_IO_RW_EXTENDED
1091*4882a593Smuzhiyun 		 * commands (each transfer is still block aligned)
1092*4882a593Smuzhiyun 		 */
1093*4882a593Smuzhiyun 		while (pnext != NULL && ttl_len < max_req_size) {
1094*4882a593Smuzhiyun 			int pkt_len;
1095*4882a593Smuzhiyun 			int sg_data_size;
1096*4882a593Smuzhiyun 			uint8 *pdata = (uint8*)PKTDATA(sd->osh, pnext);
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 			ASSERT(pdata != NULL);
1099*4882a593Smuzhiyun 			pkt_len = PKTLEN(sd->osh, pnext);
1100*4882a593Smuzhiyun 			sd_trace(("%s[%d] data=%p, len=%d\n", __FUNCTION__, write, pdata, pkt_len));
1101*4882a593Smuzhiyun 			/* sg_count is unlikely larger than the array size, and this is
1102*4882a593Smuzhiyun 			 * NOT something we can handle here, but in case it happens, PLEASE put
1103*4882a593Smuzhiyun 			 * a restriction on max tx/glom count (based on host->max_segs).
1104*4882a593Smuzhiyun 			 */
1105*4882a593Smuzhiyun 			if (sg_count >= ARRAYSIZE(sd->sg_list)) {
1106*4882a593Smuzhiyun 				sd_err(("%s: sg list entries(%u) exceed limit(%u),"
1107*4882a593Smuzhiyun 					" sd blk_size=%u\n",
1108*4882a593Smuzhiyun 					__FUNCTION__, sg_count, ARRAYSIZE(sd->sg_list), blk_size));
1109*4882a593Smuzhiyun 				return (SDIOH_API_RC_FAIL);
1110*4882a593Smuzhiyun 			}
1111*4882a593Smuzhiyun 			pdata += pkt_offset;
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 			sg_data_size = pkt_len - pkt_offset;
1114*4882a593Smuzhiyun 			if (sg_data_size > max_req_size - ttl_len)
1115*4882a593Smuzhiyun 				sg_data_size = max_req_size - ttl_len;
1116*4882a593Smuzhiyun 			/* some platforms put a restriction on the data size of each scatter-gather
1117*4882a593Smuzhiyun 			 * DMA descriptor, use multiple sg buffers when xfer_size is bigger than
1118*4882a593Smuzhiyun 			 * max_seg_size
1119*4882a593Smuzhiyun 			 */
1120*4882a593Smuzhiyun 			if (sg_data_size > host->max_seg_size) {
1121*4882a593Smuzhiyun 				sg_data_size = host->max_seg_size;
1122*4882a593Smuzhiyun 			}
1123*4882a593Smuzhiyun 			sg_set_buf(&sd->sg_list[sg_count++], pdata, sg_data_size);
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 			ttl_len += sg_data_size;
1126*4882a593Smuzhiyun 			pkt_offset += sg_data_size;
1127*4882a593Smuzhiyun 			if (pkt_offset == pkt_len) {
1128*4882a593Smuzhiyun 				pnext = PKTNEXT(sd->osh, pnext);
1129*4882a593Smuzhiyun 				pkt_offset = 0;
1130*4882a593Smuzhiyun 			}
1131*4882a593Smuzhiyun 		}
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 		if (ttl_len % blk_size != 0) {
1134*4882a593Smuzhiyun 			sd_err(("%s, data length %d not aligned to block size %d\n",
1135*4882a593Smuzhiyun 				__FUNCTION__,  ttl_len, blk_size));
1136*4882a593Smuzhiyun 			return SDIOH_API_RC_FAIL;
1137*4882a593Smuzhiyun 		}
1138*4882a593Smuzhiyun 		blk_num = ttl_len / blk_size;
1139*4882a593Smuzhiyun 		mmc_dat.sg = sd->sg_list;
1140*4882a593Smuzhiyun 		mmc_dat.sg_len = sg_count;
1141*4882a593Smuzhiyun 		mmc_dat.blksz = blk_size;
1142*4882a593Smuzhiyun 		mmc_dat.blocks = blk_num;
1143*4882a593Smuzhiyun 		mmc_dat.flags = write ? MMC_DATA_WRITE : MMC_DATA_READ;
1144*4882a593Smuzhiyun 		mmc_cmd.opcode = 53; /* SD_IO_RW_EXTENDED */
1145*4882a593Smuzhiyun 		mmc_cmd.arg = write ? 1<<31 : 0;
1146*4882a593Smuzhiyun 		mmc_cmd.arg |= (func & 0x7) << 28;
1147*4882a593Smuzhiyun 		mmc_cmd.arg |= 1<<27;
1148*4882a593Smuzhiyun 		mmc_cmd.arg |= fifo ? 0 : 1<<26;
1149*4882a593Smuzhiyun 		mmc_cmd.arg |= (addr & 0x1FFFF) << 9;
1150*4882a593Smuzhiyun 		mmc_cmd.arg |= blk_num & 0x1FF;
1151*4882a593Smuzhiyun 		mmc_cmd.flags = MMC_RSP_SPI_R5 | MMC_RSP_R5 | MMC_CMD_ADTC;
1152*4882a593Smuzhiyun 		mmc_req.cmd = &mmc_cmd;
1153*4882a593Smuzhiyun 		mmc_req.data = &mmc_dat;
1154*4882a593Smuzhiyun 		if (!fifo)
1155*4882a593Smuzhiyun 			addr += ttl_len;
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 		sdio_claim_host(sdio_func);
1158*4882a593Smuzhiyun 		mmc_set_data_timeout(&mmc_dat, sdio_func->card);
1159*4882a593Smuzhiyun 		mmc_wait_for_req(host, &mmc_req);
1160*4882a593Smuzhiyun 		sdio_release_host(sdio_func);
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 		err_ret = mmc_cmd.error? mmc_cmd.error : mmc_dat.error;
1163*4882a593Smuzhiyun 		if (0 != err_ret) {
1164*4882a593Smuzhiyun 			sd_err(("%s:CMD53 %s failed with code %d\n",
1165*4882a593Smuzhiyun 				__FUNCTION__, write ? "write" : "read", err_ret));
1166*4882a593Smuzhiyun 			return SDIOH_API_RC_FAIL;
1167*4882a593Smuzhiyun 		}
1168*4882a593Smuzhiyun 	}
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun 	sd_trace(("%s: Exit\n", __FUNCTION__));
1171*4882a593Smuzhiyun 	return SDIOH_API_RC_SUCCESS;
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun #endif /* BCMSDIOH_TXGLOM */
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun static SDIOH_API_RC
sdioh_buffer_tofrom_bus(sdioh_info_t * sd,uint fix_inc,uint write,uint func,uint addr,uint8 * buf,uint len)1176*4882a593Smuzhiyun sdioh_buffer_tofrom_bus(sdioh_info_t *sd, uint fix_inc, uint write, uint func,
1177*4882a593Smuzhiyun                      uint addr, uint8 *buf, uint len)
1178*4882a593Smuzhiyun {
1179*4882a593Smuzhiyun 	bool fifo = (fix_inc == SDIOH_DATA_FIX);
1180*4882a593Smuzhiyun 	int err_ret = 0;
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	sd_trace(("%s: Enter\n", __FUNCTION__));
1183*4882a593Smuzhiyun 	ASSERT(buf);
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	/* NOTE:
1186*4882a593Smuzhiyun 	 * For all writes, each packet length is aligned to 32 (or 4)
1187*4882a593Smuzhiyun 	 * bytes in dhdsdio_txpkt_preprocess, and for glom the last packet length
1188*4882a593Smuzhiyun 	 * is aligned to block boundary. If you want to align each packet to
1189*4882a593Smuzhiyun 	 * a custom size, please do it in dhdsdio_txpkt_preprocess, NOT here
1190*4882a593Smuzhiyun 	 *
1191*4882a593Smuzhiyun 	 * For reads, the alignment is doen in sdioh_request_buffer.
1192*4882a593Smuzhiyun 	 *
1193*4882a593Smuzhiyun 	 */
1194*4882a593Smuzhiyun 	sdio_claim_host(sd->func[func]);
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	if ((write) && (!fifo))
1197*4882a593Smuzhiyun 		err_ret = sdio_memcpy_toio(sd->func[func], addr, buf, len);
1198*4882a593Smuzhiyun 	else if (write)
1199*4882a593Smuzhiyun 		err_ret = sdio_memcpy_toio(sd->func[func], addr, buf, len);
1200*4882a593Smuzhiyun 	else if (fifo)
1201*4882a593Smuzhiyun 		err_ret = sdio_readsb(sd->func[func], buf, addr, len);
1202*4882a593Smuzhiyun 	else
1203*4882a593Smuzhiyun 		err_ret = sdio_memcpy_fromio(sd->func[func], buf, addr, len);
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 	sdio_release_host(sd->func[func]);
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	if (err_ret)
1208*4882a593Smuzhiyun 		sd_err(("%s: %s FAILED %p, addr=0x%05x, pkt_len=%d, ERR=%d\n", __FUNCTION__,
1209*4882a593Smuzhiyun 		       (write) ? "TX" : "RX", buf, addr, len, err_ret));
1210*4882a593Smuzhiyun 	else
1211*4882a593Smuzhiyun 		sd_trace(("%s: %s xfr'd %p, addr=0x%05x, len=%d\n", __FUNCTION__,
1212*4882a593Smuzhiyun 			(write) ? "TX" : "RX", buf, addr, len));
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun 	sd_trace(("%s: Exit\n", __FUNCTION__));
1215*4882a593Smuzhiyun 	return ((err_ret == 0) ? SDIOH_API_RC_SUCCESS : SDIOH_API_RC_FAIL);
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun /*
1219*4882a593Smuzhiyun  * This function takes a buffer or packet, and fixes everything up so that in the
1220*4882a593Smuzhiyun  * end, a DMA-able packet is created.
1221*4882a593Smuzhiyun  *
1222*4882a593Smuzhiyun  * A buffer does not have an associated packet pointer, and may or may not be aligned.
1223*4882a593Smuzhiyun  * A packet may consist of a single packet, or a packet chain.  If it is a packet chain,
1224*4882a593Smuzhiyun  * then all the packets in the chain must be properly aligned.  If the packet data is not
1225*4882a593Smuzhiyun  * aligned, then there may only be one packet, and in this case, it is copied to a new
1226*4882a593Smuzhiyun  * aligned packet.
1227*4882a593Smuzhiyun  *
1228*4882a593Smuzhiyun  */
1229*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_request_buffer(sdioh_info_t * sd,uint pio_dma,uint fix_inc,uint write,uint func,uint addr,uint reg_width,uint buf_len,uint8 * buffer,void * pkt)1230*4882a593Smuzhiyun sdioh_request_buffer(sdioh_info_t *sd, uint pio_dma, uint fix_inc, uint write, uint func,
1231*4882a593Smuzhiyun 	uint addr, uint reg_width, uint buf_len, uint8 *buffer, void *pkt)
1232*4882a593Smuzhiyun {
1233*4882a593Smuzhiyun 	SDIOH_API_RC status;
1234*4882a593Smuzhiyun 	void *tmppkt;
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun 	sd_trace(("%s: Enter\n", __FUNCTION__));
1237*4882a593Smuzhiyun 	DHD_PM_RESUME_WAIT(sdioh_request_buffer_wait);
1238*4882a593Smuzhiyun 	DHD_PM_RESUME_RETURN_ERROR(SDIOH_API_RC_FAIL);
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	if (pkt) {
1241*4882a593Smuzhiyun #ifdef BCMSDIOH_TXGLOM
1242*4882a593Smuzhiyun 		/* packet chain, only used for tx/rx glom, all packets length
1243*4882a593Smuzhiyun 		 * are aligned, total length is a block multiple
1244*4882a593Smuzhiyun 		 */
1245*4882a593Smuzhiyun 		if (PKTNEXT(sd->osh, pkt))
1246*4882a593Smuzhiyun 			return sdioh_request_packet_chain(sd, fix_inc, write, func, addr, pkt);
1247*4882a593Smuzhiyun #endif /* BCMSDIOH_TXGLOM */
1248*4882a593Smuzhiyun 		/* non-glom mode, ignore the buffer parameter and use the packet pointer
1249*4882a593Smuzhiyun 		 * (this shouldn't happen)
1250*4882a593Smuzhiyun 		 */
1251*4882a593Smuzhiyun 		buffer = PKTDATA(sd->osh, pkt);
1252*4882a593Smuzhiyun 		buf_len = PKTLEN(sd->osh, pkt);
1253*4882a593Smuzhiyun 	}
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 	ASSERT(buffer);
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun 	/* buffer and length are aligned, use it directly so we can avoid memory copy */
1258*4882a593Smuzhiyun 	if (((ulong)buffer & (ARCH_DMA_MINALIGN - 1)) == 0 && (buf_len & DMA_ALIGN_MASK) == 0)
1259*4882a593Smuzhiyun 		return sdioh_buffer_tofrom_bus(sd, fix_inc, write, func, addr, buffer, buf_len);
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 	sd_trace(("%s: [%d] doing memory copy buf=%p, len=%d\n",
1262*4882a593Smuzhiyun 		__FUNCTION__, write, buffer, buf_len));
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 	/* otherwise, a memory copy is needed as the input buffer is not aligned */
1265*4882a593Smuzhiyun 	tmppkt = PKTGET_STATIC(sd->osh, buf_len + DEFAULT_SDIO_F2_BLKSIZE, write ? TRUE : FALSE);
1266*4882a593Smuzhiyun 	if (tmppkt == NULL) {
1267*4882a593Smuzhiyun 		sd_err(("%s: PKTGET failed: len %d\n", __FUNCTION__, buf_len));
1268*4882a593Smuzhiyun 		return SDIOH_API_RC_FAIL;
1269*4882a593Smuzhiyun 	}
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun 	if (write)
1272*4882a593Smuzhiyun 		bcopy(buffer, PKTDATA(sd->osh, tmppkt), buf_len);
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 	status = sdioh_buffer_tofrom_bus(sd, fix_inc, write, func, addr,
1275*4882a593Smuzhiyun 		PKTDATA(sd->osh, tmppkt), ROUNDUP(buf_len, (DMA_ALIGN_MASK+1)));
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	if (!write)
1278*4882a593Smuzhiyun 		bcopy(PKTDATA(sd->osh, tmppkt), buffer, buf_len);
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 	PKTFREE_STATIC(sd->osh, tmppkt, write ? TRUE : FALSE);
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	return status;
1283*4882a593Smuzhiyun }
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun /* this function performs "abort" for both of host & device */
1286*4882a593Smuzhiyun extern int
sdioh_abort(sdioh_info_t * sd,uint func)1287*4882a593Smuzhiyun sdioh_abort(sdioh_info_t *sd, uint func)
1288*4882a593Smuzhiyun {
1289*4882a593Smuzhiyun #if defined(MMC_SDIO_ABORT)
1290*4882a593Smuzhiyun 	char t_func = (char) func;
1291*4882a593Smuzhiyun #endif /* defined(MMC_SDIO_ABORT) */
1292*4882a593Smuzhiyun 	sd_trace(("%s: Enter\n", __FUNCTION__));
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun #if defined(MMC_SDIO_ABORT)
1295*4882a593Smuzhiyun 	/* issue abort cmd52 command through F1 */
1296*4882a593Smuzhiyun 	sdioh_request_byte(sd, SD_IO_OP_WRITE, SDIO_FUNC_0, SDIOD_CCCR_IOABORT, &t_func);
1297*4882a593Smuzhiyun #endif /* defined(MMC_SDIO_ABORT) */
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun 	sd_trace(("%s: Exit\n", __FUNCTION__));
1300*4882a593Smuzhiyun 	return SDIOH_API_RC_SUCCESS;
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun /* Reset and re-initialize the device */
sdioh_sdio_reset(sdioh_info_t * si)1304*4882a593Smuzhiyun int sdioh_sdio_reset(sdioh_info_t *si)
1305*4882a593Smuzhiyun {
1306*4882a593Smuzhiyun 	sd_trace(("%s: Enter\n", __FUNCTION__));
1307*4882a593Smuzhiyun 	sd_trace(("%s: Exit\n", __FUNCTION__));
1308*4882a593Smuzhiyun 	return SDIOH_API_RC_SUCCESS;
1309*4882a593Smuzhiyun }
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun /* Disable device interrupt */
1312*4882a593Smuzhiyun void
sdioh_sdmmc_devintr_off(sdioh_info_t * sd)1313*4882a593Smuzhiyun sdioh_sdmmc_devintr_off(sdioh_info_t *sd)
1314*4882a593Smuzhiyun {
1315*4882a593Smuzhiyun 	sd_trace(("%s: %d\n", __FUNCTION__, sd->use_client_ints));
1316*4882a593Smuzhiyun 	sd->intmask &= ~CLIENT_INTR;
1317*4882a593Smuzhiyun }
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun /* Enable device interrupt */
1320*4882a593Smuzhiyun void
sdioh_sdmmc_devintr_on(sdioh_info_t * sd)1321*4882a593Smuzhiyun sdioh_sdmmc_devintr_on(sdioh_info_t *sd)
1322*4882a593Smuzhiyun {
1323*4882a593Smuzhiyun 	sd_trace(("%s: %d\n", __FUNCTION__, sd->use_client_ints));
1324*4882a593Smuzhiyun 	sd->intmask |= CLIENT_INTR;
1325*4882a593Smuzhiyun }
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun /* Read client card reg */
1328*4882a593Smuzhiyun int
sdioh_sdmmc_card_regread(sdioh_info_t * sd,int func,uint32 regaddr,int regsize,uint32 * data)1329*4882a593Smuzhiyun sdioh_sdmmc_card_regread(sdioh_info_t *sd, int func, uint32 regaddr, int regsize, uint32 *data)
1330*4882a593Smuzhiyun {
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun 	if ((func == 0) || (regsize == 1)) {
1333*4882a593Smuzhiyun 		uint8 temp = 0;
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun 		sdioh_request_byte(sd, SDIOH_READ, func, regaddr, &temp);
1336*4882a593Smuzhiyun 		*data = temp;
1337*4882a593Smuzhiyun 		*data &= 0xff;
1338*4882a593Smuzhiyun 		sd_data(("%s: byte read data=0x%02x\n",
1339*4882a593Smuzhiyun 		         __FUNCTION__, *data));
1340*4882a593Smuzhiyun 	} else {
1341*4882a593Smuzhiyun 		if (sdioh_request_word(sd, 0, SDIOH_READ, func, regaddr, data, regsize)) {
1342*4882a593Smuzhiyun 			return BCME_SDIO_ERROR;
1343*4882a593Smuzhiyun 		}
1344*4882a593Smuzhiyun 		if (regsize == 2)
1345*4882a593Smuzhiyun 			*data &= 0xffff;
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun 		sd_data(("%s: word read data=0x%08x\n",
1348*4882a593Smuzhiyun 		         __FUNCTION__, *data));
1349*4882a593Smuzhiyun 	}
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun 	return SUCCESS;
1352*4882a593Smuzhiyun }
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun #if !defined(OOB_INTR_ONLY)
1355*4882a593Smuzhiyun /* bcmsdh_sdmmc interrupt handler */
IRQHandler(struct sdio_func * func)1356*4882a593Smuzhiyun static void IRQHandler(struct sdio_func *func)
1357*4882a593Smuzhiyun {
1358*4882a593Smuzhiyun 	sdioh_info_t *sd;
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 	sd = sdio_get_drvdata(func);
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun 	ASSERT(sd != NULL);
1363*4882a593Smuzhiyun 	sdio_release_host(sd->func[0]);
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	if (sd->use_client_ints) {
1366*4882a593Smuzhiyun 		sd->intrcount++;
1367*4882a593Smuzhiyun 		ASSERT(sd->intr_handler);
1368*4882a593Smuzhiyun 		ASSERT(sd->intr_handler_arg);
1369*4882a593Smuzhiyun 		(sd->intr_handler)(sd->intr_handler_arg);
1370*4882a593Smuzhiyun 	} else {
1371*4882a593Smuzhiyun 		sd_err(("bcmsdh_sdmmc: ***IRQHandler\n"));
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 		sd_err(("%s: Not ready for intr: enabled %d, handler %p\n",
1374*4882a593Smuzhiyun 		        __FUNCTION__, sd->client_intr_enabled, sd->intr_handler));
1375*4882a593Smuzhiyun 	}
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun 	sdio_claim_host(sd->func[0]);
1378*4882a593Smuzhiyun }
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun /* bcmsdh_sdmmc interrupt handler for F2 (dummy handler) */
IRQHandlerF2(struct sdio_func * func)1381*4882a593Smuzhiyun static void IRQHandlerF2(struct sdio_func *func)
1382*4882a593Smuzhiyun {
1383*4882a593Smuzhiyun 	sd_trace(("bcmsdh_sdmmc: ***IRQHandlerF2\n"));
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun #endif /* !defined(OOB_INTR_ONLY) */
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun #ifdef NOTUSED
1388*4882a593Smuzhiyun /* Write client card reg */
1389*4882a593Smuzhiyun static int
sdioh_sdmmc_card_regwrite(sdioh_info_t * sd,int func,uint32 regaddr,int regsize,uint32 data)1390*4882a593Smuzhiyun sdioh_sdmmc_card_regwrite(sdioh_info_t *sd, int func, uint32 regaddr, int regsize, uint32 data)
1391*4882a593Smuzhiyun {
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 	if ((func == 0) || (regsize == 1)) {
1394*4882a593Smuzhiyun 		uint8 temp;
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 		temp = data & 0xff;
1397*4882a593Smuzhiyun 		sdioh_request_byte(sd, SDIOH_READ, func, regaddr, &temp);
1398*4882a593Smuzhiyun 		sd_data(("%s: byte write data=0x%02x\n",
1399*4882a593Smuzhiyun 		         __FUNCTION__, data));
1400*4882a593Smuzhiyun 	} else {
1401*4882a593Smuzhiyun 		if (regsize == 2)
1402*4882a593Smuzhiyun 			data &= 0xffff;
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun 		sdioh_request_word(sd, 0, SDIOH_READ, func, regaddr, &data, regsize);
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 		sd_data(("%s: word write data=0x%08x\n",
1407*4882a593Smuzhiyun 		         __FUNCTION__, data));
1408*4882a593Smuzhiyun 	}
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 	return SUCCESS;
1411*4882a593Smuzhiyun }
1412*4882a593Smuzhiyun #endif /* NOTUSED */
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun int
sdioh_start(sdioh_info_t * sd,int stage)1415*4882a593Smuzhiyun sdioh_start(sdioh_info_t *sd, int stage)
1416*4882a593Smuzhiyun {
1417*4882a593Smuzhiyun #if defined(OEM_ANDROID) || defined(OEM_EMBEDDED_LINUX)
1418*4882a593Smuzhiyun 	int ret;
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun 	if (!sd) {
1421*4882a593Smuzhiyun 		sd_err(("%s Failed, sd is NULL\n", __FUNCTION__));
1422*4882a593Smuzhiyun 		return (0);
1423*4882a593Smuzhiyun 	}
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun 	/* Need to do this stages as we can't enable the interrupt till
1426*4882a593Smuzhiyun 		downloading of the firmware is complete, other wise polling
1427*4882a593Smuzhiyun 		sdio access will come in way
1428*4882a593Smuzhiyun 	*/
1429*4882a593Smuzhiyun 	if (sd->func[0]) {
1430*4882a593Smuzhiyun 			if (stage == 0) {
1431*4882a593Smuzhiyun 		/* Since the power to the chip is killed, we will have
1432*4882a593Smuzhiyun 			re enumerate the device again. Set the block size
1433*4882a593Smuzhiyun 			and enable the fucntion 1 for in preparation for
1434*4882a593Smuzhiyun 			downloading the code
1435*4882a593Smuzhiyun 		*/
1436*4882a593Smuzhiyun 		/* sdio_reset_comm() - has been fixed in latest kernel/msm.git for Linux
1437*4882a593Smuzhiyun 		   2.6.27. The implementation prior to that is buggy, and needs broadcom's
1438*4882a593Smuzhiyun 		   patch for it
1439*4882a593Smuzhiyun 		*/
1440*4882a593Smuzhiyun 		if ((ret = sdio_reset_comm(sd->func[0]->card))) {
1441*4882a593Smuzhiyun 			sd_err(("%s Failed, error = %d\n", __FUNCTION__, ret));
1442*4882a593Smuzhiyun 			return ret;
1443*4882a593Smuzhiyun 		}
1444*4882a593Smuzhiyun 		else {
1445*4882a593Smuzhiyun 			sd->num_funcs = 2;
1446*4882a593Smuzhiyun 			sd->sd_blockmode = TRUE;
1447*4882a593Smuzhiyun 			sd->use_client_ints = TRUE;
1448*4882a593Smuzhiyun 			sd->client_block_size[0] = 64;
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 			if (sd->func[1]) {
1451*4882a593Smuzhiyun 				/* Claim host controller */
1452*4882a593Smuzhiyun 				sdio_claim_host(sd->func[1]);
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun 				sd->client_block_size[1] = 64;
1455*4882a593Smuzhiyun 				ret = sdio_set_block_size(sd->func[1], 64);
1456*4882a593Smuzhiyun 				if (ret) {
1457*4882a593Smuzhiyun 					sd_err(("bcmsdh_sdmmc: Failed to set F1 "
1458*4882a593Smuzhiyun 						"blocksize(%d)\n", ret));
1459*4882a593Smuzhiyun 				}
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 				/* Release host controller F1 */
1462*4882a593Smuzhiyun 				sdio_release_host(sd->func[1]);
1463*4882a593Smuzhiyun 			}
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun 			if (sd->func[2]) {
1466*4882a593Smuzhiyun 				/* Claim host controller F2 */
1467*4882a593Smuzhiyun 				sdio_claim_host(sd->func[2]);
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 				sd->client_block_size[2] = sd_f2_blocksize;
1470*4882a593Smuzhiyun 				ret = sdio_set_block_size(sd->func[2], sd_f2_blocksize);
1471*4882a593Smuzhiyun 				if (ret) {
1472*4882a593Smuzhiyun 					sd_err(("bcmsdh_sdmmc: Failed to set F2 "
1473*4882a593Smuzhiyun 						"blocksize to %d(%d)\n", sd_f2_blocksize, ret));
1474*4882a593Smuzhiyun 				}
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun 				/* Release host controller F2 */
1477*4882a593Smuzhiyun 				sdio_release_host(sd->func[2]);
1478*4882a593Smuzhiyun 			}
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 			sdioh_sdmmc_card_enablefuncs(sd);
1481*4882a593Smuzhiyun 			}
1482*4882a593Smuzhiyun 		} else {
1483*4882a593Smuzhiyun #if !defined(OOB_INTR_ONLY)
1484*4882a593Smuzhiyun 			sdio_claim_host(sd->func[0]);
1485*4882a593Smuzhiyun 			if (sd->func[2])
1486*4882a593Smuzhiyun 				sdio_claim_irq(sd->func[2], IRQHandlerF2);
1487*4882a593Smuzhiyun 			if (sd->func[1])
1488*4882a593Smuzhiyun 				sdio_claim_irq(sd->func[1], IRQHandler);
1489*4882a593Smuzhiyun 			sdio_release_host(sd->func[0]);
1490*4882a593Smuzhiyun #else /* defined(OOB_INTR_ONLY) */
1491*4882a593Smuzhiyun #if defined(HW_OOB)
1492*4882a593Smuzhiyun 			sdioh_enable_func_intr(sd);
1493*4882a593Smuzhiyun #endif // endif
1494*4882a593Smuzhiyun 			bcmsdh_oob_intr_set(sd->bcmsdh, TRUE);
1495*4882a593Smuzhiyun #endif /* !defined(OOB_INTR_ONLY) */
1496*4882a593Smuzhiyun 		}
1497*4882a593Smuzhiyun 	}
1498*4882a593Smuzhiyun 	else
1499*4882a593Smuzhiyun 		sd_err(("%s Failed\n", __FUNCTION__));
1500*4882a593Smuzhiyun #endif /* defined(OEM_ANDROID) || defined(OEM_EMBEDDED_LINUX) */
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun 	return (0);
1503*4882a593Smuzhiyun }
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun int
sdioh_stop(sdioh_info_t * sd)1506*4882a593Smuzhiyun sdioh_stop(sdioh_info_t *sd)
1507*4882a593Smuzhiyun {
1508*4882a593Smuzhiyun #if defined(OEM_ANDROID) || defined(OEM_EMBEDDED_LINUX)
1509*4882a593Smuzhiyun 	/* MSM7201A Android sdio stack has bug with interrupt
1510*4882a593Smuzhiyun 		So internaly within SDIO stack they are polling
1511*4882a593Smuzhiyun 		which cause issue when device is turned off. So
1512*4882a593Smuzhiyun 		unregister interrupt with SDIO stack to stop the
1513*4882a593Smuzhiyun 		polling
1514*4882a593Smuzhiyun 	*/
1515*4882a593Smuzhiyun 	if (sd->func[0]) {
1516*4882a593Smuzhiyun #if !defined(OOB_INTR_ONLY)
1517*4882a593Smuzhiyun 		sdio_claim_host(sd->func[0]);
1518*4882a593Smuzhiyun 		if (sd->func[1])
1519*4882a593Smuzhiyun 			sdio_release_irq(sd->func[1]);
1520*4882a593Smuzhiyun 		if (sd->func[2])
1521*4882a593Smuzhiyun 			sdio_release_irq(sd->func[2]);
1522*4882a593Smuzhiyun 		sdio_release_host(sd->func[0]);
1523*4882a593Smuzhiyun #else /* defined(OOB_INTR_ONLY) */
1524*4882a593Smuzhiyun #if defined(HW_OOB)
1525*4882a593Smuzhiyun 		sdioh_disable_func_intr(sd);
1526*4882a593Smuzhiyun #endif // endif
1527*4882a593Smuzhiyun 		bcmsdh_oob_intr_set(sd->bcmsdh, FALSE);
1528*4882a593Smuzhiyun #endif /* !defined(OOB_INTR_ONLY) */
1529*4882a593Smuzhiyun 	}
1530*4882a593Smuzhiyun 	else
1531*4882a593Smuzhiyun 		sd_err(("%s Failed\n", __FUNCTION__));
1532*4882a593Smuzhiyun #endif /* defined(OEM_ANDROID) ||  defined(OEM_EMBEDDED_LINUX) */
1533*4882a593Smuzhiyun 	return (0);
1534*4882a593Smuzhiyun }
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun int
sdioh_waitlockfree(sdioh_info_t * sd)1537*4882a593Smuzhiyun sdioh_waitlockfree(sdioh_info_t *sd)
1538*4882a593Smuzhiyun {
1539*4882a593Smuzhiyun 	return (1);
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun SDIOH_API_RC
sdioh_gpioouten(sdioh_info_t * sd,uint32 gpio)1543*4882a593Smuzhiyun sdioh_gpioouten(sdioh_info_t *sd, uint32 gpio)
1544*4882a593Smuzhiyun {
1545*4882a593Smuzhiyun 	return SDIOH_API_RC_FAIL;
1546*4882a593Smuzhiyun }
1547*4882a593Smuzhiyun 
1548*4882a593Smuzhiyun SDIOH_API_RC
sdioh_gpioout(sdioh_info_t * sd,uint32 gpio,bool enab)1549*4882a593Smuzhiyun sdioh_gpioout(sdioh_info_t *sd, uint32 gpio, bool enab)
1550*4882a593Smuzhiyun {
1551*4882a593Smuzhiyun 	return SDIOH_API_RC_FAIL;
1552*4882a593Smuzhiyun }
1553*4882a593Smuzhiyun 
1554*4882a593Smuzhiyun bool
sdioh_gpioin(sdioh_info_t * sd,uint32 gpio)1555*4882a593Smuzhiyun sdioh_gpioin(sdioh_info_t *sd, uint32 gpio)
1556*4882a593Smuzhiyun {
1557*4882a593Smuzhiyun 	return FALSE;
1558*4882a593Smuzhiyun }
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun SDIOH_API_RC
sdioh_gpio_init(sdioh_info_t * sd)1561*4882a593Smuzhiyun sdioh_gpio_init(sdioh_info_t *sd)
1562*4882a593Smuzhiyun {
1563*4882a593Smuzhiyun 	return SDIOH_API_RC_FAIL;
1564*4882a593Smuzhiyun }
1565*4882a593Smuzhiyun 
1566*4882a593Smuzhiyun uint
sdmmc_get_clock_rate(sdioh_info_t * sd)1567*4882a593Smuzhiyun sdmmc_get_clock_rate(sdioh_info_t *sd)
1568*4882a593Smuzhiyun {
1569*4882a593Smuzhiyun 	struct sdio_func *sdio_func = sd->func[0];
1570*4882a593Smuzhiyun 	struct mmc_host *host = sdio_func->card->host;
1571*4882a593Smuzhiyun #if (LINUX_VERSION_CODE <= KERNEL_VERSION(4, 3, 6))
1572*4882a593Smuzhiyun 	return mmc_host_clk_rate(host);
1573*4882a593Smuzhiyun #else
1574*4882a593Smuzhiyun 	return host->ios.clock;
1575*4882a593Smuzhiyun #endif /* (LINUX_VERSION_CODE <= KERNEL_VERSION(4, 3, 6)) */
1576*4882a593Smuzhiyun }
1577*4882a593Smuzhiyun 
1578*4882a593Smuzhiyun void
sdmmc_set_clock_rate(sdioh_info_t * sd,uint hz)1579*4882a593Smuzhiyun sdmmc_set_clock_rate(sdioh_info_t *sd, uint hz)
1580*4882a593Smuzhiyun {
1581*4882a593Smuzhiyun 	struct sdio_func *sdio_func = sd->func[0];
1582*4882a593Smuzhiyun 	struct mmc_host *host = sdio_func->card->host;
1583*4882a593Smuzhiyun 	struct mmc_ios *ios = &host->ios;
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun #if (LINUX_VERSION_CODE <= KERNEL_VERSION(4, 3, 6))
1586*4882a593Smuzhiyun 	mmc_host_clk_hold(host);
1587*4882a593Smuzhiyun #endif // endif
1588*4882a593Smuzhiyun 	DHD_INFO(("%s: Before change: sd clock rate is %u\n", __FUNCTION__, ios->clock));
1589*4882a593Smuzhiyun 	if (hz < host->f_min) {
1590*4882a593Smuzhiyun 		DHD_ERROR(("%s: Intended rate is below min rate, setting to min\n", __FUNCTION__));
1591*4882a593Smuzhiyun 		hz = host->f_min;
1592*4882a593Smuzhiyun 	}
1593*4882a593Smuzhiyun 
1594*4882a593Smuzhiyun 	if (hz > host->f_max) {
1595*4882a593Smuzhiyun 		DHD_ERROR(("%s: Intended rate exceeds max rate, setting to max\n", __FUNCTION__));
1596*4882a593Smuzhiyun 		hz = host->f_max;
1597*4882a593Smuzhiyun 	}
1598*4882a593Smuzhiyun 	ios->clock = hz;
1599*4882a593Smuzhiyun 	host->ops->set_ios(host, ios);
1600*4882a593Smuzhiyun 	DHD_ERROR(("%s: After change: sd clock rate is %u\n", __FUNCTION__, ios->clock));
1601*4882a593Smuzhiyun #if (LINUX_VERSION_CODE <= KERNEL_VERSION(4, 3, 6))
1602*4882a593Smuzhiyun 	mmc_host_clk_release(host);
1603*4882a593Smuzhiyun #endif // endif
1604*4882a593Smuzhiyun }
1605*4882a593Smuzhiyun 
1606*4882a593Smuzhiyun void
sdmmc_set_clock_divisor(sdioh_info_t * sd,uint sd_div)1607*4882a593Smuzhiyun sdmmc_set_clock_divisor(sdioh_info_t *sd, uint sd_div)
1608*4882a593Smuzhiyun {
1609*4882a593Smuzhiyun 	uint hz;
1610*4882a593Smuzhiyun 	uint old_div = sdmmc_get_clock_rate(sd);
1611*4882a593Smuzhiyun 	if (old_div == sd_div) {
1612*4882a593Smuzhiyun 		return;
1613*4882a593Smuzhiyun 	}
1614*4882a593Smuzhiyun 
1615*4882a593Smuzhiyun 	hz = sd->sd_clk_rate / sd_div;
1616*4882a593Smuzhiyun 	sdmmc_set_clock_rate(sd, hz);
1617*4882a593Smuzhiyun }
1618