1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * SDIO Host Controller Spec header file 3*4882a593Smuzhiyun * Register map and definitions for the Standard Host Controller 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2020, Broadcom. 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Unless you and Broadcom execute a separate written software license 8*4882a593Smuzhiyun * agreement governing use of this software, this software is licensed to you 9*4882a593Smuzhiyun * under the terms of the GNU General Public License version 2 (the "GPL"), 10*4882a593Smuzhiyun * available at http://www.broadcom.com/licenses/GPLv2.php, with the 11*4882a593Smuzhiyun * following added to such license: 12*4882a593Smuzhiyun * 13*4882a593Smuzhiyun * As a special exception, the copyright holders of this software give you 14*4882a593Smuzhiyun * permission to link this software with independent modules, and to copy and 15*4882a593Smuzhiyun * distribute the resulting executable under terms of your choice, provided that 16*4882a593Smuzhiyun * you also meet, for each linked independent module, the terms and conditions of 17*4882a593Smuzhiyun * the license of that module. An independent module is a module which is not 18*4882a593Smuzhiyun * derived from this software. The special exception does not apply to any 19*4882a593Smuzhiyun * modifications of the software. 20*4882a593Smuzhiyun * 21*4882a593Smuzhiyun * 22*4882a593Smuzhiyun * <<Broadcom-WL-IPTag/Dual:>> 23*4882a593Smuzhiyun */ 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun #ifndef _SDIOH_H 26*4882a593Smuzhiyun #define _SDIOH_H 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun /* 29*4882a593Smuzhiyun * Standard SD Host Control Register Map. 30*4882a593Smuzhiyun * 31*4882a593Smuzhiyun * Reference definitions from: 32*4882a593Smuzhiyun * SD Specification, Part A2: SD Host Controller Standard Specification 33*4882a593Smuzhiyun * Version 1.00 34*4882a593Smuzhiyun * February, 2004 35*4882a593Smuzhiyun * http://www.sdcard.org 36*4882a593Smuzhiyun * 37*4882a593Smuzhiyun * One set for each SDIO slot on the controller board. 38*4882a593Smuzhiyun * In PCI, each set is mapped into a BAR. Since PCI only 39*4882a593Smuzhiyun * has six BARS, spec compliant PCI SDIO host controllers are 40*4882a593Smuzhiyun * limited to 6 slots. 41*4882a593Smuzhiyun */ 42*4882a593Smuzhiyun #define SD_SysAddr 0x000 43*4882a593Smuzhiyun #define SD_BlockSize 0x004 44*4882a593Smuzhiyun #define SD_BlockCount 0x006 45*4882a593Smuzhiyun #define SD_Arg0 0x008 46*4882a593Smuzhiyun #define SD_Arg1 0x00A /* Not really in spec, remove? */ 47*4882a593Smuzhiyun #define SD_TransferMode 0x00C 48*4882a593Smuzhiyun #define SD_Command 0x00E 49*4882a593Smuzhiyun #define SD_Response0 0x010 50*4882a593Smuzhiyun #define SD_Response1 0x012 51*4882a593Smuzhiyun #define SD_Response2 0x014 52*4882a593Smuzhiyun #define SD_Response3 0x016 53*4882a593Smuzhiyun #define SD_Response4 0x018 54*4882a593Smuzhiyun #define SD_Response5 0x01A 55*4882a593Smuzhiyun #define SD_Response6 0x01C 56*4882a593Smuzhiyun #define SD_Response7 0x01E 57*4882a593Smuzhiyun #define SD_BufferDataPort0 0x020 58*4882a593Smuzhiyun #define SD_BufferDataPort1 0x022 59*4882a593Smuzhiyun #define SD_PresentState 0x024 60*4882a593Smuzhiyun #define SD_HostCntrl 0x028 61*4882a593Smuzhiyun #define SD_PwrCntrl 0x029 62*4882a593Smuzhiyun #define SD_BlockGapCntrl 0x02A 63*4882a593Smuzhiyun #define SD_WakeupCntrl 0x02B 64*4882a593Smuzhiyun #define SD_ClockCntrl 0x02C /* Add (and use) bitdefs */ 65*4882a593Smuzhiyun #define SD_TimeoutCntrl 0x02E /* Add (and use) bitdefs */ 66*4882a593Smuzhiyun #define SD_SoftwareReset 0x02F 67*4882a593Smuzhiyun #define SD_IntrStatus 0x030 68*4882a593Smuzhiyun #define SD_ErrorIntrStatus 0x032 /* Add (and use) bitdefs */ 69*4882a593Smuzhiyun #define SD_IntrStatusEnable 0x034 70*4882a593Smuzhiyun #define SD_ErrorIntrStatusEnable 0x036 71*4882a593Smuzhiyun #define SD_IntrSignalEnable 0x038 72*4882a593Smuzhiyun #define SD_ErrorIntrSignalEnable 0x03A 73*4882a593Smuzhiyun #define SD_CMD12ErrorStatus 0x03C 74*4882a593Smuzhiyun #define SD_Capabilities 0x040 75*4882a593Smuzhiyun #define SD_Capabilities3 0x044 76*4882a593Smuzhiyun #define SD_MaxCurCap 0x048 77*4882a593Smuzhiyun #define SD_MaxCurCap_Reserved 0x04C 78*4882a593Smuzhiyun #define SD_ADMA_ErrStatus 0x054 79*4882a593Smuzhiyun #define SD_ADMA_SysAddr 0x58 80*4882a593Smuzhiyun #define SD_SlotInterruptStatus 0x0FC 81*4882a593Smuzhiyun #define SD_HostControllerVersion 0x0FE 82*4882a593Smuzhiyun #define SD_GPIO_Reg 0x100 83*4882a593Smuzhiyun #define SD_GPIO_OE 0x104 84*4882a593Smuzhiyun #define SD_GPIO_Enable 0x108 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun /* SD specific registers in PCI config space */ 87*4882a593Smuzhiyun #define SD_SlotInfo 0x40 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun /* HC 3.0 specific registers and offsets */ 90*4882a593Smuzhiyun #define SD3_HostCntrl2 0x03E 91*4882a593Smuzhiyun /* preset regsstart and count */ 92*4882a593Smuzhiyun #define SD3_PresetValStart 0x060 93*4882a593Smuzhiyun #define SD3_PresetValCount 8 94*4882a593Smuzhiyun /* preset-indiv regs */ 95*4882a593Smuzhiyun #define SD3_PresetVal_init 0x060 96*4882a593Smuzhiyun #define SD3_PresetVal_default 0x062 97*4882a593Smuzhiyun #define SD3_PresetVal_HS 0x064 98*4882a593Smuzhiyun #define SD3_PresetVal_SDR12 0x066 99*4882a593Smuzhiyun #define SD3_PresetVal_SDR25 0x068 100*4882a593Smuzhiyun #define SD3_PresetVal_SDR50 0x06a 101*4882a593Smuzhiyun #define SD3_PresetVal_SDR104 0x06c 102*4882a593Smuzhiyun #define SD3_PresetVal_DDR50 0x06e 103*4882a593Smuzhiyun /* SDIO3.0 Revx specific Registers */ 104*4882a593Smuzhiyun #define SD3_Tuning_Info_Register 0x0EC 105*4882a593Smuzhiyun #define SD3_WL_BT_reset_register 0x0F0 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun /* preset value indices */ 108*4882a593Smuzhiyun #define SD3_PRESETVAL_INITIAL_IX 0 109*4882a593Smuzhiyun #define SD3_PRESETVAL_DESPEED_IX 1 110*4882a593Smuzhiyun #define SD3_PRESETVAL_HISPEED_IX 2 111*4882a593Smuzhiyun #define SD3_PRESETVAL_SDR12_IX 3 112*4882a593Smuzhiyun #define SD3_PRESETVAL_SDR25_IX 4 113*4882a593Smuzhiyun #define SD3_PRESETVAL_SDR50_IX 5 114*4882a593Smuzhiyun #define SD3_PRESETVAL_SDR104_IX 6 115*4882a593Smuzhiyun #define SD3_PRESETVAL_DDR50_IX 7 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun /* SD_Capabilities reg (0x040) */ 118*4882a593Smuzhiyun #define CAP_TO_CLKFREQ_M BITFIELD_MASK(6) 119*4882a593Smuzhiyun #define CAP_TO_CLKFREQ_S 0 120*4882a593Smuzhiyun #define CAP_TO_CLKUNIT_M BITFIELD_MASK(1) 121*4882a593Smuzhiyun #define CAP_TO_CLKUNIT_S 7 122*4882a593Smuzhiyun /* Note: for sdio-2.0 case, this mask has to be 6 bits, but msb 2 123*4882a593Smuzhiyun bits are reserved. going ahead with 8 bits, as it is req for 3.0 124*4882a593Smuzhiyun */ 125*4882a593Smuzhiyun #define CAP_BASECLK_M BITFIELD_MASK(8) 126*4882a593Smuzhiyun #define CAP_BASECLK_S 8 127*4882a593Smuzhiyun #define CAP_MAXBLOCK_M BITFIELD_MASK(2) 128*4882a593Smuzhiyun #define CAP_MAXBLOCK_S 16 129*4882a593Smuzhiyun #define CAP_ADMA2_M BITFIELD_MASK(1) 130*4882a593Smuzhiyun #define CAP_ADMA2_S 19 131*4882a593Smuzhiyun #define CAP_ADMA1_M BITFIELD_MASK(1) 132*4882a593Smuzhiyun #define CAP_ADMA1_S 20 133*4882a593Smuzhiyun #define CAP_HIGHSPEED_M BITFIELD_MASK(1) 134*4882a593Smuzhiyun #define CAP_HIGHSPEED_S 21 135*4882a593Smuzhiyun #define CAP_DMA_M BITFIELD_MASK(1) 136*4882a593Smuzhiyun #define CAP_DMA_S 22 137*4882a593Smuzhiyun #define CAP_SUSPEND_M BITFIELD_MASK(1) 138*4882a593Smuzhiyun #define CAP_SUSPEND_S 23 139*4882a593Smuzhiyun #define CAP_VOLT_3_3_M BITFIELD_MASK(1) 140*4882a593Smuzhiyun #define CAP_VOLT_3_3_S 24 141*4882a593Smuzhiyun #define CAP_VOLT_3_0_M BITFIELD_MASK(1) 142*4882a593Smuzhiyun #define CAP_VOLT_3_0_S 25 143*4882a593Smuzhiyun #define CAP_VOLT_1_8_M BITFIELD_MASK(1) 144*4882a593Smuzhiyun #define CAP_VOLT_1_8_S 26 145*4882a593Smuzhiyun #define CAP_64BIT_HOST_M BITFIELD_MASK(1) 146*4882a593Smuzhiyun #define CAP_64BIT_HOST_S 28 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun #define SDIO_OCR_READ_FAIL (2) 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun #define CAP_ASYNCINT_SUP_M BITFIELD_MASK(1) 151*4882a593Smuzhiyun #define CAP_ASYNCINT_SUP_S 29 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun #define CAP_SLOTTYPE_M BITFIELD_MASK(2) 154*4882a593Smuzhiyun #define CAP_SLOTTYPE_S 30 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun #define CAP3_MSBits_OFFSET (32) 157*4882a593Smuzhiyun /* note: following are caps MSB32 bits. 158*4882a593Smuzhiyun So the bits start from 0, instead of 32. that is why 159*4882a593Smuzhiyun CAP3_MSBits_OFFSET is subtracted. 160*4882a593Smuzhiyun */ 161*4882a593Smuzhiyun #define CAP3_SDR50_SUP_M BITFIELD_MASK(1) 162*4882a593Smuzhiyun #define CAP3_SDR50_SUP_S (32 - CAP3_MSBits_OFFSET) 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun #define CAP3_SDR104_SUP_M BITFIELD_MASK(1) 165*4882a593Smuzhiyun #define CAP3_SDR104_SUP_S (33 - CAP3_MSBits_OFFSET) 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun #define CAP3_DDR50_SUP_M BITFIELD_MASK(1) 168*4882a593Smuzhiyun #define CAP3_DDR50_SUP_S (34 - CAP3_MSBits_OFFSET) 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun /* for knowing the clk caps in a single read */ 171*4882a593Smuzhiyun #define CAP3_30CLKCAP_M BITFIELD_MASK(3) 172*4882a593Smuzhiyun #define CAP3_30CLKCAP_S (32 - CAP3_MSBits_OFFSET) 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun #define CAP3_DRIVTYPE_A_M BITFIELD_MASK(1) 175*4882a593Smuzhiyun #define CAP3_DRIVTYPE_A_S (36 - CAP3_MSBits_OFFSET) 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun #define CAP3_DRIVTYPE_C_M BITFIELD_MASK(1) 178*4882a593Smuzhiyun #define CAP3_DRIVTYPE_C_S (37 - CAP3_MSBits_OFFSET) 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun #define CAP3_DRIVTYPE_D_M BITFIELD_MASK(1) 181*4882a593Smuzhiyun #define CAP3_DRIVTYPE_D_S (38 - CAP3_MSBits_OFFSET) 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun #define CAP3_RETUNING_TC_M BITFIELD_MASK(4) 184*4882a593Smuzhiyun #define CAP3_RETUNING_TC_S (40 - CAP3_MSBits_OFFSET) 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun #define CAP3_TUNING_SDR50_M BITFIELD_MASK(1) 187*4882a593Smuzhiyun #define CAP3_TUNING_SDR50_S (45 - CAP3_MSBits_OFFSET) 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun #define CAP3_RETUNING_MODES_M BITFIELD_MASK(2) 190*4882a593Smuzhiyun #define CAP3_RETUNING_MODES_S (46 - CAP3_MSBits_OFFSET) 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun #define CAP3_RETUNING_TC_DISABLED (0x0) 193*4882a593Smuzhiyun #define CAP3_RETUNING_TC_1024S (0xB) 194*4882a593Smuzhiyun #define CAP3_RETUNING_TC_OTHER (0xF) 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun #define CAP3_CLK_MULT_M BITFIELD_MASK(8) 197*4882a593Smuzhiyun #define CAP3_CLK_MULT_S (48 - CAP3_MSBits_OFFSET) 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun #define PRESET_DRIVR_SELECT_M BITFIELD_MASK(2) 200*4882a593Smuzhiyun #define PRESET_DRIVR_SELECT_S 14 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun #define PRESET_CLK_DIV_M BITFIELD_MASK(10) 203*4882a593Smuzhiyun #define PRESET_CLK_DIV_S 0 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun /* SD_MaxCurCap reg (0x048) */ 206*4882a593Smuzhiyun #define CAP_CURR_3_3_M BITFIELD_MASK(8) 207*4882a593Smuzhiyun #define CAP_CURR_3_3_S 0 208*4882a593Smuzhiyun #define CAP_CURR_3_0_M BITFIELD_MASK(8) 209*4882a593Smuzhiyun #define CAP_CURR_3_0_S 8 210*4882a593Smuzhiyun #define CAP_CURR_1_8_M BITFIELD_MASK(8) 211*4882a593Smuzhiyun #define CAP_CURR_1_8_S 16 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun /* SD_SysAddr: Offset 0x0000, Size 4 bytes */ 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun /* SD_BlockSize: Offset 0x004, Size 2 bytes */ 216*4882a593Smuzhiyun #define BLKSZ_BLKSZ_M BITFIELD_MASK(12) 217*4882a593Smuzhiyun #define BLKSZ_BLKSZ_S 0 218*4882a593Smuzhiyun #define BLKSZ_BNDRY_M BITFIELD_MASK(3) 219*4882a593Smuzhiyun #define BLKSZ_BNDRY_S 12 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun /* SD_BlockCount: Offset 0x006, size 2 bytes */ 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun /* SD_Arg0: Offset 0x008, size = 4 bytes */ 224*4882a593Smuzhiyun /* SD_TransferMode Offset 0x00C, size = 2 bytes */ 225*4882a593Smuzhiyun #define XFER_DMA_ENABLE_M BITFIELD_MASK(1) 226*4882a593Smuzhiyun #define XFER_DMA_ENABLE_S 0 227*4882a593Smuzhiyun #define XFER_BLK_COUNT_EN_M BITFIELD_MASK(1) 228*4882a593Smuzhiyun #define XFER_BLK_COUNT_EN_S 1 229*4882a593Smuzhiyun #define XFER_CMD_12_EN_M BITFIELD_MASK(1) 230*4882a593Smuzhiyun #define XFER_CMD_12_EN_S 2 231*4882a593Smuzhiyun #define XFER_DATA_DIRECTION_M BITFIELD_MASK(1) 232*4882a593Smuzhiyun #define XFER_DATA_DIRECTION_S 4 233*4882a593Smuzhiyun #define XFER_MULTI_BLOCK_M BITFIELD_MASK(1) 234*4882a593Smuzhiyun #define XFER_MULTI_BLOCK_S 5 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun /* SD_Command: Offset 0x00E, size = 2 bytes */ 237*4882a593Smuzhiyun /* resp_type field */ 238*4882a593Smuzhiyun #define RESP_TYPE_NONE 0 239*4882a593Smuzhiyun #define RESP_TYPE_136 1 240*4882a593Smuzhiyun #define RESP_TYPE_48 2 241*4882a593Smuzhiyun #define RESP_TYPE_48_BUSY 3 242*4882a593Smuzhiyun /* type field */ 243*4882a593Smuzhiyun #define CMD_TYPE_NORMAL 0 244*4882a593Smuzhiyun #define CMD_TYPE_SUSPEND 1 245*4882a593Smuzhiyun #define CMD_TYPE_RESUME 2 246*4882a593Smuzhiyun #define CMD_TYPE_ABORT 3 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun #define CMD_RESP_TYPE_M BITFIELD_MASK(2) /* Bits [0-1] - Response type */ 249*4882a593Smuzhiyun #define CMD_RESP_TYPE_S 0 250*4882a593Smuzhiyun #define CMD_CRC_EN_M BITFIELD_MASK(1) /* Bit 3 - CRC enable */ 251*4882a593Smuzhiyun #define CMD_CRC_EN_S 3 252*4882a593Smuzhiyun #define CMD_INDEX_EN_M BITFIELD_MASK(1) /* Bit 4 - Enable index checking */ 253*4882a593Smuzhiyun #define CMD_INDEX_EN_S 4 254*4882a593Smuzhiyun #define CMD_DATA_EN_M BITFIELD_MASK(1) /* Bit 5 - Using DAT line */ 255*4882a593Smuzhiyun #define CMD_DATA_EN_S 5 256*4882a593Smuzhiyun #define CMD_TYPE_M BITFIELD_MASK(2) /* Bit [6-7] - Normal, abort, resume, etc 257*4882a593Smuzhiyun */ 258*4882a593Smuzhiyun #define CMD_TYPE_S 6 259*4882a593Smuzhiyun #define CMD_INDEX_M BITFIELD_MASK(6) /* Bits [8-13] - Command number */ 260*4882a593Smuzhiyun #define CMD_INDEX_S 8 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun /* SD_BufferDataPort0 : Offset 0x020, size = 2 or 4 bytes */ 263*4882a593Smuzhiyun /* SD_BufferDataPort1 : Offset 0x022, size = 2 bytes */ 264*4882a593Smuzhiyun /* SD_PresentState : Offset 0x024, size = 4 bytes */ 265*4882a593Smuzhiyun #define PRES_CMD_INHIBIT_M BITFIELD_MASK(1) /* Bit 0 May use CMD */ 266*4882a593Smuzhiyun #define PRES_CMD_INHIBIT_S 0 267*4882a593Smuzhiyun #define PRES_DAT_INHIBIT_M BITFIELD_MASK(1) /* Bit 1 May use DAT */ 268*4882a593Smuzhiyun #define PRES_DAT_INHIBIT_S 1 269*4882a593Smuzhiyun #define PRES_DAT_BUSY_M BITFIELD_MASK(1) /* Bit 2 DAT is busy */ 270*4882a593Smuzhiyun #define PRES_DAT_BUSY_S 2 271*4882a593Smuzhiyun #define PRES_PRESENT_RSVD_M BITFIELD_MASK(5) /* Bit [3-7] rsvd */ 272*4882a593Smuzhiyun #define PRES_PRESENT_RSVD_S 3 273*4882a593Smuzhiyun #define PRES_WRITE_ACTIVE_M BITFIELD_MASK(1) /* Bit 8 Write is active */ 274*4882a593Smuzhiyun #define PRES_WRITE_ACTIVE_S 8 275*4882a593Smuzhiyun #define PRES_READ_ACTIVE_M BITFIELD_MASK(1) /* Bit 9 Read is active */ 276*4882a593Smuzhiyun #define PRES_READ_ACTIVE_S 9 277*4882a593Smuzhiyun #define PRES_WRITE_DATA_RDY_M BITFIELD_MASK(1) /* Bit 10 Write buf is avail */ 278*4882a593Smuzhiyun #define PRES_WRITE_DATA_RDY_S 10 279*4882a593Smuzhiyun #define PRES_READ_DATA_RDY_M BITFIELD_MASK(1) /* Bit 11 Read buf data avail */ 280*4882a593Smuzhiyun #define PRES_READ_DATA_RDY_S 11 281*4882a593Smuzhiyun #define PRES_CARD_PRESENT_M BITFIELD_MASK(1) /* Bit 16 Card present - debounced */ 282*4882a593Smuzhiyun #define PRES_CARD_PRESENT_S 16 283*4882a593Smuzhiyun #define PRES_CARD_STABLE_M BITFIELD_MASK(1) /* Bit 17 Debugging */ 284*4882a593Smuzhiyun #define PRES_CARD_STABLE_S 17 285*4882a593Smuzhiyun #define PRES_CARD_PRESENT_RAW_M BITFIELD_MASK(1) /* Bit 18 Not debounced */ 286*4882a593Smuzhiyun #define PRES_CARD_PRESENT_RAW_S 18 287*4882a593Smuzhiyun #define PRES_WRITE_ENABLED_M BITFIELD_MASK(1) /* Bit 19 Write protected? */ 288*4882a593Smuzhiyun #define PRES_WRITE_ENABLED_S 19 289*4882a593Smuzhiyun #define PRES_DAT_SIGNAL_M BITFIELD_MASK(4) /* Bit [20-23] Debugging */ 290*4882a593Smuzhiyun #define PRES_DAT_SIGNAL_S 20 291*4882a593Smuzhiyun #define PRES_CMD_SIGNAL_M BITFIELD_MASK(1) /* Bit 24 Debugging */ 292*4882a593Smuzhiyun #define PRES_CMD_SIGNAL_S 24 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun /* SD_HostCntrl: Offset 0x028, size = 1 bytes */ 295*4882a593Smuzhiyun #define HOST_LED_M BITFIELD_MASK(1) /* Bit 0 LED On/Off */ 296*4882a593Smuzhiyun #define HOST_LED_S 0 297*4882a593Smuzhiyun #define HOST_DATA_WIDTH_M BITFIELD_MASK(1) /* Bit 1 4 bit enable */ 298*4882a593Smuzhiyun #define HOST_DATA_WIDTH_S 1 299*4882a593Smuzhiyun #define HOST_HI_SPEED_EN_M BITFIELD_MASK(1) /* Bit 2 High speed vs low speed */ 300*4882a593Smuzhiyun #define HOST_DMA_SEL_S 3 301*4882a593Smuzhiyun #define HOST_DMA_SEL_M BITFIELD_MASK(2) /* Bit 4:3 DMA Select */ 302*4882a593Smuzhiyun #define HOST_HI_SPEED_EN_S 2 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun /* Host Control2: */ 305*4882a593Smuzhiyun #define HOSTCtrl2_PRESVAL_EN_M BITFIELD_MASK(1) /* 1 bit */ 306*4882a593Smuzhiyun #define HOSTCtrl2_PRESVAL_EN_S 15 /* bit# */ 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun #define HOSTCtrl2_ASYINT_EN_M BITFIELD_MASK(1) /* 1 bit */ 309*4882a593Smuzhiyun #define HOSTCtrl2_ASYINT_EN_S 14 /* bit# */ 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun #define HOSTCtrl2_SAMPCLK_SEL_M BITFIELD_MASK(1) /* 1 bit */ 312*4882a593Smuzhiyun #define HOSTCtrl2_SAMPCLK_SEL_S 7 /* bit# */ 313*4882a593Smuzhiyun 314*4882a593Smuzhiyun #define HOSTCtrl2_EXEC_TUNING_M BITFIELD_MASK(1) /* 1 bit */ 315*4882a593Smuzhiyun #define HOSTCtrl2_EXEC_TUNING_S 6 /* bit# */ 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun #define HOSTCtrl2_DRIVSTRENGTH_SEL_M BITFIELD_MASK(2) /* 2 bit */ 318*4882a593Smuzhiyun #define HOSTCtrl2_DRIVSTRENGTH_SEL_S 4 /* bit# */ 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun #define HOSTCtrl2_1_8SIG_EN_M BITFIELD_MASK(1) /* 1 bit */ 321*4882a593Smuzhiyun #define HOSTCtrl2_1_8SIG_EN_S 3 /* bit# */ 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun #define HOSTCtrl2_UHSMODE_SEL_M BITFIELD_MASK(3) /* 3 bit */ 324*4882a593Smuzhiyun #define HOSTCtrl2_UHSMODE_SEL_S 0 /* bit# */ 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun #define HOST_CONTR_VER_2 (1) 327*4882a593Smuzhiyun #define HOST_CONTR_VER_3 (2) 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun /* misc defines */ 330*4882a593Smuzhiyun /* Driver uses of these should be replaced! */ 331*4882a593Smuzhiyun #define SD1_MODE 0x1 /* SD Host Cntrlr Spec */ 332*4882a593Smuzhiyun #define SD4_MODE 0x2 /* SD Host Cntrlr Spec */ 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun /* SD_PwrCntrl: Offset 0x029, size = 1 bytes */ 335*4882a593Smuzhiyun #define PWR_BUS_EN_M BITFIELD_MASK(1) /* Bit 0 Power the bus */ 336*4882a593Smuzhiyun #define PWR_BUS_EN_S 0 337*4882a593Smuzhiyun #define PWR_VOLTS_M BITFIELD_MASK(3) /* Bit [1-3] Voltage Select */ 338*4882a593Smuzhiyun #define PWR_VOLTS_S 1 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun /* SD_SoftwareReset: Offset 0x02F, size = 1 byte */ 341*4882a593Smuzhiyun #define SW_RESET_ALL_M BITFIELD_MASK(1) /* Bit 0 Reset All */ 342*4882a593Smuzhiyun #define SW_RESET_ALL_S 0 343*4882a593Smuzhiyun #define SW_RESET_CMD_M BITFIELD_MASK(1) /* Bit 1 CMD Line Reset */ 344*4882a593Smuzhiyun #define SW_RESET_CMD_S 1 345*4882a593Smuzhiyun #define SW_RESET_DAT_M BITFIELD_MASK(1) /* Bit 2 DAT Line Reset */ 346*4882a593Smuzhiyun #define SW_RESET_DAT_S 2 347*4882a593Smuzhiyun 348*4882a593Smuzhiyun /* SD_IntrStatus: Offset 0x030, size = 2 bytes */ 349*4882a593Smuzhiyun /* Defs also serve SD_IntrStatusEnable and SD_IntrSignalEnable */ 350*4882a593Smuzhiyun #define INTSTAT_CMD_COMPLETE_M BITFIELD_MASK(1) /* Bit 0 */ 351*4882a593Smuzhiyun #define INTSTAT_CMD_COMPLETE_S 0 352*4882a593Smuzhiyun #define INTSTAT_XFER_COMPLETE_M BITFIELD_MASK(1) 353*4882a593Smuzhiyun #define INTSTAT_XFER_COMPLETE_S 1 354*4882a593Smuzhiyun #define INTSTAT_BLOCK_GAP_EVENT_M BITFIELD_MASK(1) 355*4882a593Smuzhiyun #define INTSTAT_BLOCK_GAP_EVENT_S 2 356*4882a593Smuzhiyun #define INTSTAT_DMA_INT_M BITFIELD_MASK(1) 357*4882a593Smuzhiyun #define INTSTAT_DMA_INT_S 3 358*4882a593Smuzhiyun #define INTSTAT_BUF_WRITE_READY_M BITFIELD_MASK(1) 359*4882a593Smuzhiyun #define INTSTAT_BUF_WRITE_READY_S 4 360*4882a593Smuzhiyun #define INTSTAT_BUF_READ_READY_M BITFIELD_MASK(1) 361*4882a593Smuzhiyun #define INTSTAT_BUF_READ_READY_S 5 362*4882a593Smuzhiyun #define INTSTAT_CARD_INSERTION_M BITFIELD_MASK(1) 363*4882a593Smuzhiyun #define INTSTAT_CARD_INSERTION_S 6 364*4882a593Smuzhiyun #define INTSTAT_CARD_REMOVAL_M BITFIELD_MASK(1) 365*4882a593Smuzhiyun #define INTSTAT_CARD_REMOVAL_S 7 366*4882a593Smuzhiyun #define INTSTAT_CARD_INT_M BITFIELD_MASK(1) 367*4882a593Smuzhiyun #define INTSTAT_CARD_INT_S 8 368*4882a593Smuzhiyun #define INTSTAT_RETUNING_INT_M BITFIELD_MASK(1) /* Bit 12 */ 369*4882a593Smuzhiyun #define INTSTAT_RETUNING_INT_S 12 370*4882a593Smuzhiyun #define INTSTAT_ERROR_INT_M BITFIELD_MASK(1) /* Bit 15 */ 371*4882a593Smuzhiyun #define INTSTAT_ERROR_INT_S 15 372*4882a593Smuzhiyun 373*4882a593Smuzhiyun /* SD_ErrorIntrStatus: Offset 0x032, size = 2 bytes */ 374*4882a593Smuzhiyun /* Defs also serve SD_ErrorIntrStatusEnable and SD_ErrorIntrSignalEnable */ 375*4882a593Smuzhiyun #define ERRINT_CMD_TIMEOUT_M BITFIELD_MASK(1) 376*4882a593Smuzhiyun #define ERRINT_CMD_TIMEOUT_S 0 377*4882a593Smuzhiyun #define ERRINT_CMD_CRC_M BITFIELD_MASK(1) 378*4882a593Smuzhiyun #define ERRINT_CMD_CRC_S 1 379*4882a593Smuzhiyun #define ERRINT_CMD_ENDBIT_M BITFIELD_MASK(1) 380*4882a593Smuzhiyun #define ERRINT_CMD_ENDBIT_S 2 381*4882a593Smuzhiyun #define ERRINT_CMD_INDEX_M BITFIELD_MASK(1) 382*4882a593Smuzhiyun #define ERRINT_CMD_INDEX_S 3 383*4882a593Smuzhiyun #define ERRINT_DATA_TIMEOUT_M BITFIELD_MASK(1) 384*4882a593Smuzhiyun #define ERRINT_DATA_TIMEOUT_S 4 385*4882a593Smuzhiyun #define ERRINT_DATA_CRC_M BITFIELD_MASK(1) 386*4882a593Smuzhiyun #define ERRINT_DATA_CRC_S 5 387*4882a593Smuzhiyun #define ERRINT_DATA_ENDBIT_M BITFIELD_MASK(1) 388*4882a593Smuzhiyun #define ERRINT_DATA_ENDBIT_S 6 389*4882a593Smuzhiyun #define ERRINT_CURRENT_LIMIT_M BITFIELD_MASK(1) 390*4882a593Smuzhiyun #define ERRINT_CURRENT_LIMIT_S 7 391*4882a593Smuzhiyun #define ERRINT_AUTO_CMD12_M BITFIELD_MASK(1) 392*4882a593Smuzhiyun #define ERRINT_AUTO_CMD12_S 8 393*4882a593Smuzhiyun #define ERRINT_VENDOR_M BITFIELD_MASK(4) 394*4882a593Smuzhiyun #define ERRINT_VENDOR_S 12 395*4882a593Smuzhiyun #define ERRINT_ADMA_M BITFIELD_MASK(1) 396*4882a593Smuzhiyun #define ERRINT_ADMA_S 9 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun /* Also provide definitions in "normal" form to allow combined masks */ 399*4882a593Smuzhiyun #define ERRINT_CMD_TIMEOUT_BIT 0x0001 400*4882a593Smuzhiyun #define ERRINT_CMD_CRC_BIT 0x0002 401*4882a593Smuzhiyun #define ERRINT_CMD_ENDBIT_BIT 0x0004 402*4882a593Smuzhiyun #define ERRINT_CMD_INDEX_BIT 0x0008 403*4882a593Smuzhiyun #define ERRINT_DATA_TIMEOUT_BIT 0x0010 404*4882a593Smuzhiyun #define ERRINT_DATA_CRC_BIT 0x0020 405*4882a593Smuzhiyun #define ERRINT_DATA_ENDBIT_BIT 0x0040 406*4882a593Smuzhiyun #define ERRINT_CURRENT_LIMIT_BIT 0x0080 407*4882a593Smuzhiyun #define ERRINT_AUTO_CMD12_BIT 0x0100 408*4882a593Smuzhiyun #define ERRINT_ADMA_BIT 0x0200 409*4882a593Smuzhiyun 410*4882a593Smuzhiyun /* Masks to select CMD vs. DATA errors */ 411*4882a593Smuzhiyun #define ERRINT_CMD_ERRS (ERRINT_CMD_TIMEOUT_BIT | ERRINT_CMD_CRC_BIT |\ 412*4882a593Smuzhiyun ERRINT_CMD_ENDBIT_BIT | ERRINT_CMD_INDEX_BIT) 413*4882a593Smuzhiyun #define ERRINT_DATA_ERRS (ERRINT_DATA_TIMEOUT_BIT | ERRINT_DATA_CRC_BIT |\ 414*4882a593Smuzhiyun ERRINT_DATA_ENDBIT_BIT | ERRINT_ADMA_BIT) 415*4882a593Smuzhiyun #define ERRINT_TRANSFER_ERRS (ERRINT_CMD_ERRS | ERRINT_DATA_ERRS) 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun /* SD_WakeupCntr_BlockGapCntrl : Offset 0x02A , size = bytes */ 418*4882a593Smuzhiyun /* SD_ClockCntrl : Offset 0x02C , size = bytes */ 419*4882a593Smuzhiyun /* SD_SoftwareReset_TimeoutCntrl : Offset 0x02E , size = bytes */ 420*4882a593Smuzhiyun /* SD_IntrStatus : Offset 0x030 , size = bytes */ 421*4882a593Smuzhiyun /* SD_ErrorIntrStatus : Offset 0x032 , size = bytes */ 422*4882a593Smuzhiyun /* SD_IntrStatusEnable : Offset 0x034 , size = bytes */ 423*4882a593Smuzhiyun /* SD_ErrorIntrStatusEnable : Offset 0x036 , size = bytes */ 424*4882a593Smuzhiyun /* SD_IntrSignalEnable : Offset 0x038 , size = bytes */ 425*4882a593Smuzhiyun /* SD_ErrorIntrSignalEnable : Offset 0x03A , size = bytes */ 426*4882a593Smuzhiyun /* SD_CMD12ErrorStatus : Offset 0x03C , size = bytes */ 427*4882a593Smuzhiyun /* SD_Capabilities : Offset 0x040 , size = bytes */ 428*4882a593Smuzhiyun /* SD_MaxCurCap : Offset 0x048 , size = bytes */ 429*4882a593Smuzhiyun /* SD_MaxCurCap_Reserved: Offset 0x04C , size = bytes */ 430*4882a593Smuzhiyun /* SD_SlotInterruptStatus: Offset 0x0FC , size = bytes */ 431*4882a593Smuzhiyun /* SD_HostControllerVersion : Offset 0x0FE , size = bytes */ 432*4882a593Smuzhiyun 433*4882a593Smuzhiyun /* SDIO Host Control Register DMA Mode Definitions */ 434*4882a593Smuzhiyun #define SDIOH_SDMA_MODE 0 435*4882a593Smuzhiyun #define SDIOH_ADMA1_MODE 1 436*4882a593Smuzhiyun #define SDIOH_ADMA2_MODE 2 437*4882a593Smuzhiyun #define SDIOH_ADMA2_64_MODE 3 438*4882a593Smuzhiyun 439*4882a593Smuzhiyun #define ADMA2_ATTRIBUTE_VALID (1 << 0) /* ADMA Descriptor line valid */ 440*4882a593Smuzhiyun #define ADMA2_ATTRIBUTE_END (1 << 1) /* End of Descriptor */ 441*4882a593Smuzhiyun #define ADMA2_ATTRIBUTE_INT (1 << 2) /* Interrupt when line is done */ 442*4882a593Smuzhiyun #define ADMA2_ATTRIBUTE_ACT_NOP (0 << 4) /* Skip current line, go to next. */ 443*4882a593Smuzhiyun #define ADMA2_ATTRIBUTE_ACT_RSV (1 << 4) /* Same as NOP */ 444*4882a593Smuzhiyun #define ADMA1_ATTRIBUTE_ACT_SET (1 << 4) /* ADMA1 Only - set transfer length */ 445*4882a593Smuzhiyun #define ADMA2_ATTRIBUTE_ACT_TRAN (2 << 4) /* Transfer Data of one descriptor line. */ 446*4882a593Smuzhiyun #define ADMA2_ATTRIBUTE_ACT_LINK (3 << 4) /* Link Descriptor */ 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun /* ADMA2 Descriptor Table Entry for 32-bit Address */ 449*4882a593Smuzhiyun typedef struct adma2_dscr_32b { 450*4882a593Smuzhiyun uint32 len_attr; 451*4882a593Smuzhiyun uint32 phys_addr; 452*4882a593Smuzhiyun } adma2_dscr_32b_t; 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun /* ADMA1 Descriptor Table Entry */ 455*4882a593Smuzhiyun typedef struct adma1_dscr { 456*4882a593Smuzhiyun uint32 phys_addr_attr; 457*4882a593Smuzhiyun } adma1_dscr_t; 458*4882a593Smuzhiyun 459*4882a593Smuzhiyun #endif /* _SDIOH_H */ 460