xref: /OK3568_Linux_fs/external/rkwifibt/drivers/bcmdhd/include/sbsysmem.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * SiliconBackplane System Memory core
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2020, Broadcom.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  *      Unless you and Broadcom execute a separate written software license
7*4882a593Smuzhiyun  * agreement governing use of this software, this software is licensed to you
8*4882a593Smuzhiyun  * under the terms of the GNU General Public License version 2 (the "GPL"),
9*4882a593Smuzhiyun  * available at http://www.broadcom.com/licenses/GPLv2.php, with the
10*4882a593Smuzhiyun  * following added to such license:
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  *      As a special exception, the copyright holders of this software give you
13*4882a593Smuzhiyun  * permission to link this software with independent modules, and to copy and
14*4882a593Smuzhiyun  * distribute the resulting executable under terms of your choice, provided that
15*4882a593Smuzhiyun  * you also meet, for each linked independent module, the terms and conditions of
16*4882a593Smuzhiyun  * the license of that module.  An independent module is a module which is not
17*4882a593Smuzhiyun  * derived from this software.  The special exception does not apply to any
18*4882a593Smuzhiyun  * modifications of the software.
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  *
21*4882a593Smuzhiyun  * <<Broadcom-WL-IPTag/Dual:>>
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #ifndef	_SBSYSMEM_H
25*4882a593Smuzhiyun #define	_SBSYSMEM_H
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #ifndef _LANGUAGE_ASSEMBLY
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /* cpp contortions to concatenate w/arg prescan */
30*4882a593Smuzhiyun #ifndef PAD
31*4882a593Smuzhiyun #define	_PADLINE(line)	pad ## line
32*4882a593Smuzhiyun #define	_XSTR(line)	_PADLINE(line)
33*4882a593Smuzhiyun #define	PAD		_XSTR(__LINE__)
34*4882a593Smuzhiyun #endif	/* PAD */
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /* sysmem core registers */
37*4882a593Smuzhiyun typedef volatile struct sysmemregs {
38*4882a593Smuzhiyun 	uint32	coreinfo;
39*4882a593Smuzhiyun 	uint32	bwalloc;
40*4882a593Smuzhiyun 	uint32	extracoreinfo;
41*4882a593Smuzhiyun 	uint32	biststat;
42*4882a593Smuzhiyun 	uint32	bankidx;
43*4882a593Smuzhiyun 	uint32	standbyctrl;
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	uint32	errlogstatus;
46*4882a593Smuzhiyun 	uint32	errlogaddr;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	uint32	cambankidx;
49*4882a593Smuzhiyun 	uint32	cambankstandbyctrl;
50*4882a593Smuzhiyun 	uint32	cambankpatchctrl;
51*4882a593Smuzhiyun 	uint32	cambankpatchtblbaseaddr;
52*4882a593Smuzhiyun 	uint32	cambankcmdreg;
53*4882a593Smuzhiyun 	uint32	cambankdatareg;
54*4882a593Smuzhiyun 	uint32	standbywait;
55*4882a593Smuzhiyun 	uint32	PAD[1];
56*4882a593Smuzhiyun 	uint32	bankinfo;
57*4882a593Smuzhiyun 	uint32  PAD[7];
58*4882a593Smuzhiyun 	uint32  region_n_regs[32];
59*4882a593Smuzhiyun 	uint32  initiat_n_masks[31];
60*4882a593Smuzhiyun 	uint32  PAD[1];
61*4882a593Smuzhiyun 	uint32  mpucontrol;
62*4882a593Smuzhiyun 	uint32  mpucapabilities;
63*4882a593Smuzhiyun 	uint32  PAD[31];
64*4882a593Smuzhiyun 	uint32	workaround;
65*4882a593Smuzhiyun 	uint32	pwrctl;
66*4882a593Smuzhiyun 	uint32	PAD[133];
67*4882a593Smuzhiyun 	uint32  sr_control;
68*4882a593Smuzhiyun 	uint32  sr_status;
69*4882a593Smuzhiyun 	uint32  sr_address;
70*4882a593Smuzhiyun 	uint32  sr_data;
71*4882a593Smuzhiyun } sysmemregs_t;
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun /* bus MPU region count mask of sysmemregs_t->mpucapabilities */
74*4882a593Smuzhiyun #define ACC_MPU_REGION_CNT_MASK	0x7u
75*4882a593Smuzhiyun /* bus MPU disable mask of sysmemregs_t->mpucontrol */
76*4882a593Smuzhiyun #define BUSMPU_DISABLE_MASK	0xfu
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #endif	/* _LANGUAGE_ASSEMBLY */
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* Register offsets */
81*4882a593Smuzhiyun #define	SR_COREINFO		0x00
82*4882a593Smuzhiyun #define	SR_BWALLOC		0x04
83*4882a593Smuzhiyun #define	SR_BISTSTAT		0x0c
84*4882a593Smuzhiyun #define	SR_BANKINDEX		0x10
85*4882a593Smuzhiyun #define	SR_BANKSTBYCTL		0x14
86*4882a593Smuzhiyun #define SR_PWRCTL		0x1e8
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun /* Coreinfo register */
89*4882a593Smuzhiyun #define	SRCI_PT_MASK		0x00070000	/* port type[18:16] */
90*4882a593Smuzhiyun #define	SRCI_PT_SHIFT		16
91*4882a593Smuzhiyun /* port types : SRCI_PT_<processorPT>_<backplanePT> */
92*4882a593Smuzhiyun #define SRCI_PT_OCP_OCP		0
93*4882a593Smuzhiyun #define SRCI_PT_AXI_OCP		1
94*4882a593Smuzhiyun #define SRCI_PT_ARM7AHB_OCP	2
95*4882a593Smuzhiyun #define SRCI_PT_CM3AHB_OCP	3
96*4882a593Smuzhiyun #define SRCI_PT_AXI_AXI		4
97*4882a593Smuzhiyun #define SRCI_PT_AHB_AXI		5
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define SRCI_LSS_MASK		0x00f00000
100*4882a593Smuzhiyun #define SRCI_LSS_SHIFT		20
101*4882a593Smuzhiyun #define SRCI_LRS_MASK		0x0f000000
102*4882a593Smuzhiyun #define SRCI_LRS_SHIFT		24
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /* In corerev 0, the memory size is 2 to the power of the
105*4882a593Smuzhiyun  * base plus 16 plus to the contents of the memsize field plus 1.
106*4882a593Smuzhiyun  */
107*4882a593Smuzhiyun #define	SRCI_MS0_MASK		0xf
108*4882a593Smuzhiyun #define SR_MS0_BASE		16
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /*
111*4882a593Smuzhiyun  * In corerev 1 the bank size is 2 ^ the bank size field plus 14,
112*4882a593Smuzhiyun  * the memory size is number of banks times bank size.
113*4882a593Smuzhiyun  * The same applies to rom size.
114*4882a593Smuzhiyun  */
115*4882a593Smuzhiyun #define	SYSMEM_SRCI_ROMNB_MASK	0x3e0
116*4882a593Smuzhiyun #define	SYSMEM_SRCI_ROMNB_SHIFT	5
117*4882a593Smuzhiyun #define	SYSMEM_SRCI_SRNB_MASK	0x1f
118*4882a593Smuzhiyun #define	SYSMEM_SRCI_SRNB_SHIFT	0
119*4882a593Smuzhiyun /* Above bits are obsolete and replaced with below in rev 12 */
120*4882a593Smuzhiyun #define	SYSMEM_SRCI_NEW_ROMNB_MASK	0xff000000u
121*4882a593Smuzhiyun #define	SYSMEM_SRCI_NEW_ROMNB_SHIFT	24u
122*4882a593Smuzhiyun #define	SYSMEM_SRCI_NEW_SRNB_MASK	0xff0000u
123*4882a593Smuzhiyun #define	SYSMEM_SRCI_NEW_SRNB_SHIFT	16u
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /* Standby control register */
126*4882a593Smuzhiyun #define	SRSC_SBYOVR_MASK	0x80000000
127*4882a593Smuzhiyun #define	SRSC_SBYOVR_SHIFT	31
128*4882a593Smuzhiyun #define	SRSC_SBYOVRVAL_MASK	0x60000000
129*4882a593Smuzhiyun #define	SRSC_SBYOVRVAL_SHIFT	29
130*4882a593Smuzhiyun #define	SRSC_SBYEN_MASK		0x01000000
131*4882a593Smuzhiyun #define	SRSC_SBYEN_SHIFT	24
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun /* Power control register */
134*4882a593Smuzhiyun #define SRPC_PMU_STBYDIS_MASK	0x00000010
135*4882a593Smuzhiyun #define SRPC_PMU_STBYDIS_SHIFT	4
136*4882a593Smuzhiyun #define SRPC_STBYOVRVAL_MASK	0x00000008
137*4882a593Smuzhiyun #define SRPC_STBYOVRVAL_SHIFT	3
138*4882a593Smuzhiyun #define SRPC_STBYOVR_MASK	0x00000007
139*4882a593Smuzhiyun #define SRPC_STBYOVR_SHIFT	0
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun /* Extra core capability register */
142*4882a593Smuzhiyun #define SRECC_NUM_BANKS_MASK   0x000000F0
143*4882a593Smuzhiyun #define SRECC_NUM_BANKS_SHIFT  4
144*4882a593Smuzhiyun #define SRECC_BANKSIZE_MASK    0x0000000F
145*4882a593Smuzhiyun #define SRECC_BANKSIZE_SHIFT   0
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #define SRECC_BANKSIZE(value)	 (1 << (value))
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /* CAM bank patch control */
150*4882a593Smuzhiyun #define SRCBPC_PATCHENABLE 0x80000000
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #define SRP_ADDRESS   0x0001FFFC
153*4882a593Smuzhiyun #define SRP_VALID     0x8000
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /* CAM bank command reg */
156*4882a593Smuzhiyun #define SRCMD_WRITE  0x00020000
157*4882a593Smuzhiyun #define SRCMD_READ   0x00010000
158*4882a593Smuzhiyun #define SRCMD_DONE   0x80000000
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #define SRCMD_DONE_DLY	1000
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun /* bankidx and bankinfo reg defines */
163*4882a593Smuzhiyun #define SYSMEM_BANKINFO_SZMASK		0x7f
164*4882a593Smuzhiyun #define SYSMEM_BANKIDX_ROM_MASK		0x80
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun #define	SYSMEM_BANKINFO_REG		0x40
167*4882a593Smuzhiyun #define	SYSMEM_BANKIDX_REG		0x10
168*4882a593Smuzhiyun #define	SYSMEM_BANKINFO_STDBY_MASK	0x200
169*4882a593Smuzhiyun #define	SYSMEM_BANKINFO_STDBY_TIMER	0x400
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun #define SYSMEM_BANKINFO_SLPSUPP_SHIFT		14
172*4882a593Smuzhiyun #define SYSMEM_BANKINFO_SLPSUPP_MASK		0x4000
173*4882a593Smuzhiyun #define SYSMEM_BANKINFO_PDASZ_SHIFT		16
174*4882a593Smuzhiyun #define SYSMEM_BANKINFO_PDASZ_MASK		0x001F0000
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun /* extracoreinfo register */
177*4882a593Smuzhiyun #define SYSMEM_DEVRAMBANK_MASK		0xF000
178*4882a593Smuzhiyun #define SYSMEM_DEVRAMBANK_SHIFT		12
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun /* bank info to calculate bank size */
181*4882a593Smuzhiyun #define	SYSMEM_BANKINFO_SZBASE          8192
182*4882a593Smuzhiyun #define SYSMEM_BANKSIZE_SHIFT		13      /* SYSMEM_BANKINFO_SZBASE */
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun /* standbycontrol register default values */
185*4882a593Smuzhiyun #define SYSMEM_SBYCNTRL_TIMEVAL		0x100000u	/* standbycontrol timeval[23:0] */
186*4882a593Smuzhiyun #define SYSMEM_SBYCNTRL_TIMEVAL_MASK	0xffffffu
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun /* sbywaitcycle register default values (sysme rev 8) */
189*4882a593Smuzhiyun #define SYSMEM_SBYWAIT_RAM_TIMEVAL	0xau	/* RAM memory access after standby exit */
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun #endif	/* _SBSYSMEM_H */
192