xref: /OK3568_Linux_fs/external/rkwifibt/drivers/bcmdhd/include/sbchipc.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * SiliconBackplane Chipcommon core hardware definitions.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * The chipcommon core provides chip identification, SB control,
5*4882a593Smuzhiyun  * JTAG, 0/1/2 UARTs, clock frequency control, a watchdog interrupt timer,
6*4882a593Smuzhiyun  * GPIO interface, extbus, and support for serial and parallel flashes.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Copyright (C) 2020, Broadcom.
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  *      Unless you and Broadcom execute a separate written software license
11*4882a593Smuzhiyun  * agreement governing use of this software, this software is licensed to you
12*4882a593Smuzhiyun  * under the terms of the GNU General Public License version 2 (the "GPL"),
13*4882a593Smuzhiyun  * available at http://www.broadcom.com/licenses/GPLv2.php, with the
14*4882a593Smuzhiyun  * following added to such license:
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  *      As a special exception, the copyright holders of this software give you
17*4882a593Smuzhiyun  * permission to link this software with independent modules, and to copy and
18*4882a593Smuzhiyun  * distribute the resulting executable under terms of your choice, provided that
19*4882a593Smuzhiyun  * you also meet, for each linked independent module, the terms and conditions of
20*4882a593Smuzhiyun  * the license of that module.  An independent module is a module which is not
21*4882a593Smuzhiyun  * derived from this software.  The special exception does not apply to any
22*4882a593Smuzhiyun  * modifications of the software.
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  * <<Broadcom-WL-IPTag/Dual:>>
26*4882a593Smuzhiyun  */
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #ifndef	_SBCHIPC_H
29*4882a593Smuzhiyun #define	_SBCHIPC_H
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #if !defined(_LANGUAGE_ASSEMBLY) && !defined(__ASSEMBLY__)
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* cpp contortions to concatenate w/arg prescan */
34*4882a593Smuzhiyun #ifndef PAD
35*4882a593Smuzhiyun #define	_PADLINE(line)	pad ## line
36*4882a593Smuzhiyun #define	_XSTR(line)	_PADLINE(line)
37*4882a593Smuzhiyun #define	PAD		_XSTR(__LINE__)
38*4882a593Smuzhiyun #endif	/* PAD */
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define BCM_MASK32(msb, lsb)	((~0u >> (32u - (msb) - 1u)) & (~0u << (lsb)))
41*4882a593Smuzhiyun #include <bcmutils.h>
42*4882a593Smuzhiyun #ifdef WL_INITVALS
43*4882a593Smuzhiyun #include <wl_initvals.h>
44*4882a593Smuzhiyun #endif
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /**
47*4882a593Smuzhiyun  * In chipcommon rev 49 the pmu registers have been moved from chipc to the pmu core if the
48*4882a593Smuzhiyun  * 'AOBPresent' bit of 'CoreCapabilitiesExt' is set. If this field is set, the traditional chipc to
49*4882a593Smuzhiyun  * [pmu|gci|sreng] register interface is deprecated and removed. These register blocks would instead
50*4882a593Smuzhiyun  * be assigned their respective chipc-specific address space and connected to the Always On
51*4882a593Smuzhiyun  * Backplane via the APB interface.
52*4882a593Smuzhiyun  */
53*4882a593Smuzhiyun typedef volatile struct {
54*4882a593Smuzhiyun 	uint32  PAD[384];
55*4882a593Smuzhiyun 	uint32  pmucontrol;             /* 0x600 */
56*4882a593Smuzhiyun 	uint32  pmucapabilities;        /* 0x604 */
57*4882a593Smuzhiyun 	uint32  pmustatus;              /* 0x608 */
58*4882a593Smuzhiyun 	uint32  res_state;              /* 0x60C */
59*4882a593Smuzhiyun 	uint32  res_pending;            /* 0x610 */
60*4882a593Smuzhiyun 	uint32  pmutimer;               /* 0x614 */
61*4882a593Smuzhiyun 	uint32  min_res_mask;           /* 0x618 */
62*4882a593Smuzhiyun 	uint32  max_res_mask;           /* 0x61C */
63*4882a593Smuzhiyun 	uint32  res_table_sel;          /* 0x620 */
64*4882a593Smuzhiyun 	uint32  res_dep_mask;
65*4882a593Smuzhiyun 	uint32  res_updn_timer;
66*4882a593Smuzhiyun 	uint32  res_timer;
67*4882a593Smuzhiyun 	uint32  clkstretch;
68*4882a593Smuzhiyun 	uint32  pmuwatchdog;
69*4882a593Smuzhiyun 	uint32  gpiosel;                /* 0x638, rev >= 1 */
70*4882a593Smuzhiyun 	uint32  gpioenable;             /* 0x63c, rev >= 1 */
71*4882a593Smuzhiyun 	uint32  res_req_timer_sel;      /* 0x640 */
72*4882a593Smuzhiyun 	uint32  res_req_timer;          /* 0x644 */
73*4882a593Smuzhiyun 	uint32  res_req_mask;           /* 0x648 */
74*4882a593Smuzhiyun 	uint32	core_cap_ext;           /* 0x64C */
75*4882a593Smuzhiyun 	uint32  chipcontrol_addr;       /* 0x650 */
76*4882a593Smuzhiyun 	uint32  chipcontrol_data;       /* 0x654 */
77*4882a593Smuzhiyun 	uint32  regcontrol_addr;
78*4882a593Smuzhiyun 	uint32  regcontrol_data;
79*4882a593Smuzhiyun 	uint32  pllcontrol_addr;
80*4882a593Smuzhiyun 	uint32  pllcontrol_data;
81*4882a593Smuzhiyun 	uint32  pmustrapopt;            /* 0x668, corerev >= 28 */
82*4882a593Smuzhiyun 	uint32  pmu_xtalfreq;           /* 0x66C, pmurev >= 10 */
83*4882a593Smuzhiyun 	uint32  retention_ctl;          /* 0x670 */
84*4882a593Smuzhiyun 	uint32  ILPPeriod;              /* 0x674 */
85*4882a593Smuzhiyun 	uint32  PAD[2];
86*4882a593Smuzhiyun 	uint32  retention_grpidx;       /* 0x680 */
87*4882a593Smuzhiyun 	uint32  retention_grpctl;       /* 0x684 */
88*4882a593Smuzhiyun 	uint32  mac_res_req_timer;      /* 0x688 */
89*4882a593Smuzhiyun 	uint32  mac_res_req_mask;       /* 0x68c */
90*4882a593Smuzhiyun 	uint32  spm_ctrl;		/* 0x690 */
91*4882a593Smuzhiyun 	uint32  spm_cap;		/* 0x694 */
92*4882a593Smuzhiyun 	uint32  spm_clk_ctrl;		/* 0x698 */
93*4882a593Smuzhiyun 	uint32  int_hi_status;		/* 0x69c */
94*4882a593Smuzhiyun 	uint32  int_lo_status;		/* 0x6a0 */
95*4882a593Smuzhiyun 	uint32  mon_table_addr;		/* 0x6a4 */
96*4882a593Smuzhiyun 	uint32  mon_ctrl_n;		/* 0x6a8 */
97*4882a593Smuzhiyun 	uint32  mon_status_n;		/* 0x6ac */
98*4882a593Smuzhiyun 	uint32  int_treshold_n;		/* 0x6b0 */
99*4882a593Smuzhiyun 	uint32  watermarks_n;		/* 0x6b4 */
100*4882a593Smuzhiyun 	uint32  spm_debug;		/* 0x6b8 */
101*4882a593Smuzhiyun 	uint32  PAD[1];
102*4882a593Smuzhiyun 	uint32  vtrim_ctrl;		/* 0x6c0 */
103*4882a593Smuzhiyun 	uint32  vtrim_status;		/* 0x6c4 */
104*4882a593Smuzhiyun 	uint32  usec_timer;		/* 0x6c8 */
105*4882a593Smuzhiyun 	uint32  usec_timer_frac;	/* 0x6cc */
106*4882a593Smuzhiyun 	uint32  pcie_tpower_on;		/* 0x6d0 */
107*4882a593Smuzhiyun 	uint32  pcie_tport_cnt;		/* 0x6d4 */
108*4882a593Smuzhiyun 	uint32  pmucontrol_ext;         /* 0x6d8 */
109*4882a593Smuzhiyun 	uint32  slowclkperiod;          /* 0x6dc */
110*4882a593Smuzhiyun 	uint32	pmu_statstimer_addr;	/* 0x6e0 */
111*4882a593Smuzhiyun 	uint32	pmu_statstimer_ctrl;	/* 0x6e4 */
112*4882a593Smuzhiyun 	uint32	pmu_statstimer_N;	/* 0x6e8 */
113*4882a593Smuzhiyun 	uint32	PAD[1];
114*4882a593Smuzhiyun 	uint32  mac_res_req_timer1;	/* 0x6f0 */
115*4882a593Smuzhiyun 	uint32  mac_res_req_mask1;	/* 0x6f4 */
116*4882a593Smuzhiyun 	uint32	PAD[2];
117*4882a593Smuzhiyun 	uint32  pmuintmask0;            /* 0x700 */
118*4882a593Smuzhiyun 	uint32  pmuintmask1;            /* 0x704 */
119*4882a593Smuzhiyun 	uint32  PAD[2];
120*4882a593Smuzhiyun 	uint32  fis_start_min_res_mask;	/* 0x710 */
121*4882a593Smuzhiyun 	uint32  PAD[3];
122*4882a593Smuzhiyun 	uint32  rsrc_event0;		/* 0x720 */
123*4882a593Smuzhiyun 	uint32  PAD[3];
124*4882a593Smuzhiyun 	uint32  slowtimer2;		/* 0x730 */
125*4882a593Smuzhiyun 	uint32  slowtimerfrac2;		/* 0x734 */
126*4882a593Smuzhiyun 	uint32  mac_res_req_timer2;	/* 0x738 */
127*4882a593Smuzhiyun 	uint32  mac_res_req_mask2;	/* 0x73c */
128*4882a593Smuzhiyun 	uint32  pmuintstatus;           /* 0x740 */
129*4882a593Smuzhiyun 	uint32  extwakeupstatus;        /* 0x744 */
130*4882a593Smuzhiyun 	uint32  watchdog_res_mask;      /* 0x748 */
131*4882a593Smuzhiyun 	uint32  PAD[1];                 /* 0x74C */
132*4882a593Smuzhiyun 	uint32  swscratch;              /* 0x750 */
133*4882a593Smuzhiyun 	uint32  PAD[3];                 /* 0x754-0x75C */
134*4882a593Smuzhiyun 	uint32	extwakemask0;		/* 0x760 */
135*4882a593Smuzhiyun 	uint32	extwakemask1;		/* 0x764 */
136*4882a593Smuzhiyun 	uint32  PAD[2];                 /* 0x768-0x76C */
137*4882a593Smuzhiyun 	uint32  extwakereqmask[2];      /* 0x770-0x774 */
138*4882a593Smuzhiyun 	uint32  PAD[2];                 /* 0x778-0x77C */
139*4882a593Smuzhiyun 	uint32  pmuintctrl0;            /* 0x780 */
140*4882a593Smuzhiyun 	uint32  pmuintctrl1;            /* 0x784 */
141*4882a593Smuzhiyun 	uint32  PAD[2];
142*4882a593Smuzhiyun 	uint32  extwakectrl[2];         /* 0x790 */
143*4882a593Smuzhiyun 	uint32	PAD[7];
144*4882a593Smuzhiyun 	uint32  fis_ctrl_status;	/* 0x7b4 */
145*4882a593Smuzhiyun 	uint32  fis_min_res_mask;	/* 0x7b8 */
146*4882a593Smuzhiyun 	uint32	PAD[1];
147*4882a593Smuzhiyun 	uint32	precision_tmr_ctrl_status;	/* 0x7c0 */
148*4882a593Smuzhiyun 	uint32	precision_tmr_capture_low;	/* 0x7c4 */
149*4882a593Smuzhiyun 	uint32	precision_tmr_capture_high;	/* 0x7c8 */
150*4882a593Smuzhiyun 	uint32	precision_tmr_capture_frac;	/* 0x7cc */
151*4882a593Smuzhiyun 	uint32	precision_tmr_running_low;	/* 0x7d0 */
152*4882a593Smuzhiyun 	uint32	precision_tmr_running_high;	/* 0x7d4 */
153*4882a593Smuzhiyun 	uint32	precision_tmr_running_frac;	/* 0x7d8 */
154*4882a593Smuzhiyun 	uint32  PAD[3];
155*4882a593Smuzhiyun 	uint32	core_cap_ext1;			/* 0x7e8 */
156*4882a593Smuzhiyun 	uint32	PAD[5];
157*4882a593Smuzhiyun 	uint32  rsrc_substate_ctl_sts;		/* 0x800 */
158*4882a593Smuzhiyun 	uint32  rsrc_substate_trans_tmr;	/* 0x804 */
159*4882a593Smuzhiyun 	uint32	PAD[2];
160*4882a593Smuzhiyun 	uint32  dvfs_ctrl1;			/* 0x810 */
161*4882a593Smuzhiyun 	uint32  dvfs_ctrl2;			/* 0x814 */
162*4882a593Smuzhiyun 	uint32  dvfs_voltage;			/* 0x818 */
163*4882a593Smuzhiyun 	uint32  dvfs_status;			/* 0x81c */
164*4882a593Smuzhiyun 	uint32  dvfs_core_table_address;	/* 0x820 */
165*4882a593Smuzhiyun 	uint32  dvfs_core_ctrl;			/* 0x824 */
166*4882a593Smuzhiyun } pmuregs_t;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun typedef struct eci_prerev35 {
169*4882a593Smuzhiyun 	uint32	eci_output;
170*4882a593Smuzhiyun 	uint32	eci_control;
171*4882a593Smuzhiyun 	uint32	eci_inputlo;
172*4882a593Smuzhiyun 	uint32	eci_inputmi;
173*4882a593Smuzhiyun 	uint32	eci_inputhi;
174*4882a593Smuzhiyun 	uint32	eci_inputintpolaritylo;
175*4882a593Smuzhiyun 	uint32	eci_inputintpolaritymi;
176*4882a593Smuzhiyun 	uint32	eci_inputintpolarityhi;
177*4882a593Smuzhiyun 	uint32	eci_intmasklo;
178*4882a593Smuzhiyun 	uint32	eci_intmaskmi;
179*4882a593Smuzhiyun 	uint32	eci_intmaskhi;
180*4882a593Smuzhiyun 	uint32	eci_eventlo;
181*4882a593Smuzhiyun 	uint32	eci_eventmi;
182*4882a593Smuzhiyun 	uint32	eci_eventhi;
183*4882a593Smuzhiyun 	uint32	eci_eventmasklo;
184*4882a593Smuzhiyun 	uint32	eci_eventmaskmi;
185*4882a593Smuzhiyun 	uint32	eci_eventmaskhi;
186*4882a593Smuzhiyun 	uint32	PAD[3];
187*4882a593Smuzhiyun } eci_prerev35_t;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun typedef struct eci_rev35 {
190*4882a593Smuzhiyun 	uint32	eci_outputlo;
191*4882a593Smuzhiyun 	uint32	eci_outputhi;
192*4882a593Smuzhiyun 	uint32	eci_controllo;
193*4882a593Smuzhiyun 	uint32	eci_controlhi;
194*4882a593Smuzhiyun 	uint32	eci_inputlo;
195*4882a593Smuzhiyun 	uint32	eci_inputhi;
196*4882a593Smuzhiyun 	uint32	eci_inputintpolaritylo;
197*4882a593Smuzhiyun 	uint32	eci_inputintpolarityhi;
198*4882a593Smuzhiyun 	uint32	eci_intmasklo;
199*4882a593Smuzhiyun 	uint32	eci_intmaskhi;
200*4882a593Smuzhiyun 	uint32	eci_eventlo;
201*4882a593Smuzhiyun 	uint32	eci_eventhi;
202*4882a593Smuzhiyun 	uint32	eci_eventmasklo;
203*4882a593Smuzhiyun 	uint32	eci_eventmaskhi;
204*4882a593Smuzhiyun 	uint32	eci_auxtx;
205*4882a593Smuzhiyun 	uint32	eci_auxrx;
206*4882a593Smuzhiyun 	uint32	eci_datatag;
207*4882a593Smuzhiyun 	uint32	eci_uartescvalue;
208*4882a593Smuzhiyun 	uint32	eci_autobaudctr;
209*4882a593Smuzhiyun 	uint32	eci_uartfifolevel;
210*4882a593Smuzhiyun } eci_rev35_t;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun typedef struct flash_config {
213*4882a593Smuzhiyun 	uint32	PAD[19];
214*4882a593Smuzhiyun 	/* Flash struct configuration registers (0x18c) for BCM4706 (corerev = 31) */
215*4882a593Smuzhiyun 	uint32 flashstrconfig;
216*4882a593Smuzhiyun } flash_config_t;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun typedef volatile struct {
219*4882a593Smuzhiyun 	uint32	chipid;			/* 0x0 */
220*4882a593Smuzhiyun 	uint32	capabilities;
221*4882a593Smuzhiyun 	uint32	corecontrol;		/* corerev >= 1 */
222*4882a593Smuzhiyun 	uint32	bist;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	/* OTP */
225*4882a593Smuzhiyun 	uint32	otpstatus;		/* 0x10, corerev >= 10 */
226*4882a593Smuzhiyun 	uint32	otpcontrol;
227*4882a593Smuzhiyun 	uint32	otpprog;
228*4882a593Smuzhiyun 	uint32	otplayout;		/* corerev >= 23 */
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	/* Interrupt control */
231*4882a593Smuzhiyun 	uint32	intstatus;		/* 0x20 */
232*4882a593Smuzhiyun 	uint32	intmask;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	/* Chip specific regs */
235*4882a593Smuzhiyun 	uint32	chipcontrol;		/* 0x28, rev >= 11 */
236*4882a593Smuzhiyun 	uint32	chipstatus;		/* 0x2c, rev >= 11 */
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	/* Jtag Master */
239*4882a593Smuzhiyun 	uint32	jtagcmd;		/* 0x30, rev >= 10 */
240*4882a593Smuzhiyun 	uint32	jtagir;
241*4882a593Smuzhiyun 	uint32	jtagdr;
242*4882a593Smuzhiyun 	uint32	jtagctrl;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	/* serial flash interface registers */
245*4882a593Smuzhiyun 	uint32	flashcontrol;		/* 0x40 */
246*4882a593Smuzhiyun 	uint32	flashaddress;
247*4882a593Smuzhiyun 	uint32	flashdata;
248*4882a593Smuzhiyun 	uint32	otplayoutextension;	/* rev >= 35 */
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	/* Silicon backplane configuration broadcast control */
251*4882a593Smuzhiyun 	uint32	broadcastaddress;	/* 0x50 */
252*4882a593Smuzhiyun 	uint32	broadcastdata;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	/* gpio - cleared only by power-on-reset */
255*4882a593Smuzhiyun 	uint32	gpiopullup;		/* 0x58, corerev >= 20 */
256*4882a593Smuzhiyun 	uint32	gpiopulldown;		/* 0x5c, corerev >= 20 */
257*4882a593Smuzhiyun 	uint32	gpioin;			/* 0x60 */
258*4882a593Smuzhiyun 	uint32	gpioout;		/* 0x64 */
259*4882a593Smuzhiyun 	uint32	gpioouten;		/* 0x68 */
260*4882a593Smuzhiyun 	uint32	gpiocontrol;		/* 0x6C */
261*4882a593Smuzhiyun 	uint32	gpiointpolarity;	/* 0x70 */
262*4882a593Smuzhiyun 	uint32	gpiointmask;		/* 0x74 */
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	/* GPIO events corerev >= 11 */
265*4882a593Smuzhiyun 	uint32	gpioevent;
266*4882a593Smuzhiyun 	uint32	gpioeventintmask;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	/* Watchdog timer */
269*4882a593Smuzhiyun 	uint32	watchdog;		/* 0x80 */
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	/* GPIO events corerev >= 11 */
272*4882a593Smuzhiyun 	uint32	gpioeventintpolarity;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	/* GPIO based LED powersave regs corerev >= 16 */
275*4882a593Smuzhiyun 	uint32  gpiotimerval;		/* 0x88 */         /* Obsolete and unused now */
276*4882a593Smuzhiyun 	uint32  gpiotimeroutmask;                          /* Obsolete and unused now */
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	/* clock control */
279*4882a593Smuzhiyun 	uint32	clockcontrol_n;		/* 0x90 */
280*4882a593Smuzhiyun 	uint32	clockcontrol_sb;	/* aka m0 */
281*4882a593Smuzhiyun 	uint32	clockcontrol_pci;	/* aka m1 */
282*4882a593Smuzhiyun 	uint32	clockcontrol_m2;	/* mii/uart/mipsref */
283*4882a593Smuzhiyun 	uint32	clockcontrol_m3;	/* cpu */
284*4882a593Smuzhiyun 	uint32	clkdiv;			/* corerev >= 3 */
285*4882a593Smuzhiyun 	uint32	gpiodebugsel;		/* corerev >= 28 */
286*4882a593Smuzhiyun 	uint32	capabilities_ext;	/* 0xac  */
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	/* pll delay registers (corerev >= 4) */
289*4882a593Smuzhiyun 	uint32	pll_on_delay;		/* 0xb0 */
290*4882a593Smuzhiyun 	uint32	fref_sel_delay;
291*4882a593Smuzhiyun 	uint32	slow_clk_ctl;		/* 5 < corerev < 10 */
292*4882a593Smuzhiyun 	uint32	PAD;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	/* Instaclock registers (corerev >= 10) */
295*4882a593Smuzhiyun 	uint32	system_clk_ctl;		/* 0xc0 */
296*4882a593Smuzhiyun 	uint32	clkstatestretch;
297*4882a593Smuzhiyun 	uint32	PAD[2];
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	/* Indirect backplane access (corerev >= 22) */
300*4882a593Smuzhiyun 	uint32	bp_addrlow;		/* 0xd0 */
301*4882a593Smuzhiyun 	uint32	bp_addrhigh;
302*4882a593Smuzhiyun 	uint32	bp_data;
303*4882a593Smuzhiyun 	uint32	PAD;
304*4882a593Smuzhiyun 	uint32	bp_indaccess;
305*4882a593Smuzhiyun 	/* SPI registers, corerev >= 37 */
306*4882a593Smuzhiyun 	uint32	gsioctrl;
307*4882a593Smuzhiyun 	uint32	gsioaddress;
308*4882a593Smuzhiyun 	uint32	gsiodata;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	/* More clock dividers (corerev >= 32) */
311*4882a593Smuzhiyun 	uint32	clkdiv2;
312*4882a593Smuzhiyun 	/* FAB ID (corerev >= 40) */
313*4882a593Smuzhiyun 	uint32	otpcontrol1;
314*4882a593Smuzhiyun 	uint32	fabid;			/* 0xf8 */
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	/* In AI chips, pointer to erom */
317*4882a593Smuzhiyun 	uint32	eromptr;		/* 0xfc */
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	/* ExtBus control registers (corerev >= 3) */
320*4882a593Smuzhiyun 	uint32	pcmcia_config;		/* 0x100 */
321*4882a593Smuzhiyun 	uint32	pcmcia_memwait;
322*4882a593Smuzhiyun 	uint32	pcmcia_attrwait;
323*4882a593Smuzhiyun 	uint32	pcmcia_iowait;
324*4882a593Smuzhiyun 	uint32	ide_config;
325*4882a593Smuzhiyun 	uint32	ide_memwait;
326*4882a593Smuzhiyun 	uint32	ide_attrwait;
327*4882a593Smuzhiyun 	uint32	ide_iowait;
328*4882a593Smuzhiyun 	uint32	prog_config;
329*4882a593Smuzhiyun 	uint32	prog_waitcount;
330*4882a593Smuzhiyun 	uint32	flash_config;
331*4882a593Smuzhiyun 	uint32	flash_waitcount;
332*4882a593Smuzhiyun 	uint32  SECI_config;		/* 0x130 SECI configuration */
333*4882a593Smuzhiyun 	uint32	SECI_status;
334*4882a593Smuzhiyun 	uint32	SECI_statusmask;
335*4882a593Smuzhiyun 	uint32	SECI_rxnibchanged;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun #if !defined(BCMDONGLEHOST)
338*4882a593Smuzhiyun 	union {				/* 0x140 */
339*4882a593Smuzhiyun 		/* Enhanced Coexistence Interface (ECI) registers (corerev >= 21) */
340*4882a593Smuzhiyun 		struct eci_prerev35	lt35;
341*4882a593Smuzhiyun 		struct eci_rev35	ge35;
342*4882a593Smuzhiyun 		/* Other interfaces */
343*4882a593Smuzhiyun 		struct flash_config	flashconf;
344*4882a593Smuzhiyun 		uint32	PAD[20];
345*4882a593Smuzhiyun 	} eci;
346*4882a593Smuzhiyun #else
347*4882a593Smuzhiyun 	uint32	PAD[20];
348*4882a593Smuzhiyun #endif /* !defined(BCMDONGLEHOST) */
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	/* SROM interface (corerev >= 32) */
351*4882a593Smuzhiyun 	uint32	sromcontrol;		/* 0x190 */
352*4882a593Smuzhiyun 	uint32	sromaddress;
353*4882a593Smuzhiyun 	uint32	sromdata;
354*4882a593Smuzhiyun 	uint32	PAD[1];				/* 0x19C */
355*4882a593Smuzhiyun 	/* NAND flash registers for BCM4706 (corerev = 31) */
356*4882a593Smuzhiyun 	uint32  nflashctrl;         /* 0x1a0 */
357*4882a593Smuzhiyun 	uint32  nflashconf;
358*4882a593Smuzhiyun 	uint32  nflashcoladdr;
359*4882a593Smuzhiyun 	uint32  nflashrowaddr;
360*4882a593Smuzhiyun 	uint32  nflashdata;
361*4882a593Smuzhiyun 	uint32  nflashwaitcnt0;		/* 0x1b4 */
362*4882a593Smuzhiyun 	uint32  PAD[2];
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	uint32  seci_uart_data;		/* 0x1C0 */
365*4882a593Smuzhiyun 	uint32  seci_uart_bauddiv;
366*4882a593Smuzhiyun 	uint32  seci_uart_fcr;
367*4882a593Smuzhiyun 	uint32  seci_uart_lcr;
368*4882a593Smuzhiyun 	uint32  seci_uart_mcr;
369*4882a593Smuzhiyun 	uint32  seci_uart_lsr;
370*4882a593Smuzhiyun 	uint32  seci_uart_msr;
371*4882a593Smuzhiyun 	uint32  seci_uart_baudadj;
372*4882a593Smuzhiyun 	/* Clock control and hardware workarounds (corerev >= 20) */
373*4882a593Smuzhiyun 	uint32	clk_ctl_st;		/* 0x1e0 */
374*4882a593Smuzhiyun 	uint32	hw_war;
375*4882a593Smuzhiyun 	uint32  powerctl;		/* 0x1e8 */
376*4882a593Smuzhiyun 	uint32  powerctl2;		/* 0x1ec */
377*4882a593Smuzhiyun 	uint32  PAD[68];
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	/* UARTs */
380*4882a593Smuzhiyun 	uint8	uart0data;		/* 0x300 */
381*4882a593Smuzhiyun 	uint8	uart0imr;
382*4882a593Smuzhiyun 	uint8	uart0fcr;
383*4882a593Smuzhiyun 	uint8	uart0lcr;
384*4882a593Smuzhiyun 	uint8	uart0mcr;
385*4882a593Smuzhiyun 	uint8	uart0lsr;
386*4882a593Smuzhiyun 	uint8	uart0msr;
387*4882a593Smuzhiyun 	uint8	uart0scratch;
388*4882a593Smuzhiyun 	uint8	PAD[184];		/* corerev >= 65 */
389*4882a593Smuzhiyun 	uint32	rng_ctrl_0;		/* 0x3c0 */
390*4882a593Smuzhiyun 	uint32	rng_rng_soft_reset;	/* 0x3c4 */
391*4882a593Smuzhiyun 	uint32	rng_rbg_soft_reset;	/* 0x3c8 */
392*4882a593Smuzhiyun 	uint32	rng_total_bit_cnt;	/* 0x3cc */
393*4882a593Smuzhiyun 	uint32	rng_total_bit_thrshld;	/* 0x3d0 */
394*4882a593Smuzhiyun 	uint32	rng_rev_id;		/* 0x3d4 */
395*4882a593Smuzhiyun 	uint32	rng_int_status_0;	/* 0x3d8 */
396*4882a593Smuzhiyun 	uint32	rng_int_enable_0;	/* 0x3dc */
397*4882a593Smuzhiyun 	uint32	rng_fifo_data;		/* 0x3e0 */
398*4882a593Smuzhiyun 	uint32	rng_fifo_cnt;		/* 0x3e4 */
399*4882a593Smuzhiyun 	uint8	PAD[24];		/* corerev >= 65 */
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	uint8	uart1data;		/* 0x400 */
402*4882a593Smuzhiyun 	uint8	uart1imr;
403*4882a593Smuzhiyun 	uint8	uart1fcr;
404*4882a593Smuzhiyun 	uint8	uart1lcr;
405*4882a593Smuzhiyun 	uint8	uart1mcr;
406*4882a593Smuzhiyun 	uint8	uart1lsr;
407*4882a593Smuzhiyun 	uint8	uart1msr;
408*4882a593Smuzhiyun 	uint8	uart1scratch;		/* 0x407 */
409*4882a593Smuzhiyun 	uint32	PAD[50];
410*4882a593Smuzhiyun 	uint32	sr_memrw_addr;		/* 0x4d0 */
411*4882a593Smuzhiyun 	uint32	sr_memrw_data;		/* 0x4d4 */
412*4882a593Smuzhiyun 	uint32	etbmemctrl;		/* 0x4d8 */
413*4882a593Smuzhiyun 	uint32	PAD[9];
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	/* save/restore, corerev >= 48 */
416*4882a593Smuzhiyun 	uint32	sr_capability;		/* 0x500 */
417*4882a593Smuzhiyun 	uint32	sr_control0;		/* 0x504 */
418*4882a593Smuzhiyun 	uint32	sr_control1;		/* 0x508 */
419*4882a593Smuzhiyun 	uint32  gpio_control;		/* 0x50C */
420*4882a593Smuzhiyun 	uint32	PAD[29];
421*4882a593Smuzhiyun 	/* 2 SR engines case */
422*4882a593Smuzhiyun 	uint32	sr1_control0;		/* 0x584 */
423*4882a593Smuzhiyun 	uint32	sr1_control1;		/* 0x588 */
424*4882a593Smuzhiyun 	uint32	PAD[29];
425*4882a593Smuzhiyun 	/* PMU registers (corerev >= 20) */
426*4882a593Smuzhiyun 	/* Note: all timers driven by ILP clock are updated asynchronously to HT/ALP.
427*4882a593Smuzhiyun 	 * The CPU must read them twice, compare, and retry if different.
428*4882a593Smuzhiyun 	 */
429*4882a593Smuzhiyun 	uint32	pmucontrol;		/* 0x600 */
430*4882a593Smuzhiyun 	uint32	pmucapabilities;
431*4882a593Smuzhiyun 	uint32	pmustatus;
432*4882a593Smuzhiyun 	uint32	res_state;
433*4882a593Smuzhiyun 	uint32	res_pending;
434*4882a593Smuzhiyun 	uint32	pmutimer;
435*4882a593Smuzhiyun 	uint32	min_res_mask;
436*4882a593Smuzhiyun 	uint32	max_res_mask;
437*4882a593Smuzhiyun 	uint32	res_table_sel;
438*4882a593Smuzhiyun 	uint32	res_dep_mask;
439*4882a593Smuzhiyun 	uint32	res_updn_timer;
440*4882a593Smuzhiyun 	uint32	res_timer;
441*4882a593Smuzhiyun 	uint32	clkstretch;
442*4882a593Smuzhiyun 	uint32	pmuwatchdog;
443*4882a593Smuzhiyun 	uint32	gpiosel;		/* 0x638, rev >= 1 */
444*4882a593Smuzhiyun 	uint32	gpioenable;		/* 0x63c, rev >= 1 */
445*4882a593Smuzhiyun 	uint32	res_req_timer_sel;
446*4882a593Smuzhiyun 	uint32	res_req_timer;
447*4882a593Smuzhiyun 	uint32	res_req_mask;
448*4882a593Smuzhiyun 	uint32	core_cap_ext;		/* 0x64c */
449*4882a593Smuzhiyun 	uint32	chipcontrol_addr;	/* 0x650 */
450*4882a593Smuzhiyun 	uint32	chipcontrol_data;	/* 0x654 */
451*4882a593Smuzhiyun 	uint32	regcontrol_addr;
452*4882a593Smuzhiyun 	uint32	regcontrol_data;
453*4882a593Smuzhiyun 	uint32	pllcontrol_addr;
454*4882a593Smuzhiyun 	uint32	pllcontrol_data;
455*4882a593Smuzhiyun 	uint32	pmustrapopt;		/* 0x668, corerev >= 28 */
456*4882a593Smuzhiyun 	uint32	pmu_xtalfreq;		/* 0x66C, pmurev >= 10 */
457*4882a593Smuzhiyun 	uint32  retention_ctl;		/* 0x670 */
458*4882a593Smuzhiyun 	uint32	ILPPeriod;		/* 0x674 */
459*4882a593Smuzhiyun 	uint32  PAD[2];
460*4882a593Smuzhiyun 	uint32  retention_grpidx;	/* 0x680 */
461*4882a593Smuzhiyun 	uint32  retention_grpctl;	/* 0x684 */
462*4882a593Smuzhiyun 	uint32  mac_res_req_timer;	/* 0x688 */
463*4882a593Smuzhiyun 	uint32  mac_res_req_mask;	/* 0x68c */
464*4882a593Smuzhiyun 	uint32  PAD[18];
465*4882a593Smuzhiyun 	uint32	pmucontrol_ext;		/* 0x6d8 */
466*4882a593Smuzhiyun 	uint32	slowclkperiod;		/* 0x6dc */
467*4882a593Smuzhiyun 	uint32	pmu_statstimer_addr;	/* 0x6e0 */
468*4882a593Smuzhiyun 	uint32	pmu_statstimer_ctrl;	/* 0x6e4 */
469*4882a593Smuzhiyun 	uint32	pmu_statstimer_N;	/* 0x6e8 */
470*4882a593Smuzhiyun 	uint32	PAD[1];
471*4882a593Smuzhiyun 	uint32  mac_res_req_timer1;	/* 0x6f0 */
472*4882a593Smuzhiyun 	uint32  mac_res_req_mask1;	/* 0x6f4 */
473*4882a593Smuzhiyun 	uint32	PAD[2];
474*4882a593Smuzhiyun 	uint32	pmuintmask0;		/* 0x700 */
475*4882a593Smuzhiyun 	uint32	pmuintmask1;		/* 0x704 */
476*4882a593Smuzhiyun 	uint32  PAD[14];
477*4882a593Smuzhiyun 	uint32  pmuintstatus;		/* 0x740 */
478*4882a593Smuzhiyun 	uint32  extwakeupstatus;	/* 0x744 */
479*4882a593Smuzhiyun 	uint32	PAD[6];
480*4882a593Smuzhiyun 	uint32  extwakemask0;		/* 0x760 */
481*4882a593Smuzhiyun 	uint32	extwakemask1;		/* 0x764 */
482*4882a593Smuzhiyun 	uint32	PAD[2];			/* 0x768-0x76C */
483*4882a593Smuzhiyun 	uint32	extwakereqmask[2];	/* 0x770-0x774 */
484*4882a593Smuzhiyun 	uint32	PAD[2];			/* 0x778-0x77C */
485*4882a593Smuzhiyun 	uint32  pmuintctrl0;		/* 0x780 */
486*4882a593Smuzhiyun 	uint32  PAD[3];			/* 0x784 - 0x78c */
487*4882a593Smuzhiyun 	uint32  extwakectrl[1];		/* 0x790 */
488*4882a593Smuzhiyun 	uint32  PAD[PADSZ(0x794u, 0x7b0u)];	/* 0x794 - 0x7b0 */
489*4882a593Smuzhiyun 	uint32  fis_ctrl_status;	/* 0x7b4 */
490*4882a593Smuzhiyun 	uint32  fis_min_res_mask;	/* 0x7b8 */
491*4882a593Smuzhiyun 	uint32  PAD[PADSZ(0x7bcu, 0x7bcu)];	/* 0x7bc */
492*4882a593Smuzhiyun 	uint32	precision_tmr_ctrl_status;	/* 0x7c0 */
493*4882a593Smuzhiyun 	uint32	precision_tmr_capture_low;	/* 0x7c4 */
494*4882a593Smuzhiyun 	uint32	precision_tmr_capture_high;	/* 0x7c8 */
495*4882a593Smuzhiyun 	uint32	precision_tmr_capture_frac;	/* 0x7cc */
496*4882a593Smuzhiyun 	uint32	precision_tmr_running_low;	/* 0x7d0 */
497*4882a593Smuzhiyun 	uint32	precision_tmr_running_high;	/* 0x7d4 */
498*4882a593Smuzhiyun 	uint32	precision_tmr_running_frac;	/* 0x7d8 */
499*4882a593Smuzhiyun 	uint32  PAD[PADSZ(0x7dcu, 0x7e4u)];	/* 0x7dc - 0x7e4 */
500*4882a593Smuzhiyun 	uint32  core_cap_ext1;			/* 0x7e8 */
501*4882a593Smuzhiyun 	uint32  PAD[PADSZ(0x7ecu, 0x7fcu)];	/* 0x7ec - 0x7fc */
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	uint16	sromotp[512];		/* 0x800 */
504*4882a593Smuzhiyun #ifdef CCNFLASH_SUPPORT
505*4882a593Smuzhiyun 	/* Nand flash MLC controller registers (corerev >= 38) */
506*4882a593Smuzhiyun 	uint32	nand_revision;		/* 0xC00 */
507*4882a593Smuzhiyun 	uint32	nand_cmd_start;
508*4882a593Smuzhiyun 	uint32	nand_cmd_addr_x;
509*4882a593Smuzhiyun 	uint32	nand_cmd_addr;
510*4882a593Smuzhiyun 	uint32	nand_cmd_end_addr;
511*4882a593Smuzhiyun 	uint32	nand_cs_nand_select;
512*4882a593Smuzhiyun 	uint32	nand_cs_nand_xor;
513*4882a593Smuzhiyun 	uint32	PAD;
514*4882a593Smuzhiyun 	uint32	nand_spare_rd0;
515*4882a593Smuzhiyun 	uint32	nand_spare_rd4;
516*4882a593Smuzhiyun 	uint32	nand_spare_rd8;
517*4882a593Smuzhiyun 	uint32	nand_spare_rd12;
518*4882a593Smuzhiyun 	uint32	nand_spare_wr0;
519*4882a593Smuzhiyun 	uint32	nand_spare_wr4;
520*4882a593Smuzhiyun 	uint32	nand_spare_wr8;
521*4882a593Smuzhiyun 	uint32	nand_spare_wr12;
522*4882a593Smuzhiyun 	uint32	nand_acc_control;
523*4882a593Smuzhiyun 	uint32	PAD;
524*4882a593Smuzhiyun 	uint32	nand_config;
525*4882a593Smuzhiyun 	uint32	PAD;
526*4882a593Smuzhiyun 	uint32	nand_timing_1;
527*4882a593Smuzhiyun 	uint32	nand_timing_2;
528*4882a593Smuzhiyun 	uint32	nand_semaphore;
529*4882a593Smuzhiyun 	uint32	PAD;
530*4882a593Smuzhiyun 	uint32	nand_devid;
531*4882a593Smuzhiyun 	uint32	nand_devid_x;
532*4882a593Smuzhiyun 	uint32	nand_block_lock_status;
533*4882a593Smuzhiyun 	uint32	nand_intfc_status;
534*4882a593Smuzhiyun 	uint32	nand_ecc_corr_addr_x;
535*4882a593Smuzhiyun 	uint32	nand_ecc_corr_addr;
536*4882a593Smuzhiyun 	uint32	nand_ecc_unc_addr_x;
537*4882a593Smuzhiyun 	uint32	nand_ecc_unc_addr;
538*4882a593Smuzhiyun 	uint32	nand_read_error_count;
539*4882a593Smuzhiyun 	uint32	nand_corr_stat_threshold;
540*4882a593Smuzhiyun 	uint32	PAD[2];
541*4882a593Smuzhiyun 	uint32	nand_read_addr_x;
542*4882a593Smuzhiyun 	uint32	nand_read_addr;
543*4882a593Smuzhiyun 	uint32	nand_page_program_addr_x;
544*4882a593Smuzhiyun 	uint32	nand_page_program_addr;
545*4882a593Smuzhiyun 	uint32	nand_copy_back_addr_x;
546*4882a593Smuzhiyun 	uint32	nand_copy_back_addr;
547*4882a593Smuzhiyun 	uint32	nand_block_erase_addr_x;
548*4882a593Smuzhiyun 	uint32	nand_block_erase_addr;
549*4882a593Smuzhiyun 	uint32	nand_inv_read_addr_x;
550*4882a593Smuzhiyun 	uint32	nand_inv_read_addr;
551*4882a593Smuzhiyun 	uint32	PAD[2];
552*4882a593Smuzhiyun 	uint32	nand_blk_wr_protect;
553*4882a593Smuzhiyun 	uint32	PAD[3];
554*4882a593Smuzhiyun 	uint32	nand_acc_control_cs1;
555*4882a593Smuzhiyun 	uint32	nand_config_cs1;
556*4882a593Smuzhiyun 	uint32	nand_timing_1_cs1;
557*4882a593Smuzhiyun 	uint32	nand_timing_2_cs1;
558*4882a593Smuzhiyun 	uint32	PAD[20];
559*4882a593Smuzhiyun 	uint32	nand_spare_rd16;
560*4882a593Smuzhiyun 	uint32	nand_spare_rd20;
561*4882a593Smuzhiyun 	uint32	nand_spare_rd24;
562*4882a593Smuzhiyun 	uint32	nand_spare_rd28;
563*4882a593Smuzhiyun 	uint32	nand_cache_addr;
564*4882a593Smuzhiyun 	uint32	nand_cache_data;
565*4882a593Smuzhiyun 	uint32	nand_ctrl_config;
566*4882a593Smuzhiyun 	uint32	nand_ctrl_status;
567*4882a593Smuzhiyun #endif /* CCNFLASH_SUPPORT */
568*4882a593Smuzhiyun 	/* Note: there is a clash between GCI and NFLASH. So,
569*4882a593Smuzhiyun 	* we decided to  have it like below. the functions accessing following
570*4882a593Smuzhiyun 	* have to be protected with NFLASH_SUPPORT. The functions will
571*4882a593Smuzhiyun 	* assert in case the clash happens.
572*4882a593Smuzhiyun 	*/
573*4882a593Smuzhiyun 	uint32  gci_corecaps0; /* GCI starting at 0xC00 */
574*4882a593Smuzhiyun 	uint32  gci_corecaps1;
575*4882a593Smuzhiyun 	uint32  gci_corecaps2;
576*4882a593Smuzhiyun 	uint32  gci_corectrl;
577*4882a593Smuzhiyun 	uint32  gci_corestat; /* 0xC10 */
578*4882a593Smuzhiyun 	uint32  gci_intstat; /* 0xC14 */
579*4882a593Smuzhiyun 	uint32  gci_intmask; /* 0xC18 */
580*4882a593Smuzhiyun 	uint32  gci_wakemask; /* 0xC1C */
581*4882a593Smuzhiyun 	uint32  gci_levelintstat; /* 0xC20 */
582*4882a593Smuzhiyun 	uint32  gci_eventintstat; /* 0xC24 */
583*4882a593Smuzhiyun 	uint32  PAD[6];
584*4882a593Smuzhiyun 	uint32  gci_indirect_addr; /* 0xC40 */
585*4882a593Smuzhiyun 	uint32  gci_gpioctl; /* 0xC44 */
586*4882a593Smuzhiyun 	uint32	gci_gpiostatus;
587*4882a593Smuzhiyun 	uint32  gci_gpiomask; /* 0xC4C */
588*4882a593Smuzhiyun 	uint32  gci_eventsummary; /* 0xC50 */
589*4882a593Smuzhiyun 	uint32  gci_miscctl; /* 0xC54 */
590*4882a593Smuzhiyun 	uint32	gci_gpiointmask;
591*4882a593Smuzhiyun 	uint32	gci_gpiowakemask;
592*4882a593Smuzhiyun 	uint32  gci_input[32]; /* C60 */
593*4882a593Smuzhiyun 	uint32  gci_event[32]; /* CE0 */
594*4882a593Smuzhiyun 	uint32  gci_output[4]; /* D60 */
595*4882a593Smuzhiyun 	uint32  gci_control_0; /* 0xD70 */
596*4882a593Smuzhiyun 	uint32  gci_control_1; /* 0xD74 */
597*4882a593Smuzhiyun 	uint32  gci_intpolreg; /* 0xD78 */
598*4882a593Smuzhiyun 	uint32  gci_levelintmask; /* 0xD7C */
599*4882a593Smuzhiyun 	uint32  gci_eventintmask; /* 0xD80 */
600*4882a593Smuzhiyun 	uint32  PAD[3];
601*4882a593Smuzhiyun 	uint32  gci_inbandlevelintmask; /* 0xD90 */
602*4882a593Smuzhiyun 	uint32  gci_inbandeventintmask; /* 0xD94 */
603*4882a593Smuzhiyun 	uint32  PAD[2];
604*4882a593Smuzhiyun 	uint32  gci_seciauxtx; /* 0xDA0 */
605*4882a593Smuzhiyun 	uint32  gci_seciauxrx; /* 0xDA4 */
606*4882a593Smuzhiyun 	uint32  gci_secitx_datatag; /* 0xDA8 */
607*4882a593Smuzhiyun 	uint32  gci_secirx_datatag; /* 0xDAC */
608*4882a593Smuzhiyun 	uint32  gci_secitx_datamask; /* 0xDB0 */
609*4882a593Smuzhiyun 	uint32  gci_seciusef0tx_reg; /* 0xDB4 */
610*4882a593Smuzhiyun 	uint32  gci_secif0tx_offset; /* 0xDB8 */
611*4882a593Smuzhiyun 	uint32  gci_secif0rx_offset; /* 0xDBC */
612*4882a593Smuzhiyun 	uint32  gci_secif1tx_offset; /* 0xDC0 */
613*4882a593Smuzhiyun 	uint32	gci_rxfifo_common_ctrl; /* 0xDC4 */
614*4882a593Smuzhiyun 	uint32	gci_rxfifoctrl; /* 0xDC8 */
615*4882a593Smuzhiyun 	uint32	gci_uartreadid; /* DCC */
616*4882a593Smuzhiyun 	uint32  gci_seciuartescval; /* DD0 */
617*4882a593Smuzhiyun 	uint32	PAD;
618*4882a593Smuzhiyun 	uint32	gci_secififolevel; /* DD8 */
619*4882a593Smuzhiyun 	uint32	gci_seciuartdata; /* DDC */
620*4882a593Smuzhiyun 	uint32  gci_secibauddiv; /* DE0 */
621*4882a593Smuzhiyun 	uint32  gci_secifcr; /* DE4 */
622*4882a593Smuzhiyun 	uint32  gci_secilcr; /* DE8 */
623*4882a593Smuzhiyun 	uint32  gci_secimcr; /* DEC */
624*4882a593Smuzhiyun 	uint32	gci_secilsr; /* DF0 */
625*4882a593Smuzhiyun 	uint32	gci_secimsr; /* DF4 */
626*4882a593Smuzhiyun 	uint32  gci_baudadj; /* DF8 */
627*4882a593Smuzhiyun 	uint32  PAD;
628*4882a593Smuzhiyun 	uint32  gci_chipctrl; /* 0xE00 */
629*4882a593Smuzhiyun 	uint32  gci_chipsts; /* 0xE04 */
630*4882a593Smuzhiyun 	uint32	gci_gpioout; /* 0xE08 */
631*4882a593Smuzhiyun 	uint32	gci_gpioout_read; /* 0xE0C */
632*4882a593Smuzhiyun 	uint32	gci_mpwaketx; /* 0xE10 */
633*4882a593Smuzhiyun 	uint32	gci_mpwakedetect; /* 0xE14 */
634*4882a593Smuzhiyun 	uint32	gci_seciin_ctrl; /* 0xE18 */
635*4882a593Smuzhiyun 	uint32	gci_seciout_ctrl; /* 0xE1C */
636*4882a593Smuzhiyun 	uint32	gci_seciin_auxfifo_en; /* 0xE20 */
637*4882a593Smuzhiyun 	uint32	gci_seciout_txen_txbr; /* 0xE24 */
638*4882a593Smuzhiyun 	uint32	gci_seciin_rxbrstatus; /* 0xE28 */
639*4882a593Smuzhiyun 	uint32	gci_seciin_rxerrstatus; /* 0xE2C */
640*4882a593Smuzhiyun 	uint32	gci_seciin_fcstatus; /* 0xE30 */
641*4882a593Smuzhiyun 	uint32	gci_seciout_txstatus; /* 0xE34 */
642*4882a593Smuzhiyun 	uint32	gci_seciout_txbrstatus; /* 0xE38 */
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun } chipcregs_t;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun #endif /* !_LANGUAGE_ASSEMBLY && !__ASSEMBLY__ */
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun #if !defined(IL_BIGENDIAN)
649*4882a593Smuzhiyun #define	CC_CHIPID		0
650*4882a593Smuzhiyun #define	CC_CAPABILITIES		4
651*4882a593Smuzhiyun #define	CC_CHIPST		0x2c
652*4882a593Smuzhiyun #define	CC_EROMPTR		0xfc
653*4882a593Smuzhiyun #endif	/* IL_BIGENDIAN */
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun #define	CC_OTPST		0x10
656*4882a593Smuzhiyun #define	CC_INTSTATUS		0x20
657*4882a593Smuzhiyun #define	CC_INTMASK		0x24
658*4882a593Smuzhiyun #define	CC_JTAGCMD		0x30
659*4882a593Smuzhiyun #define	CC_JTAGIR		0x34
660*4882a593Smuzhiyun #define	CC_JTAGDR		0x38
661*4882a593Smuzhiyun #define	CC_JTAGCTRL		0x3c
662*4882a593Smuzhiyun #define	CC_GPIOPU		0x58
663*4882a593Smuzhiyun #define	CC_GPIOPD		0x5c
664*4882a593Smuzhiyun #define	CC_GPIOIN		0x60
665*4882a593Smuzhiyun #define	CC_GPIOOUT		0x64
666*4882a593Smuzhiyun #define	CC_GPIOOUTEN		0x68
667*4882a593Smuzhiyun #define	CC_GPIOCTRL		0x6c
668*4882a593Smuzhiyun #define	CC_GPIOPOL		0x70
669*4882a593Smuzhiyun #define	CC_GPIOINTM		0x74
670*4882a593Smuzhiyun #define	CC_GPIOEVENT		0x78
671*4882a593Smuzhiyun #define	CC_GPIOEVENTMASK	0x7c
672*4882a593Smuzhiyun #define	CC_WATCHDOG		0x80
673*4882a593Smuzhiyun #define	CC_GPIOEVENTPOL		0x84
674*4882a593Smuzhiyun #define	CC_CLKC_N		0x90
675*4882a593Smuzhiyun #define	CC_CLKC_M0		0x94
676*4882a593Smuzhiyun #define	CC_CLKC_M1		0x98
677*4882a593Smuzhiyun #define	CC_CLKC_M2		0x9c
678*4882a593Smuzhiyun #define	CC_CLKC_M3		0xa0
679*4882a593Smuzhiyun #define	CC_CLKDIV		0xa4
680*4882a593Smuzhiyun #define	CC_CAP_EXT		0xac
681*4882a593Smuzhiyun #define	CC_SYS_CLK_CTL		0xc0
682*4882a593Smuzhiyun #define CC_BP_ADRLOW            0xd0
683*4882a593Smuzhiyun #define CC_BP_ADRHI             0xd4
684*4882a593Smuzhiyun #define CC_BP_DATA              0xd8
685*4882a593Smuzhiyun #define CC_SCR_DHD_TO_BL        CC_BP_ADRHI
686*4882a593Smuzhiyun #define CC_SCR_BL_TO_DHD        CC_BP_ADRLOW
687*4882a593Smuzhiyun #define	CC_CLKDIV2		0xf0
688*4882a593Smuzhiyun #define	CC_CLK_CTL_ST		SI_CLK_CTL_ST
689*4882a593Smuzhiyun #define	PMU_CTL			0x600
690*4882a593Smuzhiyun #define	PMU_CAP			0x604
691*4882a593Smuzhiyun #define	PMU_ST			0x608
692*4882a593Smuzhiyun #define PMU_RES_STATE		0x60c
693*4882a593Smuzhiyun #define PMU_RES_PENDING		0x610
694*4882a593Smuzhiyun #define PMU_TIMER		0x614
695*4882a593Smuzhiyun #define	PMU_MIN_RES_MASK	0x618
696*4882a593Smuzhiyun #define	PMU_MAX_RES_MASK	0x61c
697*4882a593Smuzhiyun #define CC_CHIPCTL_ADDR         0x650
698*4882a593Smuzhiyun #define CC_CHIPCTL_DATA         0x654
699*4882a593Smuzhiyun #define PMU_REG_CONTROL_ADDR	0x658
700*4882a593Smuzhiyun #define PMU_REG_CONTROL_DATA	0x65C
701*4882a593Smuzhiyun #define PMU_PLL_CONTROL_ADDR	0x660
702*4882a593Smuzhiyun #define PMU_PLL_CONTROL_DATA	0x664
703*4882a593Smuzhiyun #define PMU_RSRC_CONTROL_MASK   0x7B0
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun #define CC_SROM_CTRL		0x190
706*4882a593Smuzhiyun #define CC_SROM_ADDRESS		0x194u
707*4882a593Smuzhiyun #define CC_SROM_DATA		0x198u
708*4882a593Smuzhiyun #define	CC_SROM_OTP		0x0800
709*4882a593Smuzhiyun #define CC_GCI_INDIRECT_ADDR_REG	0xC40
710*4882a593Smuzhiyun #define CC_GCI_CHIP_CTRL_REG	0xE00
711*4882a593Smuzhiyun #define CC_GCI_CC_OFFSET_2	2
712*4882a593Smuzhiyun #define CC_GCI_CC_OFFSET_5	5
713*4882a593Smuzhiyun #define CC_SWD_CTRL		0x380
714*4882a593Smuzhiyun #define CC_SWD_REQACK		0x384
715*4882a593Smuzhiyun #define CC_SWD_DATA		0x388
716*4882a593Smuzhiyun #define GPIO_SEL_0					0x00001111
717*4882a593Smuzhiyun #define GPIO_SEL_1					0x11110000
718*4882a593Smuzhiyun #define GPIO_SEL_8					0x00001111
719*4882a593Smuzhiyun #define GPIO_SEL_9					0x11110000
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun #define CHIPCTRLREG0 0x0
722*4882a593Smuzhiyun #define CHIPCTRLREG1 0x1
723*4882a593Smuzhiyun #define CHIPCTRLREG2 0x2
724*4882a593Smuzhiyun #define CHIPCTRLREG3 0x3
725*4882a593Smuzhiyun #define CHIPCTRLREG4 0x4
726*4882a593Smuzhiyun #define CHIPCTRLREG5 0x5
727*4882a593Smuzhiyun #define CHIPCTRLREG6 0x6
728*4882a593Smuzhiyun #define CHIPCTRLREG13 0xd
729*4882a593Smuzhiyun #define CHIPCTRLREG16 0x10
730*4882a593Smuzhiyun #define REGCTRLREG4 0x4
731*4882a593Smuzhiyun #define REGCTRLREG5 0x5
732*4882a593Smuzhiyun #define REGCTRLREG6 0x6
733*4882a593Smuzhiyun #define MINRESMASKREG 0x618
734*4882a593Smuzhiyun #define MAXRESMASKREG 0x61c
735*4882a593Smuzhiyun #define CHIPCTRLADDR 0x650
736*4882a593Smuzhiyun #define CHIPCTRLDATA 0x654
737*4882a593Smuzhiyun #define RSRCTABLEADDR 0x620
738*4882a593Smuzhiyun #define PMU_RES_DEP_MASK 0x624
739*4882a593Smuzhiyun #define RSRCUPDWNTIME 0x628
740*4882a593Smuzhiyun #define PMUREG_RESREQ_MASK 0x68c
741*4882a593Smuzhiyun #define PMUREG_RESREQ_TIMER 0x688
742*4882a593Smuzhiyun #define PMUREG_RESREQ_MASK1 0x6f4
743*4882a593Smuzhiyun #define PMUREG_RESREQ_TIMER1 0x6f0
744*4882a593Smuzhiyun #define EXT_LPO_AVAIL 0x100
745*4882a593Smuzhiyun #define LPO_SEL					(1 << 0)
746*4882a593Smuzhiyun #define CC_EXT_LPO_PU 0x200000
747*4882a593Smuzhiyun #define GC_EXT_LPO_PU 0x2
748*4882a593Smuzhiyun #define CC_INT_LPO_PU 0x100000
749*4882a593Smuzhiyun #define GC_INT_LPO_PU 0x1
750*4882a593Smuzhiyun #define EXT_LPO_SEL 0x8
751*4882a593Smuzhiyun #define INT_LPO_SEL 0x4
752*4882a593Smuzhiyun #define ENABLE_FINE_CBUCK_CTRL			(1 << 30)
753*4882a593Smuzhiyun #define REGCTRL5_PWM_AUTO_CTRL_MASK		0x007e0000
754*4882a593Smuzhiyun #define REGCTRL5_PWM_AUTO_CTRL_SHIFT		17
755*4882a593Smuzhiyun #define REGCTRL6_PWM_AUTO_CTRL_MASK		0x3fff0000
756*4882a593Smuzhiyun #define REGCTRL6_PWM_AUTO_CTRL_SHIFT		16
757*4882a593Smuzhiyun #define CC_BP_IND_ACCESS_START_SHIFT		9
758*4882a593Smuzhiyun #define CC_BP_IND_ACCESS_START_MASK		(1 << CC_BP_IND_ACCESS_START_SHIFT)
759*4882a593Smuzhiyun #define CC_BP_IND_ACCESS_RDWR_SHIFT		8
760*4882a593Smuzhiyun #define CC_BP_IND_ACCESS_RDWR_MASK		(1 << CC_BP_IND_ACCESS_RDWR_SHIFT)
761*4882a593Smuzhiyun #define CC_BP_IND_ACCESS_ERROR_SHIFT		10
762*4882a593Smuzhiyun #define CC_BP_IND_ACCESS_ERROR_MASK		(1 << CC_BP_IND_ACCESS_ERROR_SHIFT)
763*4882a593Smuzhiyun #define GC_BT_CTRL_UARTPADS_OVRD_EN		(1u << 1)
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun #define LPO_SEL_TIMEOUT 1000
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun #define LPO_FINAL_SEL_SHIFT 18
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun #define LHL_LPO1_SEL 0
770*4882a593Smuzhiyun #define LHL_LPO2_SEL 0x1
771*4882a593Smuzhiyun #define LHL_32k_SEL 0x2
772*4882a593Smuzhiyun #define LHL_EXT_SEL  0x3
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun #define EXTLPO_BUF_PD	0x40
775*4882a593Smuzhiyun #define LPO1_PD_EN	0x1
776*4882a593Smuzhiyun #define LPO1_PD_SEL	0x6
777*4882a593Smuzhiyun #define LPO1_PD_SEL_VAL	0x4
778*4882a593Smuzhiyun #define LPO2_PD_EN	0x8
779*4882a593Smuzhiyun #define LPO2_PD_SEL	0x30
780*4882a593Smuzhiyun #define LPO2_PD_SEL_VAL	0x20
781*4882a593Smuzhiyun #define OSC_32k_PD	0x80
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun #define LHL_CLK_DET_CTL_AD_CNTR_CLK_SEL	0x3
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun #define LHL_LPO_AUTO	0x0
786*4882a593Smuzhiyun #define LHL_LPO1_ENAB	0x1
787*4882a593Smuzhiyun #define LHL_LPO2_ENAB	0x2
788*4882a593Smuzhiyun #define LHL_OSC_32k_ENAB	0x3
789*4882a593Smuzhiyun #define LHL_EXT_LPO_ENAB	0x4
790*4882a593Smuzhiyun #define RADIO_LPO_ENAB 0x5
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun #define LHL_CLK_DET_CTL_ADR_LHL_CNTR_EN	0x4
793*4882a593Smuzhiyun #define LHL_CLK_DET_CTL_ADR_LHL_CNTR_CLR	0x8
794*4882a593Smuzhiyun #define LHL_CLK_DET_CNT		0xF0
795*4882a593Smuzhiyun #define LHL_CLK_DET_CNT_SHIFT   4
796*4882a593Smuzhiyun #define LPO_SEL_SHIFT		9
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun #define LHL_MAIN_CTL_ADR_FINAL_CLK_SEL	0x3C0000
799*4882a593Smuzhiyun #define LHL_MAIN_CTL_ADR_LHL_WLCLK_SEL	0x600
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun #define CLK_DET_CNT_THRESH	8
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun #ifdef SR_DEBUG
804*4882a593Smuzhiyun #define SUBCORE_POWER_ON 0x0001
805*4882a593Smuzhiyun #define PHY_POWER_ON 0x0010
806*4882a593Smuzhiyun #define VDDM_POWER_ON 0x0100
807*4882a593Smuzhiyun #define MEMLPLDO_POWER_ON 0x1000
808*4882a593Smuzhiyun #define SUBCORE_POWER_ON_CHK 0x00040000
809*4882a593Smuzhiyun #define PHY_POWER_ON_CHK 0x00080000
810*4882a593Smuzhiyun #define VDDM_POWER_ON_CHK 0x00100000
811*4882a593Smuzhiyun #define MEMLPLDO_POWER_ON_CHK 0x00200000
812*4882a593Smuzhiyun #endif /* SR_DEBUG */
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun #ifdef CCNFLASH_SUPPORT
815*4882a593Smuzhiyun /* NAND flash support */
816*4882a593Smuzhiyun #define CC_NAND_REVISION	0xC00
817*4882a593Smuzhiyun #define CC_NAND_CMD_START	0xC04
818*4882a593Smuzhiyun #define CC_NAND_CMD_ADDR	0xC0C
819*4882a593Smuzhiyun #define CC_NAND_SPARE_RD_0	0xC20
820*4882a593Smuzhiyun #define CC_NAND_SPARE_RD_4	0xC24
821*4882a593Smuzhiyun #define CC_NAND_SPARE_RD_8	0xC28
822*4882a593Smuzhiyun #define CC_NAND_SPARE_RD_C	0xC2C
823*4882a593Smuzhiyun #define CC_NAND_CONFIG		0xC48
824*4882a593Smuzhiyun #define CC_NAND_DEVID		0xC60
825*4882a593Smuzhiyun #define CC_NAND_DEVID_EXT	0xC64
826*4882a593Smuzhiyun #define CC_NAND_INTFC_STATUS	0xC6C
827*4882a593Smuzhiyun #endif /* CCNFLASH_SUPPORT */
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun /* chipid */
830*4882a593Smuzhiyun #define	CID_ID_MASK		0x0000ffff	/**< Chip Id mask */
831*4882a593Smuzhiyun #define	CID_REV_MASK		0x000f0000	/**< Chip Revision mask */
832*4882a593Smuzhiyun #define	CID_REV_SHIFT		16		/**< Chip Revision shift */
833*4882a593Smuzhiyun #define	CID_PKG_MASK		0x00f00000	/**< Package Option mask */
834*4882a593Smuzhiyun #define	CID_PKG_SHIFT		20		/**< Package Option shift */
835*4882a593Smuzhiyun #define	CID_CC_MASK		0x0f000000	/**< CoreCount (corerev >= 4) */
836*4882a593Smuzhiyun #define CID_CC_SHIFT		24
837*4882a593Smuzhiyun #define	CID_TYPE_MASK		0xf0000000	/**< Chip Type */
838*4882a593Smuzhiyun #define CID_TYPE_SHIFT		28
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun /* capabilities */
841*4882a593Smuzhiyun #define	CC_CAP_UARTS_MASK	0x00000003u	/**< Number of UARTs */
842*4882a593Smuzhiyun #define CC_CAP_MIPSEB		0x00000004u	/**< MIPS is in big-endian mode */
843*4882a593Smuzhiyun #define CC_CAP_UCLKSEL		0x00000018u	/**< UARTs clock select */
844*4882a593Smuzhiyun #define CC_CAP_UINTCLK		0x00000008u	/**< UARTs are driven by internal divided clock */
845*4882a593Smuzhiyun #define CC_CAP_UARTGPIO		0x00000020u	/**< UARTs own GPIOs 15:12 */
846*4882a593Smuzhiyun #define CC_CAP_EXTBUS_MASK	0x000000c0u	/**< External bus mask */
847*4882a593Smuzhiyun #define CC_CAP_EXTBUS_NONE	0x00000000u	/**< No ExtBus present */
848*4882a593Smuzhiyun #define CC_CAP_EXTBUS_FULL	0x00000040u	/**< ExtBus: PCMCIA, IDE & Prog */
849*4882a593Smuzhiyun #define CC_CAP_EXTBUS_PROG	0x00000080u	/**< ExtBus: ProgIf only */
850*4882a593Smuzhiyun #define	CC_CAP_FLASH_MASK	0x00000700u	/**< Type of flash */
851*4882a593Smuzhiyun #define	CC_CAP_PLL_MASK		0x00038000u	/**< Type of PLL */
852*4882a593Smuzhiyun #define CC_CAP_PWR_CTL		0x00040000u	/**< Power control */
853*4882a593Smuzhiyun #define CC_CAP_OTPSIZE		0x00380000u	/**< OTP Size (0 = none) */
854*4882a593Smuzhiyun #define CC_CAP_OTPSIZE_SHIFT	19		/**< OTP Size shift */
855*4882a593Smuzhiyun #define CC_CAP_OTPSIZE_BASE	5		/**< OTP Size base */
856*4882a593Smuzhiyun #define CC_CAP_JTAGP		0x00400000u	/**< JTAG Master Present */
857*4882a593Smuzhiyun #define CC_CAP_ROM		0x00800000u	/**< Internal boot rom active */
858*4882a593Smuzhiyun #define CC_CAP_BKPLN64		0x08000000u	/**< 64-bit backplane */
859*4882a593Smuzhiyun #define	CC_CAP_PMU		0x10000000u	/**< PMU Present, rev >= 20 */
860*4882a593Smuzhiyun #define	CC_CAP_ECI		0x20000000u	/**< ECI Present, rev >= 21 */
861*4882a593Smuzhiyun #define	CC_CAP_SROM		0x40000000u	/**< Srom Present, rev >= 32 */
862*4882a593Smuzhiyun #define	CC_CAP_NFLASH		0x80000000u	/**< Nand flash present, rev >= 35 */
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun #define	CC_CAP2_SECI		0x00000001u	/**< SECI Present, rev >= 36 */
865*4882a593Smuzhiyun #define	CC_CAP2_GSIO		0x00000002u	/**< GSIO (spi/i2c) present, rev >= 37 */
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun /* capabilities extension */
868*4882a593Smuzhiyun #define CC_CAP_EXT_SECI_PRESENT			0x00000001u	/**< SECI present */
869*4882a593Smuzhiyun #define CC_CAP_EXT_GSIO_PRESENT			0x00000002u	/**< GSIO present */
870*4882a593Smuzhiyun #define CC_CAP_EXT_GCI_PRESENT			0x00000004u	/**< GCI present */
871*4882a593Smuzhiyun #define CC_CAP_EXT_SECI_PUART_PRESENT		0x00000008u	/**< UART present */
872*4882a593Smuzhiyun #define CC_CAP_EXT_AOB_PRESENT			0x00000040u	/**< AOB present */
873*4882a593Smuzhiyun #define CC_CAP_EXT_SWD_PRESENT			0x00000400u	/**< SWD present */
874*4882a593Smuzhiyun #define CC_CAP_SR_AON_PRESENT			0x0001E000u	/**< SWD present */
875*4882a593Smuzhiyun #define CC_CAP_EXT1_DVFS_PRESENT		0x00001000u	/**< DVFS present */
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun /* DVFS core count */
878*4882a593Smuzhiyun #define	CC_CAP_EXT1_CORE_CNT_SHIFT	(7u)
879*4882a593Smuzhiyun #define	CC_CAP_EXT1_CORE_CNT_MASK	((0x1Fu) << CC_CAP_EXT1_CORE_CNT_SHIFT)
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun /* SpmCtrl (Chipcommon Offset 0x690)
882*4882a593Smuzhiyun  * Bits 27:16 AlpDiv
883*4882a593Smuzhiyun  *   Clock divider control for dividing ALP or TCK clock
884*4882a593Smuzhiyun  *   (bit 8 determines ALP vs TCK)
885*4882a593Smuzhiyun  * Bits 8 UseDivTck
886*4882a593Smuzhiyun  *   See UseDivAlp (bit 1) for more details
887*4882a593Smuzhiyun  * Bits 7:6 DebugMuxSel
888*4882a593Smuzhiyun  *   Controls the debug mux for SpmDebug register
889*4882a593Smuzhiyun  * Bits 5 IntPending
890*4882a593Smuzhiyun  *   This field is set to 1 when any of the bits in IntHiStatus or IntLoStatus
891*4882a593Smuzhiyun  *   is set. It is automatically cleared after reading and clearing the
892*4882a593Smuzhiyun  *   IntHiStatus and IntLoStatus registers. This bit is Read only.
893*4882a593Smuzhiyun  * Bits 4 SpmIdle
894*4882a593Smuzhiyun  *   Indicates whether the spm controller is running (SpmIdle=0) or in idle
895*4882a593Smuzhiyun  *   state (SpmIdle=1); Note that after setting Spmen=1 (or 0), it takes a
896*4882a593Smuzhiyun  *   few clock cycles (ILP or divided ALP) for SpmIdle to go to 0 (or 1).
897*4882a593Smuzhiyun  *   This bit is Read only.
898*4882a593Smuzhiyun  * Bits 3 RoDisOutput
899*4882a593Smuzhiyun  *   Debug register - gate off all the SPM ring oscillator clock outputs
900*4882a593Smuzhiyun  * Bits 2 RstSpm
901*4882a593Smuzhiyun  *   Reset spm controller.
902*4882a593Smuzhiyun  *   Put spm in reset before changing UseDivAlp and AlpDiv
903*4882a593Smuzhiyun  * Bits 1 UseDivAlp
904*4882a593Smuzhiyun  *   This field, along with UseDivTck, selects the clock as the reference clock
905*4882a593Smuzhiyun  *   Bits [UseDivTck,UseDivAlp]:
906*4882a593Smuzhiyun  *   00 - Use ILP clock as reference clock
907*4882a593Smuzhiyun  *   01 - Use divided ALP clock
908*4882a593Smuzhiyun  *   10 - Use divided jtag TCK
909*4882a593Smuzhiyun  * Bits 0 Spmen
910*4882a593Smuzhiyun  *   0 - SPM disabled
911*4882a593Smuzhiyun  *   1 - SPM enabled
912*4882a593Smuzhiyun  *   Program all the SPM controls before enabling spm. For one-shot operation,
913*4882a593Smuzhiyun  *   SpmIdle indicates when the one-shot run has completed. After one-shot
914*4882a593Smuzhiyun  *   completion, spmen needs to be disabled first before enabling again.
915*4882a593Smuzhiyun  */
916*4882a593Smuzhiyun #define SPMCTRL_ALPDIV_FUNC	0x1ffu
917*4882a593Smuzhiyun #define SPMCTRL_ALPDIV_RO	0xfffu
918*4882a593Smuzhiyun #define SPMCTRL_ALPDIV_SHIFT	16u
919*4882a593Smuzhiyun #define SPMCTRL_ALPDIV_MASK	(0xfffu << SPMCTRL_ALPDIV_SHIFT)
920*4882a593Smuzhiyun #define SPMCTRL_RSTSPM		0x1u
921*4882a593Smuzhiyun #define SPMCTRL_RSTSPM_SHIFT	2u
922*4882a593Smuzhiyun #define SPMCTRL_RSTSPM_MASK	(0x1u << SPMCTRL_RSTSPM_SHIFT)
923*4882a593Smuzhiyun #define SPMCTRL_USEDIVALP	0x1u
924*4882a593Smuzhiyun #define SPMCTRL_USEDIVALP_SHIFT	1u
925*4882a593Smuzhiyun #define SPMCTRL_USEDIVALP_MASK	(0x1u << SPMCTRL_USEDIVALP_SHIFT)
926*4882a593Smuzhiyun #define SPMCTRL_SPMEN		0x1u
927*4882a593Smuzhiyun #define SPMCTRL_SPMEN_SHIFT	0u
928*4882a593Smuzhiyun #define SPMCTRL_SPMEN_MASK	(0x1u << SPMCTRL_SPMEN_SHIFT)
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun /* SpmClkCtrl (Chipcommon Offset 0x698)
931*4882a593Smuzhiyun  * Bits 31 OneShot
932*4882a593Smuzhiyun  *   0 means Take periodic measurements based on IntervalValue
933*4882a593Smuzhiyun  *   1 means Take a one shot measurement
934*4882a593Smuzhiyun  *   when OneShot=1 IntervalValue determines the amount of time to wait before
935*4882a593Smuzhiyun  *   taking the measurement
936*4882a593Smuzhiyun  * Bits 30:28 ROClkprediv1
937*4882a593Smuzhiyun  *    ROClkprediv1 and ROClkprediv2 controls the clock dividers of the RO clk
938*4882a593Smuzhiyun  *    before it goes to the monitor
939*4882a593Smuzhiyun  *    The RO clk goes through prediv1, followed by prediv2
940*4882a593Smuzhiyun  *    prediv1:
941*4882a593Smuzhiyun  *      0 - no divide
942*4882a593Smuzhiyun  *      1 - divide by 2
943*4882a593Smuzhiyun  *      2 - divide by 4
944*4882a593Smuzhiyun  *      3 - divide by 8
945*4882a593Smuzhiyun  *      4 - divide by 16
946*4882a593Smuzhiyun  *      5 - divide by 32
947*4882a593Smuzhiyun  *    prediv2:
948*4882a593Smuzhiyun  *      0 - no divide
949*4882a593Smuzhiyun  *      1 to 15 - divide by (prediv2+1)
950*4882a593Smuzhiyun  */
951*4882a593Smuzhiyun #define SPMCLKCTRL_SAMPLETIME		0x2u
952*4882a593Smuzhiyun #define SPMCLKCTRL_SAMPLETIME_SHIFT	24u
953*4882a593Smuzhiyun #define SPMCLKCTRL_SAMPLETIME_MASK	(0xfu << SPMCLKCTRL_SAMPLETIME_SHIFT)
954*4882a593Smuzhiyun #define SPMCLKCTRL_ONESHOT		0x1u
955*4882a593Smuzhiyun #define SPMCLKCTRL_ONESHOT_SHIFT	31u
956*4882a593Smuzhiyun #define SPMCLKCTRL_ONESHOT_MASK		(0x1u << SPMCLKCTRL_ONESHOT_SHIFT)
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun /* MonCtrlN (Chipcommon Offset 0x6a8)
959*4882a593Smuzhiyun  * Bits 15:8 TargetRo
960*4882a593Smuzhiyun  *   The target ring oscillator to observe
961*4882a593Smuzhiyun  * Bits 7:6 TargetRoExt
962*4882a593Smuzhiyun  *   Extended select option to choose the target clock to monitor;
963*4882a593Smuzhiyun  *   00 - selects ring oscillator clock;
964*4882a593Smuzhiyun  *   10 - selects functional clock;
965*4882a593Smuzhiyun  *   11 - selects DFT clocks;
966*4882a593Smuzhiyun  *   Bits 15:8 (TargetRO) is used to select the specific RO or functional or
967*4882a593Smuzhiyun  *   DFT clock
968*4882a593Smuzhiyun  * Bits 3 intHiEn
969*4882a593Smuzhiyun  *   Interrupt hi enable (MonEn should be 1)
970*4882a593Smuzhiyun  * Bits 2 intLoEn
971*4882a593Smuzhiyun  *   Interrupt hi enable (MonEn should be 1)
972*4882a593Smuzhiyun  * Bits 1 HwEnable
973*4882a593Smuzhiyun  *   TBD
974*4882a593Smuzhiyun  * Bits 0 MonEn
975*4882a593Smuzhiyun  *   Enable monitor, interrupt and watermark functions
976*4882a593Smuzhiyun  */
977*4882a593Smuzhiyun #define MONCTRLN_TARGETRO_PMU_ALP_CLK		0u
978*4882a593Smuzhiyun #define MONCTRLN_TARGETRO_PCIE_ALP_CLK		1u
979*4882a593Smuzhiyun #define MONCTRLN_TARGETRO_CB_BP_CLK		2u
980*4882a593Smuzhiyun #define MONCTRLN_TARGETRO_ARMCR4_CLK_4387B0	3u
981*4882a593Smuzhiyun #define MONCTRLN_TARGETRO_ARMCR4_CLK_4387C0	20u
982*4882a593Smuzhiyun #define MONCTRLN_TARGETRO_SHIFT			8u
983*4882a593Smuzhiyun #define MONCTRLN_TARGETRO_MASK			(0xffu << MONCTRLN_TARGETRO_SHIFT)
984*4882a593Smuzhiyun #define MONCTRLN_TARGETROMAX			64u
985*4882a593Smuzhiyun #define MONCTRLN_TARGETROHI			32u
986*4882a593Smuzhiyun #define MONCTRLN_TARGETROEXT_RO			0x0u
987*4882a593Smuzhiyun #define MONCTRLN_TARGETROEXT_FUNC		0x2u
988*4882a593Smuzhiyun #define MONCTRLN_TARGETROEXT_DFT		0x3u
989*4882a593Smuzhiyun #define MONCTRLN_TARGETROEXT_SHIFT		6u
990*4882a593Smuzhiyun #define MONCTRLN_TARGETROEXT_MASK		(0x3u << MONCTRLN_TARGETROEXT_SHIFT)
991*4882a593Smuzhiyun #define MONCTRLN_MONEN				0x1u
992*4882a593Smuzhiyun #define MONCTRLN_MONEN_SHIFT			0u
993*4882a593Smuzhiyun #define MONCTRLN_MONEN_MASK			(0x1u << MONCTRLN_MONENEXT_SHIFT)
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun /* DvfsCoreCtrlN
996*4882a593Smuzhiyun  * Bits 10 Request_override_PDn
997*4882a593Smuzhiyun  *   When set, the dvfs_request logic for this core is overridden with the
998*4882a593Smuzhiyun  *   content in Request_val_PDn. This field is ignored when
999*4882a593Smuzhiyun  *   DVFSCtrl1.dvfs_req_override is set.
1000*4882a593Smuzhiyun  * Bits 9:8 Request_val_PDn
1001*4882a593Smuzhiyun  *   see Request_override_PDn description
1002*4882a593Smuzhiyun  * Bits 4:0 DVFS_RsrcTrig_PDn
1003*4882a593Smuzhiyun  *   Specifies the pmu resource that is used to trigger the DVFS request for
1004*4882a593Smuzhiyun  *   this core request. Current plan is to use the appropriate PWRSW_* pmu
1005*4882a593Smuzhiyun  *   resource each power domain / cores
1006*4882a593Smuzhiyun  */
1007*4882a593Smuzhiyun #define CTRLN_REQUEST_OVERRIDE_SHIFT	10u
1008*4882a593Smuzhiyun #define CTRLN_REQUEST_OVERRIDE_MASK	(0x1u << CTRLN_REQUEST_OVERRIDE_SHIFT)
1009*4882a593Smuzhiyun #define CTRLN_REQUEST_VAL_SHIFT		8u
1010*4882a593Smuzhiyun #define CTRLN_REQUEST_VAL_MASK		(0x3u << CTRLN_REQUEST_VAL_SHIFT)
1011*4882a593Smuzhiyun #define CTRLN_RSRC_TRIG_SHIFT           0u
1012*4882a593Smuzhiyun #define CTRLN_RSRC_TRIG_MASK		(0x1Fu << CTRLN_RSRC_TRIG_SHIFT)
1013*4882a593Smuzhiyun #define CTRLN_RSRC_TRIG_CHIPC		0x1Au
1014*4882a593Smuzhiyun #define CTRLN_RSRC_TRIG_PCIE		0x1Au
1015*4882a593Smuzhiyun #define CTRLN_RSRC_TRIG_ARM		0x8u
1016*4882a593Smuzhiyun #define CTRLN_RSRC_TRIG_D11_MAIN	0xEu
1017*4882a593Smuzhiyun #define CTRLN_RSRC_TRIG_D11_AUX		0xBu
1018*4882a593Smuzhiyun #define CTRLN_RSRC_TRIG_D11_SCAN	0xCu
1019*4882a593Smuzhiyun #define CTRLN_RSRC_TRIG_HWA		0x8u
1020*4882a593Smuzhiyun #define CTRLN_RSRC_TRIG_BT_MAIN		0x9u
1021*4882a593Smuzhiyun #define CTRLN_RSRC_TRIG_BT_SCAN		0xAu
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun /* DVFS core FW index	*/
1024*4882a593Smuzhiyun #define DVFS_CORE_CHIPC			0u
1025*4882a593Smuzhiyun #define DVFS_CORE_PCIE			1u
1026*4882a593Smuzhiyun #define DVFS_CORE_ARM			2u
1027*4882a593Smuzhiyun #define DVFS_CORE_D11_MAIN		3u
1028*4882a593Smuzhiyun #define DVFS_CORE_D11_AUX		4u
1029*4882a593Smuzhiyun #define DVFS_CORE_D11_SCAN		5u
1030*4882a593Smuzhiyun #define DVFS_CORE_BT_MAIN		6u
1031*4882a593Smuzhiyun #define DVFS_CORE_BT_SCAN		7u
1032*4882a593Smuzhiyun #define DVFS_CORE_HWA			8u
1033*4882a593Smuzhiyun #define DVFS_CORE_SYSMEM		((PMUREV((sih)->pmurev) < 43u) ? \
1034*4882a593Smuzhiyun 						9u : 8u)
1035*4882a593Smuzhiyun #define DVFS_CORE_MASK			0xFu
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun #define DVFS_CORE_INVALID_IDX		0xFFu
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun /* DVFS_Ctrl2 (PMU_BASE + 0x814)
1040*4882a593Smuzhiyun  * Bits 31:28 Voltage ramp down step
1041*4882a593Smuzhiyun  *   Voltage increment amount during ramp down (10mv units)
1042*4882a593Smuzhiyun  * Bits 27:24 Voltage ramp up step
1043*4882a593Smuzhiyun  *   Voltage increment amount during ramp up (10mv units)
1044*4882a593Smuzhiyun  * Bits 23:16 Voltage ramp down interval
1045*4882a593Smuzhiyun  *   Number of clocks to wait during each voltage decrement
1046*4882a593Smuzhiyun  * Bits 15:8 Voltage ramp up interval
1047*4882a593Smuzhiyun  *   Number of clocks to wait during each voltage increment
1048*4882a593Smuzhiyun  * Bits 7:0 Clock stable time
1049*4882a593Smuzhiyun  *   Number of clocks to wait after dvfs_clk_sel is asserted
1050*4882a593Smuzhiyun  */
1051*4882a593Smuzhiyun #define DVFS_VOLTAGE_RAMP_DOWN_STEP		1u
1052*4882a593Smuzhiyun #define DVFS_VOLTAGE_RAMP_DOWN_STEP_SHIFT	28u
1053*4882a593Smuzhiyun #define DVFS_VOLTAGE_RAMP_DOWN_STEP_MASK	(0xFu << DVFS_VOLTAGE_RAMP_DOWN_STEP_SHIFT)
1054*4882a593Smuzhiyun #define DVFS_VOLTAGE_RAMP_UP_STEP		1u
1055*4882a593Smuzhiyun #define DVFS_VOLTAGE_RAMP_UP_STEP_SHIFT		24u
1056*4882a593Smuzhiyun #define DVFS_VOLTAGE_RAMP_UP_STEP_MASK		(0xFu << DVFS_VOLTAGE_RAMP_UP_STEP_SHIFT)
1057*4882a593Smuzhiyun #define DVFS_VOLTAGE_RAMP_DOWN_INTERVAL		1u
1058*4882a593Smuzhiyun #define DVFS_VOLTAGE_RAMP_DOWN_INTERVAL_SHIFT	16u
1059*4882a593Smuzhiyun #define DVFS_VOLTAGE_RAMP_DOWN_INTERVAL_MASK	(0xFFu << DVFS_VOLTAGE_RAMP_DOWN_INTERVAL_SHIFT)
1060*4882a593Smuzhiyun #define DVFS_VOLTAGE_RAMP_UP_INTERVAL		1u
1061*4882a593Smuzhiyun #define DVFS_VOLTAGE_RAMP_UP_INTERVAL_SHIFT	8u
1062*4882a593Smuzhiyun #define DVFS_VOLTAGE_RAMP_UP_INTERVAL_MASK	(0xFFu << DVFS_VOLTAGE_RAMP_UP_INTERVAL_SHIFT)
1063*4882a593Smuzhiyun #define DVFS_CLOCK_STABLE_TIME			3u
1064*4882a593Smuzhiyun #define DVFS_CLOCK_STABLE_TIME_SHIFT		0
1065*4882a593Smuzhiyun #define DVFS_CLOCK_STABLE_TIME_MASK		(0xFFu << DVFS_CLOCK_STABLE_TIME_SHIFT)
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun /* DVFS_Voltage (PMU_BASE + 0x818)
1068*4882a593Smuzhiyun  * Bits 22:16 HDV Voltage
1069*4882a593Smuzhiyun  *   Specifies the target HDV voltage in 10mv units
1070*4882a593Smuzhiyun  * Bits 14:8 NDV Voltage
1071*4882a593Smuzhiyun  *   Specifies the target NDV voltage in 10mv units
1072*4882a593Smuzhiyun  * Bits 6:0 LDV Voltage
1073*4882a593Smuzhiyun  *   Specifies the target LDV voltage in 10mv units
1074*4882a593Smuzhiyun  */
1075*4882a593Smuzhiyun #define DVFS_VOLTAGE_XDV		0u	/* Reserved */
1076*4882a593Smuzhiyun #ifdef WL_INITVALS
1077*4882a593Smuzhiyun #define DVFS_VOLTAGE_HDV		(wliv_pmu_dvfs_voltage_hdv)	/* 0.72V */
1078*4882a593Smuzhiyun #define DVFS_VOLTAGE_HDV_MAX		(wliv_pmu_dvfs_voltage_hdv_max)	/* 0.80V */
1079*4882a593Smuzhiyun #else
1080*4882a593Smuzhiyun #define DVFS_VOLTAGE_HDV		72u	/* 0.72V */
1081*4882a593Smuzhiyun #define DVFS_VOLTAGE_HDV_MAX		80u	/* 0.80V */
1082*4882a593Smuzhiyun #endif
1083*4882a593Smuzhiyun #define DVFS_VOLTAGE_HDV_PWR_OPT	68u	/* 0.68V */
1084*4882a593Smuzhiyun #define DVFS_VOLTAGE_HDV_SHIFT		16u
1085*4882a593Smuzhiyun #define DVFS_VOLTAGE_HDV_MASK		(0x7Fu << DVFS_VOLTAGE_HDV_SHIFT)
1086*4882a593Smuzhiyun #ifdef WL_INITVALS
1087*4882a593Smuzhiyun #define DVFS_VOLTAGE_NDV		(wliv_pmu_dvfs_voltage_ndv)		/* 0.72V */
1088*4882a593Smuzhiyun #define DVFS_VOLTAGE_NDV_NON_LVM	(wliv_pmu_dvfs_voltage_ndv_non_lvm)	/* 0.76V */
1089*4882a593Smuzhiyun #define DVFS_VOLTAGE_NDV_MAX		(wliv_pmu_dvfs_voltage_ndv_max)		/* 0.80V */
1090*4882a593Smuzhiyun #else
1091*4882a593Smuzhiyun #define DVFS_VOLTAGE_NDV		72u	/* 0.72V */
1092*4882a593Smuzhiyun #define DVFS_VOLTAGE_NDV_NON_LVM	76u	/* 0.76V */
1093*4882a593Smuzhiyun #define DVFS_VOLTAGE_NDV_MAX		80u	/* 0.80V */
1094*4882a593Smuzhiyun #endif
1095*4882a593Smuzhiyun #define DVFS_VOLTAGE_NDV_PWR_OPT	68u	/* 0.68V */
1096*4882a593Smuzhiyun #define DVFS_VOLTAGE_NDV_SHIFT		8u
1097*4882a593Smuzhiyun #define DVFS_VOLTAGE_NDV_MASK		(0x7Fu << DVFS_VOLTAGE_NDV_SHIFT)
1098*4882a593Smuzhiyun #ifdef WL_INITVALS
1099*4882a593Smuzhiyun #define DVFS_VOLTAGE_LDV		(wliv_pmu_dvfs_voltage_ldv)	/* 0.65V */
1100*4882a593Smuzhiyun #else
1101*4882a593Smuzhiyun #define DVFS_VOLTAGE_LDV		65u	/* 0.65V */
1102*4882a593Smuzhiyun #endif
1103*4882a593Smuzhiyun #define DVFS_VOLTAGE_LDV_PWR_OPT	65u	/* 0.65V */
1104*4882a593Smuzhiyun #define DVFS_VOLTAGE_LDV_SHIFT		0u
1105*4882a593Smuzhiyun #define DVFS_VOLTAGE_LDV_MASK		(0x7Fu << DVFS_VOLTAGE_LDV_SHIFT)
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun /* DVFS_Status (PMU_BASE + 0x81C)
1108*4882a593Smuzhiyun  * Bits 27:26 Raw_Core_Reqn
1109*4882a593Smuzhiyun  * Bits 25:24 Active_Core_Reqn
1110*4882a593Smuzhiyun  * Bits 12:11 Core_dvfs_status
1111*4882a593Smuzhiyun  * Bits 9:8 Dvfs_clk_sel
1112*4882a593Smuzhiyun  *   00 - LDV
1113*4882a593Smuzhiyun  *   01 - NDV
1114*4882a593Smuzhiyun  * Bits 6:0 Dvfs Voltage
1115*4882a593Smuzhiyun  *   The real time voltage that is being output from the dvfs controller
1116*4882a593Smuzhiyun  */
1117*4882a593Smuzhiyun #define DVFS_RAW_CORE_REQ_SHIFT	26u
1118*4882a593Smuzhiyun #define DVFS_RAW_CORE_REQ_MASK	(0x3u << DVFS_RAW_CORE_REQ_SHIFT)
1119*4882a593Smuzhiyun #define DVFS_ACT_CORE_REQ_SHIFT	24u
1120*4882a593Smuzhiyun #define DVFS_ACT_CORE_REQ_MASK	(0x3u << DVFS_ACT_CORE_REQ_SHIFT)
1121*4882a593Smuzhiyun #define DVFS_CORE_STATUS_SHIFT	11u
1122*4882a593Smuzhiyun #define DVFS_CORE_STATUS_MASK	(0x3u << DVFS_CORE_STATUS_SHIFT)
1123*4882a593Smuzhiyun #define DVFS_CLK_SEL_SHIFT	8u
1124*4882a593Smuzhiyun #define DVFS_CLK_SEL_MASK	(0x3u << DVFS_CLK_SEL_SHIFT)
1125*4882a593Smuzhiyun #define DVFS_VOLTAGE_SHIFT	0u
1126*4882a593Smuzhiyun #define DVFS_VOLTAGE_MASK	(0x7Fu << DVFS_VOLTAGE_SHIFT)
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun /* DVFS_Ctrl1 (PMU_BASE + 0x810)
1129*4882a593Smuzhiyun  * Bits 0 Enable DVFS
1130*4882a593Smuzhiyun  *   This bit will enable DVFS operation. When cleared, the complete DVFS
1131*4882a593Smuzhiyun  *   controller is bypassed and DVFS_voltage output will be the contents of
1132*4882a593Smuzhiyun  *   NDV voltage register
1133*4882a593Smuzhiyun  */
1134*4882a593Smuzhiyun #define DVFS_DISABLE_DVFS	0u
1135*4882a593Smuzhiyun #define DVFS_ENABLE_DVFS	1u
1136*4882a593Smuzhiyun #define DVFS_ENABLE_DVFS_SHIFT	0u
1137*4882a593Smuzhiyun #define DVFS_ENABLE_DVFS_MASK	(1u << DVFS_ENABLE_DVFS_SHIFT)
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun #define DVFS_LPO_DELAY		40u	/* usec (1 LPO clock + margin) */
1140*4882a593Smuzhiyun #define DVFS_FASTLPO_DELAY	2u	/* usec (1 FAST_LPO clock + margin) */
1141*4882a593Smuzhiyun #define DVFS_NDV_LPO_DELAY	1500u
1142*4882a593Smuzhiyun #define DVFS_NDV_FASTLPO_DELAY	50u
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun #if defined(BCM_FASTLPO) && !defined(BCM_FASTLPO_DISABLED)
1145*4882a593Smuzhiyun #define DVFS_DELAY	DVFS_FASTLPO_DELAY
1146*4882a593Smuzhiyun #define DVFS_NDV_DELAY	DVFS_NDV_FASTLPO_DELAY
1147*4882a593Smuzhiyun #else
1148*4882a593Smuzhiyun #define DVFS_DELAY	DVFS_LPO_DELAY
1149*4882a593Smuzhiyun #define DVFS_NDV_DELAY	DVFS_NDV_LPO_DELAY
1150*4882a593Smuzhiyun #endif /* BCM_FASTLPO && !BCM_FASTLPO_DISABLED */
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun #define DVFS_LDV	0u
1153*4882a593Smuzhiyun #define DVFS_NDV	1u
1154*4882a593Smuzhiyun #define DVFS_HDV	2u
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun /* PowerControl2 (Core Offset 0x1EC)
1157*4882a593Smuzhiyun  * Bits 17:16 DVFSStatus
1158*4882a593Smuzhiyun  *   This 2-bit field is the DVFS voltage status mapped as
1159*4882a593Smuzhiyun  *   00 - LDV
1160*4882a593Smuzhiyun  *   01 - NDV
1161*4882a593Smuzhiyun  *   10 - HDV
1162*4882a593Smuzhiyun  * Bits 1:0 DVFSRequest
1163*4882a593Smuzhiyun  *   This 2-bit field is used to request DVFS voltage mapped as shown above
1164*4882a593Smuzhiyun  */
1165*4882a593Smuzhiyun #define DVFS_REQ_LDV		DVFS_LDV
1166*4882a593Smuzhiyun #define DVFS_REQ_NDV		DVFS_NDV
1167*4882a593Smuzhiyun #define DVFS_REQ_HDV		DVFS_HDV
1168*4882a593Smuzhiyun #define DVFS_REQ_SHIFT		0u
1169*4882a593Smuzhiyun #define DVFS_REQ_MASK		(0x3u << DVFS_REQ_SHIFT)
1170*4882a593Smuzhiyun #define DVFS_STATUS_SHIFT	16u
1171*4882a593Smuzhiyun #define DVFS_STATUS_MASK	(0x3u << DVFS_STATUS_SHIFT)
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun /* GCI Chip Control 16 Register
1174*4882a593Smuzhiyun  * Bits 0 CB Clock sel
1175*4882a593Smuzhiyun  *   0 - 160MHz
1176*4882a593Smuzhiyun  *   1 - 80Mhz  - BT can force CB backplane clock to 80Mhz when wl is down
1177*4882a593Smuzhiyun  */
1178*4882a593Smuzhiyun #define GCI_CC16_CB_CLOCK_SEL_160	0u
1179*4882a593Smuzhiyun #define GCI_CC16_CB_CLOCK_SEL_80	1u
1180*4882a593Smuzhiyun #define GCI_CC16_CB_CLOCK_SEL_SHIFT	0u
1181*4882a593Smuzhiyun #define GCI_CC16_CB_CLOCK_SEL_MASK	(0x1u << GCI_CC16_CB_CLOCK_SEL_SHIFT)
1182*4882a593Smuzhiyun #define GCI_CHIPCTRL_16_PRISEL_ANT_MASK_PSM_OVR	(1 << 8)
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun /* WL Channel Info to BT via GCI - bits 40 - 47 */
1185*4882a593Smuzhiyun #define GCI_WL_CHN_INFO_MASK	(0xFF00)
1186*4882a593Smuzhiyun /* WL indication of MCHAN enabled/disabled to BT - bit 36 */
1187*4882a593Smuzhiyun #define GCI_WL_MCHAN_BIT_MASK	(0x0010)
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun #ifdef WLC_SW_DIVERSITY
1190*4882a593Smuzhiyun /* WL indication of SWDIV enabled/disabled to BT - bit 33 */
1191*4882a593Smuzhiyun #define GCI_WL_SWDIV_ANT_VALID_BIT_MASK	(0x0002)
1192*4882a593Smuzhiyun #define GCI_SWDIV_ANT_VALID_SHIFT 0x1
1193*4882a593Smuzhiyun #define GCI_SWDIV_ANT_VALID_DISABLE 0x0
1194*4882a593Smuzhiyun #endif
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun /* Indicate to BT that WL is scheduling ACL based ble scan grant */
1197*4882a593Smuzhiyun #define GCI_WL2BT_ACL_BSD_BLE_SCAN_GRNT_MASK 0x8000000
1198*4882a593Smuzhiyun /* WLAN is awake Indicate to BT */
1199*4882a593Smuzhiyun #define GCI_WL2BT_2G_AWAKE_MASK	  (1u << 28u)
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun /* WL inidcation of Aux Core 2G hibernate status - bit 50 */
1202*4882a593Smuzhiyun #define GCI_WL2BT_2G_HIB_STATE_MASK	(0x0040000u)
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun /* WL Traffic Indication  to BT */
1205*4882a593Smuzhiyun #define GCI_WL2BT_TRAFFIC_IND_SHIFT	(12)
1206*4882a593Smuzhiyun #define GCI_WL2BT_TRAFFIC_IND_MASK	(0x3 << GCI_WL2BT_TRAFFIC_IND_SHIFT)
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun /* WL Strobe to BT */
1209*4882a593Smuzhiyun #define GCI_WL_STROBE_BIT_MASK	(0x0020)
1210*4882a593Smuzhiyun /* bits [51:48] - reserved for wlan TX pwr index */
1211*4882a593Smuzhiyun /* bits [55:52] btc mode indication */
1212*4882a593Smuzhiyun #define GCI_WL_BTC_MODE_SHIFT	(20)
1213*4882a593Smuzhiyun #define GCI_WL_BTC_MODE_MASK	(0xF << GCI_WL_BTC_MODE_SHIFT)
1214*4882a593Smuzhiyun #define GCI_WL_ANT_BIT_MASK	(0x00c0)
1215*4882a593Smuzhiyun #define GCI_WL_ANT_SHIFT_BITS	(6)
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun /* bit [40] - to indicate RC2CX mode to BT */
1218*4882a593Smuzhiyun #define GCI_WL_RC2CX_PERCTS_MASK	0x00000100u
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun /* PLL type */
1221*4882a593Smuzhiyun #define PLL_NONE		0x00000000
1222*4882a593Smuzhiyun #define PLL_TYPE1		0x00010000	/**< 48MHz base, 3 dividers */
1223*4882a593Smuzhiyun #define PLL_TYPE2		0x00020000	/**< 48MHz, 4 dividers */
1224*4882a593Smuzhiyun #define PLL_TYPE3		0x00030000	/**< 25MHz, 2 dividers */
1225*4882a593Smuzhiyun #define PLL_TYPE4		0x00008000	/**< 48MHz, 4 dividers */
1226*4882a593Smuzhiyun #define PLL_TYPE5		0x00018000	/**< 25MHz, 4 dividers */
1227*4882a593Smuzhiyun #define PLL_TYPE6		0x00028000	/**< 100/200 or 120/240 only */
1228*4882a593Smuzhiyun #define PLL_TYPE7		0x00038000	/**< 25MHz, 4 dividers */
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun /* ILP clock */
1231*4882a593Smuzhiyun #define	ILP_CLOCK		32000
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun /* ALP clock on pre-PMU chips */
1234*4882a593Smuzhiyun #define	ALP_CLOCK		20000000
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun #ifdef CFG_SIM
1237*4882a593Smuzhiyun #define NS_ALP_CLOCK		84922
1238*4882a593Smuzhiyun #define NS_SLOW_ALP_CLOCK	84922
1239*4882a593Smuzhiyun #define NS_CPU_CLOCK		534500
1240*4882a593Smuzhiyun #define NS_SLOW_CPU_CLOCK	534500
1241*4882a593Smuzhiyun #define NS_SI_CLOCK		271750
1242*4882a593Smuzhiyun #define NS_SLOW_SI_CLOCK	271750
1243*4882a593Smuzhiyun #define NS_FAST_MEM_CLOCK	271750
1244*4882a593Smuzhiyun #define NS_MEM_CLOCK		271750
1245*4882a593Smuzhiyun #define NS_SLOW_MEM_CLOCK	271750
1246*4882a593Smuzhiyun #else
1247*4882a593Smuzhiyun #define NS_ALP_CLOCK		125000000
1248*4882a593Smuzhiyun #define NS_SLOW_ALP_CLOCK	100000000
1249*4882a593Smuzhiyun #define NS_CPU_CLOCK		1000000000
1250*4882a593Smuzhiyun #define NS_SLOW_CPU_CLOCK	800000000
1251*4882a593Smuzhiyun #define NS_SI_CLOCK		250000000
1252*4882a593Smuzhiyun #define NS_SLOW_SI_CLOCK	200000000
1253*4882a593Smuzhiyun #define NS_FAST_MEM_CLOCK	800000000
1254*4882a593Smuzhiyun #define NS_MEM_CLOCK		533000000
1255*4882a593Smuzhiyun #define NS_SLOW_MEM_CLOCK	400000000
1256*4882a593Smuzhiyun #endif /* CFG_SIM */
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun /* HT clock */
1259*4882a593Smuzhiyun #define	HT_CLOCK		80000000
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun /* corecontrol */
1262*4882a593Smuzhiyun #define CC_UARTCLKO		0x00000001	/**< Drive UART with internal clock */
1263*4882a593Smuzhiyun #define	CC_SE			0x00000002	/**< sync clk out enable (corerev >= 3) */
1264*4882a593Smuzhiyun #define CC_ASYNCGPIO	0x00000004	/**< 1=generate GPIO interrupt without backplane clock */
1265*4882a593Smuzhiyun #define CC_UARTCLKEN		0x00000008	/**< enable UART Clock (corerev > = 21 */
1266*4882a593Smuzhiyun #define CC_RBG_RESET		0x00000040	/**< Reset RBG block (corerev > = 65 */
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun /* retention_ctl */
1269*4882a593Smuzhiyun #define RCTL_MEM_RET_SLEEP_LOG_SHIFT	29
1270*4882a593Smuzhiyun #define RCTL_MEM_RET_SLEEP_LOG_MASK	(1 << RCTL_MEM_RET_SLEEP_LOG_SHIFT)
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun /* 4321 chipcontrol */
1273*4882a593Smuzhiyun #define CHIPCTRL_4321_PLL_DOWN	0x800000	/**< serdes PLL down override */
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun /* Fields in the otpstatus register in rev >= 21 */
1276*4882a593Smuzhiyun #define OTPS_OL_MASK		0x000000ff
1277*4882a593Smuzhiyun #define OTPS_OL_MFG		0x00000001	/**< manuf row is locked */
1278*4882a593Smuzhiyun #define OTPS_OL_OR1		0x00000002	/**< otp redundancy row 1 is locked */
1279*4882a593Smuzhiyun #define OTPS_OL_OR2		0x00000004	/**< otp redundancy row 2 is locked */
1280*4882a593Smuzhiyun #define OTPS_OL_GU		0x00000008	/**< general use region is locked */
1281*4882a593Smuzhiyun #define OTPS_GUP_MASK		0x00000f00
1282*4882a593Smuzhiyun #define OTPS_GUP_SHIFT		8
1283*4882a593Smuzhiyun #define OTPS_GUP_HW		0x00000100	/**< h/w subregion is programmed */
1284*4882a593Smuzhiyun #define OTPS_GUP_SW		0x00000200	/**< s/w subregion is programmed */
1285*4882a593Smuzhiyun #define OTPS_GUP_CI		0x00000400	/**< chipid/pkgopt subregion is programmed */
1286*4882a593Smuzhiyun #define OTPS_GUP_FUSE		0x00000800	/**< fuse subregion is programmed */
1287*4882a593Smuzhiyun #define OTPS_READY		0x00001000
1288*4882a593Smuzhiyun #define OTPS_RV(x)		(1 << (16 + (x)))	/**< redundancy entry valid */
1289*4882a593Smuzhiyun #define OTPS_RV_MASK		0x0fff0000
1290*4882a593Smuzhiyun #define OTPS_PROGOK     0x40000000
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun /* Fields in the otpcontrol register in rev >= 21 */
1293*4882a593Smuzhiyun #define OTPC_PROGSEL		0x00000001
1294*4882a593Smuzhiyun #define OTPC_PCOUNT_MASK	0x0000000e
1295*4882a593Smuzhiyun #define OTPC_PCOUNT_SHIFT	1
1296*4882a593Smuzhiyun #define OTPC_VSEL_MASK		0x000000f0
1297*4882a593Smuzhiyun #define OTPC_VSEL_SHIFT		4
1298*4882a593Smuzhiyun #define OTPC_TMM_MASK		0x00000700
1299*4882a593Smuzhiyun #define OTPC_TMM_SHIFT		8
1300*4882a593Smuzhiyun #define OTPC_ODM		0x00000800
1301*4882a593Smuzhiyun #define OTPC_PROGEN		0x80000000
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun /* Fields in the 40nm otpcontrol register in rev >= 40 */
1304*4882a593Smuzhiyun #define OTPC_40NM_PROGSEL_SHIFT	0
1305*4882a593Smuzhiyun #define OTPC_40NM_PCOUNT_SHIFT	1
1306*4882a593Smuzhiyun #define OTPC_40NM_PCOUNT_WR	0xA
1307*4882a593Smuzhiyun #define OTPC_40NM_PCOUNT_V1X	0xB
1308*4882a593Smuzhiyun #define OTPC_40NM_REGCSEL_SHIFT	5
1309*4882a593Smuzhiyun #define OTPC_40NM_REGCSEL_DEF	0x4
1310*4882a593Smuzhiyun #define OTPC_40NM_PROGIN_SHIFT	8
1311*4882a593Smuzhiyun #define OTPC_40NM_R2X_SHIFT	10
1312*4882a593Smuzhiyun #define OTPC_40NM_ODM_SHIFT	11
1313*4882a593Smuzhiyun #define OTPC_40NM_DF_SHIFT	15
1314*4882a593Smuzhiyun #define OTPC_40NM_VSEL_SHIFT	16
1315*4882a593Smuzhiyun #define OTPC_40NM_VSEL_WR	0xA
1316*4882a593Smuzhiyun #define OTPC_40NM_VSEL_V1X	0xA
1317*4882a593Smuzhiyun #define OTPC_40NM_VSEL_R1X	0x5
1318*4882a593Smuzhiyun #define OTPC_40NM_COFAIL_SHIFT	30
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun #define OTPC1_CPCSEL_SHIFT	0
1321*4882a593Smuzhiyun #define OTPC1_CPCSEL_DEF	6
1322*4882a593Smuzhiyun #define OTPC1_TM_SHIFT		8
1323*4882a593Smuzhiyun #define OTPC1_TM_WR		0x84
1324*4882a593Smuzhiyun #define OTPC1_TM_V1X		0x84
1325*4882a593Smuzhiyun #define OTPC1_TM_R1X		0x4
1326*4882a593Smuzhiyun #define OTPC1_CLK_EN_MASK	0x00020000
1327*4882a593Smuzhiyun #define OTPC1_CLK_DIV_MASK	0x00FC0000
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun /* Fields in otpprog in rev >= 21 and HND OTP */
1330*4882a593Smuzhiyun #define OTPP_COL_MASK		0x000000ff
1331*4882a593Smuzhiyun #define OTPP_COL_SHIFT		0
1332*4882a593Smuzhiyun #define OTPP_ROW_MASK		0x0000ff00
1333*4882a593Smuzhiyun #define OTPP_ROW_MASK9		0x0001ff00		/* for ccrev >= 49 */
1334*4882a593Smuzhiyun #define OTPP_ROW_SHIFT		8
1335*4882a593Smuzhiyun #define OTPP_OC_MASK		0x0f000000
1336*4882a593Smuzhiyun #define OTPP_OC_SHIFT		24
1337*4882a593Smuzhiyun #define OTPP_READERR		0x10000000
1338*4882a593Smuzhiyun #define OTPP_VALUE_MASK		0x20000000
1339*4882a593Smuzhiyun #define OTPP_VALUE_SHIFT	29
1340*4882a593Smuzhiyun #define OTPP_START_BUSY		0x80000000
1341*4882a593Smuzhiyun #define	OTPP_READ		0x40000000	/* HND OTP */
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun /* Fields in otplayout register */
1344*4882a593Smuzhiyun #define OTPL_HWRGN_OFF_MASK	0x00000FFF
1345*4882a593Smuzhiyun #define OTPL_HWRGN_OFF_SHIFT	0
1346*4882a593Smuzhiyun #define OTPL_WRAP_REVID_MASK	0x00F80000
1347*4882a593Smuzhiyun #define OTPL_WRAP_REVID_SHIFT	19
1348*4882a593Smuzhiyun #define OTPL_WRAP_TYPE_MASK	0x00070000
1349*4882a593Smuzhiyun #define OTPL_WRAP_TYPE_SHIFT	16
1350*4882a593Smuzhiyun #define OTPL_WRAP_TYPE_65NM	0
1351*4882a593Smuzhiyun #define OTPL_WRAP_TYPE_40NM	1
1352*4882a593Smuzhiyun #define OTPL_WRAP_TYPE_28NM	2
1353*4882a593Smuzhiyun #define OTPL_WRAP_TYPE_16NM	3
1354*4882a593Smuzhiyun #define OTPL_WRAP_TYPE_7NM	4
1355*4882a593Smuzhiyun #define OTPL_ROW_SIZE_MASK	0x0000F000
1356*4882a593Smuzhiyun #define OTPL_ROW_SIZE_SHIFT	12
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun /* otplayout reg corerev >= 36 */
1359*4882a593Smuzhiyun #define OTP_CISFORMAT_NEW	0x80000000
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun /* Opcodes for OTPP_OC field */
1362*4882a593Smuzhiyun #define OTPPOC_READ		0
1363*4882a593Smuzhiyun #define OTPPOC_BIT_PROG		1
1364*4882a593Smuzhiyun #define OTPPOC_VERIFY		3
1365*4882a593Smuzhiyun #define OTPPOC_INIT		4
1366*4882a593Smuzhiyun #define OTPPOC_SET		5
1367*4882a593Smuzhiyun #define OTPPOC_RESET		6
1368*4882a593Smuzhiyun #define OTPPOC_OCST		7
1369*4882a593Smuzhiyun #define OTPPOC_ROW_LOCK		8
1370*4882a593Smuzhiyun #define OTPPOC_PRESCN_TEST	9
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun /* Opcodes for OTPP_OC field (40NM) */
1373*4882a593Smuzhiyun #define OTPPOC_READ_40NM	0
1374*4882a593Smuzhiyun #define OTPPOC_PROG_ENABLE_40NM 1
1375*4882a593Smuzhiyun #define OTPPOC_PROG_DISABLE_40NM	2
1376*4882a593Smuzhiyun #define OTPPOC_VERIFY_40NM	3
1377*4882a593Smuzhiyun #define OTPPOC_WORD_VERIFY_1_40NM	4
1378*4882a593Smuzhiyun #define OTPPOC_ROW_LOCK_40NM	5
1379*4882a593Smuzhiyun #define OTPPOC_STBY_40NM	6
1380*4882a593Smuzhiyun #define OTPPOC_WAKEUP_40NM	7
1381*4882a593Smuzhiyun #define OTPPOC_WORD_VERIFY_0_40NM	8
1382*4882a593Smuzhiyun #define OTPPOC_PRESCN_TEST_40NM 9
1383*4882a593Smuzhiyun #define OTPPOC_BIT_PROG_40NM	10
1384*4882a593Smuzhiyun #define OTPPOC_WORDPROG_40NM	11
1385*4882a593Smuzhiyun #define OTPPOC_BURNIN_40NM	12
1386*4882a593Smuzhiyun #define OTPPOC_AUTORELOAD_40NM	13
1387*4882a593Smuzhiyun #define OTPPOC_OVST_READ_40NM	14
1388*4882a593Smuzhiyun #define OTPPOC_OVST_PROG_40NM	15
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun /* Opcodes for OTPP_OC field (28NM) */
1391*4882a593Smuzhiyun #define OTPPOC_READ_28NM	0
1392*4882a593Smuzhiyun #define OTPPOC_READBURST_28NM	1
1393*4882a593Smuzhiyun #define OTPPOC_PROG_ENABLE_28NM 2
1394*4882a593Smuzhiyun #define OTPPOC_PROG_DISABLE_28NM	3
1395*4882a593Smuzhiyun #define OTPPOC_PRESCREEN_28NM	4
1396*4882a593Smuzhiyun #define OTPPOC_PRESCREEN_RP_28NM	5
1397*4882a593Smuzhiyun #define OTPPOC_FLUSH_28NM	6
1398*4882a593Smuzhiyun #define OTPPOC_NOP_28NM	7
1399*4882a593Smuzhiyun #define OTPPOC_PROG_ECC_28NM	8
1400*4882a593Smuzhiyun #define OTPPOC_PROG_ECC_READ_28NM	9
1401*4882a593Smuzhiyun #define OTPPOC_PROG_28NM	10
1402*4882a593Smuzhiyun #define OTPPOC_PROGRAM_RP_28NM	11
1403*4882a593Smuzhiyun #define OTPPOC_PROGRAM_OVST_28NM	12
1404*4882a593Smuzhiyun #define OTPPOC_RELOAD_28NM	13
1405*4882a593Smuzhiyun #define OTPPOC_ERASE_28NM	14
1406*4882a593Smuzhiyun #define OTPPOC_LOAD_RF_28NM	15
1407*4882a593Smuzhiyun #define OTPPOC_CTRL_WR_28NM 16
1408*4882a593Smuzhiyun #define OTPPOC_CTRL_RD_28NM	17
1409*4882a593Smuzhiyun #define OTPPOC_READ_HP_28NM	18
1410*4882a593Smuzhiyun #define OTPPOC_READ_OVST_28NM	19
1411*4882a593Smuzhiyun #define OTPPOC_READ_VERIFY0_28NM	20
1412*4882a593Smuzhiyun #define OTPPOC_READ_VERIFY1_28NM	21
1413*4882a593Smuzhiyun #define OTPPOC_READ_FORCE0_28NM	22
1414*4882a593Smuzhiyun #define OTPPOC_READ_FORCE1_28NM	23
1415*4882a593Smuzhiyun #define OTPPOC_BURNIN_28NM	24
1416*4882a593Smuzhiyun #define OTPPOC_PROGRAM_LOCK_28NM	25
1417*4882a593Smuzhiyun #define OTPPOC_PROGRAM_TESTCOL_28NM	26
1418*4882a593Smuzhiyun #define OTPPOC_READ_TESTCOL_28NM	27
1419*4882a593Smuzhiyun #define OTPPOC_READ_FOUT_28NM	28
1420*4882a593Smuzhiyun #define OTPPOC_SFT_RESET_28NM	29
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun #define OTPP_OC_MASK_28NM	0x0f800000
1423*4882a593Smuzhiyun #define OTPP_OC_SHIFT_28NM	23
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun /* OTPControl bitmap for GCI rev >= 7 */
1426*4882a593Smuzhiyun #define OTPC_PROGEN_28NM	0x8
1427*4882a593Smuzhiyun #define OTPC_DBLERRCLR		0x20
1428*4882a593Smuzhiyun #define OTPC_CLK_EN_MASK	0x00000040
1429*4882a593Smuzhiyun #define OTPC_CLK_DIV_MASK	0x00000F80
1430*4882a593Smuzhiyun #define OTPC_FORCE_OTP_PWR_DIS	0x00008000
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun /* Fields in otplayoutextension */
1433*4882a593Smuzhiyun #define OTPLAYOUTEXT_FUSE_MASK	0x3FF
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun /* Jtagm characteristics that appeared at a given corerev */
1436*4882a593Smuzhiyun #define	JTAGM_CREV_OLD		10	/**< Old command set, 16bit max IR */
1437*4882a593Smuzhiyun #define	JTAGM_CREV_IRP		22	/**< Able to do pause-ir */
1438*4882a593Smuzhiyun #define	JTAGM_CREV_RTI		28	/**< Able to do return-to-idle */
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun /* jtagcmd */
1441*4882a593Smuzhiyun #define JCMD_START		0x80000000
1442*4882a593Smuzhiyun #define JCMD_BUSY		0x80000000
1443*4882a593Smuzhiyun #define JCMD_STATE_MASK		0x60000000
1444*4882a593Smuzhiyun #define JCMD_STATE_TLR		0x00000000	/**< Test-logic-reset */
1445*4882a593Smuzhiyun #define JCMD_STATE_PIR		0x20000000	/**< Pause IR */
1446*4882a593Smuzhiyun #define JCMD_STATE_PDR		0x40000000	/**< Pause DR */
1447*4882a593Smuzhiyun #define JCMD_STATE_RTI		0x60000000	/**< Run-test-idle */
1448*4882a593Smuzhiyun #define JCMD0_ACC_MASK		0x0000f000
1449*4882a593Smuzhiyun #define JCMD0_ACC_IRDR		0x00000000
1450*4882a593Smuzhiyun #define JCMD0_ACC_DR		0x00001000
1451*4882a593Smuzhiyun #define JCMD0_ACC_IR		0x00002000
1452*4882a593Smuzhiyun #define JCMD0_ACC_RESET		0x00003000
1453*4882a593Smuzhiyun #define JCMD0_ACC_IRPDR		0x00004000
1454*4882a593Smuzhiyun #define JCMD0_ACC_PDR		0x00005000
1455*4882a593Smuzhiyun #define JCMD0_IRW_MASK		0x00000f00
1456*4882a593Smuzhiyun #define JCMD_ACC_MASK		0x000f0000	/**< Changes for corerev 11 */
1457*4882a593Smuzhiyun #define JCMD_ACC_IRDR		0x00000000
1458*4882a593Smuzhiyun #define JCMD_ACC_DR		0x00010000
1459*4882a593Smuzhiyun #define JCMD_ACC_IR		0x00020000
1460*4882a593Smuzhiyun #define JCMD_ACC_RESET		0x00030000
1461*4882a593Smuzhiyun #define JCMD_ACC_IRPDR		0x00040000
1462*4882a593Smuzhiyun #define JCMD_ACC_PDR		0x00050000
1463*4882a593Smuzhiyun #define JCMD_ACC_PIR		0x00060000
1464*4882a593Smuzhiyun #define JCMD_ACC_IRDR_I		0x00070000	/**< rev 28: return to run-test-idle */
1465*4882a593Smuzhiyun #define JCMD_ACC_DR_I		0x00080000	/**< rev 28: return to run-test-idle */
1466*4882a593Smuzhiyun #define JCMD_IRW_MASK		0x00001f00
1467*4882a593Smuzhiyun #define JCMD_IRW_SHIFT		8
1468*4882a593Smuzhiyun #define JCMD_DRW_MASK		0x0000003f
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun /* jtagctrl */
1471*4882a593Smuzhiyun #define JCTRL_FORCE_CLK		4		/**< Force clock */
1472*4882a593Smuzhiyun #define JCTRL_EXT_EN		2		/**< Enable external targets */
1473*4882a593Smuzhiyun #define JCTRL_EN		1		/**< Enable Jtag master */
1474*4882a593Smuzhiyun #define JCTRL_TAPSEL_BIT	0x00000008	/**< JtagMasterCtrl tap_sel bit */
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun /* swdmasterctrl */
1477*4882a593Smuzhiyun #define SWDCTRL_INT_EN		8		/**< Enable internal targets */
1478*4882a593Smuzhiyun #define SWDCTRL_FORCE_CLK	4		/**< Force clock */
1479*4882a593Smuzhiyun #define SWDCTRL_OVJTAG		2		/**< Enable shared SWD/JTAG pins */
1480*4882a593Smuzhiyun #define SWDCTRL_EN		1		/**< Enable Jtag master */
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun /* Fields in clkdiv */
1483*4882a593Smuzhiyun #define	CLKD_SFLASH		0x1f000000
1484*4882a593Smuzhiyun #define	CLKD_SFLASH_SHIFT	24
1485*4882a593Smuzhiyun #define	CLKD_OTP		0x000f0000
1486*4882a593Smuzhiyun #define	CLKD_OTP_SHIFT		16
1487*4882a593Smuzhiyun #define	CLKD_JTAG		0x00000f00
1488*4882a593Smuzhiyun #define	CLKD_JTAG_SHIFT		8
1489*4882a593Smuzhiyun #define	CLKD_UART		0x000000ff
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun #define	CLKD2_SROM		0x00000007
1492*4882a593Smuzhiyun #define	CLKD2_SROMDIV_32	0
1493*4882a593Smuzhiyun #define	CLKD2_SROMDIV_64	1
1494*4882a593Smuzhiyun #define	CLKD2_SROMDIV_96	2
1495*4882a593Smuzhiyun #define	CLKD2_SROMDIV_128	3
1496*4882a593Smuzhiyun #define	CLKD2_SROMDIV_192	4
1497*4882a593Smuzhiyun #define	CLKD2_SROMDIV_256	5
1498*4882a593Smuzhiyun #define	CLKD2_SROMDIV_384	6
1499*4882a593Smuzhiyun #define	CLKD2_SROMDIV_512	7
1500*4882a593Smuzhiyun #define	CLKD2_SWD		0xf8000000
1501*4882a593Smuzhiyun #define	CLKD2_SWD_SHIFT		27
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun /* intstatus/intmask */
1504*4882a593Smuzhiyun #define	CI_GPIO			0x00000001	/**< gpio intr */
1505*4882a593Smuzhiyun #define	CI_EI			0x00000002	/**< extif intr (corerev >= 3) */
1506*4882a593Smuzhiyun #define	CI_TEMP			0x00000004	/**< temp. ctrl intr (corerev >= 15) */
1507*4882a593Smuzhiyun #define	CI_SIRQ			0x00000008	/**< serial IRQ intr (corerev >= 15) */
1508*4882a593Smuzhiyun #define	CI_ECI			0x00000010	/**< eci intr (corerev >= 21) */
1509*4882a593Smuzhiyun #define	CI_PMU			0x00000020	/**< pmu intr (corerev >= 21) */
1510*4882a593Smuzhiyun #define	CI_UART			0x00000040	/**< uart intr (corerev >= 21) */
1511*4882a593Smuzhiyun #define	CI_WECI			0x00000080	/* eci wakeup intr (corerev >= 21) */
1512*4882a593Smuzhiyun #define	CI_SPMI			0x00100000	/* SPMI (corerev >= 65) */
1513*4882a593Smuzhiyun #define	CI_RNG			0x00200000	/**<  rng intr (corerev >= 65) */
1514*4882a593Smuzhiyun #define	CI_SSRESET_F0	0x10000000	/**< ss reset occurred */
1515*4882a593Smuzhiyun #define	CI_SSRESET_F1	0x20000000	/**< ss reset occurred */
1516*4882a593Smuzhiyun #define	CI_SSRESET_F2	0x40000000	/**< ss reset occurred */
1517*4882a593Smuzhiyun #define	CI_WDRESET		0x80000000	/**< watchdog reset occurred */
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun /* slow_clk_ctl */
1520*4882a593Smuzhiyun #define SCC_SS_MASK		0x00000007	/**< slow clock source mask */
1521*4882a593Smuzhiyun #define	SCC_SS_LPO		0x00000000	/**< source of slow clock is LPO */
1522*4882a593Smuzhiyun #define	SCC_SS_XTAL		0x00000001	/**< source of slow clock is crystal */
1523*4882a593Smuzhiyun #define	SCC_SS_PCI		0x00000002	/**< source of slow clock is PCI */
1524*4882a593Smuzhiyun #define SCC_LF			0x00000200	/**< LPOFreqSel, 1: 160Khz, 0: 32KHz */
1525*4882a593Smuzhiyun #define SCC_LP			0x00000400	/**< LPOPowerDown, 1: LPO is disabled,
1526*4882a593Smuzhiyun 						 * 0: LPO is enabled
1527*4882a593Smuzhiyun 						 */
1528*4882a593Smuzhiyun #define SCC_FS			0x00000800 /**< ForceSlowClk, 1: sb/cores running on slow clock,
1529*4882a593Smuzhiyun 						 * 0: power logic control
1530*4882a593Smuzhiyun 						 */
1531*4882a593Smuzhiyun #define SCC_IP			0x00001000 /**< IgnorePllOffReq, 1/0: power logic ignores/honors
1532*4882a593Smuzhiyun 						 * PLL clock disable requests from core
1533*4882a593Smuzhiyun 						 */
1534*4882a593Smuzhiyun #define SCC_XC			0x00002000	/**< XtalControlEn, 1/0: power logic does/doesn't
1535*4882a593Smuzhiyun 						 * disable crystal when appropriate
1536*4882a593Smuzhiyun 						 */
1537*4882a593Smuzhiyun #define SCC_XP			0x00004000	/**< XtalPU (RO), 1/0: crystal running/disabled */
1538*4882a593Smuzhiyun #define SCC_CD_MASK		0xffff0000	/**< ClockDivider (SlowClk = 1/(4+divisor)) */
1539*4882a593Smuzhiyun #define SCC_CD_SHIFT		16
1540*4882a593Smuzhiyun 
1541*4882a593Smuzhiyun /* system_clk_ctl */
1542*4882a593Smuzhiyun #define	SYCC_IE			0x00000001	/**< ILPen: Enable Idle Low Power */
1543*4882a593Smuzhiyun #define	SYCC_AE			0x00000002	/**< ALPen: Enable Active Low Power */
1544*4882a593Smuzhiyun #define	SYCC_FP			0x00000004	/**< ForcePLLOn */
1545*4882a593Smuzhiyun #define	SYCC_AR			0x00000008	/**< Force ALP (or HT if ALPen is not set */
1546*4882a593Smuzhiyun #define	SYCC_HR			0x00000010	/**< Force HT */
1547*4882a593Smuzhiyun #define SYCC_CD_MASK		0xffff0000	/**< ClkDiv  (ILP = 1/(4 * (divisor + 1)) */
1548*4882a593Smuzhiyun #define SYCC_CD_SHIFT		16
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun /* watchdogcounter */
1551*4882a593Smuzhiyun /* WL sub-system reset */
1552*4882a593Smuzhiyun #define WD_SSRESET_PCIE_F0_EN			0x10000000
1553*4882a593Smuzhiyun /* BT sub-system reset */
1554*4882a593Smuzhiyun #define WD_SSRESET_PCIE_F1_EN			0x20000000
1555*4882a593Smuzhiyun #define WD_SSRESET_PCIE_F2_EN			0x40000000
1556*4882a593Smuzhiyun /* Both WL and BT sub-system reset */
1557*4882a593Smuzhiyun #define WD_SSRESET_PCIE_ALL_FN_EN		0x80000000
1558*4882a593Smuzhiyun #define WD_COUNTER_MASK				0x0fffffff
1559*4882a593Smuzhiyun #define WD_ENABLE_MASK	\
1560*4882a593Smuzhiyun 	(WD_SSRESET_PCIE_F0_EN | WD_SSRESET_PCIE_F1_EN | \
1561*4882a593Smuzhiyun 	WD_SSRESET_PCIE_F2_EN | WD_SSRESET_PCIE_ALL_FN_EN)
1562*4882a593Smuzhiyun 
1563*4882a593Smuzhiyun /* Indirect backplane access */
1564*4882a593Smuzhiyun #define	BPIA_BYTEEN		0x0000000f
1565*4882a593Smuzhiyun #define	BPIA_SZ1		0x00000001
1566*4882a593Smuzhiyun #define	BPIA_SZ2		0x00000003
1567*4882a593Smuzhiyun #define	BPIA_SZ4		0x00000007
1568*4882a593Smuzhiyun #define	BPIA_SZ8		0x0000000f
1569*4882a593Smuzhiyun #define	BPIA_WRITE		0x00000100
1570*4882a593Smuzhiyun #define	BPIA_START		0x00000200
1571*4882a593Smuzhiyun #define	BPIA_BUSY		0x00000200
1572*4882a593Smuzhiyun #define	BPIA_ERROR		0x00000400
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun /* pcmcia/prog/flash_config */
1575*4882a593Smuzhiyun #define	CF_EN			0x00000001	/**< enable */
1576*4882a593Smuzhiyun #define	CF_EM_MASK		0x0000000e	/**< mode */
1577*4882a593Smuzhiyun #define	CF_EM_SHIFT		1
1578*4882a593Smuzhiyun #define	CF_EM_FLASH		0		/**< flash/asynchronous mode */
1579*4882a593Smuzhiyun #define	CF_EM_SYNC		2		/**< synchronous mode */
1580*4882a593Smuzhiyun #define	CF_EM_PCMCIA		4		/**< pcmcia mode */
1581*4882a593Smuzhiyun #define	CF_DS			0x00000010	/**< destsize:  0=8bit, 1=16bit */
1582*4882a593Smuzhiyun #define	CF_BS			0x00000020	/**< byteswap */
1583*4882a593Smuzhiyun #define	CF_CD_MASK		0x000000c0	/**< clock divider */
1584*4882a593Smuzhiyun #define	CF_CD_SHIFT		6
1585*4882a593Smuzhiyun #define	CF_CD_DIV2		0x00000000	/**< backplane/2 */
1586*4882a593Smuzhiyun #define	CF_CD_DIV3		0x00000040	/**< backplane/3 */
1587*4882a593Smuzhiyun #define	CF_CD_DIV4		0x00000080	/**< backplane/4 */
1588*4882a593Smuzhiyun #define	CF_CE			0x00000100	/**< clock enable */
1589*4882a593Smuzhiyun #define	CF_SB			0x00000200	/**< size/bytestrobe (synch only) */
1590*4882a593Smuzhiyun 
1591*4882a593Smuzhiyun /* pcmcia_memwait */
1592*4882a593Smuzhiyun #define	PM_W0_MASK		0x0000003f	/**< waitcount0 */
1593*4882a593Smuzhiyun #define	PM_W1_MASK		0x00001f00	/**< waitcount1 */
1594*4882a593Smuzhiyun #define	PM_W1_SHIFT		8
1595*4882a593Smuzhiyun #define	PM_W2_MASK		0x001f0000	/**< waitcount2 */
1596*4882a593Smuzhiyun #define	PM_W2_SHIFT		16
1597*4882a593Smuzhiyun #define	PM_W3_MASK		0x1f000000	/**< waitcount3 */
1598*4882a593Smuzhiyun #define	PM_W3_SHIFT		24
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun /* pcmcia_attrwait */
1601*4882a593Smuzhiyun #define	PA_W0_MASK		0x0000003f	/**< waitcount0 */
1602*4882a593Smuzhiyun #define	PA_W1_MASK		0x00001f00	/**< waitcount1 */
1603*4882a593Smuzhiyun #define	PA_W1_SHIFT		8
1604*4882a593Smuzhiyun #define	PA_W2_MASK		0x001f0000	/**< waitcount2 */
1605*4882a593Smuzhiyun #define	PA_W2_SHIFT		16
1606*4882a593Smuzhiyun #define	PA_W3_MASK		0x1f000000	/**< waitcount3 */
1607*4882a593Smuzhiyun #define	PA_W3_SHIFT		24
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun /* pcmcia_iowait */
1610*4882a593Smuzhiyun #define	PI_W0_MASK		0x0000003f	/**< waitcount0 */
1611*4882a593Smuzhiyun #define	PI_W1_MASK		0x00001f00	/**< waitcount1 */
1612*4882a593Smuzhiyun #define	PI_W1_SHIFT		8
1613*4882a593Smuzhiyun #define	PI_W2_MASK		0x001f0000	/**< waitcount2 */
1614*4882a593Smuzhiyun #define	PI_W2_SHIFT		16
1615*4882a593Smuzhiyun #define	PI_W3_MASK		0x1f000000	/**< waitcount3 */
1616*4882a593Smuzhiyun #define	PI_W3_SHIFT		24
1617*4882a593Smuzhiyun 
1618*4882a593Smuzhiyun /* prog_waitcount */
1619*4882a593Smuzhiyun #define	PW_W0_MASK		0x0000001f	/**< waitcount0 */
1620*4882a593Smuzhiyun #define	PW_W1_MASK		0x00001f00	/**< waitcount1 */
1621*4882a593Smuzhiyun #define	PW_W1_SHIFT		8
1622*4882a593Smuzhiyun #define	PW_W2_MASK		0x001f0000	/**< waitcount2 */
1623*4882a593Smuzhiyun #define	PW_W2_SHIFT		16
1624*4882a593Smuzhiyun #define	PW_W3_MASK		0x1f000000	/**< waitcount3 */
1625*4882a593Smuzhiyun #define	PW_W3_SHIFT		24
1626*4882a593Smuzhiyun 
1627*4882a593Smuzhiyun #define PW_W0			0x0000000c
1628*4882a593Smuzhiyun #define PW_W1			0x00000a00
1629*4882a593Smuzhiyun #define PW_W2			0x00020000
1630*4882a593Smuzhiyun #define PW_W3			0x01000000
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun /* flash_waitcount */
1633*4882a593Smuzhiyun #define	FW_W0_MASK		0x0000003f	/**< waitcount0 */
1634*4882a593Smuzhiyun #define	FW_W1_MASK		0x00001f00	/**< waitcount1 */
1635*4882a593Smuzhiyun #define	FW_W1_SHIFT		8
1636*4882a593Smuzhiyun #define	FW_W2_MASK		0x001f0000	/**< waitcount2 */
1637*4882a593Smuzhiyun #define	FW_W2_SHIFT		16
1638*4882a593Smuzhiyun #define	FW_W3_MASK		0x1f000000	/**< waitcount3 */
1639*4882a593Smuzhiyun #define	FW_W3_SHIFT		24
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun /* When Srom support present, fields in sromcontrol */
1642*4882a593Smuzhiyun #define	SRC_START		0x80000000
1643*4882a593Smuzhiyun #define	SRC_BUSY		0x80000000
1644*4882a593Smuzhiyun #define	SRC_OPCODE		0x60000000
1645*4882a593Smuzhiyun #define	SRC_OP_READ		0x00000000
1646*4882a593Smuzhiyun #define	SRC_OP_WRITE		0x20000000
1647*4882a593Smuzhiyun #define	SRC_OP_WRDIS		0x40000000
1648*4882a593Smuzhiyun #define	SRC_OP_WREN		0x60000000
1649*4882a593Smuzhiyun #define	SRC_OTPSEL		0x00000010
1650*4882a593Smuzhiyun #define SRC_OTPPRESENT		0x00000020
1651*4882a593Smuzhiyun #define	SRC_LOCK		0x00000008
1652*4882a593Smuzhiyun #define	SRC_SIZE_MASK		0x00000006
1653*4882a593Smuzhiyun #define	SRC_SIZE_1K		0x00000000
1654*4882a593Smuzhiyun #define	SRC_SIZE_4K		0x00000002
1655*4882a593Smuzhiyun #define	SRC_SIZE_16K		0x00000004
1656*4882a593Smuzhiyun #define	SRC_SIZE_SHIFT		1
1657*4882a593Smuzhiyun #define	SRC_PRESENT		0x00000001
1658*4882a593Smuzhiyun 
1659*4882a593Smuzhiyun /* Fields in pmucontrol */
1660*4882a593Smuzhiyun #define	PCTL_ILP_DIV_MASK	0xffff0000
1661*4882a593Smuzhiyun #define	PCTL_ILP_DIV_SHIFT	16
1662*4882a593Smuzhiyun #define PCTL_LQ_REQ_EN		0x00008000
1663*4882a593Smuzhiyun #define PCTL_PLL_PLLCTL_UPD	0x00000400	/**< rev 2 */
1664*4882a593Smuzhiyun #define PCTL_NOILP_ON_WAIT	0x00000200	/**< rev 1 */
1665*4882a593Smuzhiyun #define	PCTL_HT_REQ_EN		0x00000100
1666*4882a593Smuzhiyun #define	PCTL_ALP_REQ_EN		0x00000080
1667*4882a593Smuzhiyun #define	PCTL_XTALFREQ_MASK	0x0000007c
1668*4882a593Smuzhiyun #define	PCTL_XTALFREQ_SHIFT	2
1669*4882a593Smuzhiyun #define	PCTL_ILP_DIV_EN		0x00000002
1670*4882a593Smuzhiyun #define	PCTL_LPO_SEL		0x00000001
1671*4882a593Smuzhiyun 
1672*4882a593Smuzhiyun /* Fields in pmucontrol_ext */
1673*4882a593Smuzhiyun #define PCTL_EXT_FAST_TRANS_ENAB	0x00000001u
1674*4882a593Smuzhiyun #define PCTL_EXT_USE_LHL_TIMER		0x00000010u
1675*4882a593Smuzhiyun #define PCTL_EXT_FASTLPO_ENAB		0x00000080u
1676*4882a593Smuzhiyun #define PCTL_EXT_FASTLPO_SWENAB		0x00000200u
1677*4882a593Smuzhiyun #define PCTL_EXT_FASTSEQ_ENAB		0x00001000u
1678*4882a593Smuzhiyun #define PCTL_EXT_FASTLPO_PCIE_SWENAB	0x00004000u  /**< rev33 for FLL1M */
1679*4882a593Smuzhiyun #define PCTL_EXT_FASTLPO_SB_SWENAB	0x00008000u  /**< rev36 for FLL1M */
1680*4882a593Smuzhiyun #define PCTL_EXT_REQ_MIRROR_ENAB	0x00010000u  /**< rev36 for ReqMirrorEn */
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun #define DEFAULT_43012_MIN_RES_MASK		0x0f8bfe77
1683*4882a593Smuzhiyun 
1684*4882a593Smuzhiyun /*  Retention Control */
1685*4882a593Smuzhiyun #define PMU_RCTL_CLK_DIV_SHIFT		0
1686*4882a593Smuzhiyun #define PMU_RCTL_CHAIN_LEN_SHIFT	12
1687*4882a593Smuzhiyun #define PMU_RCTL_MACPHY_DISABLE_SHIFT	26
1688*4882a593Smuzhiyun #define PMU_RCTL_MACPHY_DISABLE_MASK	(1 << 26)
1689*4882a593Smuzhiyun #define PMU_RCTL_LOGIC_DISABLE_SHIFT	27
1690*4882a593Smuzhiyun #define PMU_RCTL_LOGIC_DISABLE_MASK	(1 << 27)
1691*4882a593Smuzhiyun #define PMU_RCTL_MEMSLP_LOG_SHIFT	28
1692*4882a593Smuzhiyun #define PMU_RCTL_MEMSLP_LOG_MASK	(1 << 28)
1693*4882a593Smuzhiyun #define PMU_RCTL_MEMRETSLP_LOG_SHIFT	29
1694*4882a593Smuzhiyun #define PMU_RCTL_MEMRETSLP_LOG_MASK	(1 << 29)
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun /*  Retention Group Control */
1697*4882a593Smuzhiyun #define PMU_RCTLGRP_CHAIN_LEN_SHIFT	0
1698*4882a593Smuzhiyun #define PMU_RCTLGRP_RMODE_ENABLE_SHIFT	14
1699*4882a593Smuzhiyun #define PMU_RCTLGRP_RMODE_ENABLE_MASK	(1 << 14)
1700*4882a593Smuzhiyun #define PMU_RCTLGRP_DFT_ENABLE_SHIFT	15
1701*4882a593Smuzhiyun #define PMU_RCTLGRP_DFT_ENABLE_MASK	(1 << 15)
1702*4882a593Smuzhiyun #define PMU_RCTLGRP_NSRST_DISABLE_SHIFT	16
1703*4882a593Smuzhiyun #define PMU_RCTLGRP_NSRST_DISABLE_MASK	(1 << 16)
1704*4882a593Smuzhiyun 
1705*4882a593Smuzhiyun /* Fields in clkstretch */
1706*4882a593Smuzhiyun #define CSTRETCH_HT		0xffff0000
1707*4882a593Smuzhiyun #define CSTRETCH_ALP		0x0000ffff
1708*4882a593Smuzhiyun #define CSTRETCH_REDUCE_8		0x00080008
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun /* gpiotimerval */
1711*4882a593Smuzhiyun #define GPIO_ONTIME_SHIFT	16
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun /* clockcontrol_n */
1714*4882a593Smuzhiyun /* Some pll types use less than the number of bits in some of these (n or m) masks */
1715*4882a593Smuzhiyun #define	CN_N1_MASK		0x3f		/**< n1 control */
1716*4882a593Smuzhiyun #define	CN_N2_MASK		0x3f00		/**< n2 control */
1717*4882a593Smuzhiyun #define	CN_N2_SHIFT		8
1718*4882a593Smuzhiyun #define	CN_PLLC_MASK		0xf0000		/**< pll control */
1719*4882a593Smuzhiyun #define	CN_PLLC_SHIFT		16
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun /* clockcontrol_sb/pci/uart */
1722*4882a593Smuzhiyun #define	CC_M1_MASK		0x3f		/**< m1 control */
1723*4882a593Smuzhiyun #define	CC_M2_MASK		0x3f00		/**< m2 control */
1724*4882a593Smuzhiyun #define	CC_M2_SHIFT		8
1725*4882a593Smuzhiyun #define	CC_M3_MASK		0x3f0000	/**< m3 control */
1726*4882a593Smuzhiyun #define	CC_M3_SHIFT		16
1727*4882a593Smuzhiyun #define	CC_MC_MASK		0x1f000000	/**< mux control */
1728*4882a593Smuzhiyun #define	CC_MC_SHIFT		24
1729*4882a593Smuzhiyun 
1730*4882a593Smuzhiyun /* N3M Clock control magic field values */
1731*4882a593Smuzhiyun #define	CC_F6_2			0x02		/**< A factor of 2 in */
1732*4882a593Smuzhiyun #define	CC_F6_3			0x03		/**< 6-bit fields like */
1733*4882a593Smuzhiyun #define	CC_F6_4			0x05		/**< N1, M1 or M3 */
1734*4882a593Smuzhiyun #define	CC_F6_5			0x09
1735*4882a593Smuzhiyun #define	CC_F6_6			0x11
1736*4882a593Smuzhiyun #define	CC_F6_7			0x21
1737*4882a593Smuzhiyun 
1738*4882a593Smuzhiyun #define	CC_F5_BIAS		5		/**< 5-bit fields get this added */
1739*4882a593Smuzhiyun 
1740*4882a593Smuzhiyun #define	CC_MC_BYPASS		0x08
1741*4882a593Smuzhiyun #define	CC_MC_M1		0x04
1742*4882a593Smuzhiyun #define	CC_MC_M1M2		0x02
1743*4882a593Smuzhiyun #define	CC_MC_M1M2M3		0x01
1744*4882a593Smuzhiyun #define	CC_MC_M1M3		0x11
1745*4882a593Smuzhiyun 
1746*4882a593Smuzhiyun /* Type 2 Clock control magic field values */
1747*4882a593Smuzhiyun #define	CC_T2_BIAS		2		/**< n1, n2, m1 & m3 bias */
1748*4882a593Smuzhiyun #define	CC_T2M2_BIAS		3		/**< m2 bias */
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun #define	CC_T2MC_M1BYP		1
1751*4882a593Smuzhiyun #define	CC_T2MC_M2BYP		2
1752*4882a593Smuzhiyun #define	CC_T2MC_M3BYP		4
1753*4882a593Smuzhiyun 
1754*4882a593Smuzhiyun /* Type 6 Clock control magic field values */
1755*4882a593Smuzhiyun #define	CC_T6_MMASK		1		/**< bits of interest in m */
1756*4882a593Smuzhiyun #define	CC_T6_M0		120000000	/**< sb clock for m = 0 */
1757*4882a593Smuzhiyun #define	CC_T6_M1		100000000	/**< sb clock for m = 1 */
1758*4882a593Smuzhiyun #define	SB2MIPS_T6(sb)		(2 * (sb))
1759*4882a593Smuzhiyun 
1760*4882a593Smuzhiyun /* Common clock base */
1761*4882a593Smuzhiyun #define	CC_CLOCK_BASE1		24000000	/**< Half the clock freq */
1762*4882a593Smuzhiyun #define CC_CLOCK_BASE2		12500000	/**< Alternate crystal on some PLLs */
1763*4882a593Smuzhiyun 
1764*4882a593Smuzhiyun /* Flash types in the chipcommon capabilities register */
1765*4882a593Smuzhiyun #define FLASH_NONE		0x000		/**< No flash */
1766*4882a593Smuzhiyun #define SFLASH_ST		0x100		/**< ST serial flash */
1767*4882a593Smuzhiyun #define SFLASH_AT		0x200		/**< Atmel serial flash */
1768*4882a593Smuzhiyun #define NFLASH			0x300		/**< NAND flash */
1769*4882a593Smuzhiyun #define	PFLASH			0x700		/**< Parallel flash */
1770*4882a593Smuzhiyun #define QSPIFLASH_ST		0x800
1771*4882a593Smuzhiyun #define QSPIFLASH_AT		0x900
1772*4882a593Smuzhiyun 
1773*4882a593Smuzhiyun /* Bits in the ExtBus config registers */
1774*4882a593Smuzhiyun #define	CC_CFG_EN		0x0001		/**< Enable */
1775*4882a593Smuzhiyun #define	CC_CFG_EM_MASK		0x000e		/**< Extif Mode */
1776*4882a593Smuzhiyun #define	CC_CFG_EM_ASYNC		0x0000		/**<   Async/Parallel flash */
1777*4882a593Smuzhiyun #define	CC_CFG_EM_SYNC		0x0002		/**<   Synchronous */
1778*4882a593Smuzhiyun #define	CC_CFG_EM_PCMCIA	0x0004		/**<   PCMCIA */
1779*4882a593Smuzhiyun #define	CC_CFG_EM_IDE		0x0006		/**<   IDE */
1780*4882a593Smuzhiyun #define	CC_CFG_DS		0x0010		/**< Data size, 0=8bit, 1=16bit */
1781*4882a593Smuzhiyun #define	CC_CFG_CD_MASK		0x00e0		/**< Sync: Clock divisor, rev >= 20 */
1782*4882a593Smuzhiyun #define	CC_CFG_CE		0x0100		/**< Sync: Clock enable, rev >= 20 */
1783*4882a593Smuzhiyun #define	CC_CFG_SB		0x0200		/**< Sync: Size/Bytestrobe, rev >= 20 */
1784*4882a593Smuzhiyun #define	CC_CFG_IS		0x0400		/**< Extif Sync Clk Select, rev >= 20 */
1785*4882a593Smuzhiyun 
1786*4882a593Smuzhiyun /* ExtBus address space */
1787*4882a593Smuzhiyun #define	CC_EB_BASE		0x1a000000	/**< Chipc ExtBus base address */
1788*4882a593Smuzhiyun #define	CC_EB_PCMCIA_MEM	0x1a000000	/**< PCMCIA 0 memory base address */
1789*4882a593Smuzhiyun #define	CC_EB_PCMCIA_IO		0x1a200000	/**< PCMCIA 0 I/O base address */
1790*4882a593Smuzhiyun #define	CC_EB_PCMCIA_CFG	0x1a400000	/**< PCMCIA 0 config base address */
1791*4882a593Smuzhiyun #define	CC_EB_IDE		0x1a800000	/**< IDE memory base */
1792*4882a593Smuzhiyun #define	CC_EB_PCMCIA1_MEM	0x1a800000	/**< PCMCIA 1 memory base address */
1793*4882a593Smuzhiyun #define	CC_EB_PCMCIA1_IO	0x1aa00000	/**< PCMCIA 1 I/O base address */
1794*4882a593Smuzhiyun #define	CC_EB_PCMCIA1_CFG	0x1ac00000	/**< PCMCIA 1 config base address */
1795*4882a593Smuzhiyun #define	CC_EB_PROGIF		0x1b000000	/**< ProgIF Async/Sync base address */
1796*4882a593Smuzhiyun 
1797*4882a593Smuzhiyun /* Start/busy bit in flashcontrol */
1798*4882a593Smuzhiyun #define SFLASH_OPCODE		0x000000ff
1799*4882a593Smuzhiyun #define SFLASH_ACTION		0x00000700
1800*4882a593Smuzhiyun #define	SFLASH_CS_ACTIVE	0x00001000	/**< Chip Select Active, rev >= 20 */
1801*4882a593Smuzhiyun #define SFLASH_START		0x80000000
1802*4882a593Smuzhiyun #define SFLASH_BUSY		SFLASH_START
1803*4882a593Smuzhiyun 
1804*4882a593Smuzhiyun /* flashcontrol action codes */
1805*4882a593Smuzhiyun #define	SFLASH_ACT_OPONLY	0x0000		/**< Issue opcode only */
1806*4882a593Smuzhiyun #define	SFLASH_ACT_OP1D		0x0100		/**< opcode + 1 data byte */
1807*4882a593Smuzhiyun #define	SFLASH_ACT_OP3A		0x0200		/**< opcode + 3 addr bytes */
1808*4882a593Smuzhiyun #define	SFLASH_ACT_OP3A1D	0x0300		/**< opcode + 3 addr & 1 data bytes */
1809*4882a593Smuzhiyun #define	SFLASH_ACT_OP3A4D	0x0400		/**< opcode + 3 addr & 4 data bytes */
1810*4882a593Smuzhiyun #define	SFLASH_ACT_OP3A4X4D	0x0500		/**< opcode + 3 addr, 4 don't care & 4 data bytes */
1811*4882a593Smuzhiyun #define	SFLASH_ACT_OP3A1X4D	0x0700		/**< opcode + 3 addr, 1 don't care & 4 data bytes */
1812*4882a593Smuzhiyun 
1813*4882a593Smuzhiyun /* flashcontrol action+opcodes for ST flashes */
1814*4882a593Smuzhiyun #define SFLASH_ST_WREN		0x0006		/**< Write Enable */
1815*4882a593Smuzhiyun #define SFLASH_ST_WRDIS		0x0004		/**< Write Disable */
1816*4882a593Smuzhiyun #define SFLASH_ST_RDSR		0x0105		/**< Read Status Register */
1817*4882a593Smuzhiyun #define SFLASH_ST_WRSR		0x0101		/**< Write Status Register */
1818*4882a593Smuzhiyun #define SFLASH_ST_READ		0x0303		/**< Read Data Bytes */
1819*4882a593Smuzhiyun #define SFLASH_ST_PP		0x0302		/**< Page Program */
1820*4882a593Smuzhiyun #define SFLASH_ST_SE		0x02d8		/**< Sector Erase */
1821*4882a593Smuzhiyun #define SFLASH_ST_BE		0x00c7		/**< Bulk Erase */
1822*4882a593Smuzhiyun #define SFLASH_ST_DP		0x00b9		/**< Deep Power-down */
1823*4882a593Smuzhiyun #define SFLASH_ST_RES		0x03ab		/**< Read Electronic Signature */
1824*4882a593Smuzhiyun #define SFLASH_ST_CSA		0x1000		/**< Keep chip select asserted */
1825*4882a593Smuzhiyun #define SFLASH_ST_SSE		0x0220		/**< Sub-sector Erase */
1826*4882a593Smuzhiyun 
1827*4882a593Smuzhiyun #define SFLASH_ST_READ4B	0x6313		/* Read Data Bytes in 4Byte address */
1828*4882a593Smuzhiyun #define SFLASH_ST_PP4B		0x6312		/* Page Program in 4Byte address */
1829*4882a593Smuzhiyun #define SFLASH_ST_SE4B		0x62dc		/* Sector Erase in 4Byte address */
1830*4882a593Smuzhiyun #define SFLASH_ST_SSE4B		0x6221		/* Sub-sector Erase */
1831*4882a593Smuzhiyun 
1832*4882a593Smuzhiyun #define SFLASH_MXIC_RDID	0x0390		/* Read Manufacture ID */
1833*4882a593Smuzhiyun #define SFLASH_MXIC_MFID	0xc2		/* MXIC Manufacture ID */
1834*4882a593Smuzhiyun 
1835*4882a593Smuzhiyun #define SFLASH_WINBOND_RDID	0x0390		/* Read Manufacture ID */
1836*4882a593Smuzhiyun #define SFLASH_WINBOND_MFID	0xef		/* Winbond Manufacture ID */
1837*4882a593Smuzhiyun 
1838*4882a593Smuzhiyun /* Status register bits for ST flashes */
1839*4882a593Smuzhiyun #define SFLASH_ST_WIP		0x01		/**< Write In Progress */
1840*4882a593Smuzhiyun #define SFLASH_ST_WEL		0x02		/**< Write Enable Latch */
1841*4882a593Smuzhiyun #define SFLASH_ST_BP_MASK	0x1c		/**< Block Protect */
1842*4882a593Smuzhiyun #define SFLASH_ST_BP_SHIFT	2
1843*4882a593Smuzhiyun #define SFLASH_ST_SRWD		0x80		/**< Status Register Write Disable */
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun /* flashcontrol action+opcodes for Atmel flashes */
1846*4882a593Smuzhiyun #define SFLASH_AT_READ				0x07e8
1847*4882a593Smuzhiyun #define SFLASH_AT_PAGE_READ			0x07d2
1848*4882a593Smuzhiyun /* PR9631: impossible to specify Atmel Buffer Read command */
1849*4882a593Smuzhiyun #define SFLASH_AT_BUF1_READ
1850*4882a593Smuzhiyun #define SFLASH_AT_BUF2_READ
1851*4882a593Smuzhiyun #define SFLASH_AT_STATUS			0x01d7
1852*4882a593Smuzhiyun #define SFLASH_AT_BUF1_WRITE			0x0384
1853*4882a593Smuzhiyun #define SFLASH_AT_BUF2_WRITE			0x0387
1854*4882a593Smuzhiyun #define SFLASH_AT_BUF1_ERASE_PROGRAM		0x0283
1855*4882a593Smuzhiyun #define SFLASH_AT_BUF2_ERASE_PROGRAM		0x0286
1856*4882a593Smuzhiyun #define SFLASH_AT_BUF1_PROGRAM			0x0288
1857*4882a593Smuzhiyun #define SFLASH_AT_BUF2_PROGRAM			0x0289
1858*4882a593Smuzhiyun #define SFLASH_AT_PAGE_ERASE			0x0281
1859*4882a593Smuzhiyun #define SFLASH_AT_BLOCK_ERASE			0x0250
1860*4882a593Smuzhiyun #define SFLASH_AT_BUF1_WRITE_ERASE_PROGRAM	0x0382
1861*4882a593Smuzhiyun #define SFLASH_AT_BUF2_WRITE_ERASE_PROGRAM	0x0385
1862*4882a593Smuzhiyun #define SFLASH_AT_BUF1_LOAD			0x0253
1863*4882a593Smuzhiyun #define SFLASH_AT_BUF2_LOAD			0x0255
1864*4882a593Smuzhiyun #define SFLASH_AT_BUF1_COMPARE			0x0260
1865*4882a593Smuzhiyun #define SFLASH_AT_BUF2_COMPARE			0x0261
1866*4882a593Smuzhiyun #define SFLASH_AT_BUF1_REPROGRAM		0x0258
1867*4882a593Smuzhiyun #define SFLASH_AT_BUF2_REPROGRAM		0x0259
1868*4882a593Smuzhiyun 
1869*4882a593Smuzhiyun /* Status register bits for Atmel flashes */
1870*4882a593Smuzhiyun #define SFLASH_AT_READY				0x80
1871*4882a593Smuzhiyun #define SFLASH_AT_MISMATCH			0x40
1872*4882a593Smuzhiyun #define SFLASH_AT_ID_MASK			0x38
1873*4882a593Smuzhiyun #define SFLASH_AT_ID_SHIFT			3
1874*4882a593Smuzhiyun 
1875*4882a593Smuzhiyun /* SPI register bits, corerev >= 37 */
1876*4882a593Smuzhiyun #define GSIO_START			0x80000000u
1877*4882a593Smuzhiyun #define GSIO_BUSY			GSIO_START
1878*4882a593Smuzhiyun 
1879*4882a593Smuzhiyun /* UART Function sel related */
1880*4882a593Smuzhiyun #define MUXENAB_DEF_UART_MASK           0x0000000fu
1881*4882a593Smuzhiyun #define MUXENAB_DEF_UART_SHIFT          0
1882*4882a593Smuzhiyun 
1883*4882a593Smuzhiyun /* HOST_WAKE Function sel related */
1884*4882a593Smuzhiyun #define MUXENAB_DEF_HOSTWAKE_MASK	0x000000f0u	/**< configure GPIO for host_wake */
1885*4882a593Smuzhiyun #define MUXENAB_DEF_HOSTWAKE_SHIFT	4u
1886*4882a593Smuzhiyun 
1887*4882a593Smuzhiyun /* GCI UART Function sel related */
1888*4882a593Smuzhiyun #define MUXENAB_GCI_UART_MASK		0x00000f00u
1889*4882a593Smuzhiyun #define MUXENAB_GCI_UART_SHIFT		8u
1890*4882a593Smuzhiyun #define MUXENAB_GCI_UART_FNSEL_MASK	0x00003000u
1891*4882a593Smuzhiyun #define MUXENAB_GCI_UART_FNSEL_SHIFT	12u
1892*4882a593Smuzhiyun 
1893*4882a593Smuzhiyun /* Mask used to decide whether MUX to be performed or not */
1894*4882a593Smuzhiyun #define MUXENAB_DEF_GETIX(val, name) \
1895*4882a593Smuzhiyun 	((((val) & MUXENAB_DEF_ ## name ## _MASK) >> MUXENAB_DEF_ ## name ## _SHIFT) - 1)
1896*4882a593Smuzhiyun 
1897*4882a593Smuzhiyun /*
1898*4882a593Smuzhiyun  * These are the UART port assignments, expressed as offsets from the base
1899*4882a593Smuzhiyun  * register.  These assignments should hold for any serial port based on
1900*4882a593Smuzhiyun  * a 8250, 16450, or 16550(A).
1901*4882a593Smuzhiyun  */
1902*4882a593Smuzhiyun 
1903*4882a593Smuzhiyun #define UART_RX		0	/**< In:  Receive buffer (DLAB=0) */
1904*4882a593Smuzhiyun #define UART_TX		0	/**< Out: Transmit buffer (DLAB=0) */
1905*4882a593Smuzhiyun #define UART_DLL	0	/**< Out: Divisor Latch Low (DLAB=1) */
1906*4882a593Smuzhiyun #define UART_IER	1	/**< In/Out: Interrupt Enable Register (DLAB=0) */
1907*4882a593Smuzhiyun #define UART_DLM	1	/**< Out: Divisor Latch High (DLAB=1) */
1908*4882a593Smuzhiyun #define UART_IIR	2	/**< In: Interrupt Identity Register  */
1909*4882a593Smuzhiyun #define UART_FCR	2	/**< Out: FIFO Control Register */
1910*4882a593Smuzhiyun #define UART_LCR	3	/**< Out: Line Control Register */
1911*4882a593Smuzhiyun #define UART_MCR	4	/**< Out: Modem Control Register */
1912*4882a593Smuzhiyun #define UART_LSR	5	/**< In:  Line Status Register */
1913*4882a593Smuzhiyun #define UART_MSR	6	/**< In:  Modem Status Register */
1914*4882a593Smuzhiyun #define UART_SCR	7	/**< I/O: Scratch Register */
1915*4882a593Smuzhiyun #define UART_LCR_DLAB	0x80	/**< Divisor latch access bit */
1916*4882a593Smuzhiyun #define UART_LCR_WLEN8	0x03	/**< Word length: 8 bits */
1917*4882a593Smuzhiyun #define UART_MCR_OUT2	0x08	/**< MCR GPIO out 2 */
1918*4882a593Smuzhiyun #define UART_MCR_LOOP	0x10	/**< Enable loopback test mode */
1919*4882a593Smuzhiyun #define UART_LSR_RX_FIFO	0x80	/**< Receive FIFO error */
1920*4882a593Smuzhiyun #define UART_LSR_TDHR		0x40	/**< Data-hold-register empty */
1921*4882a593Smuzhiyun #define UART_LSR_THRE		0x20	/**< Transmit-hold-register empty */
1922*4882a593Smuzhiyun #define UART_LSR_BREAK		0x10	/**< Break interrupt */
1923*4882a593Smuzhiyun #define UART_LSR_FRAMING	0x08	/**< Framing error */
1924*4882a593Smuzhiyun #define UART_LSR_PARITY		0x04	/**< Parity error */
1925*4882a593Smuzhiyun #define UART_LSR_OVERRUN	0x02	/**< Overrun error */
1926*4882a593Smuzhiyun #define UART_LSR_RXRDY		0x01	/**< Receiver ready */
1927*4882a593Smuzhiyun #define UART_FCR_FIFO_ENABLE 1	/**< FIFO control register bit controlling FIFO enable/disable */
1928*4882a593Smuzhiyun 
1929*4882a593Smuzhiyun /* Interrupt Identity Register (IIR) bits */
1930*4882a593Smuzhiyun #define UART_IIR_FIFO_MASK	0xc0	/**< IIR FIFO disable/enabled mask */
1931*4882a593Smuzhiyun #define UART_IIR_INT_MASK	0xf	/**< IIR interrupt ID source */
1932*4882a593Smuzhiyun #define UART_IIR_MDM_CHG	0x0	/**< Modem status changed */
1933*4882a593Smuzhiyun #define UART_IIR_NOINT		0x1	/**< No interrupt pending */
1934*4882a593Smuzhiyun #define UART_IIR_THRE		0x2	/**< THR empty */
1935*4882a593Smuzhiyun #define UART_IIR_RCVD_DATA	0x4	/**< Received data available */
1936*4882a593Smuzhiyun #define UART_IIR_RCVR_STATUS	0x6	/**< Receiver status */
1937*4882a593Smuzhiyun #define UART_IIR_CHAR_TIME	0xc	/**< Character time */
1938*4882a593Smuzhiyun 
1939*4882a593Smuzhiyun /* Interrupt Enable Register (IER) bits */
1940*4882a593Smuzhiyun #define UART_IER_PTIME	128	/**< Programmable THRE Interrupt Mode Enable */
1941*4882a593Smuzhiyun #define UART_IER_EDSSI	8	/**< enable modem status interrupt */
1942*4882a593Smuzhiyun #define UART_IER_ELSI	4	/**< enable receiver line status interrupt */
1943*4882a593Smuzhiyun #define UART_IER_ETBEI  2	/**< enable transmitter holding register empty interrupt */
1944*4882a593Smuzhiyun #define UART_IER_ERBFI	1	/**< enable data available interrupt */
1945*4882a593Smuzhiyun 
1946*4882a593Smuzhiyun /* pmustatus */
1947*4882a593Smuzhiyun #define PST_SLOW_WR_PENDING 0x0400
1948*4882a593Smuzhiyun #define PST_EXTLPOAVAIL	0x0100
1949*4882a593Smuzhiyun #define PST_WDRESET	0x0080
1950*4882a593Smuzhiyun #define	PST_INTPEND	0x0040
1951*4882a593Smuzhiyun #define	PST_SBCLKST	0x0030
1952*4882a593Smuzhiyun #define	PST_SBCLKST_ILP	0x0010
1953*4882a593Smuzhiyun #define	PST_SBCLKST_ALP	0x0020
1954*4882a593Smuzhiyun #define	PST_SBCLKST_HT	0x0030
1955*4882a593Smuzhiyun #define	PST_ALPAVAIL	0x0008
1956*4882a593Smuzhiyun #define	PST_HTAVAIL	0x0004
1957*4882a593Smuzhiyun #define	PST_RESINIT	0x0003
1958*4882a593Smuzhiyun #define	PST_ILPFASTLPO	0x00010000
1959*4882a593Smuzhiyun 
1960*4882a593Smuzhiyun /* pmucapabilities */
1961*4882a593Smuzhiyun #define PCAP_REV_MASK	0x000000ff
1962*4882a593Smuzhiyun #define PCAP_RC_MASK	0x00001f00
1963*4882a593Smuzhiyun #define PCAP_RC_SHIFT	8
1964*4882a593Smuzhiyun #define PCAP_TC_MASK	0x0001e000
1965*4882a593Smuzhiyun #define PCAP_TC_SHIFT	13
1966*4882a593Smuzhiyun #define PCAP_PC_MASK	0x001e0000
1967*4882a593Smuzhiyun #define PCAP_PC_SHIFT	17
1968*4882a593Smuzhiyun #define PCAP_VC_MASK	0x01e00000
1969*4882a593Smuzhiyun #define PCAP_VC_SHIFT	21
1970*4882a593Smuzhiyun #define PCAP_CC_MASK	0x1e000000
1971*4882a593Smuzhiyun #define PCAP_CC_SHIFT	25
1972*4882a593Smuzhiyun #define PCAP5_PC_MASK	0x003e0000	/**< PMU corerev >= 5 */
1973*4882a593Smuzhiyun #define PCAP5_PC_SHIFT	17
1974*4882a593Smuzhiyun #define PCAP5_VC_MASK	0x07c00000
1975*4882a593Smuzhiyun #define PCAP5_VC_SHIFT	22
1976*4882a593Smuzhiyun #define PCAP5_CC_MASK	0xf8000000
1977*4882a593Smuzhiyun #define PCAP5_CC_SHIFT	27
1978*4882a593Smuzhiyun 
1979*4882a593Smuzhiyun /* pmucapabilities ext */
1980*4882a593Smuzhiyun #define PCAP_EXT_ST_NUM_SHIFT			(8)	/* stat timer number */
1981*4882a593Smuzhiyun #define PCAP_EXT_ST_NUM_MASK			(0xf << PCAP_EXT_ST_NUM_SHIFT)
1982*4882a593Smuzhiyun #define PCAP_EXT_ST_SRC_NUM_SHIFT		(12)	/* stat timer source number */
1983*4882a593Smuzhiyun #define PCAP_EXT_ST_SRC_NUM_MASK		(0xf << PCAP_EXT_ST_SRC_NUM_SHIFT)
1984*4882a593Smuzhiyun #define PCAP_EXT_MAC_RSRC_REQ_TMR_CNT_SHIFT	(20u)	/* # of MAC rsrc req timers */
1985*4882a593Smuzhiyun #define PCAP_EXT_MAC_RSRC_REQ_TMR_CNT_MASK	(7u << PCAP_EXT_MAC_RSRC_REQ_TMR_CNT_SHIFT)
1986*4882a593Smuzhiyun #define PCAP_EXT_PMU_INTR_RCVR_CNT_SHIFT	(23u)	/* pmu int rcvr cnt */
1987*4882a593Smuzhiyun #define PCAP_EXT_PMU_INTR_RCVR_CNT_MASK		(7u << PCAP_EXT_PMU_INTR_RCVR_CNT_SHIFT)
1988*4882a593Smuzhiyun 
1989*4882a593Smuzhiyun /* pmustattimer ctrl */
1990*4882a593Smuzhiyun #define PMU_ST_SRC_SHIFT	(0)	/* stat timer source number */
1991*4882a593Smuzhiyun #define PMU_ST_SRC_MASK		(0xff << PMU_ST_SRC_SHIFT)
1992*4882a593Smuzhiyun #define PMU_ST_CNT_MODE_SHIFT	(10)	/* stat timer count mode */
1993*4882a593Smuzhiyun #define PMU_ST_CNT_MODE_MASK	(0x3 << PMU_ST_CNT_MODE_SHIFT)
1994*4882a593Smuzhiyun #define PMU_ST_EN_SHIFT		(8)	/* stat timer enable */
1995*4882a593Smuzhiyun #define PMU_ST_EN_MASK		(0x1 << PMU_ST_EN_SHIFT)
1996*4882a593Smuzhiyun #define PMU_ST_ENAB		1
1997*4882a593Smuzhiyun #define PMU_ST_DISAB		0
1998*4882a593Smuzhiyun #define PMU_ST_INT_EN_SHIFT	(9)	/* stat timer enable */
1999*4882a593Smuzhiyun #define PMU_ST_INT_EN_MASK	(0x1 << PMU_ST_INT_EN_SHIFT)
2000*4882a593Smuzhiyun #define PMU_ST_INT_ENAB		1
2001*4882a593Smuzhiyun #define PMU_ST_INT_DISAB	0
2002*4882a593Smuzhiyun 
2003*4882a593Smuzhiyun /* CoreCapabilitiesExtension */
2004*4882a593Smuzhiyun #define PCAP_EXT_USE_MUXED_ILP_CLK_MASK	0x04000000
2005*4882a593Smuzhiyun 
2006*4882a593Smuzhiyun /* PMU Resource Request Timer registers */
2007*4882a593Smuzhiyun /* This is based on PmuRev0 */
2008*4882a593Smuzhiyun #define	PRRT_TIME_MASK	0x03ff
2009*4882a593Smuzhiyun #define	PRRT_INTEN	0x0400
2010*4882a593Smuzhiyun /* ReqActive	25
2011*4882a593Smuzhiyun  * The hardware sets this field to 1 when the timer expires.
2012*4882a593Smuzhiyun  * Software writes this field to 1 to make immediate resource requests.
2013*4882a593Smuzhiyun  */
2014*4882a593Smuzhiyun #define	PRRT_REQ_ACTIVE	0x0800	/* To check h/w status */
2015*4882a593Smuzhiyun #define	PRRT_IMMEDIATE_RES_REQ	0x0800	/* macro for sw immediate res req */
2016*4882a593Smuzhiyun #define	PRRT_ALP_REQ	0x1000
2017*4882a593Smuzhiyun #define	PRRT_HT_REQ	0x2000
2018*4882a593Smuzhiyun #define PRRT_HQ_REQ 0x4000
2019*4882a593Smuzhiyun 
2020*4882a593Smuzhiyun /* PMU Int Control register bits */
2021*4882a593Smuzhiyun #define PMU_INTC_ALP_REQ	0x1
2022*4882a593Smuzhiyun #define PMU_INTC_HT_REQ		0x2
2023*4882a593Smuzhiyun #define PMU_INTC_HQ_REQ		0x4
2024*4882a593Smuzhiyun 
2025*4882a593Smuzhiyun /* bit 0 of the PMU interrupt vector is asserted if this mask is enabled */
2026*4882a593Smuzhiyun #define RSRC_INTR_MASK_TIMER_INT_0 1
2027*4882a593Smuzhiyun #define PMU_INTR_MASK_EXTWAKE_REQ_ACTIVE_0 (1 << 20)
2028*4882a593Smuzhiyun 
2029*4882a593Smuzhiyun #define PMU_INT_STAT_RSRC_EVENT_INT0_SHIFT	(8u)
2030*4882a593Smuzhiyun #define PMU_INT_STAT_RSRC_EVENT_INT0_MASK	(1u << PMU_INT_STAT_RSRC_EVENT_INT0_SHIFT)
2031*4882a593Smuzhiyun 
2032*4882a593Smuzhiyun /* bit 16 of the PMU interrupt vector - Stats Timer Interrupt */
2033*4882a593Smuzhiyun #define PMU_INT_STAT_TIMER_INT_SHIFT		(16u)
2034*4882a593Smuzhiyun #define PMU_INT_STAT_TIMER_INT_MASK		(1u <<  PMU_INT_STAT_TIMER_INT_SHIFT)
2035*4882a593Smuzhiyun 
2036*4882a593Smuzhiyun /*
2037*4882a593Smuzhiyun  * bit 18 of the PMU interrupt vector - S/R self test fails
2038*4882a593Smuzhiyun  */
2039*4882a593Smuzhiyun #define PMU_INT_STAT_SR_ERR_SHIFT		(18u)
2040*4882a593Smuzhiyun #define PMU_INT_STAT_SR_ERR_MASK		(1u <<  PMU_INT_STAT_SR_ERR_SHIFT)
2041*4882a593Smuzhiyun 
2042*4882a593Smuzhiyun /* PMU resource bit position */
2043*4882a593Smuzhiyun #define PMURES_BIT(bit)	(1u << (bit))
2044*4882a593Smuzhiyun 
2045*4882a593Smuzhiyun /* PMU resource number limit */
2046*4882a593Smuzhiyun #define PMURES_MAX_RESNUM	30
2047*4882a593Smuzhiyun 
2048*4882a593Smuzhiyun /* PMU chip control0 register */
2049*4882a593Smuzhiyun #define	PMU_CHIPCTL0		0
2050*4882a593Smuzhiyun 
2051*4882a593Smuzhiyun #define PMU_CC0_4369_XTALCORESIZE_BIAS_ADJ_START_VAL	(0x20 << 0)
2052*4882a593Smuzhiyun #define PMU_CC0_4369_XTALCORESIZE_BIAS_ADJ_START_MASK	(0x3F << 0)
2053*4882a593Smuzhiyun #define PMU_CC0_4369_XTALCORESIZE_BIAS_ADJ_NORMAL_VAL	(0xF << 6)
2054*4882a593Smuzhiyun #define PMU_CC0_4369B0_XTALCORESIZE_BIAS_ADJ_NORMAL_VAL	(0x1A << 6)
2055*4882a593Smuzhiyun #define PMU_CC0_4369_XTALCORESIZE_BIAS_ADJ_NORMAL_MASK	(0x3F << 6)
2056*4882a593Smuzhiyun #define PMU_CC0_4369_XTAL_RES_BYPASS_START_VAL			(0 << 12)
2057*4882a593Smuzhiyun #define PMU_CC0_4369_XTAL_RES_BYPASS_START_MASK			(0x7 << 12)
2058*4882a593Smuzhiyun #define PMU_CC0_4369_XTAL_RES_BYPASS_NORMAL_VAL			(0x1 << 15)
2059*4882a593Smuzhiyun #define PMU_CC0_4369_XTAL_RES_BYPASS_NORMAL_MASK		(0x7 << 15)
2060*4882a593Smuzhiyun 
2061*4882a593Smuzhiyun // This is not used. so retains reset value
2062*4882a593Smuzhiyun #define PMU_CC0_4362_XTALCORESIZE_BIAS_ADJ_START_VAL		(0x20u << 0u)
2063*4882a593Smuzhiyun 
2064*4882a593Smuzhiyun #define PMU_CC0_4362_XTALCORESIZE_BIAS_ADJ_START_MASK		(0x3Fu << 0u)
2065*4882a593Smuzhiyun #define PMU_CC0_4362_XTALCORESIZE_BIAS_ADJ_NORMAL_VAL		(0x1Au << 6u)
2066*4882a593Smuzhiyun #define PMU_CC0_4362_XTALCORESIZE_BIAS_ADJ_NORMAL_MASK		(0x3Fu << 6u)
2067*4882a593Smuzhiyun #define PMU_CC0_4362_XTAL_RES_BYPASS_START_VAL			(0x00u << 12u)
2068*4882a593Smuzhiyun #define PMU_CC0_4362_XTAL_RES_BYPASS_START_MASK			(0x07u << 12u)
2069*4882a593Smuzhiyun #define PMU_CC0_4362_XTAL_RES_BYPASS_NORMAL_VAL			(0x02u << 15u)
2070*4882a593Smuzhiyun #define PMU_CC0_4362_XTAL_RES_BYPASS_NORMAL_MASK		(0x07u << 15u)
2071*4882a593Smuzhiyun 
2072*4882a593Smuzhiyun #define PMU_CC0_4378_XTALCORESIZE_BIAS_ADJ_START_VAL	(0x20 << 0)
2073*4882a593Smuzhiyun #define PMU_CC0_4378_XTALCORESIZE_BIAS_ADJ_START_MASK	(0x3F << 0)
2074*4882a593Smuzhiyun #define PMU_CC0_4378_XTALCORESIZE_BIAS_ADJ_NORMAL_VAL	(0x1A << 6)
2075*4882a593Smuzhiyun #define PMU_CC0_4378_XTALCORESIZE_BIAS_ADJ_NORMAL_MASK	(0x3F << 6)
2076*4882a593Smuzhiyun #define PMU_CC0_4378_XTAL_RES_BYPASS_START_VAL			(0 << 12)
2077*4882a593Smuzhiyun #define PMU_CC0_4378_XTAL_RES_BYPASS_START_MASK			(0x7 << 12)
2078*4882a593Smuzhiyun #define PMU_CC0_4378_XTAL_RES_BYPASS_NORMAL_VAL			(0x2 << 15)
2079*4882a593Smuzhiyun #define PMU_CC0_4378_XTAL_RES_BYPASS_NORMAL_MASK		(0x7 << 15)
2080*4882a593Smuzhiyun 
2081*4882a593Smuzhiyun #define PMU_CC0_4387_XTALCORESIZE_BIAS_ADJ_START_VAL	(0x20 << 0)
2082*4882a593Smuzhiyun #define PMU_CC0_4387_XTALCORESIZE_BIAS_ADJ_START_MASK	(0x3F << 0)
2083*4882a593Smuzhiyun #define PMU_CC0_4387_XTALCORESIZE_BIAS_ADJ_NORMAL_VAL	(0x1A << 6)
2084*4882a593Smuzhiyun #define PMU_CC0_4387_XTALCORESIZE_BIAS_ADJ_NORMAL_MASK	(0x3F << 6)
2085*4882a593Smuzhiyun #define PMU_CC0_4387_XTAL_RES_BYPASS_START_VAL			(0 << 12)
2086*4882a593Smuzhiyun #define PMU_CC0_4387_XTAL_RES_BYPASS_START_MASK			(0x7 << 12)
2087*4882a593Smuzhiyun #define PMU_CC0_4387_XTAL_RES_BYPASS_NORMAL_VAL			(0x2 << 15)
2088*4882a593Smuzhiyun #define PMU_CC0_4387_XTAL_RES_BYPASS_NORMAL_MASK		(0x7 << 15)
2089*4882a593Smuzhiyun #define PMU_CC0_4387_BT_PU_WAKE_MASK				(0x3u << 30u)
2090*4882a593Smuzhiyun 
2091*4882a593Smuzhiyun /* clock req types */
2092*4882a593Smuzhiyun #define PMU_CC1_CLKREQ_TYPE_SHIFT	19
2093*4882a593Smuzhiyun #define PMU_CC1_CLKREQ_TYPE_MASK	(1 << PMU_CC1_CLKREQ_TYPE_SHIFT)
2094*4882a593Smuzhiyun 
2095*4882a593Smuzhiyun #define CLKREQ_TYPE_CONFIG_OPENDRAIN		0
2096*4882a593Smuzhiyun #define CLKREQ_TYPE_CONFIG_PUSHPULL		1
2097*4882a593Smuzhiyun 
2098*4882a593Smuzhiyun /* Power Control */
2099*4882a593Smuzhiyun #define PWRCTL_ENAB_MEM_CLK_GATE_SHIFT		5
2100*4882a593Smuzhiyun #define PWRCTL_FORCE_HW_PWR_REQ_OFF_SHIFT	6
2101*4882a593Smuzhiyun #define PWRCTL_AUTO_MEM_STBYRET			28
2102*4882a593Smuzhiyun 
2103*4882a593Smuzhiyun /* PMU chip control1 register */
2104*4882a593Smuzhiyun #define	PMU_CHIPCTL1			1
2105*4882a593Smuzhiyun #define	PMU_CC1_RXC_DLL_BYPASS		0x00010000
2106*4882a593Smuzhiyun #define PMU_CC1_ENABLE_BBPLL_PWR_DOWN	0x00000010
2107*4882a593Smuzhiyun 
2108*4882a593Smuzhiyun #define PMU_CC1_IF_TYPE_MASK		0x00000030
2109*4882a593Smuzhiyun #define PMU_CC1_IF_TYPE_RMII		0x00000000
2110*4882a593Smuzhiyun #define PMU_CC1_IF_TYPE_MII		0x00000010
2111*4882a593Smuzhiyun #define PMU_CC1_IF_TYPE_RGMII		0x00000020
2112*4882a593Smuzhiyun 
2113*4882a593Smuzhiyun #define PMU_CC1_SW_TYPE_MASK		0x000000c0
2114*4882a593Smuzhiyun #define PMU_CC1_SW_TYPE_EPHY		0x00000000
2115*4882a593Smuzhiyun #define PMU_CC1_SW_TYPE_EPHYMII		0x00000040
2116*4882a593Smuzhiyun #define PMU_CC1_SW_TYPE_EPHYRMII	0x00000080
2117*4882a593Smuzhiyun #define PMU_CC1_SW_TYPE_RGMII		0x000000c0
2118*4882a593Smuzhiyun 
2119*4882a593Smuzhiyun #define PMU_CC1_ENABLE_CLOSED_LOOP_MASK 0x00000080
2120*4882a593Smuzhiyun #define PMU_CC1_ENABLE_CLOSED_LOOP      0x00000000
2121*4882a593Smuzhiyun 
2122*4882a593Smuzhiyun #define PMU_CC1_PWRSW_CLKSTRSTP_DELAY_MASK	0x00003F00u
2123*4882a593Smuzhiyun #ifdef BCM_FASTLPO_PMU
2124*4882a593Smuzhiyun #define PMU_CC1_PWRSW_CLKSTRSTP_DELAY		0x00002000u
2125*4882a593Smuzhiyun #else
2126*4882a593Smuzhiyun #define PMU_CC1_PWRSW_CLKSTRSTP_DELAY		0x00000400u
2127*4882a593Smuzhiyun #endif /* BCM_FASTLPO_PMU */
2128*4882a593Smuzhiyun 
2129*4882a593Smuzhiyun /* PMU chip control2 register */
2130*4882a593Smuzhiyun #define PMU_CC2_CB2WL_INTR_PWRREQ_EN		(1u << 13u)
2131*4882a593Smuzhiyun #define PMU_CC2_RFLDO3P3_PU_FORCE_ON		(1u << 15u)
2132*4882a593Smuzhiyun #define PMU_CC2_RFLDO3P3_PU_CLEAR		0x00000000u
2133*4882a593Smuzhiyun 
2134*4882a593Smuzhiyun #define PMU_CC2_WL2CDIG_I_PMU_SLEEP		(1u << 16u)
2135*4882a593Smuzhiyun #define	PMU_CHIPCTL2		2u
2136*4882a593Smuzhiyun #define PMU_CC2_FORCE_SUBCORE_PWR_SWITCH_ON	(1u << 18u)
2137*4882a593Smuzhiyun #define PMU_CC2_FORCE_PHY_PWR_SWITCH_ON		(1u << 19u)
2138*4882a593Smuzhiyun #define PMU_CC2_FORCE_VDDM_PWR_SWITCH_ON	(1u << 20u)
2139*4882a593Smuzhiyun #define PMU_CC2_FORCE_MEMLPLDO_PWR_SWITCH_ON	(1u << 21u)
2140*4882a593Smuzhiyun #define PMU_CC2_MASK_WL_DEV_WAKE             (1u << 22u)
2141*4882a593Smuzhiyun #define PMU_CC2_INV_GPIO_POLARITY_PMU_WAKE   (1u << 25u)
2142*4882a593Smuzhiyun #define PMU_CC2_GCI2_WAKE                    (1u << 31u)
2143*4882a593Smuzhiyun 
2144*4882a593Smuzhiyun #define PMU_CC2_4369_XTALCORESIZE_BIAS_ADJ_START_VAL	(0x3u << 26u)
2145*4882a593Smuzhiyun #define PMU_CC2_4369_XTALCORESIZE_BIAS_ADJ_START_MASK	(0x3u << 26u)
2146*4882a593Smuzhiyun #define PMU_CC2_4369_XTALCORESIZE_BIAS_ADJ_NORMAL_VAL	(0x0u << 28u)
2147*4882a593Smuzhiyun #define PMU_CC2_4369_XTALCORESIZE_BIAS_ADJ_NORMAL_MASK	(0x3u << 28u)
2148*4882a593Smuzhiyun 
2149*4882a593Smuzhiyun #define PMU_CC2_4362_XTALCORESIZE_BIAS_ADJ_START_VAL	(0x3u << 26u)
2150*4882a593Smuzhiyun #define PMU_CC2_4362_XTALCORESIZE_BIAS_ADJ_START_MASK	(0x3u << 26u)
2151*4882a593Smuzhiyun #define PMU_CC2_4362_XTALCORESIZE_BIAS_ADJ_NORMAL_VAL	(0x0u << 28u)
2152*4882a593Smuzhiyun #define PMU_CC2_4362_XTALCORESIZE_BIAS_ADJ_NORMAL_MASK	(0x3u << 28u)
2153*4882a593Smuzhiyun 
2154*4882a593Smuzhiyun #define PMU_CC2_4378_XTALCORESIZE_BIAS_ADJ_START_VAL	(0x3u << 26u)
2155*4882a593Smuzhiyun #define PMU_CC2_4378_XTALCORESIZE_BIAS_ADJ_START_MASK	(0x3u << 26u)
2156*4882a593Smuzhiyun #define PMU_CC2_4378_XTALCORESIZE_BIAS_ADJ_NORMAL_VAL	(0x0u << 28u)
2157*4882a593Smuzhiyun #define PMU_CC2_4378_XTALCORESIZE_BIAS_ADJ_NORMAL_MASK	(0x3u << 28u)
2158*4882a593Smuzhiyun 
2159*4882a593Smuzhiyun #define PMU_CC2_4387_XTALCORESIZE_BIAS_ADJ_START_VAL	(0x3u << 26u)
2160*4882a593Smuzhiyun #define PMU_CC2_4387_XTALCORESIZE_BIAS_ADJ_START_MASK	(0x3u << 26u)
2161*4882a593Smuzhiyun #define PMU_CC2_4387_XTALCORESIZE_BIAS_ADJ_NORMAL_VAL	(0x0u << 28u)
2162*4882a593Smuzhiyun #define PMU_CC2_4387_XTALCORESIZE_BIAS_ADJ_NORMAL_MASK	(0x3u << 28u)
2163*4882a593Smuzhiyun 
2164*4882a593Smuzhiyun /* PMU chip control3 register */
2165*4882a593Smuzhiyun #define	PMU_CHIPCTL3		3u
2166*4882a593Smuzhiyun #define PMU_CC3_ENABLE_SDIO_WAKEUP_SHIFT  19u
2167*4882a593Smuzhiyun #define PMU_CC3_ENABLE_RF_SHIFT           22u
2168*4882a593Smuzhiyun #define PMU_CC3_RF_DISABLE_IVALUE_SHIFT   23u
2169*4882a593Smuzhiyun 
2170*4882a593Smuzhiyun #define PMU_CC3_4369_XTALCORESIZE_PMOS_START_VAL	(0x3Fu << 0u)
2171*4882a593Smuzhiyun #define PMU_CC3_4369_XTALCORESIZE_PMOS_START_MASK	(0x3Fu << 0u)
2172*4882a593Smuzhiyun #define PMU_CC3_4369_XTALCORESIZE_PMOS_NORMAL_VAL	(0x3Fu << 15u)
2173*4882a593Smuzhiyun #define PMU_CC3_4369_XTALCORESIZE_PMOS_NORMAL_MASK	(0x3Fu << 15u)
2174*4882a593Smuzhiyun #define PMU_CC3_4369_XTALCORESIZE_NMOS_START_VAL	(0x3Fu << 6u)
2175*4882a593Smuzhiyun #define PMU_CC3_4369_XTALCORESIZE_NMOS_START_MASK	(0x3Fu << 6u)
2176*4882a593Smuzhiyun #define PMU_CC3_4369_XTALCORESIZE_NMOS_NORMAL_VAL	(0x3Fu << 21)
2177*4882a593Smuzhiyun #define PMU_CC3_4369_XTALCORESIZE_NMOS_NORMAL_MASK	(0x3Fu << 21)
2178*4882a593Smuzhiyun #define PMU_CC3_4369_XTALSEL_BIAS_RES_START_VAL		(0x2u << 12u)
2179*4882a593Smuzhiyun #define PMU_CC3_4369_XTALSEL_BIAS_RES_START_MASK	(0x7u << 12u)
2180*4882a593Smuzhiyun #define PMU_CC3_4369_XTALSEL_BIAS_RES_NORMAL_VAL	(0x2u << 27u)
2181*4882a593Smuzhiyun #define PMU_CC3_4369_XTALSEL_BIAS_RES_NORMAL_MASK	(0x7u << 27u)
2182*4882a593Smuzhiyun 
2183*4882a593Smuzhiyun #define PMU_CC3_4362_XTALCORESIZE_PMOS_START_VAL	(0x3Fu << 0u)
2184*4882a593Smuzhiyun #define PMU_CC3_4362_XTALCORESIZE_PMOS_START_MASK	(0x3Fu << 0u)
2185*4882a593Smuzhiyun #define PMU_CC3_4362_XTALCORESIZE_PMOS_NORMAL_VAL	(0x3Fu << 15u)
2186*4882a593Smuzhiyun #define PMU_CC3_4362_XTALCORESIZE_PMOS_NORMAL_MASK	(0x3Fu << 15u)
2187*4882a593Smuzhiyun #define PMU_CC3_4362_XTALCORESIZE_NMOS_START_VAL	(0x3Fu << 6u)
2188*4882a593Smuzhiyun #define PMU_CC3_4362_XTALCORESIZE_NMOS_START_MASK	(0x3Fu << 6u)
2189*4882a593Smuzhiyun #define PMU_CC3_4362_XTALCORESIZE_NMOS_NORMAL_VAL	(0x3Fu << 21u)
2190*4882a593Smuzhiyun #define PMU_CC3_4362_XTALCORESIZE_NMOS_NORMAL_MASK	(0x3Fu << 21u)
2191*4882a593Smuzhiyun #define PMU_CC3_4362_XTALSEL_BIAS_RES_START_VAL		(0x02u << 12u)
2192*4882a593Smuzhiyun #define PMU_CC3_4362_XTALSEL_BIAS_RES_START_MASK	(0x07u << 12u)
2193*4882a593Smuzhiyun /* Changed from 6 to 4 for wlan PHN and to 2 for BT PER issues */
2194*4882a593Smuzhiyun #define PMU_CC3_4362_XTALSEL_BIAS_RES_NORMAL_VAL	(0x02u << 27u)
2195*4882a593Smuzhiyun #define PMU_CC3_4362_XTALSEL_BIAS_RES_NORMAL_MASK	(0x07u << 27u)
2196*4882a593Smuzhiyun 
2197*4882a593Smuzhiyun #define PMU_CC3_4378_XTALCORESIZE_PMOS_START_VAL	(0x3F << 0)
2198*4882a593Smuzhiyun #define PMU_CC3_4378_XTALCORESIZE_PMOS_START_MASK	(0x3F << 0)
2199*4882a593Smuzhiyun #define PMU_CC3_4378_XTALCORESIZE_PMOS_NORMAL_VAL	(0x3F << 15)
2200*4882a593Smuzhiyun #define PMU_CC3_4378_XTALCORESIZE_PMOS_NORMAL_MASK	(0x3F << 15)
2201*4882a593Smuzhiyun #define PMU_CC3_4378_XTALCORESIZE_NMOS_START_VAL	(0x3F << 6)
2202*4882a593Smuzhiyun #define PMU_CC3_4378_XTALCORESIZE_NMOS_START_MASK	(0x3F << 6)
2203*4882a593Smuzhiyun #define PMU_CC3_4378_XTALCORESIZE_NMOS_NORMAL_VAL	(0x3F << 21)
2204*4882a593Smuzhiyun #define PMU_CC3_4378_XTALCORESIZE_NMOS_NORMAL_MASK	(0x3F << 21)
2205*4882a593Smuzhiyun #define PMU_CC3_4378_XTALSEL_BIAS_RES_START_VAL		(0x2 << 12)
2206*4882a593Smuzhiyun #define PMU_CC3_4378_XTALSEL_BIAS_RES_START_MASK	(0x7 << 12)
2207*4882a593Smuzhiyun #define PMU_CC3_4378_XTALSEL_BIAS_RES_NORMAL_VAL	(0x2 << 27)
2208*4882a593Smuzhiyun #define PMU_CC3_4378_XTALSEL_BIAS_RES_NORMAL_MASK	(0x7 << 27)
2209*4882a593Smuzhiyun 
2210*4882a593Smuzhiyun #define PMU_CC3_4387_XTALCORESIZE_PMOS_START_VAL	(0x3F << 0)
2211*4882a593Smuzhiyun #define PMU_CC3_4387_XTALCORESIZE_PMOS_START_MASK	(0x3F << 0)
2212*4882a593Smuzhiyun #define PMU_CC3_4387_XTALCORESIZE_PMOS_NORMAL_VAL	(0x3F << 15)
2213*4882a593Smuzhiyun #define PMU_CC3_4387_XTALCORESIZE_PMOS_NORMAL_MASK	(0x3F << 15)
2214*4882a593Smuzhiyun #define PMU_CC3_4387_XTALCORESIZE_NMOS_START_VAL	(0x3F << 6)
2215*4882a593Smuzhiyun #define PMU_CC3_4387_XTALCORESIZE_NMOS_START_MASK	(0x3F << 6)
2216*4882a593Smuzhiyun #define PMU_CC3_4387_XTALCORESIZE_NMOS_NORMAL_VAL	(0x3F << 21)
2217*4882a593Smuzhiyun #define PMU_CC3_4387_XTALCORESIZE_NMOS_NORMAL_MASK	(0x3F << 21)
2218*4882a593Smuzhiyun #define PMU_CC3_4387_XTALSEL_BIAS_RES_START_VAL		(0x2 << 12)
2219*4882a593Smuzhiyun #define PMU_CC3_4387_XTALSEL_BIAS_RES_START_MASK	(0x7 << 12)
2220*4882a593Smuzhiyun #define PMU_CC3_4387_XTALSEL_BIAS_RES_NORMAL_VAL	(0x5 << 27)
2221*4882a593Smuzhiyun #define PMU_CC3_4387_XTALSEL_BIAS_RES_NORMAL_MASK	(0x7 << 27)
2222*4882a593Smuzhiyun 
2223*4882a593Smuzhiyun /* PMU chip control4 register */
2224*4882a593Smuzhiyun #define PMU_CHIPCTL4                    4
2225*4882a593Smuzhiyun 
2226*4882a593Smuzhiyun /* 53537 series moved switch_type and gmac_if_type to CC4 [15:14] and [13:12] */
2227*4882a593Smuzhiyun #define PMU_CC4_IF_TYPE_MASK		0x00003000
2228*4882a593Smuzhiyun #define PMU_CC4_IF_TYPE_RMII		0x00000000
2229*4882a593Smuzhiyun #define PMU_CC4_IF_TYPE_MII		0x00001000
2230*4882a593Smuzhiyun #define PMU_CC4_IF_TYPE_RGMII		0x00002000
2231*4882a593Smuzhiyun 
2232*4882a593Smuzhiyun #define PMU_CC4_SW_TYPE_MASK		0x0000c000
2233*4882a593Smuzhiyun #define PMU_CC4_SW_TYPE_EPHY		0x00000000
2234*4882a593Smuzhiyun #define PMU_CC4_SW_TYPE_EPHYMII		0x00004000
2235*4882a593Smuzhiyun #define PMU_CC4_SW_TYPE_EPHYRMII	0x00008000
2236*4882a593Smuzhiyun #define PMU_CC4_SW_TYPE_RGMII		0x0000c000
2237*4882a593Smuzhiyun #define PMU_CC4_DISABLE_LQ_AVAIL	(1<<27)
2238*4882a593Smuzhiyun 
2239*4882a593Smuzhiyun #define PMU_CC4_4369_MAIN_PD_CBUCK2VDDB_ON	(1u << 15u)
2240*4882a593Smuzhiyun #define PMU_CC4_4369_MAIN_PD_CBUCK2VDDRET_ON	(1u << 16u)
2241*4882a593Smuzhiyun #define PMU_CC4_4369_MAIN_PD_MEMLPLDO2VDDB_ON	(1u << 17u)
2242*4882a593Smuzhiyun #define PMU_CC4_4369_MAIN_PD_MEMLPDLO2VDDRET_ON	(1u << 18u)
2243*4882a593Smuzhiyun 
2244*4882a593Smuzhiyun #define PMU_CC4_4369_AUX_PD_CBUCK2VDDB_ON	(1u << 21u)
2245*4882a593Smuzhiyun #define PMU_CC4_4369_AUX_PD_CBUCK2VDDRET_ON	(1u << 22u)
2246*4882a593Smuzhiyun #define PMU_CC4_4369_AUX_PD_MEMLPLDO2VDDB_ON	(1u << 23u)
2247*4882a593Smuzhiyun #define PMU_CC4_4369_AUX_PD_MEMLPLDO2VDDRET_ON	(1u << 24u)
2248*4882a593Smuzhiyun 
2249*4882a593Smuzhiyun #define PMU_CC4_4362_PD_CBUCK2VDDB_ON		(1u << 15u)
2250*4882a593Smuzhiyun #define PMU_CC4_4362_PD_CBUCK2VDDRET_ON		(1u << 16u)
2251*4882a593Smuzhiyun #define PMU_CC4_4362_PD_MEMLPLDO2VDDB_ON	(1u << 17u)
2252*4882a593Smuzhiyun #define PMU_CC4_4362_PD_MEMLPDLO2VDDRET_ON	(1u << 18u)
2253*4882a593Smuzhiyun 
2254*4882a593Smuzhiyun #define PMU_CC4_4378_MAIN_PD_CBUCK2VDDB_ON	(1u << 15u)
2255*4882a593Smuzhiyun #define PMU_CC4_4378_MAIN_PD_CBUCK2VDDRET_ON	(1u << 16u)
2256*4882a593Smuzhiyun #define PMU_CC4_4378_MAIN_PD_MEMLPLDO2VDDB_ON	(1u << 17u)
2257*4882a593Smuzhiyun #define PMU_CC4_4378_MAIN_PD_MEMLPDLO2VDDRET_ON	(1u << 18u)
2258*4882a593Smuzhiyun 
2259*4882a593Smuzhiyun #define PMU_CC4_4378_AUX_PD_CBUCK2VDDB_ON	(1u << 21u)
2260*4882a593Smuzhiyun #define PMU_CC4_4378_AUX_PD_CBUCK2VDDRET_ON	(1u << 22u)
2261*4882a593Smuzhiyun #define PMU_CC4_4378_AUX_PD_MEMLPLDO2VDDB_ON	(1u << 23u)
2262*4882a593Smuzhiyun #define PMU_CC4_4378_AUX_PD_MEMLPLDO2VDDRET_ON	(1u << 24u)
2263*4882a593Smuzhiyun 
2264*4882a593Smuzhiyun #define PMU_CC4_4387_MAIN_PD_CBUCK2VDDB_ON	(1u << 15u)
2265*4882a593Smuzhiyun #define PMU_CC4_4387_MAIN_PD_CBUCK2VDDRET_ON	(1u << 16u)
2266*4882a593Smuzhiyun #define PMU_CC4_4387_MAIN_PD_MEMLPLDO2VDDB_ON	(1u << 17u)
2267*4882a593Smuzhiyun #define PMU_CC4_4387_MAIN_PD_MEMLPDLO2VDDRET_ON	(1u << 18u)
2268*4882a593Smuzhiyun 
2269*4882a593Smuzhiyun #define PMU_CC4_4387_AUX_PD_CBUCK2VDDB_ON	(1u << 21u)
2270*4882a593Smuzhiyun #define PMU_CC4_4387_AUX_PD_CBUCK2VDDRET_ON	(1u << 22u)
2271*4882a593Smuzhiyun #define PMU_CC4_4387_AUX_PD_MEMLPLDO2VDDB_ON	(1u << 23u)
2272*4882a593Smuzhiyun #define PMU_CC4_4387_AUX_PD_MEMLPLDO2VDDRET_ON	(1u << 24u)
2273*4882a593Smuzhiyun 
2274*4882a593Smuzhiyun /* PMU chip control5 register */
2275*4882a593Smuzhiyun #define PMU_CHIPCTL5                    5
2276*4882a593Smuzhiyun 
2277*4882a593Smuzhiyun #define PMU_CC5_4369_SUBCORE_CBUCK2VDDB_ON	(1u << 9u)
2278*4882a593Smuzhiyun #define PMU_CC5_4369_SUBCORE_CBUCK2VDDRET_ON	(1u << 10u)
2279*4882a593Smuzhiyun #define PMU_CC5_4369_SUBCORE_MEMLPLDO2VDDB_ON	(1u << 11u)
2280*4882a593Smuzhiyun #define PMU_CC5_4369_SUBCORE_MEMLPLDO2VDDRET_ON	(1u << 12u)
2281*4882a593Smuzhiyun 
2282*4882a593Smuzhiyun #define PMU_CC5_4362_SUBCORE_CBUCK2VDDB_ON	(1u << 9u)
2283*4882a593Smuzhiyun #define PMU_CC5_4362_SUBCORE_CBUCK2VDDRET_ON	(1u << 10u)
2284*4882a593Smuzhiyun #define PMU_CC5_4362_SUBCORE_MEMLPLDO2VDDB_ON	(1u << 11u)
2285*4882a593Smuzhiyun #define PMU_CC5_4362_SUBCORE_MEMLPLDO2VDDRET_ON	(1u << 12u)
2286*4882a593Smuzhiyun 
2287*4882a593Smuzhiyun #define PMU_CC5_4378_SUBCORE_CBUCK2VDDB_ON	(1u << 9u)
2288*4882a593Smuzhiyun #define PMU_CC5_4378_SUBCORE_CBUCK2VDDRET_ON	(1u << 10u)
2289*4882a593Smuzhiyun #define PMU_CC5_4378_SUBCORE_MEMLPLDO2VDDB_ON	(1u << 11u)
2290*4882a593Smuzhiyun #define PMU_CC5_4378_SUBCORE_MEMLPLDO2VDDRET_ON	(1u << 12u)
2291*4882a593Smuzhiyun 
2292*4882a593Smuzhiyun #define PMU_CC5_4387_SUBCORE_CBUCK2VDDB_ON	(1u << 9u)
2293*4882a593Smuzhiyun #define PMU_CC5_4387_SUBCORE_CBUCK2VDDRET_ON	(1u << 10u)
2294*4882a593Smuzhiyun #define PMU_CC5_4387_SUBCORE_MEMLPLDO2VDDB_ON	(1u << 11u)
2295*4882a593Smuzhiyun #define PMU_CC5_4387_SUBCORE_MEMLPLDO2VDDRET_ON	(1u << 12u)
2296*4882a593Smuzhiyun 
2297*4882a593Smuzhiyun #define PMU_CC5_4388_SUBCORE_SDTCCLK0_ON	(1u << 3u)
2298*4882a593Smuzhiyun #define PMU_CC5_4388_SUBCORE_SDTCCLK1_ON	(1u << 4u)
2299*4882a593Smuzhiyun 
2300*4882a593Smuzhiyun #define PMU_CC5_4389_SUBCORE_SDTCCLK0_ON	(1u << 3u)
2301*4882a593Smuzhiyun #define PMU_CC5_4389_SUBCORE_SDTCCLK1_ON	(1u << 4u)
2302*4882a593Smuzhiyun 
2303*4882a593Smuzhiyun /* PMU chip control6 register */
2304*4882a593Smuzhiyun #define PMU_CHIPCTL6                    6
2305*4882a593Smuzhiyun #define PMU_CC6_RX4_CLK_SEQ_SELECT_MASK	BCM_MASK32(1u, 0u)
2306*4882a593Smuzhiyun #define PMU_CC6_ENABLE_DMN1_WAKEUP      (1 << 3)
2307*4882a593Smuzhiyun #define PMU_CC6_ENABLE_CLKREQ_WAKEUP    (1 << 4)
2308*4882a593Smuzhiyun #define PMU_CC6_ENABLE_PMU_WAKEUP_ALP   (1 << 6)
2309*4882a593Smuzhiyun #define PMU_CC6_ENABLE_PCIE_RETENTION	(1 << 12)
2310*4882a593Smuzhiyun #define PMU_CC6_ENABLE_PMU_EXT_PERST	(1 << 13)
2311*4882a593Smuzhiyun #define PMU_CC6_ENABLE_PMU_WAKEUP_PERST	(1 << 14)
2312*4882a593Smuzhiyun #define PMU_CC6_ENABLE_LEGACY_WAKEUP	(1 << 16)
2313*4882a593Smuzhiyun 
2314*4882a593Smuzhiyun /* PMU chip control7 register */
2315*4882a593Smuzhiyun #define PMU_CHIPCTL7				7
2316*4882a593Smuzhiyun #define PMU_CC7_ENABLE_L2REFCLKPAD_PWRDWN	(1 << 25)
2317*4882a593Smuzhiyun #define PMU_CC7_ENABLE_MDIO_RESET_WAR		(1 << 27)
2318*4882a593Smuzhiyun /* 53537 series have gmca1 gmac_if_type in cc7 [7:6](defalut 0b01) */
2319*4882a593Smuzhiyun #define PMU_CC7_IF_TYPE_MASK		0x000000c0
2320*4882a593Smuzhiyun #define PMU_CC7_IF_TYPE_RMII		0x00000000
2321*4882a593Smuzhiyun #define PMU_CC7_IF_TYPE_MII		0x00000040
2322*4882a593Smuzhiyun #define PMU_CC7_IF_TYPE_RGMII		0x00000080
2323*4882a593Smuzhiyun 
2324*4882a593Smuzhiyun #define PMU_CHIPCTL8			8
2325*4882a593Smuzhiyun #define PMU_CHIPCTL9			9
2326*4882a593Smuzhiyun 
2327*4882a593Smuzhiyun #define PMU_CHIPCTL10			10
2328*4882a593Smuzhiyun #define PMU_CC10_PCIE_PWRSW_RESET0_CNT_SHIFT		0
2329*4882a593Smuzhiyun #define PMU_CC10_PCIE_PWRSW_RESET0_CNT_MASK		0x000000ff
2330*4882a593Smuzhiyun #define PMU_CC10_PCIE_PWRSW_RESET1_CNT_SHIFT		8
2331*4882a593Smuzhiyun #define PMU_CC10_PCIE_PWRSW_RESET1_CNT_MASK		0x0000ff00
2332*4882a593Smuzhiyun #define PMU_CC10_PCIE_PWRSW_UP_DLY_SHIFT		16
2333*4882a593Smuzhiyun #define PMU_CC10_PCIE_PWRSW_UP_DLY_MASK		0x000f0000
2334*4882a593Smuzhiyun #define PMU_CC10_PCIE_PWRSW_FORCE_PWROK_DLY_SHIFT	20
2335*4882a593Smuzhiyun #define PMU_CC10_PCIE_PWRSW_FORCE_PWROK_DLY_MASK	0x00f00000
2336*4882a593Smuzhiyun #define PMU_CC10_FORCE_PCIE_ON		(1 << 24)
2337*4882a593Smuzhiyun #define PMU_CC10_FORCE_PCIE_SW_ON	(1 << 25)
2338*4882a593Smuzhiyun #define PMU_CC10_FORCE_PCIE_RETNT_ON	(1 << 26)
2339*4882a593Smuzhiyun 
2340*4882a593Smuzhiyun #define PMU_CC10_PCIE_PWRSW_RESET_CNT_4US		1
2341*4882a593Smuzhiyun #define PMU_CC10_PCIE_PWRSW_RESET_CNT_8US		2
2342*4882a593Smuzhiyun 
2343*4882a593Smuzhiyun #define PMU_CC10_PCIE_PWRSW_UP_DLY_0US			0
2344*4882a593Smuzhiyun 
2345*4882a593Smuzhiyun #define PMU_CC10_PCIE_PWRSW_FORCE_PWROK_DLY_4US	1
2346*4882a593Smuzhiyun #define PMU_CC10_PCIE_RESET0_CNT_SLOW_MASK	(0xFu << 4u)
2347*4882a593Smuzhiyun #define PMU_CC10_PCIE_RESET1_CNT_SLOW_MASK	(0xFu << 12u)
2348*4882a593Smuzhiyun 
2349*4882a593Smuzhiyun #define PMU_CHIPCTL11			11
2350*4882a593Smuzhiyun 
2351*4882a593Smuzhiyun /* PMU chip control12 register */
2352*4882a593Smuzhiyun #define PMU_CHIPCTL12			12
2353*4882a593Smuzhiyun #define PMU_CC12_DISABLE_LQ_CLK_ON	(1u << 31u) /* HW4387-254 */
2354*4882a593Smuzhiyun 
2355*4882a593Smuzhiyun /* PMU chip control13 register */
2356*4882a593Smuzhiyun #define PMU_CHIPCTL13			13
2357*4882a593Smuzhiyun 
2358*4882a593Smuzhiyun #define PMU_CC13_SUBCORE_CBUCK2VDDB_OFF		(1u << 0u)
2359*4882a593Smuzhiyun #define PMU_CC13_SUBCORE_CBUCK2VDDRET_OFF	(1u << 1u)
2360*4882a593Smuzhiyun #define PMU_CC13_SUBCORE_MEMLPLDO2VDDB_OFF	(1u << 2u)
2361*4882a593Smuzhiyun #define PMU_CC13_SUBCORE_MEMLPLDO2VDDRET_OFF	(1u << 3u)
2362*4882a593Smuzhiyun 
2363*4882a593Smuzhiyun #define PMU_CC13_MAIN_CBUCK2VDDB_OFF		(1u << 4u)
2364*4882a593Smuzhiyun #define PMU_CC13_MAIN_CBUCK2VDDRET_OFF		(1u << 5u)
2365*4882a593Smuzhiyun #define PMU_CC13_MAIN_MEMLPLDO2VDDB_OFF		(1u << 6u)
2366*4882a593Smuzhiyun #define PMU_CC13_MAIN_MEMLPLDO2VDDRET_OFF	(1u << 7u)
2367*4882a593Smuzhiyun 
2368*4882a593Smuzhiyun #define PMU_CC13_AUX_CBUCK2VDDB_OFF		(1u << 8u)
2369*4882a593Smuzhiyun #define PMU_CC13_AUX_MEMLPLDO2VDDB_OFF		(1u << 10u)
2370*4882a593Smuzhiyun #define PMU_CC13_AUX_MEMLPLDO2VDDRET_OFF	(1u << 11u)
2371*4882a593Smuzhiyun #define PMU_CC13_AUX_CBUCK2VDDRET_OFF		(1u << 12u)
2372*4882a593Smuzhiyun #define PMU_CC13_CMN_MEMLPLDO2VDDRET_ON		(1u << 18u)
2373*4882a593Smuzhiyun 
2374*4882a593Smuzhiyun /* HW4368-331 */
2375*4882a593Smuzhiyun #define PMU_CC13_MAIN_ALWAYS_USE_COHERENT_IF0	(1u << 13u)
2376*4882a593Smuzhiyun #define PMU_CC13_MAIN_ALWAYS_USE_COHERENT_IF1	(1u << 14u)
2377*4882a593Smuzhiyun #define PMU_CC13_AUX_ALWAYS_USE_COHERENT_IF0	(1u << 15u)
2378*4882a593Smuzhiyun #define PMU_CC13_AUX_ALWAYS_USE_COHERENT_IF1	(1u << 19u)
2379*4882a593Smuzhiyun 
2380*4882a593Smuzhiyun #define PMU_CC13_LHL_TIMER_SELECT		(1u << 23u)
2381*4882a593Smuzhiyun 
2382*4882a593Smuzhiyun #define PMU_CC13_4369_LHL_TIMER_SELECT		(1u << 23u)
2383*4882a593Smuzhiyun #define PMU_CC13_4378_LHL_TIMER_SELECT		(1u << 23u)
2384*4882a593Smuzhiyun 
2385*4882a593Smuzhiyun #define PMU_CC13_4387_ENAB_RADIO_REG_CLK	(1u << 9u)
2386*4882a593Smuzhiyun #define PMU_CC13_4387_LHL_TIMER_SELECT		(1u << 23u)
2387*4882a593Smuzhiyun 
2388*4882a593Smuzhiyun #define PMU_CHIPCTL14			14
2389*4882a593Smuzhiyun #define PMU_CHIPCTL15			15
2390*4882a593Smuzhiyun #define PMU_CHIPCTL16			16
2391*4882a593Smuzhiyun #define PMU_CC16_CLK4M_DIS		(1 << 4)
2392*4882a593Smuzhiyun #define PMU_CC16_FF_ZERO_ADJ		(4 << 5)
2393*4882a593Smuzhiyun 
2394*4882a593Smuzhiyun /* PMU chip control17 register */
2395*4882a593Smuzhiyun #define PMU_CHIPCTL17				17u
2396*4882a593Smuzhiyun 
2397*4882a593Smuzhiyun #define PMU_CC17_SCAN_DIG_SR_CLK_SHIFT		(2u)
2398*4882a593Smuzhiyun #define PMU_CC17_SCAN_DIG_SR_CLK_MASK		(3u << 2u)
2399*4882a593Smuzhiyun #define PMU_CC17_SCAN_CBUCK2VDDB_OFF		(1u << 8u)
2400*4882a593Smuzhiyun #define PMU_CC17_SCAN_MEMLPLDO2VDDB_OFF		(1u << 10u)
2401*4882a593Smuzhiyun #define PMU_CC17_SCAN_MEMLPLDO2VDDRET_OFF	(1u << 11u)
2402*4882a593Smuzhiyun #define PMU_CC17_SCAN_CBUCK2VDDB_ON		(1u << 24u)
2403*4882a593Smuzhiyun #define PMU_CC17_SCAN_MEMLPLDO2VDDB_ON		(1u << 26u)
2404*4882a593Smuzhiyun #define PMU_CC17_SCAN_MEMLPLDO2VDDRET_ON	(1u << 27u)
2405*4882a593Smuzhiyun 
2406*4882a593Smuzhiyun #define SCAN_DIG_SR_CLK_80_MHZ		(0)	/* 80 MHz */
2407*4882a593Smuzhiyun #define SCAN_DIG_SR_CLK_53P35_MHZ	(1u)	/* 53.35 MHz */
2408*4882a593Smuzhiyun #define SCAN_DIG_SR_CLK_40_MHZ		(2u)	/* 40 MHz */
2409*4882a593Smuzhiyun 
2410*4882a593Smuzhiyun /* PMU chip control18 register */
2411*4882a593Smuzhiyun #define PMU_CHIPCTL18				18u
2412*4882a593Smuzhiyun 
2413*4882a593Smuzhiyun /* Expiry time for wl_SSReset if P channel sleep handshake is not through */
2414*4882a593Smuzhiyun #define PMU_CC18_WL_P_CHAN_TIMER_SEL_OFF	(1u << 1u)
2415*4882a593Smuzhiyun #define PMU_CC18_WL_P_CHAN_TIMER_SEL_MASK	(7u << 1u)
2416*4882a593Smuzhiyun 
2417*4882a593Smuzhiyun #define PMU_CC18_WL_P_CHAN_TIMER_SEL_8ms	7u	/* (2^(7+1))*32us = 8ms */
2418*4882a593Smuzhiyun 
2419*4882a593Smuzhiyun /* Enable wl booker to force a P channel sleep handshake upon assertion of wl_SSReset */
2420*4882a593Smuzhiyun #define PMU_CC18_WL_BOOKER_FORCEPWRDWN_EN	(1u << 4u)
2421*4882a593Smuzhiyun 
2422*4882a593Smuzhiyun /* PMU chip control 19 register */
2423*4882a593Smuzhiyun #define PMU_CHIPCTL19			19u
2424*4882a593Smuzhiyun 
2425*4882a593Smuzhiyun #define PMU_CC19_ASYNC_ATRESETMN	(1u << 9u)
2426*4882a593Smuzhiyun 
2427*4882a593Smuzhiyun #define PMU_CHIPCTL23			23
2428*4882a593Smuzhiyun #define PMU_CC23_MACPHYCLK_MASK		(1u << 31u)
2429*4882a593Smuzhiyun 
2430*4882a593Smuzhiyun #define PMU_CC23_AT_CLK0_ON		(1u << 14u)
2431*4882a593Smuzhiyun #define PMU_CC23_AT_CLK1_ON		(1u << 15u)
2432*4882a593Smuzhiyun 
2433*4882a593Smuzhiyun /* PMU chip control14 register */
2434*4882a593Smuzhiyun #define PMU_CC14_MAIN_VDDB2VDDRET_UP_DLY_MASK		(0xF)
2435*4882a593Smuzhiyun #define PMU_CC14_MAIN_VDDB2VDD_UP_DLY_MASK		(0xF << 4)
2436*4882a593Smuzhiyun #define PMU_CC14_AUX_VDDB2VDDRET_UP_DLY_MASK		(0xF << 8)
2437*4882a593Smuzhiyun #define PMU_CC14_AUX_VDDB2VDD_UP_DLY_MASK		(0xF << 12)
2438*4882a593Smuzhiyun #define PMU_CC14_PCIE_VDDB2VDDRET_UP_DLY_MASK		(0xF << 16)
2439*4882a593Smuzhiyun #define PMU_CC14_PCIE_VDDB2VDD_UP_DLY_MASK		(0xF << 20)
2440*4882a593Smuzhiyun 
2441*4882a593Smuzhiyun /* PMU chip control15 register */
2442*4882a593Smuzhiyun #define PMU_CC15_PCIE_VDDB_CURRENT_LIMIT_DELAY_MASK	(0xFu << 4u)
2443*4882a593Smuzhiyun #define PMU_CC15_PCIE_VDDB_FORCE_RPS_PWROK_DELAY_MASK	(0xFu << 8u)
2444*4882a593Smuzhiyun 
2445*4882a593Smuzhiyun /* PMU corerev and chip specific PLL controls.
2446*4882a593Smuzhiyun  * PMU<rev>_PLL<num>_XX where <rev> is PMU corerev and <num> is an arbitrary number
2447*4882a593Smuzhiyun  * to differentiate different PLLs controlled by the same PMU rev.
2448*4882a593Smuzhiyun  */
2449*4882a593Smuzhiyun /* pllcontrol registers */
2450*4882a593Smuzhiyun /* PDIV, div_phy, div_arm, div_adc, dith_sel, ioff, kpd_scale, lsb_sel, mash_sel, lf_c & lf_r */
2451*4882a593Smuzhiyun #define	PMU0_PLL0_PLLCTL0		0
2452*4882a593Smuzhiyun #define	PMU0_PLL0_PC0_PDIV_MASK		1
2453*4882a593Smuzhiyun #define	PMU0_PLL0_PC0_PDIV_FREQ		25000
2454*4882a593Smuzhiyun #define PMU0_PLL0_PC0_DIV_ARM_MASK	0x00000038
2455*4882a593Smuzhiyun #define PMU0_PLL0_PC0_DIV_ARM_SHIFT	3
2456*4882a593Smuzhiyun #define PMU0_PLL0_PC0_DIV_ARM_BASE	8
2457*4882a593Smuzhiyun 
2458*4882a593Smuzhiyun /* PC0_DIV_ARM for PLLOUT_ARM */
2459*4882a593Smuzhiyun #define PMU0_PLL0_PC0_DIV_ARM_110MHZ	0
2460*4882a593Smuzhiyun #define PMU0_PLL0_PC0_DIV_ARM_97_7MHZ	1
2461*4882a593Smuzhiyun #define PMU0_PLL0_PC0_DIV_ARM_88MHZ	2
2462*4882a593Smuzhiyun #define PMU0_PLL0_PC0_DIV_ARM_80MHZ	3 /* Default */
2463*4882a593Smuzhiyun #define PMU0_PLL0_PC0_DIV_ARM_73_3MHZ	4
2464*4882a593Smuzhiyun #define PMU0_PLL0_PC0_DIV_ARM_67_7MHZ	5
2465*4882a593Smuzhiyun #define PMU0_PLL0_PC0_DIV_ARM_62_9MHZ	6
2466*4882a593Smuzhiyun #define PMU0_PLL0_PC0_DIV_ARM_58_6MHZ	7
2467*4882a593Smuzhiyun 
2468*4882a593Smuzhiyun /* Wildcard base, stop_mod, en_lf_tp, en_cal & lf_r2 */
2469*4882a593Smuzhiyun #define	PMU0_PLL0_PLLCTL1		1
2470*4882a593Smuzhiyun #define	PMU0_PLL0_PC1_WILD_INT_MASK	0xf0000000
2471*4882a593Smuzhiyun #define	PMU0_PLL0_PC1_WILD_INT_SHIFT	28
2472*4882a593Smuzhiyun #define	PMU0_PLL0_PC1_WILD_FRAC_MASK	0x0fffff00
2473*4882a593Smuzhiyun #define	PMU0_PLL0_PC1_WILD_FRAC_SHIFT	8
2474*4882a593Smuzhiyun #define	PMU0_PLL0_PC1_STOP_MOD		0x00000040
2475*4882a593Smuzhiyun 
2476*4882a593Smuzhiyun /* Wildcard base, vco_calvar, vco_swc, vco_var_selref, vso_ical & vco_sel_avdd */
2477*4882a593Smuzhiyun #define	PMU0_PLL0_PLLCTL2		2
2478*4882a593Smuzhiyun #define	PMU0_PLL0_PC2_WILD_INT_MASK	0xf
2479*4882a593Smuzhiyun #define	PMU0_PLL0_PC2_WILD_INT_SHIFT	4
2480*4882a593Smuzhiyun 
2481*4882a593Smuzhiyun /* pllcontrol registers */
2482*4882a593Smuzhiyun /* ndiv_pwrdn, pwrdn_ch<x>, refcomp_pwrdn, dly_ch<x>, p1div, p2div, _bypass_sdmod */
2483*4882a593Smuzhiyun #define PMU1_PLL0_PLLCTL0		0
2484*4882a593Smuzhiyun #define PMU1_PLL0_PC0_P1DIV_MASK	0x00f00000
2485*4882a593Smuzhiyun #define PMU1_PLL0_PC0_P1DIV_SHIFT	20
2486*4882a593Smuzhiyun #define PMU1_PLL0_PC0_P2DIV_MASK	0x0f000000
2487*4882a593Smuzhiyun #define PMU1_PLL0_PC0_P2DIV_SHIFT	24
2488*4882a593Smuzhiyun 
2489*4882a593Smuzhiyun /* m<x>div */
2490*4882a593Smuzhiyun #define PMU1_PLL0_PLLCTL1		1
2491*4882a593Smuzhiyun #define PMU1_PLL0_PC1_M1DIV_MASK	0x000000ff
2492*4882a593Smuzhiyun #define PMU1_PLL0_PC1_M1DIV_SHIFT	0
2493*4882a593Smuzhiyun #define PMU1_PLL0_PC1_M2DIV_MASK	0x0000ff00
2494*4882a593Smuzhiyun #define PMU1_PLL0_PC1_M2DIV_SHIFT	8
2495*4882a593Smuzhiyun #define PMU1_PLL0_PC1_M3DIV_MASK	0x00ff0000
2496*4882a593Smuzhiyun #define PMU1_PLL0_PC1_M3DIV_SHIFT	16
2497*4882a593Smuzhiyun #define PMU1_PLL0_PC1_M4DIV_MASK	0xff000000
2498*4882a593Smuzhiyun #define PMU1_PLL0_PC1_M4DIV_SHIFT	24
2499*4882a593Smuzhiyun #define PMU1_PLL0_PC1_M4DIV_BY_9	9
2500*4882a593Smuzhiyun #define PMU1_PLL0_PC1_M4DIV_BY_18	0x12
2501*4882a593Smuzhiyun #define PMU1_PLL0_PC1_M4DIV_BY_36	0x24
2502*4882a593Smuzhiyun #define PMU1_PLL0_PC1_M4DIV_BY_60	0x3C
2503*4882a593Smuzhiyun #define PMU1_PLL0_PC1_M2_M4DIV_MASK     0xff00ff00
2504*4882a593Smuzhiyun #define PMU1_PLL0_PC1_HOLD_LOAD_CH      0x28
2505*4882a593Smuzhiyun 
2506*4882a593Smuzhiyun #define DOT11MAC_880MHZ_CLK_DIVISOR_SHIFT 8
2507*4882a593Smuzhiyun #define DOT11MAC_880MHZ_CLK_DIVISOR_MASK (0xFF << DOT11MAC_880MHZ_CLK_DIVISOR_SHIFT)
2508*4882a593Smuzhiyun #define DOT11MAC_880MHZ_CLK_DIVISOR_VAL  (0xE << DOT11MAC_880MHZ_CLK_DIVISOR_SHIFT)
2509*4882a593Smuzhiyun 
2510*4882a593Smuzhiyun /* m<x>div, ndiv_dither_mfb, ndiv_mode, ndiv_int */
2511*4882a593Smuzhiyun #define PMU1_PLL0_PLLCTL2		2
2512*4882a593Smuzhiyun #define PMU1_PLL0_PC2_M5DIV_MASK	0x000000ff
2513*4882a593Smuzhiyun #define PMU1_PLL0_PC2_M5DIV_SHIFT	0
2514*4882a593Smuzhiyun #define PMU1_PLL0_PC2_M5DIV_BY_12	0xc
2515*4882a593Smuzhiyun #define PMU1_PLL0_PC2_M5DIV_BY_18	0x12
2516*4882a593Smuzhiyun #define PMU1_PLL0_PC2_M5DIV_BY_31	0x1f
2517*4882a593Smuzhiyun #define PMU1_PLL0_PC2_M5DIV_BY_36	0x24
2518*4882a593Smuzhiyun #define PMU1_PLL0_PC2_M5DIV_BY_42	0x2a
2519*4882a593Smuzhiyun #define PMU1_PLL0_PC2_M5DIV_BY_60	0x3c
2520*4882a593Smuzhiyun #define PMU1_PLL0_PC2_M6DIV_MASK	0x0000ff00
2521*4882a593Smuzhiyun #define PMU1_PLL0_PC2_M6DIV_SHIFT	8
2522*4882a593Smuzhiyun #define PMU1_PLL0_PC2_M6DIV_BY_18	0x12
2523*4882a593Smuzhiyun #define PMU1_PLL0_PC2_M6DIV_BY_36	0x24
2524*4882a593Smuzhiyun #define PMU1_PLL0_PC2_NDIV_MODE_MASK	0x000e0000
2525*4882a593Smuzhiyun #define PMU1_PLL0_PC2_NDIV_MODE_SHIFT	17
2526*4882a593Smuzhiyun #define PMU1_PLL0_PC2_NDIV_MODE_MASH	1
2527*4882a593Smuzhiyun #define PMU1_PLL0_PC2_NDIV_MODE_MFB	2
2528*4882a593Smuzhiyun #define PMU1_PLL0_PC2_NDIV_INT_MASK	0x1ff00000
2529*4882a593Smuzhiyun #define PMU1_PLL0_PC2_NDIV_INT_SHIFT	20
2530*4882a593Smuzhiyun 
2531*4882a593Smuzhiyun /* ndiv_frac */
2532*4882a593Smuzhiyun #define PMU1_PLL0_PLLCTL3		3
2533*4882a593Smuzhiyun #define PMU1_PLL0_PC3_NDIV_FRAC_MASK	0x00ffffff
2534*4882a593Smuzhiyun #define PMU1_PLL0_PC3_NDIV_FRAC_SHIFT	0
2535*4882a593Smuzhiyun 
2536*4882a593Smuzhiyun /* pll_ctrl */
2537*4882a593Smuzhiyun #define PMU1_PLL0_PLLCTL4		4
2538*4882a593Smuzhiyun 
2539*4882a593Smuzhiyun /* pll_ctrl, vco_rng, clkdrive_ch<x> */
2540*4882a593Smuzhiyun #define PMU1_PLL0_PLLCTL5		5
2541*4882a593Smuzhiyun #define PMU1_PLL0_PC5_CLK_DRV_MASK	0xffffff00
2542*4882a593Smuzhiyun #define PMU1_PLL0_PC5_CLK_DRV_SHIFT	8
2543*4882a593Smuzhiyun #define PMU1_PLL0_PC5_ASSERT_CH_MASK	0x3f000000
2544*4882a593Smuzhiyun #define PMU1_PLL0_PC5_ASSERT_CH_SHIFT	24
2545*4882a593Smuzhiyun #define PMU1_PLL0_PC5_DEASSERT_CH_MASK	0xff000000
2546*4882a593Smuzhiyun 
2547*4882a593Smuzhiyun #define PMU1_PLL0_PLLCTL6		6
2548*4882a593Smuzhiyun #define PMU1_PLL0_PLLCTL7		7
2549*4882a593Smuzhiyun #define PMU1_PLL0_PLLCTL8		8
2550*4882a593Smuzhiyun 
2551*4882a593Smuzhiyun #define PMU1_PLLCTL8_OPENLOOP_MASK	(1 << 1)
2552*4882a593Smuzhiyun 
2553*4882a593Smuzhiyun #define PMU1_PLL0_PLLCTL9		9
2554*4882a593Smuzhiyun 
2555*4882a593Smuzhiyun #define PMU1_PLL0_PLLCTL10		10
2556*4882a593Smuzhiyun 
2557*4882a593Smuzhiyun /* PMU rev 2 control words */
2558*4882a593Smuzhiyun #define PMU2_PHY_PLL_PLLCTL		4
2559*4882a593Smuzhiyun #define PMU2_SI_PLL_PLLCTL		10
2560*4882a593Smuzhiyun 
2561*4882a593Smuzhiyun /* PMU rev 2 */
2562*4882a593Smuzhiyun /* pllcontrol registers */
2563*4882a593Smuzhiyun /* ndiv_pwrdn, pwrdn_ch<x>, refcomp_pwrdn, dly_ch<x>, p1div, p2div, _bypass_sdmod */
2564*4882a593Smuzhiyun #define PMU2_PLL_PLLCTL0		0
2565*4882a593Smuzhiyun #define PMU2_PLL_PC0_P1DIV_MASK		0x00f00000
2566*4882a593Smuzhiyun #define PMU2_PLL_PC0_P1DIV_SHIFT	20
2567*4882a593Smuzhiyun #define PMU2_PLL_PC0_P2DIV_MASK		0x0f000000
2568*4882a593Smuzhiyun #define PMU2_PLL_PC0_P2DIV_SHIFT	24
2569*4882a593Smuzhiyun 
2570*4882a593Smuzhiyun /* m<x>div */
2571*4882a593Smuzhiyun #define PMU2_PLL_PLLCTL1		1
2572*4882a593Smuzhiyun #define PMU2_PLL_PC1_M1DIV_MASK		0x000000ff
2573*4882a593Smuzhiyun #define PMU2_PLL_PC1_M1DIV_SHIFT	0
2574*4882a593Smuzhiyun #define PMU2_PLL_PC1_M2DIV_MASK		0x0000ff00
2575*4882a593Smuzhiyun #define PMU2_PLL_PC1_M2DIV_SHIFT	8
2576*4882a593Smuzhiyun #define PMU2_PLL_PC1_M3DIV_MASK		0x00ff0000
2577*4882a593Smuzhiyun #define PMU2_PLL_PC1_M3DIV_SHIFT	16
2578*4882a593Smuzhiyun #define PMU2_PLL_PC1_M4DIV_MASK		0xff000000
2579*4882a593Smuzhiyun #define PMU2_PLL_PC1_M4DIV_SHIFT	24
2580*4882a593Smuzhiyun 
2581*4882a593Smuzhiyun /* m<x>div, ndiv_dither_mfb, ndiv_mode, ndiv_int */
2582*4882a593Smuzhiyun #define PMU2_PLL_PLLCTL2		2
2583*4882a593Smuzhiyun #define PMU2_PLL_PC2_M5DIV_MASK		0x000000ff
2584*4882a593Smuzhiyun #define PMU2_PLL_PC2_M5DIV_SHIFT	0
2585*4882a593Smuzhiyun #define PMU2_PLL_PC2_M6DIV_MASK		0x0000ff00
2586*4882a593Smuzhiyun #define PMU2_PLL_PC2_M6DIV_SHIFT	8
2587*4882a593Smuzhiyun #define PMU2_PLL_PC2_NDIV_MODE_MASK	0x000e0000
2588*4882a593Smuzhiyun #define PMU2_PLL_PC2_NDIV_MODE_SHIFT	17
2589*4882a593Smuzhiyun #define PMU2_PLL_PC2_NDIV_INT_MASK	0x1ff00000
2590*4882a593Smuzhiyun #define PMU2_PLL_PC2_NDIV_INT_SHIFT	20
2591*4882a593Smuzhiyun 
2592*4882a593Smuzhiyun /* ndiv_frac */
2593*4882a593Smuzhiyun #define PMU2_PLL_PLLCTL3		3
2594*4882a593Smuzhiyun #define PMU2_PLL_PC3_NDIV_FRAC_MASK	0x00ffffff
2595*4882a593Smuzhiyun #define PMU2_PLL_PC3_NDIV_FRAC_SHIFT	0
2596*4882a593Smuzhiyun 
2597*4882a593Smuzhiyun /* pll_ctrl */
2598*4882a593Smuzhiyun #define PMU2_PLL_PLLCTL4		4
2599*4882a593Smuzhiyun 
2600*4882a593Smuzhiyun /* pll_ctrl, vco_rng, clkdrive_ch<x> */
2601*4882a593Smuzhiyun #define PMU2_PLL_PLLCTL5		5
2602*4882a593Smuzhiyun #define PMU2_PLL_PC5_CLKDRIVE_CH1_MASK	0x00000f00
2603*4882a593Smuzhiyun #define PMU2_PLL_PC5_CLKDRIVE_CH1_SHIFT	8
2604*4882a593Smuzhiyun #define PMU2_PLL_PC5_CLKDRIVE_CH2_MASK	0x0000f000
2605*4882a593Smuzhiyun #define PMU2_PLL_PC5_CLKDRIVE_CH2_SHIFT	12
2606*4882a593Smuzhiyun #define PMU2_PLL_PC5_CLKDRIVE_CH3_MASK	0x000f0000
2607*4882a593Smuzhiyun #define PMU2_PLL_PC5_CLKDRIVE_CH3_SHIFT	16
2608*4882a593Smuzhiyun #define PMU2_PLL_PC5_CLKDRIVE_CH4_MASK	0x00f00000
2609*4882a593Smuzhiyun #define PMU2_PLL_PC5_CLKDRIVE_CH4_SHIFT	20
2610*4882a593Smuzhiyun #define PMU2_PLL_PC5_CLKDRIVE_CH5_MASK	0x0f000000
2611*4882a593Smuzhiyun #define PMU2_PLL_PC5_CLKDRIVE_CH5_SHIFT	24
2612*4882a593Smuzhiyun #define PMU2_PLL_PC5_CLKDRIVE_CH6_MASK	0xf0000000
2613*4882a593Smuzhiyun #define PMU2_PLL_PC5_CLKDRIVE_CH6_SHIFT	28
2614*4882a593Smuzhiyun 
2615*4882a593Smuzhiyun /* PMU rev 5 (& 6) */
2616*4882a593Smuzhiyun #define	PMU5_PLL_P1P2_OFF		0
2617*4882a593Smuzhiyun #define	PMU5_PLL_P1_MASK		0x0f000000
2618*4882a593Smuzhiyun #define	PMU5_PLL_P1_SHIFT		24
2619*4882a593Smuzhiyun #define	PMU5_PLL_P2_MASK		0x00f00000
2620*4882a593Smuzhiyun #define	PMU5_PLL_P2_SHIFT		20
2621*4882a593Smuzhiyun #define	PMU5_PLL_M14_OFF		1
2622*4882a593Smuzhiyun #define	PMU5_PLL_MDIV_MASK		0x000000ff
2623*4882a593Smuzhiyun #define	PMU5_PLL_MDIV_WIDTH		8
2624*4882a593Smuzhiyun #define	PMU5_PLL_NM5_OFF		2
2625*4882a593Smuzhiyun #define	PMU5_PLL_NDIV_MASK		0xfff00000
2626*4882a593Smuzhiyun #define	PMU5_PLL_NDIV_SHIFT		20
2627*4882a593Smuzhiyun #define	PMU5_PLL_NDIV_MODE_MASK		0x000e0000
2628*4882a593Smuzhiyun #define	PMU5_PLL_NDIV_MODE_SHIFT	17
2629*4882a593Smuzhiyun #define	PMU5_PLL_FMAB_OFF		3
2630*4882a593Smuzhiyun #define	PMU5_PLL_MRAT_MASK		0xf0000000
2631*4882a593Smuzhiyun #define	PMU5_PLL_MRAT_SHIFT		28
2632*4882a593Smuzhiyun #define	PMU5_PLL_ABRAT_MASK		0x08000000
2633*4882a593Smuzhiyun #define	PMU5_PLL_ABRAT_SHIFT		27
2634*4882a593Smuzhiyun #define	PMU5_PLL_FDIV_MASK		0x07ffffff
2635*4882a593Smuzhiyun #define	PMU5_PLL_PLLCTL_OFF		4
2636*4882a593Smuzhiyun #define	PMU5_PLL_PCHI_OFF		5
2637*4882a593Smuzhiyun #define	PMU5_PLL_PCHI_MASK		0x0000003f
2638*4882a593Smuzhiyun 
2639*4882a593Smuzhiyun /* pmu XtalFreqRatio */
2640*4882a593Smuzhiyun #define	PMU_XTALFREQ_REG_ILPCTR_MASK	0x00001FFF
2641*4882a593Smuzhiyun #define	PMU_XTALFREQ_REG_MEASURE_MASK	0x80000000
2642*4882a593Smuzhiyun #define	PMU_XTALFREQ_REG_MEASURE_SHIFT	31
2643*4882a593Smuzhiyun 
2644*4882a593Smuzhiyun /* Divider allocation in 5357 */
2645*4882a593Smuzhiyun #define	PMU5_MAINPLL_CPU		1
2646*4882a593Smuzhiyun #define	PMU5_MAINPLL_MEM		2
2647*4882a593Smuzhiyun #define	PMU5_MAINPLL_SI			3
2648*4882a593Smuzhiyun 
2649*4882a593Smuzhiyun #define PMU7_PLL_PLLCTL7                7
2650*4882a593Smuzhiyun #define PMU7_PLL_CTL7_M4DIV_MASK	0xff000000
2651*4882a593Smuzhiyun #define PMU7_PLL_CTL7_M4DIV_SHIFT	24
2652*4882a593Smuzhiyun #define PMU7_PLL_CTL7_M4DIV_BY_6	6
2653*4882a593Smuzhiyun #define PMU7_PLL_CTL7_M4DIV_BY_12	0xc
2654*4882a593Smuzhiyun #define PMU7_PLL_CTL7_M4DIV_BY_24	0x18
2655*4882a593Smuzhiyun #define PMU7_PLL_PLLCTL8                8
2656*4882a593Smuzhiyun #define PMU7_PLL_CTL8_M5DIV_MASK	0x000000ff
2657*4882a593Smuzhiyun #define PMU7_PLL_CTL8_M5DIV_SHIFT	0
2658*4882a593Smuzhiyun #define PMU7_PLL_CTL8_M5DIV_BY_8	8
2659*4882a593Smuzhiyun #define PMU7_PLL_CTL8_M5DIV_BY_12	0xc
2660*4882a593Smuzhiyun #define PMU7_PLL_CTL8_M5DIV_BY_24	0x18
2661*4882a593Smuzhiyun #define PMU7_PLL_CTL8_M6DIV_MASK	0x0000ff00
2662*4882a593Smuzhiyun #define PMU7_PLL_CTL8_M6DIV_SHIFT	8
2663*4882a593Smuzhiyun #define PMU7_PLL_CTL8_M6DIV_BY_12	0xc
2664*4882a593Smuzhiyun #define PMU7_PLL_CTL8_M6DIV_BY_24	0x18
2665*4882a593Smuzhiyun #define PMU7_PLL_PLLCTL11		11
2666*4882a593Smuzhiyun #define PMU7_PLL_PLLCTL11_MASK		0xffffff00
2667*4882a593Smuzhiyun #define PMU7_PLL_PLLCTL11_VAL		0x22222200
2668*4882a593Smuzhiyun 
2669*4882a593Smuzhiyun /* PMU rev 15 */
2670*4882a593Smuzhiyun #define PMU15_PLL_PLLCTL0		0
2671*4882a593Smuzhiyun #define PMU15_PLL_PC0_CLKSEL_MASK	0x00000003
2672*4882a593Smuzhiyun #define PMU15_PLL_PC0_CLKSEL_SHIFT	0
2673*4882a593Smuzhiyun #define PMU15_PLL_PC0_FREQTGT_MASK	0x003FFFFC
2674*4882a593Smuzhiyun #define PMU15_PLL_PC0_FREQTGT_SHIFT	2
2675*4882a593Smuzhiyun #define PMU15_PLL_PC0_PRESCALE_MASK	0x00C00000
2676*4882a593Smuzhiyun #define PMU15_PLL_PC0_PRESCALE_SHIFT	22
2677*4882a593Smuzhiyun #define PMU15_PLL_PC0_KPCTRL_MASK	0x07000000
2678*4882a593Smuzhiyun #define PMU15_PLL_PC0_KPCTRL_SHIFT	24
2679*4882a593Smuzhiyun #define PMU15_PLL_PC0_FCNTCTRL_MASK	0x38000000
2680*4882a593Smuzhiyun #define PMU15_PLL_PC0_FCNTCTRL_SHIFT	27
2681*4882a593Smuzhiyun #define PMU15_PLL_PC0_FDCMODE_MASK	0x40000000
2682*4882a593Smuzhiyun #define PMU15_PLL_PC0_FDCMODE_SHIFT	30
2683*4882a593Smuzhiyun #define PMU15_PLL_PC0_CTRLBIAS_MASK	0x80000000
2684*4882a593Smuzhiyun #define PMU15_PLL_PC0_CTRLBIAS_SHIFT	31
2685*4882a593Smuzhiyun 
2686*4882a593Smuzhiyun #define PMU15_PLL_PLLCTL1			1
2687*4882a593Smuzhiyun #define PMU15_PLL_PC1_BIAS_CTLM_MASK		0x00000060
2688*4882a593Smuzhiyun #define PMU15_PLL_PC1_BIAS_CTLM_SHIFT		5
2689*4882a593Smuzhiyun #define PMU15_PLL_PC1_BIAS_CTLM_RST_MASK	0x00000040
2690*4882a593Smuzhiyun #define PMU15_PLL_PC1_BIAS_CTLM_RST_SHIFT	6
2691*4882a593Smuzhiyun #define PMU15_PLL_PC1_BIAS_SS_DIVR_MASK		0x0001FF80
2692*4882a593Smuzhiyun #define PMU15_PLL_PC1_BIAS_SS_DIVR_SHIFT	7
2693*4882a593Smuzhiyun #define PMU15_PLL_PC1_BIAS_SS_RSTVAL_MASK	0x03FE0000
2694*4882a593Smuzhiyun #define PMU15_PLL_PC1_BIAS_SS_RSTVAL_SHIFT	17
2695*4882a593Smuzhiyun #define PMU15_PLL_PC1_BIAS_INTG_BW_MASK		0x0C000000
2696*4882a593Smuzhiyun #define PMU15_PLL_PC1_BIAS_INTG_BW_SHIFT	26
2697*4882a593Smuzhiyun #define PMU15_PLL_PC1_BIAS_INTG_BYP_MASK	0x10000000
2698*4882a593Smuzhiyun #define PMU15_PLL_PC1_BIAS_INTG_BYP_SHIFT	28
2699*4882a593Smuzhiyun #define PMU15_PLL_PC1_OPENLP_EN_MASK		0x40000000
2700*4882a593Smuzhiyun #define PMU15_PLL_PC1_OPENLP_EN_SHIFT		30
2701*4882a593Smuzhiyun 
2702*4882a593Smuzhiyun #define PMU15_PLL_PLLCTL2			2
2703*4882a593Smuzhiyun #define PMU15_PLL_PC2_CTEN_MASK			0x00000001
2704*4882a593Smuzhiyun #define PMU15_PLL_PC2_CTEN_SHIFT		0
2705*4882a593Smuzhiyun 
2706*4882a593Smuzhiyun #define PMU15_PLL_PLLCTL3			3
2707*4882a593Smuzhiyun #define PMU15_PLL_PC3_DITHER_EN_MASK		0x00000001
2708*4882a593Smuzhiyun #define PMU15_PLL_PC3_DITHER_EN_SHIFT		0
2709*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_MASK		0xFE000000
2710*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_SHIFT		25
2711*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_DIV2EN_MASK	0x01
2712*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_DIV2EN_SHIFT	0
2713*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_CH0EN_MASK	0x02
2714*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_CH0EN_SHIFT	1
2715*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_CH1EN_MASK	0x04
2716*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_CH1EN_SHIFT	2
2717*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_CH0SEL_MASK	0x18
2718*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_CH0SEL_SHIFT	3
2719*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_CH1SEL_MASK	0x60
2720*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_CH1SEL_SHIFT	5
2721*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_CHSEL_OUTP_DIV1	0
2722*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_CHSEL_OUTP_DIV2	1
2723*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_CHSEL_OUTP_DIV3	2
2724*4882a593Smuzhiyun #define PMU15_PLL_PC3_DCOCTLSP_CHSEL_OUTP_DIV5	3
2725*4882a593Smuzhiyun 
2726*4882a593Smuzhiyun #define PMU15_PLL_PLLCTL4			4
2727*4882a593Smuzhiyun #define PMU15_PLL_PC4_FLLCLK1_DIV_MASK		0x00000007
2728*4882a593Smuzhiyun #define PMU15_PLL_PC4_FLLCLK1_DIV_SHIFT		0
2729*4882a593Smuzhiyun #define PMU15_PLL_PC4_FLLCLK2_DIV_MASK		0x00000038
2730*4882a593Smuzhiyun #define PMU15_PLL_PC4_FLLCLK2_DIV_SHIFT		3
2731*4882a593Smuzhiyun #define PMU15_PLL_PC4_FLLCLK3_DIV_MASK		0x000001C0
2732*4882a593Smuzhiyun #define PMU15_PLL_PC4_FLLCLK3_DIV_SHIFT		6
2733*4882a593Smuzhiyun #define PMU15_PLL_PC4_DBGMODE_MASK		0x00000E00
2734*4882a593Smuzhiyun #define PMU15_PLL_PC4_DBGMODE_SHIFT		9
2735*4882a593Smuzhiyun #define PMU15_PLL_PC4_FLL480_CTLSP_LK_MASK	0x00001000
2736*4882a593Smuzhiyun #define PMU15_PLL_PC4_FLL480_CTLSP_LK_SHIFT	12
2737*4882a593Smuzhiyun #define PMU15_PLL_PC4_FLL480_CTLSP_MASK		0x000FE000
2738*4882a593Smuzhiyun #define PMU15_PLL_PC4_FLL480_CTLSP_SHIFT	13
2739*4882a593Smuzhiyun #define PMU15_PLL_PC4_DINPOL_MASK		0x00100000
2740*4882a593Smuzhiyun #define PMU15_PLL_PC4_DINPOL_SHIFT		20
2741*4882a593Smuzhiyun #define PMU15_PLL_PC4_CLKOUT_PD_MASK		0x00200000
2742*4882a593Smuzhiyun #define PMU15_PLL_PC4_CLKOUT_PD_SHIFT		21
2743*4882a593Smuzhiyun #define PMU15_PLL_PC4_CLKDIV2_PD_MASK		0x00400000
2744*4882a593Smuzhiyun #define PMU15_PLL_PC4_CLKDIV2_PD_SHIFT		22
2745*4882a593Smuzhiyun #define PMU15_PLL_PC4_CLKDIV4_PD_MASK		0x00800000
2746*4882a593Smuzhiyun #define PMU15_PLL_PC4_CLKDIV4_PD_SHIFT		23
2747*4882a593Smuzhiyun #define PMU15_PLL_PC4_CLKDIV8_PD_MASK		0x01000000
2748*4882a593Smuzhiyun #define PMU15_PLL_PC4_CLKDIV8_PD_SHIFT		24
2749*4882a593Smuzhiyun #define PMU15_PLL_PC4_CLKDIV16_PD_MASK		0x02000000
2750*4882a593Smuzhiyun #define PMU15_PLL_PC4_CLKDIV16_PD_SHIFT		25
2751*4882a593Smuzhiyun #define PMU15_PLL_PC4_TEST_EN_MASK		0x04000000
2752*4882a593Smuzhiyun #define PMU15_PLL_PC4_TEST_EN_SHIFT		26
2753*4882a593Smuzhiyun 
2754*4882a593Smuzhiyun #define PMU15_PLL_PLLCTL5			5
2755*4882a593Smuzhiyun #define PMU15_PLL_PC5_FREQTGT_MASK		0x000FFFFF
2756*4882a593Smuzhiyun #define PMU15_PLL_PC5_FREQTGT_SHIFT		0
2757*4882a593Smuzhiyun #define PMU15_PLL_PC5_DCOCTLSP_MASK		0x07F00000
2758*4882a593Smuzhiyun #define PMU15_PLL_PC5_DCOCTLSP_SHIFT		20
2759*4882a593Smuzhiyun #define PMU15_PLL_PC5_PRESCALE_MASK		0x18000000
2760*4882a593Smuzhiyun #define PMU15_PLL_PC5_PRESCALE_SHIFT		27
2761*4882a593Smuzhiyun 
2762*4882a593Smuzhiyun #define PMU15_PLL_PLLCTL6		6
2763*4882a593Smuzhiyun #define PMU15_PLL_PC6_FREQTGT_MASK	0x000FFFFF
2764*4882a593Smuzhiyun #define PMU15_PLL_PC6_FREQTGT_SHIFT	0
2765*4882a593Smuzhiyun #define PMU15_PLL_PC6_DCOCTLSP_MASK	0x07F00000
2766*4882a593Smuzhiyun #define PMU15_PLL_PC6_DCOCTLSP_SHIFT	20
2767*4882a593Smuzhiyun #define PMU15_PLL_PC6_PRESCALE_MASK	0x18000000
2768*4882a593Smuzhiyun #define PMU15_PLL_PC6_PRESCALE_SHIFT	27
2769*4882a593Smuzhiyun 
2770*4882a593Smuzhiyun #define PMU15_FREQTGT_480_DEFAULT	0x19AB1
2771*4882a593Smuzhiyun #define PMU15_FREQTGT_492_DEFAULT	0x1A4F5
2772*4882a593Smuzhiyun #define PMU15_ARM_96MHZ			96000000	/**< 96 Mhz */
2773*4882a593Smuzhiyun #define PMU15_ARM_98MHZ			98400000	/**< 98.4 Mhz */
2774*4882a593Smuzhiyun #define PMU15_ARM_97MHZ			97000000	/**< 97 Mhz */
2775*4882a593Smuzhiyun 
2776*4882a593Smuzhiyun #define PMU17_PLLCTL2_NDIVTYPE_MASK		0x00000070
2777*4882a593Smuzhiyun #define PMU17_PLLCTL2_NDIVTYPE_SHIFT		4
2778*4882a593Smuzhiyun 
2779*4882a593Smuzhiyun #define PMU17_PLLCTL2_NDIV_MODE_INT		0
2780*4882a593Smuzhiyun #define PMU17_PLLCTL2_NDIV_MODE_INT1B8		1
2781*4882a593Smuzhiyun #define PMU17_PLLCTL2_NDIV_MODE_MASH111		2
2782*4882a593Smuzhiyun #define PMU17_PLLCTL2_NDIV_MODE_MASH111B8	3
2783*4882a593Smuzhiyun 
2784*4882a593Smuzhiyun #define PMU17_PLLCTL0_BBPLL_PWRDWN		0
2785*4882a593Smuzhiyun #define PMU17_PLLCTL0_BBPLL_DRST		3
2786*4882a593Smuzhiyun #define PMU17_PLLCTL0_BBPLL_DISBL_CLK		8
2787*4882a593Smuzhiyun 
2788*4882a593Smuzhiyun /* PLL usage in 4716/47162 */
2789*4882a593Smuzhiyun #define	PMU4716_MAINPLL_PLL0		12
2790*4882a593Smuzhiyun 
2791*4882a593Smuzhiyun /* PLL Usages for 4368 */
2792*4882a593Smuzhiyun #define PMU4368_P1DIV_LO_SHIFT			0
2793*4882a593Smuzhiyun #define PMU4368_P1DIV_HI_SHIFT			2
2794*4882a593Smuzhiyun 
2795*4882a593Smuzhiyun #define PMU4368_PLL1_PC4_P1DIV_MASK		0xC0000000
2796*4882a593Smuzhiyun #define PMU4368_PLL1_PC4_P1DIV_SHIFT		30
2797*4882a593Smuzhiyun #define PMU4368_PLL1_PC5_P1DIV_MASK		0x00000003
2798*4882a593Smuzhiyun #define PMU4368_PLL1_PC5_P1DIV_SHIFT		0
2799*4882a593Smuzhiyun #define PMU4368_PLL1_PC5_NDIV_INT_MASK		0x00000ffc
2800*4882a593Smuzhiyun #define PMU4368_PLL1_PC5_NDIV_INT_SHIFT		2
2801*4882a593Smuzhiyun #define PMU4368_PLL1_PC5_NDIV_FRAC_MASK		0xfffff000
2802*4882a593Smuzhiyun #define PMU4368_PLL1_PC5_NDIV_FRAC_SHIFT	12
2803*4882a593Smuzhiyun 
2804*4882a593Smuzhiyun /* PLL usage in 4369 */
2805*4882a593Smuzhiyun #define PMU4369_PLL0_PC2_PDIV_MASK		0x000f0000
2806*4882a593Smuzhiyun #define PMU4369_PLL0_PC2_PDIV_SHIFT		16
2807*4882a593Smuzhiyun #define PMU4369_PLL0_PC2_NDIV_INT_MASK		0x3ff00000
2808*4882a593Smuzhiyun #define PMU4369_PLL0_PC2_NDIV_INT_SHIFT		20
2809*4882a593Smuzhiyun #define PMU4369_PLL0_PC3_NDIV_FRAC_MASK		0x000fffff
2810*4882a593Smuzhiyun #define PMU4369_PLL0_PC3_NDIV_FRAC_SHIFT	0
2811*4882a593Smuzhiyun #define PMU4369_PLL1_PC5_P1DIV_MASK		0xc0000000
2812*4882a593Smuzhiyun #define PMU4369_PLL1_PC5_P1DIV_SHIFT		30
2813*4882a593Smuzhiyun #define PMU4369_PLL1_PC6_P1DIV_MASK		0x00000003
2814*4882a593Smuzhiyun #define PMU4369_PLL1_PC6_P1DIV_SHIFT		0
2815*4882a593Smuzhiyun #define PMU4369_PLL1_PC6_NDIV_INT_MASK		0x00000ffc
2816*4882a593Smuzhiyun #define PMU4369_PLL1_PC6_NDIV_INT_SHIFT		2
2817*4882a593Smuzhiyun #define PMU4369_PLL1_PC6_NDIV_FRAC_MASK		0xfffff000
2818*4882a593Smuzhiyun #define PMU4369_PLL1_PC6_NDIV_FRAC_SHIFT	12
2819*4882a593Smuzhiyun 
2820*4882a593Smuzhiyun #define PMU4369_P1DIV_LO_SHIFT		0
2821*4882a593Smuzhiyun #define PMU4369_P1DIV_HI_SHIFT		2
2822*4882a593Smuzhiyun 
2823*4882a593Smuzhiyun #define PMU4369_PLL6VAL_P1DIV			4
2824*4882a593Smuzhiyun #define PMU4369_PLL6VAL_P1DIV_BIT3_2		1
2825*4882a593Smuzhiyun #define PMU4369_PLL6VAL_PRE_SCALE		(1 << 17)
2826*4882a593Smuzhiyun #define PMU4369_PLL6VAL_POST_SCALE		(1 << 3)
2827*4882a593Smuzhiyun 
2828*4882a593Smuzhiyun /* PLL usage in 4378
2829*4882a593Smuzhiyun * Temporay setting, update is needed.
2830*4882a593Smuzhiyun */
2831*4882a593Smuzhiyun #define PMU4378_PLL0_PC2_P1DIV_MASK		0x000f0000
2832*4882a593Smuzhiyun #define PMU4378_PLL0_PC2_P1DIV_SHIFT		16
2833*4882a593Smuzhiyun #define PMU4378_PLL0_PC2_NDIV_INT_MASK		0x3ff00000
2834*4882a593Smuzhiyun #define PMU4378_PLL0_PC2_NDIV_INT_SHIFT		20
2835*4882a593Smuzhiyun 
2836*4882a593Smuzhiyun /* PLL usage in 4387 */
2837*4882a593Smuzhiyun #define PMU4387_PLL0_PC1_ICH2_MDIV_SHIFT	18
2838*4882a593Smuzhiyun #define PMU4387_PLL0_PC1_ICH2_MDIV_MASK		0x07FC0000
2839*4882a593Smuzhiyun #define PMU4387_PLL0_PC2_ICH3_MDIV_MASK		0x000001ff
2840*4882a593Smuzhiyun 
2841*4882a593Smuzhiyun /* PLL usage in 4388 */
2842*4882a593Smuzhiyun #define PMU4388_APLL_NDIV_P			0x154u
2843*4882a593Smuzhiyun #define PMU4388_APLL_NDIV_Q			0x1ffu
2844*4882a593Smuzhiyun #define PMU4388_APLL_PDIV			0x3u
2845*4882a593Smuzhiyun #define PMU4388_ARMPLL_I_NDIV_INT_MASK		0x01ff8000u
2846*4882a593Smuzhiyun #define PMU4388_ARMPLL_I_NDIV_INT_SHIFT		15u
2847*4882a593Smuzhiyun 
2848*4882a593Smuzhiyun /* PLL usage in 4389 */
2849*4882a593Smuzhiyun #define PMU4389_APLL_NDIV_P			0x154u
2850*4882a593Smuzhiyun #define PMU4389_APLL_NDIV_Q			0x1ffu
2851*4882a593Smuzhiyun #define PMU4389_APLL_PDIV			0x3u
2852*4882a593Smuzhiyun #define PMU4389_ARMPLL_I_NDIV_INT_MASK		0x01ff8000u
2853*4882a593Smuzhiyun #define PMU4389_ARMPLL_I_NDIV_INT_SHIFT		15u
2854*4882a593Smuzhiyun 
2855*4882a593Smuzhiyun /* 5357 Chip specific ChipControl register bits */
2856*4882a593Smuzhiyun #define CCTRL5357_EXTPA                 (1<<14) /* extPA in ChipControl 1, bit 14 */
2857*4882a593Smuzhiyun #define CCTRL5357_ANT_MUX_2o3		(1<<15) /* 2o3 in ChipControl 1, bit 15 */
2858*4882a593Smuzhiyun #define CCTRL5357_NFLASH		(1<<16) /* Nandflash in ChipControl 1, bit 16 */
2859*4882a593Smuzhiyun /* 43217 Chip specific ChipControl register bits */
2860*4882a593Smuzhiyun #define CCTRL43217_EXTPA_C0             (1<<13) /* core0 extPA in ChipControl 1, bit 13 */
2861*4882a593Smuzhiyun #define CCTRL43217_EXTPA_C1             (1<<8)  /* core1 extPA in ChipControl 1, bit 8 */
2862*4882a593Smuzhiyun 
2863*4882a593Smuzhiyun #define PMU1_PLL0_CHIPCTL0		0
2864*4882a593Smuzhiyun #define PMU1_PLL0_CHIPCTL1		1
2865*4882a593Smuzhiyun #define PMU1_PLL0_CHIPCTL2		2
2866*4882a593Smuzhiyun 
2867*4882a593Smuzhiyun #define SOCDEVRAM_BP_ADDR		0x1E000000
2868*4882a593Smuzhiyun #define SOCDEVRAM_ARM_ADDR		0x00800000
2869*4882a593Smuzhiyun 
2870*4882a593Smuzhiyun #define PMU_VREG0_I_SR_CNTL_EN_SHIFT		0
2871*4882a593Smuzhiyun #define PMU_VREG0_DISABLE_PULLD_BT_SHIFT	2
2872*4882a593Smuzhiyun #define PMU_VREG0_DISABLE_PULLD_WL_SHIFT	3
2873*4882a593Smuzhiyun #define PMU_VREG0_CBUCKFSW_ADJ_SHIFT		7
2874*4882a593Smuzhiyun #define PMU_VREG0_CBUCKFSW_ADJ_MASK			0x1F
2875*4882a593Smuzhiyun #define PMU_VREG0_RAMP_SEL_SHIFT			13
2876*4882a593Smuzhiyun #define PMU_VREG0_RAMP_SEL_MASK				0x7
2877*4882a593Smuzhiyun #define PMU_VREG0_VFB_RSEL_SHIFT			17
2878*4882a593Smuzhiyun #define PMU_VREG0_VFB_RSEL_MASK				3
2879*4882a593Smuzhiyun 
2880*4882a593Smuzhiyun #define PMU_VREG4_ADDR			4
2881*4882a593Smuzhiyun 
2882*4882a593Smuzhiyun #define PMU_VREG4_CLDO_PWM_SHIFT	4
2883*4882a593Smuzhiyun #define PMU_VREG4_CLDO_PWM_MASK		0x7
2884*4882a593Smuzhiyun 
2885*4882a593Smuzhiyun #define PMU_VREG4_LPLDO1_SHIFT		15
2886*4882a593Smuzhiyun #define PMU_VREG4_LPLDO1_MASK		0x7
2887*4882a593Smuzhiyun #define PMU_VREG4_LPLDO1_1p20V		0
2888*4882a593Smuzhiyun #define PMU_VREG4_LPLDO1_1p15V		1
2889*4882a593Smuzhiyun #define PMU_VREG4_LPLDO1_1p10V		2
2890*4882a593Smuzhiyun #define PMU_VREG4_LPLDO1_1p25V		3
2891*4882a593Smuzhiyun #define PMU_VREG4_LPLDO1_1p05V		4
2892*4882a593Smuzhiyun #define PMU_VREG4_LPLDO1_1p00V		5
2893*4882a593Smuzhiyun #define PMU_VREG4_LPLDO1_0p95V		6
2894*4882a593Smuzhiyun #define PMU_VREG4_LPLDO1_0p90V		7
2895*4882a593Smuzhiyun 
2896*4882a593Smuzhiyun #define PMU_VREG4_LPLDO2_LVM_SHIFT	18
2897*4882a593Smuzhiyun #define PMU_VREG4_LPLDO2_LVM_MASK	0x7
2898*4882a593Smuzhiyun #define PMU_VREG4_LPLDO2_HVM_SHIFT	21
2899*4882a593Smuzhiyun #define PMU_VREG4_LPLDO2_HVM_MASK	0x7
2900*4882a593Smuzhiyun #define PMU_VREG4_LPLDO2_LVM_HVM_MASK	0x3f
2901*4882a593Smuzhiyun #define PMU_VREG4_LPLDO2_1p00V		0
2902*4882a593Smuzhiyun #define PMU_VREG4_LPLDO2_1p15V		1
2903*4882a593Smuzhiyun #define PMU_VREG4_LPLDO2_1p20V		2
2904*4882a593Smuzhiyun #define PMU_VREG4_LPLDO2_1p10V		3
2905*4882a593Smuzhiyun #define PMU_VREG4_LPLDO2_0p90V		4	/**< 4 - 7 is 0.90V */
2906*4882a593Smuzhiyun 
2907*4882a593Smuzhiyun #define PMU_VREG4_HSICLDO_BYPASS_SHIFT	27
2908*4882a593Smuzhiyun #define PMU_VREG4_HSICLDO_BYPASS_MASK	0x1
2909*4882a593Smuzhiyun 
2910*4882a593Smuzhiyun #define PMU_VREG5_ADDR			5
2911*4882a593Smuzhiyun #define PMU_VREG5_HSICAVDD_PD_SHIFT	6
2912*4882a593Smuzhiyun #define PMU_VREG5_HSICAVDD_PD_MASK	0x1
2913*4882a593Smuzhiyun #define PMU_VREG5_HSICDVDD_PD_SHIFT	11
2914*4882a593Smuzhiyun #define PMU_VREG5_HSICDVDD_PD_MASK	0x1
2915*4882a593Smuzhiyun 
2916*4882a593Smuzhiyun /* 43228 chipstatus  reg bits */
2917*4882a593Smuzhiyun #define	CST43228_OTP_PRESENT		0x2
2918*4882a593Smuzhiyun 
2919*4882a593Smuzhiyun /* 4360 Chip specific ChipControl register bits */
2920*4882a593Smuzhiyun /* 43602 uses these ChipControl definitions as well */
2921*4882a593Smuzhiyun #define CCTRL4360_I2C_MODE			(1 << 0)
2922*4882a593Smuzhiyun #define CCTRL4360_UART_MODE			(1 << 1)
2923*4882a593Smuzhiyun #define CCTRL4360_SECI_MODE			(1 << 2)
2924*4882a593Smuzhiyun #define CCTRL4360_BTSWCTRL_MODE			(1 << 3)
2925*4882a593Smuzhiyun #define CCTRL4360_DISCRETE_FEMCTRL_MODE		(1 << 4)
2926*4882a593Smuzhiyun #define CCTRL4360_DIGITAL_PACTRL_MODE		(1 << 5)
2927*4882a593Smuzhiyun #define CCTRL4360_BTSWCTRL_AND_DIGPA_PRESENT	(1 << 6)
2928*4882a593Smuzhiyun #define CCTRL4360_EXTRA_GPIO_MODE		(1 << 7)
2929*4882a593Smuzhiyun #define CCTRL4360_EXTRA_FEMCTRL_MODE		(1 << 8)
2930*4882a593Smuzhiyun #define CCTRL4360_BT_LGCY_MODE			(1 << 9)
2931*4882a593Smuzhiyun #define CCTRL4360_CORE2FEMCTRL4_ON		(1 << 21)
2932*4882a593Smuzhiyun #define CCTRL4360_SECI_ON_GPIO01		(1 << 24)
2933*4882a593Smuzhiyun 
2934*4882a593Smuzhiyun /* 4360 Chip specific Regulator Control register bits */
2935*4882a593Smuzhiyun #define RCTRL4360_RFLDO_PWR_DOWN		(1 << 1)
2936*4882a593Smuzhiyun 
2937*4882a593Smuzhiyun /* 4360 PMU resources and chip status bits */
2938*4882a593Smuzhiyun #define RES4360_REGULATOR          0
2939*4882a593Smuzhiyun #define RES4360_ILP_AVAIL          1
2940*4882a593Smuzhiyun #define RES4360_ILP_REQ            2
2941*4882a593Smuzhiyun #define RES4360_XTAL_LDO_PU        3
2942*4882a593Smuzhiyun #define RES4360_XTAL_PU            4
2943*4882a593Smuzhiyun #define RES4360_ALP_AVAIL          5
2944*4882a593Smuzhiyun #define RES4360_BBPLLPWRSW_PU      6
2945*4882a593Smuzhiyun #define RES4360_HT_AVAIL           7
2946*4882a593Smuzhiyun #define RES4360_OTP_PU             8
2947*4882a593Smuzhiyun #define RES4360_AVB_PLL_PWRSW_PU   9
2948*4882a593Smuzhiyun #define RES4360_PCIE_TL_CLK_AVAIL  10
2949*4882a593Smuzhiyun 
2950*4882a593Smuzhiyun #define CST4360_XTAL_40MZ                  0x00000001
2951*4882a593Smuzhiyun #define CST4360_SFLASH                     0x00000002
2952*4882a593Smuzhiyun #define CST4360_SPROM_PRESENT              0x00000004
2953*4882a593Smuzhiyun #define CST4360_SFLASH_TYPE                0x00000004
2954*4882a593Smuzhiyun #define CST4360_OTP_ENABLED                0x00000008
2955*4882a593Smuzhiyun #define CST4360_REMAP_ROM                  0x00000010
2956*4882a593Smuzhiyun #define CST4360_RSRC_INIT_MODE_MASK        0x00000060
2957*4882a593Smuzhiyun #define CST4360_RSRC_INIT_MODE_SHIFT       5
2958*4882a593Smuzhiyun #define CST4360_ILP_DIVEN                  0x00000080
2959*4882a593Smuzhiyun #define CST4360_MODE_USB                   0x00000100
2960*4882a593Smuzhiyun #define CST4360_SPROM_SIZE_MASK            0x00000600
2961*4882a593Smuzhiyun #define CST4360_SPROM_SIZE_SHIFT           9
2962*4882a593Smuzhiyun #define CST4360_BBPLL_LOCK                 0x00000800
2963*4882a593Smuzhiyun #define CST4360_AVBBPLL_LOCK               0x00001000
2964*4882a593Smuzhiyun #define CST4360_USBBBPLL_LOCK              0x00002000
2965*4882a593Smuzhiyun #define CST4360_RSRC_INIT_MODE(cs)	((cs & CST4360_RSRC_INIT_MODE_MASK) >> \
2966*4882a593Smuzhiyun 						CST4360_RSRC_INIT_MODE_SHIFT)
2967*4882a593Smuzhiyun 
2968*4882a593Smuzhiyun #define CCTRL_4360_UART_SEL		0x2
2969*4882a593Smuzhiyun 
2970*4882a593Smuzhiyun #define CST4360_RSRC_INIT_MODE(cs)	((cs & CST4360_RSRC_INIT_MODE_MASK) >> \
2971*4882a593Smuzhiyun 						CST4360_RSRC_INIT_MODE_SHIFT)
2972*4882a593Smuzhiyun 
2973*4882a593Smuzhiyun #define PMU4360_CC1_GPIO7_OVRD          (1<<23) /* GPIO7 override */
2974*4882a593Smuzhiyun 
2975*4882a593Smuzhiyun /* 43602 PMU resources based on pmu_params.xls version v0.95 */
2976*4882a593Smuzhiyun #define RES43602_LPLDO_PU		0
2977*4882a593Smuzhiyun #define RES43602_REGULATOR		1
2978*4882a593Smuzhiyun #define RES43602_PMU_SLEEP		2
2979*4882a593Smuzhiyun #define RES43602_RSVD_3			3
2980*4882a593Smuzhiyun #define RES43602_XTALLDO_PU		4
2981*4882a593Smuzhiyun #define RES43602_SERDES_PU		5
2982*4882a593Smuzhiyun #define RES43602_BBPLL_PWRSW_PU		6
2983*4882a593Smuzhiyun #define RES43602_SR_CLK_START		7
2984*4882a593Smuzhiyun #define RES43602_SR_PHY_PWRSW		8
2985*4882a593Smuzhiyun #define RES43602_SR_SUBCORE_PWRSW	9
2986*4882a593Smuzhiyun #define RES43602_XTAL_PU		10
2987*4882a593Smuzhiyun #define	RES43602_PERST_OVR		11
2988*4882a593Smuzhiyun #define RES43602_SR_CLK_STABLE		12
2989*4882a593Smuzhiyun #define RES43602_SR_SAVE_RESTORE	13
2990*4882a593Smuzhiyun #define RES43602_SR_SLEEP		14
2991*4882a593Smuzhiyun #define RES43602_LQ_START		15
2992*4882a593Smuzhiyun #define RES43602_LQ_AVAIL		16
2993*4882a593Smuzhiyun #define RES43602_WL_CORE_RDY		17
2994*4882a593Smuzhiyun #define RES43602_ILP_REQ		18
2995*4882a593Smuzhiyun #define RES43602_ALP_AVAIL		19
2996*4882a593Smuzhiyun #define RES43602_RADIO_PU		20
2997*4882a593Smuzhiyun #define RES43602_RFLDO_PU		21
2998*4882a593Smuzhiyun #define RES43602_HT_START		22
2999*4882a593Smuzhiyun #define RES43602_HT_AVAIL		23
3000*4882a593Smuzhiyun #define RES43602_MACPHY_CLKAVAIL	24
3001*4882a593Smuzhiyun #define RES43602_PARLDO_PU		25
3002*4882a593Smuzhiyun #define RES43602_RSVD_26		26
3003*4882a593Smuzhiyun 
3004*4882a593Smuzhiyun /* 43602 chip status bits */
3005*4882a593Smuzhiyun #define CST43602_SPROM_PRESENT             (1<<1)
3006*4882a593Smuzhiyun #define CST43602_SPROM_SIZE                (1<<10) /* 0 = 16K, 1 = 4K */
3007*4882a593Smuzhiyun #define CST43602_BBPLL_LOCK                (1<<11)
3008*4882a593Smuzhiyun #define CST43602_RF_LDO_OUT_OK             (1<<15) /* RF LDO output OK */
3009*4882a593Smuzhiyun 
3010*4882a593Smuzhiyun #define PMU43602_CC1_GPIO12_OVRD           (1<<28) /* GPIO12 override */
3011*4882a593Smuzhiyun 
3012*4882a593Smuzhiyun #define PMU43602_CC2_PCIE_CLKREQ_L_WAKE_EN (1<<1)  /* creates gated_pcie_wake, pmu_wakeup logic */
3013*4882a593Smuzhiyun #define PMU43602_CC2_PCIE_PERST_L_WAKE_EN  (1<<2)  /* creates gated_pcie_wake, pmu_wakeup logic */
3014*4882a593Smuzhiyun #define PMU43602_CC2_ENABLE_L2REFCLKPAD_PWRDWN (1<<3)
3015*4882a593Smuzhiyun #define PMU43602_CC2_PMU_WAKE_ALP_AVAIL_EN (1<<5)  /* enable pmu_wakeup to request for ALP_AVAIL */
3016*4882a593Smuzhiyun #define PMU43602_CC2_PERST_L_EXTEND_EN     (1<<9)  /* extend perst_l until rsc PERST_OVR comes up */
3017*4882a593Smuzhiyun #define PMU43602_CC2_FORCE_EXT_LPO         (1<<19) /* 1=ext LPO clock is the final LPO clock */
3018*4882a593Smuzhiyun #define PMU43602_CC2_XTAL32_SEL            (1<<30) /* 0=ext_clock, 1=xtal */
3019*4882a593Smuzhiyun 
3020*4882a593Smuzhiyun #define CC_SR1_43602_SR_ASM_ADDR	(0x0)
3021*4882a593Smuzhiyun 
3022*4882a593Smuzhiyun /* PLL CTL register values for open loop, used during S/R operation */
3023*4882a593Smuzhiyun #define PMU43602_PLL_CTL6_VAL		0x68000528
3024*4882a593Smuzhiyun #define PMU43602_PLL_CTL7_VAL		0x6
3025*4882a593Smuzhiyun 
3026*4882a593Smuzhiyun #define PMU43602_CC3_ARMCR4_DBG_CLK	(1 << 29)
3027*4882a593Smuzhiyun 
3028*4882a593Smuzhiyun #define CC_SR0_43602_SR_ENG_EN_MASK		0x1
3029*4882a593Smuzhiyun #define CC_SR0_43602_SR_ENG_EN_SHIFT             0
3030*4882a593Smuzhiyun 
3031*4882a593Smuzhiyun /* GCI function sel values */
3032*4882a593Smuzhiyun #define CC_FNSEL_HWDEF		(0u)
3033*4882a593Smuzhiyun #define CC_FNSEL_SAMEASPIN	(1u)
3034*4882a593Smuzhiyun #define CC_FNSEL_GPIO0		(2u)
3035*4882a593Smuzhiyun #define CC_FNSEL_GPIO1		(3u)
3036*4882a593Smuzhiyun #define CC_FNSEL_GCI0		(4u)
3037*4882a593Smuzhiyun #define CC_FNSEL_GCI1		(5u)
3038*4882a593Smuzhiyun #define CC_FNSEL_UART		(6u)
3039*4882a593Smuzhiyun #define CC_FNSEL_SFLASH		(7u)
3040*4882a593Smuzhiyun #define CC_FNSEL_SPROM		(8u)
3041*4882a593Smuzhiyun #define CC_FNSEL_MISC0		(9u)
3042*4882a593Smuzhiyun #define CC_FNSEL_MISC1		(10u)
3043*4882a593Smuzhiyun #define CC_FNSEL_MISC2		(11u)
3044*4882a593Smuzhiyun #define CC_FNSEL_IND		(12u)
3045*4882a593Smuzhiyun #define CC_FNSEL_PDN		(13u)
3046*4882a593Smuzhiyun #define CC_FNSEL_PUP		(14u)
3047*4882a593Smuzhiyun #define CC_FNSEL_TRI		(15u)
3048*4882a593Smuzhiyun 
3049*4882a593Smuzhiyun /* 4387 GCI function sel values */
3050*4882a593Smuzhiyun #define CC4387_FNSEL_FUART		(3u)
3051*4882a593Smuzhiyun #define CC4387_FNSEL_DBG_UART		(6u)
3052*4882a593Smuzhiyun #define CC4387_FNSEL_SPI		(7u)
3053*4882a593Smuzhiyun 
3054*4882a593Smuzhiyun /* Indices of PMU voltage regulator registers */
3055*4882a593Smuzhiyun #define PMU_VREG_0	(0u)
3056*4882a593Smuzhiyun #define PMU_VREG_1	(1u)
3057*4882a593Smuzhiyun #define PMU_VREG_2	(2u)
3058*4882a593Smuzhiyun #define PMU_VREG_3	(3u)
3059*4882a593Smuzhiyun #define PMU_VREG_4	(4u)
3060*4882a593Smuzhiyun #define PMU_VREG_5	(5u)
3061*4882a593Smuzhiyun #define PMU_VREG_6	(6u)
3062*4882a593Smuzhiyun #define PMU_VREG_7	(7u)
3063*4882a593Smuzhiyun #define PMU_VREG_8	(8u)
3064*4882a593Smuzhiyun #define PMU_VREG_9	(9u)
3065*4882a593Smuzhiyun #define PMU_VREG_10	(10u)
3066*4882a593Smuzhiyun #define PMU_VREG_11	(11u)
3067*4882a593Smuzhiyun #define PMU_VREG_12	(12u)
3068*4882a593Smuzhiyun #define PMU_VREG_13	(13u)
3069*4882a593Smuzhiyun #define PMU_VREG_14	(14u)
3070*4882a593Smuzhiyun #define PMU_VREG_15	(15u)
3071*4882a593Smuzhiyun #define PMU_VREG_16	(16u)
3072*4882a593Smuzhiyun 
3073*4882a593Smuzhiyun /* 43012 Chipcommon ChipStatus bits */
3074*4882a593Smuzhiyun #define CST43012_FLL_LOCK	(1 << 13)
3075*4882a593Smuzhiyun /* 43012 resources - End */
3076*4882a593Smuzhiyun 
3077*4882a593Smuzhiyun /* 43012 related Cbuck modes */
3078*4882a593Smuzhiyun #define PMU_43012_VREG8_DYNAMIC_CBUCK_MODE0 0x00001c03
3079*4882a593Smuzhiyun #define PMU_43012_VREG9_DYNAMIC_CBUCK_MODE0 0x00492490
3080*4882a593Smuzhiyun #define PMU_43012_VREG8_DYNAMIC_CBUCK_MODE1 0x00001c03
3081*4882a593Smuzhiyun #define PMU_43012_VREG9_DYNAMIC_CBUCK_MODE1 0x00490410
3082*4882a593Smuzhiyun 
3083*4882a593Smuzhiyun /* 43012 related dynamic cbuck mode mask */
3084*4882a593Smuzhiyun #define PMU_43012_VREG8_DYNAMIC_CBUCK_MODE_MASK  0xFFFFFC07
3085*4882a593Smuzhiyun #define PMU_43012_VREG9_DYNAMIC_CBUCK_MODE_MASK  0xFFFFFFFF
3086*4882a593Smuzhiyun 
3087*4882a593Smuzhiyun /* 4369 related VREG masks */
3088*4882a593Smuzhiyun #define PMU_4369_VREG_5_MISCLDO_POWER_UP_MASK		(1u << 11u)
3089*4882a593Smuzhiyun #define PMU_4369_VREG_5_MISCLDO_POWER_UP_SHIFT		11u
3090*4882a593Smuzhiyun #define PMU_4369_VREG_5_LPLDO_POWER_UP_MASK		(1u << 27u)
3091*4882a593Smuzhiyun #define PMU_4369_VREG_5_LPLDO_POWER_UP_SHIFT		27u
3092*4882a593Smuzhiyun #define PMU_4369_VREG_5_LPLDO_OP_VLT_ADJ_CTRL_MASK	BCM_MASK32(23u, 20u)
3093*4882a593Smuzhiyun #define PMU_4369_VREG_5_LPLDO_OP_VLT_ADJ_CTRL_SHIFT	20u
3094*4882a593Smuzhiyun #define PMU_4369_VREG_5_MEMLPLDO_OP_VLT_ADJ_CTRL_MASK	BCM_MASK32(31, 28)
3095*4882a593Smuzhiyun #define PMU_4369_VREG_5_MEMLPLDO_OP_VLT_ADJ_CTRL_SHIFT	28u
3096*4882a593Smuzhiyun 
3097*4882a593Smuzhiyun #define PMU_4369_VREG_6_MEMLPLDO_POWER_UP_MASK		(1u << 3u)
3098*4882a593Smuzhiyun #define PMU_4369_VREG_6_MEMLPLDO_POWER_UP_SHIFT		3u
3099*4882a593Smuzhiyun 
3100*4882a593Smuzhiyun #define PMU_4369_VREG_7_PMU_FORCE_HP_MODE_MASK		(1u << 27u)
3101*4882a593Smuzhiyun #define PMU_4369_VREG_7_PMU_FORCE_HP_MODE_SHIFT		27u
3102*4882a593Smuzhiyun #define PMU_4369_VREG_7_WL_PMU_LP_MODE_MASK		(1u << 28u)
3103*4882a593Smuzhiyun #define PMU_4369_VREG_7_WL_PMU_LP_MODE_SHIFT		28u
3104*4882a593Smuzhiyun #define PMU_4369_VREG_7_WL_PMU_LV_MODE_MASK		(1u << 29u)
3105*4882a593Smuzhiyun #define PMU_4369_VREG_7_WL_PMU_LV_MODE_SHIFT		29u
3106*4882a593Smuzhiyun 
3107*4882a593Smuzhiyun #define PMU_4369_VREG8_ASR_OVADJ_LPPFM_MASK		BCM_MASK32(4, 0)
3108*4882a593Smuzhiyun #define PMU_4369_VREG8_ASR_OVADJ_LPPFM_SHIFT		0u
3109*4882a593Smuzhiyun 
3110*4882a593Smuzhiyun #define PMU_4369_VREG13_RSRC_EN0_ASR_MASK		BCM_MASK32(9, 9)
3111*4882a593Smuzhiyun #define PMU_4369_VREG13_RSRC_EN0_ASR_SHIFT		9u
3112*4882a593Smuzhiyun #define PMU_4369_VREG13_RSRC_EN1_ASR_MASK		BCM_MASK32(10, 10)
3113*4882a593Smuzhiyun #define PMU_4369_VREG13_RSRC_EN1_ASR_SHIFT		10u
3114*4882a593Smuzhiyun #define PMU_4369_VREG13_RSRC_EN2_ASR_MASK		BCM_MASK32(11, 11)
3115*4882a593Smuzhiyun #define PMU_4369_VREG13_RSRC_EN2_ASR_SHIFT		11u
3116*4882a593Smuzhiyun 
3117*4882a593Smuzhiyun #define PMU_4369_VREG14_RSRC_EN_CSR_MASK0_MASK		(1u << 23u)
3118*4882a593Smuzhiyun #define PMU_4369_VREG14_RSRC_EN_CSR_MASK0_SHIFT		23u
3119*4882a593Smuzhiyun 
3120*4882a593Smuzhiyun #define PMU_4369_VREG16_RSRC0_CBUCK_MODE_MASK		BCM_MASK32(2, 0)
3121*4882a593Smuzhiyun #define PMU_4369_VREG16_RSRC0_CBUCK_MODE_SHIFT		0u
3122*4882a593Smuzhiyun #define PMU_4369_VREG16_RSRC0_ABUCK_MODE_MASK		BCM_MASK32(17, 15)
3123*4882a593Smuzhiyun #define PMU_4369_VREG16_RSRC0_ABUCK_MODE_SHIFT		15u
3124*4882a593Smuzhiyun #define PMU_4369_VREG16_RSRC1_ABUCK_MODE_MASK		BCM_MASK32(20, 18)
3125*4882a593Smuzhiyun #define PMU_4369_VREG16_RSRC1_ABUCK_MODE_SHIFT		18u
3126*4882a593Smuzhiyun #define PMU_4369_VREG16_RSRC2_ABUCK_MODE_MASK		BCM_MASK32(23, 21)
3127*4882a593Smuzhiyun #define PMU_4369_VREG16_RSRC2_ABUCK_MODE_SHIFT		21u
3128*4882a593Smuzhiyun 
3129*4882a593Smuzhiyun /* 4362 related VREG masks */
3130*4882a593Smuzhiyun #define PMU_4362_VREG_5_MISCLDO_POWER_UP_MASK		(1u << 11u)
3131*4882a593Smuzhiyun #define PMU_4362_VREG_5_MISCLDO_POWER_UP_SHIFT		(11u)
3132*4882a593Smuzhiyun #define PMU_4362_VREG_5_LPLDO_POWER_UP_MASK		(1u << 27u)
3133*4882a593Smuzhiyun #define PMU_4362_VREG_5_LPLDO_POWER_UP_SHIFT		(27u)
3134*4882a593Smuzhiyun #define PMU_4362_VREG_5_MEMLPLDO_OP_VLT_ADJ_CTRL_MASK	BCM_MASK32(31, 28)
3135*4882a593Smuzhiyun #define PMU_4362_VREG_5_MEMLPLDO_OP_VLT_ADJ_CTRL_SHIFT	(28u)
3136*4882a593Smuzhiyun #define PMU_4362_VREG_6_MEMLPLDO_POWER_UP_MASK		(1u << 3u)
3137*4882a593Smuzhiyun #define PMU_4362_VREG_6_MEMLPLDO_POWER_UP_SHIFT		(3u)
3138*4882a593Smuzhiyun 
3139*4882a593Smuzhiyun #define PMU_4362_VREG_7_PMU_FORCE_HP_MODE_MASK		(1u << 27u)
3140*4882a593Smuzhiyun #define PMU_4362_VREG_7_PMU_FORCE_HP_MODE_SHIFT		(27u)
3141*4882a593Smuzhiyun #define PMU_4362_VREG_7_WL_PMU_LP_MODE_MASK		(1u << 28u)
3142*4882a593Smuzhiyun #define PMU_4362_VREG_7_WL_PMU_LP_MODE_SHIFT		(28u)
3143*4882a593Smuzhiyun #define PMU_4362_VREG_7_WL_PMU_LV_MODE_MASK		(1u << 29u)
3144*4882a593Smuzhiyun #define PMU_4362_VREG_7_WL_PMU_LV_MODE_SHIFT		(29u)
3145*4882a593Smuzhiyun 
3146*4882a593Smuzhiyun #define PMU_4362_VREG8_ASR_OVADJ_LPPFM_MASK		BCM_MASK32(4, 0)
3147*4882a593Smuzhiyun #define PMU_4362_VREG8_ASR_OVADJ_LPPFM_SHIFT		(0u)
3148*4882a593Smuzhiyun 
3149*4882a593Smuzhiyun #define PMU_4362_VREG8_ASR_OVADJ_PFM_MASK		BCM_MASK32(9, 5)
3150*4882a593Smuzhiyun #define PMU_4362_VREG8_ASR_OVADJ_PFM_SHIFT		(5u)
3151*4882a593Smuzhiyun 
3152*4882a593Smuzhiyun #define PMU_4362_VREG8_ASR_OVADJ_PWM_MASK		BCM_MASK32(14, 10)
3153*4882a593Smuzhiyun #define PMU_4362_VREG8_ASR_OVADJ_PWM_SHIFT		(10u)
3154*4882a593Smuzhiyun 
3155*4882a593Smuzhiyun #define PMU_4362_VREG13_RSRC_EN0_ASR_MASK		BCM_MASK32(9, 9)
3156*4882a593Smuzhiyun #define PMU_4362_VREG13_RSRC_EN0_ASR_SHIFT		9u
3157*4882a593Smuzhiyun #define PMU_4362_VREG13_RSRC_EN1_ASR_MASK		BCM_MASK32(10, 10)
3158*4882a593Smuzhiyun #define PMU_4362_VREG13_RSRC_EN1_ASR_SHIFT		10u
3159*4882a593Smuzhiyun #define PMU_4362_VREG13_RSRC_EN2_ASR_MASK		BCM_MASK32(11, 11)
3160*4882a593Smuzhiyun #define PMU_4362_VREG13_RSRC_EN2_ASR_SHIFT		11u
3161*4882a593Smuzhiyun 
3162*4882a593Smuzhiyun #define PMU_4362_VREG14_RSRC_EN_CSR_MASK0_MASK		(1u << 23u)
3163*4882a593Smuzhiyun #define PMU_4362_VREG14_RSRC_EN_CSR_MASK0_SHIFT		(23u)
3164*4882a593Smuzhiyun 
3165*4882a593Smuzhiyun #define PMU_4362_VREG16_RSRC0_CBUCK_MODE_MASK		BCM_MASK32(2, 0)
3166*4882a593Smuzhiyun #define PMU_4362_VREG16_RSRC0_CBUCK_MODE_SHIFT		(0u)
3167*4882a593Smuzhiyun #define PMU_4362_VREG16_RSRC0_ABUCK_MODE_MASK		BCM_MASK32(17, 15)
3168*4882a593Smuzhiyun #define PMU_4362_VREG16_RSRC0_ABUCK_MODE_SHIFT		(15u)
3169*4882a593Smuzhiyun #define PMU_4362_VREG16_RSRC1_ABUCK_MODE_MASK		BCM_MASK32(20, 18)
3170*4882a593Smuzhiyun #define PMU_4362_VREG16_RSRC1_ABUCK_MODE_SHIFT		(18u)
3171*4882a593Smuzhiyun #define PMU_4362_VREG16_RSRC2_ABUCK_MODE_MASK		BCM_MASK32(23, 21)
3172*4882a593Smuzhiyun #define PMU_4362_VREG16_RSRC2_ABUCK_MODE_SHIFT		21u
3173*4882a593Smuzhiyun 
3174*4882a593Smuzhiyun #define VREG0_4378_CSR_VOLT_ADJ_PWM_MASK		0x00001F00u
3175*4882a593Smuzhiyun #define VREG0_4378_CSR_VOLT_ADJ_PWM_SHIFT		8u
3176*4882a593Smuzhiyun #define VREG0_4378_CSR_VOLT_ADJ_PFM_MASK		0x0003E000u
3177*4882a593Smuzhiyun #define VREG0_4378_CSR_VOLT_ADJ_PFM_SHIFT		13u
3178*4882a593Smuzhiyun #define VREG0_4378_CSR_VOLT_ADJ_LP_PFM_MASK		0x007C0000u
3179*4882a593Smuzhiyun #define VREG0_4378_CSR_VOLT_ADJ_LP_PFM_SHIFT		18u
3180*4882a593Smuzhiyun #define VREG0_4378_CSR_OUT_VOLT_TRIM_ADJ_MASK		0x07800000u
3181*4882a593Smuzhiyun #define VREG0_4378_CSR_OUT_VOLT_TRIM_ADJ_SHIFT		23u
3182*4882a593Smuzhiyun 
3183*4882a593Smuzhiyun #define PMU_4387_VREG1_CSR_OVERI_DIS_MASK		(1u << 22u)
3184*4882a593Smuzhiyun #define PMU_4387_VREG6_WL_PMU_LV_MODE_MASK		(0x00000002u)
3185*4882a593Smuzhiyun #define PMU_4387_VREG6_MEMLDO_PU_MASK			(0x00000008u)
3186*4882a593Smuzhiyun #define PMU_4387_VREG8_ASR_OVERI_DIS_MASK		(1u << 7u)
3187*4882a593Smuzhiyun 
3188*4882a593Smuzhiyun #define PMU_4388_VREG6_WL_PMU_LV_MODE_SHIFT		(1u)
3189*4882a593Smuzhiyun #define PMU_4388_VREG6_WL_PMU_LV_MODE_MASK		(1u << PMU_4388_VREG6_WL_PMU_LV_MODE_SHIFT)
3190*4882a593Smuzhiyun #define PMU_4388_VREG6_MEMLDO_PU_SHIFT			(3u)
3191*4882a593Smuzhiyun #define PMU_4388_VREG6_MEMLDO_PU_MASK			(1u << PMU_4388_VREG6_MEMLDO_PU_SHIFT)
3192*4882a593Smuzhiyun 
3193*4882a593Smuzhiyun #define PMU_4389_VREG6_WL_PMU_LV_MODE_SHIFT		(1u)
3194*4882a593Smuzhiyun #define PMU_4389_VREG6_WL_PMU_LV_MODE_MASK		(1u << PMU_4389_VREG6_WL_PMU_LV_MODE_SHIFT)
3195*4882a593Smuzhiyun #define PMU_4389_VREG6_MEMLDO_PU_SHIFT			(3u)
3196*4882a593Smuzhiyun #define PMU_4389_VREG6_MEMLDO_PU_MASK			(1u << PMU_4389_VREG6_MEMLDO_PU_SHIFT)
3197*4882a593Smuzhiyun 
3198*4882a593Smuzhiyun #define PMU_VREG13_ASR_OVADJ_PWM_MASK			(0x001F0000u)
3199*4882a593Smuzhiyun #define PMU_VREG13_ASR_OVADJ_PWM_SHIFT			(16u)
3200*4882a593Smuzhiyun 
3201*4882a593Smuzhiyun #define PMU_VREG14_RSRC_EN_ASR_PWM_PFM_MASK		(1u << 18u)
3202*4882a593Smuzhiyun #define PMU_VREG14_RSRC_EN_ASR_PWM_PFM_SHIFT		(18u)
3203*4882a593Smuzhiyun 
3204*4882a593Smuzhiyun #define CSR_VOLT_ADJ_PWM_4378				(0x17u)
3205*4882a593Smuzhiyun #define CSR_VOLT_ADJ_PFM_4378				(0x17u)
3206*4882a593Smuzhiyun #define CSR_VOLT_ADJ_LP_PFM_4378			(0x17u)
3207*4882a593Smuzhiyun #define CSR_OUT_VOLT_TRIM_ADJ_4378			(0xEu)
3208*4882a593Smuzhiyun 
3209*4882a593Smuzhiyun #ifdef WL_INITVALS
3210*4882a593Smuzhiyun #define ABUCK_VOLT_SW_DEFAULT_4387			(wliv_pmu_abuck_volt) /* 1.00V */
3211*4882a593Smuzhiyun #define CBUCK_VOLT_SW_DEFAULT_4387			(wliv_pmu_cbuck_volt) /* 0.68V */
3212*4882a593Smuzhiyun #define CBUCK_VOLT_NON_LVM				(wliv_pmu_cbuck_volt_non_lvm) /* 0.76V */
3213*4882a593Smuzhiyun #else
3214*4882a593Smuzhiyun #define ABUCK_VOLT_SW_DEFAULT_4387			(0x1Fu) /* 1.00V */
3215*4882a593Smuzhiyun #define CBUCK_VOLT_SW_DEFAULT_4387			(0xFu)  /* 0.68V */
3216*4882a593Smuzhiyun #define CBUCK_VOLT_NON_LVM				(0x13u) /* 0.76V */
3217*4882a593Smuzhiyun #endif
3218*4882a593Smuzhiyun 
3219*4882a593Smuzhiyun #define CC_GCI1_REG					(0x1)
3220*4882a593Smuzhiyun 
3221*4882a593Smuzhiyun #define FORCE_CLK_ON                                                    1
3222*4882a593Smuzhiyun #define FORCE_CLK_OFF                                                   0
3223*4882a593Smuzhiyun 
3224*4882a593Smuzhiyun #define PMU1_PLL0_SWITCH_MACCLOCK_120MHZ			(0)
3225*4882a593Smuzhiyun #define PMU1_PLL0_SWITCH_MACCLOCK_160MHZ			(1)
3226*4882a593Smuzhiyun #define PMU1_PLL0_PC1_M2DIV_VALUE_120MHZ			8
3227*4882a593Smuzhiyun #define PMU1_PLL0_PC1_M2DIV_VALUE_160MHZ			6
3228*4882a593Smuzhiyun 
3229*4882a593Smuzhiyun /* 4369 Related */
3230*4882a593Smuzhiyun 
3231*4882a593Smuzhiyun /*
3232*4882a593Smuzhiyun  * PMU VREG Definitions:
3233*4882a593Smuzhiyun  *   http://confluence.broadcom.com/display/WLAN/BCM4369+PMU+Vreg+Control+Register
3234*4882a593Smuzhiyun  */
3235*4882a593Smuzhiyun /* PMU VREG4 */
3236*4882a593Smuzhiyun #define PMU_28NM_VREG4_WL_LDO_CNTL_EN				(0x1 << 10)
3237*4882a593Smuzhiyun 
3238*4882a593Smuzhiyun /* PMU VREG6 */
3239*4882a593Smuzhiyun #define PMU_28NM_VREG6_BTLDO3P3_PU				(0x1 << 12)
3240*4882a593Smuzhiyun #define PMU_4387_VREG6_BTLDO3P3_PU				(0x1 << 8)
3241*4882a593Smuzhiyun 
3242*4882a593Smuzhiyun /* PMU resources */
3243*4882a593Smuzhiyun #define RES4347_XTAL_PU			6
3244*4882a593Smuzhiyun #define RES4347_CORE_RDY_DIG		17
3245*4882a593Smuzhiyun #define RES4347_CORE_RDY_AUX		18
3246*4882a593Smuzhiyun #define RES4347_CORE_RDY_MAIN		22
3247*4882a593Smuzhiyun 
3248*4882a593Smuzhiyun /* 4369 PMU Resources */
3249*4882a593Smuzhiyun #define RES4369_DUMMY			0
3250*4882a593Smuzhiyun #define RES4369_ABUCK			1
3251*4882a593Smuzhiyun #define RES4369_PMU_SLEEP		2
3252*4882a593Smuzhiyun #define RES4369_MISCLDO			3
3253*4882a593Smuzhiyun #define RES4369_LDO3P3			4
3254*4882a593Smuzhiyun #define RES4369_FAST_LPO_AVAIL		5
3255*4882a593Smuzhiyun #define RES4369_XTAL_PU			6
3256*4882a593Smuzhiyun #define RES4369_XTAL_STABLE		7
3257*4882a593Smuzhiyun #define RES4369_PWRSW_DIG		8
3258*4882a593Smuzhiyun #define RES4369_SR_DIG			9
3259*4882a593Smuzhiyun #define RES4369_SLEEP_DIG		10
3260*4882a593Smuzhiyun #define RES4369_PWRSW_AUX		11
3261*4882a593Smuzhiyun #define RES4369_SR_AUX			12
3262*4882a593Smuzhiyun #define RES4369_SLEEP_AUX		13
3263*4882a593Smuzhiyun #define RES4369_PWRSW_MAIN		14
3264*4882a593Smuzhiyun #define RES4369_SR_MAIN			15
3265*4882a593Smuzhiyun #define RES4369_SLEEP_MAIN		16
3266*4882a593Smuzhiyun #define RES4369_DIG_CORE_RDY		17
3267*4882a593Smuzhiyun #define RES4369_CORE_RDY_AUX		18
3268*4882a593Smuzhiyun #define RES4369_ALP_AVAIL		19
3269*4882a593Smuzhiyun #define RES4369_RADIO_AUX_PU		20
3270*4882a593Smuzhiyun #define RES4369_MINIPMU_AUX_PU		21
3271*4882a593Smuzhiyun #define RES4369_CORE_RDY_MAIN		22
3272*4882a593Smuzhiyun #define RES4369_RADIO_MAIN_PU		23
3273*4882a593Smuzhiyun #define RES4369_MINIPMU_MAIN_PU		24
3274*4882a593Smuzhiyun #define RES4369_PCIE_EP_PU		25
3275*4882a593Smuzhiyun #define RES4369_COLD_START_WAIT		26
3276*4882a593Smuzhiyun #define RES4369_ARMHTAVAIL		27
3277*4882a593Smuzhiyun #define RES4369_HT_AVAIL		28
3278*4882a593Smuzhiyun #define RES4369_MACPHY_AUX_CLK_AVAIL	29
3279*4882a593Smuzhiyun #define RES4369_MACPHY_MAIN_CLK_AVAIL	30
3280*4882a593Smuzhiyun 
3281*4882a593Smuzhiyun /*
3282*4882a593Smuzhiyun * 4378 PMU Resources
3283*4882a593Smuzhiyun */
3284*4882a593Smuzhiyun #define RES4378_DUMMY			0
3285*4882a593Smuzhiyun #define RES4378_ABUCK			1
3286*4882a593Smuzhiyun #define RES4378_PMU_SLEEP		2
3287*4882a593Smuzhiyun #define RES4378_MISC_LDO		3
3288*4882a593Smuzhiyun #define RES4378_LDO3P3_PU		4
3289*4882a593Smuzhiyun #define RES4378_FAST_LPO_AVAIL		5
3290*4882a593Smuzhiyun #define RES4378_XTAL_PU		6
3291*4882a593Smuzhiyun #define RES4378_XTAL_STABLE		7
3292*4882a593Smuzhiyun #define RES4378_PWRSW_DIG		8
3293*4882a593Smuzhiyun #define RES4378_SR_DIG			9
3294*4882a593Smuzhiyun #define RES4378_SLEEP_DIG		10
3295*4882a593Smuzhiyun #define RES4378_PWRSW_AUX		11
3296*4882a593Smuzhiyun #define RES4378_SR_AUX			12
3297*4882a593Smuzhiyun #define RES4378_SLEEP_AUX		13
3298*4882a593Smuzhiyun #define RES4378_PWRSW_MAIN		14
3299*4882a593Smuzhiyun #define RES4378_SR_MAIN		15
3300*4882a593Smuzhiyun #define RES4378_SLEEP_MAIN		16
3301*4882a593Smuzhiyun #define RES4378_CORE_RDY_DIG		17
3302*4882a593Smuzhiyun #define RES4378_CORE_RDY_AUX		18
3303*4882a593Smuzhiyun #define RES4378_ALP_AVAIL		19
3304*4882a593Smuzhiyun #define RES4378_RADIO_AUX_PU		20
3305*4882a593Smuzhiyun #define RES4378_MINIPMU_AUX_PU		21
3306*4882a593Smuzhiyun #define RES4378_CORE_RDY_MAIN		22
3307*4882a593Smuzhiyun #define RES4378_RADIO_MAIN_PU		23
3308*4882a593Smuzhiyun #define RES4378_MINIPMU_MAIN_PU	24
3309*4882a593Smuzhiyun #define RES4378_CORE_RDY_CB		25
3310*4882a593Smuzhiyun #define RES4378_PWRSW_CB		26
3311*4882a593Smuzhiyun #define RES4378_ARMHTAVAIL		27
3312*4882a593Smuzhiyun #define RES4378_HT_AVAIL		28
3313*4882a593Smuzhiyun #define RES4378_MACPHY_AUX_CLK_AVAIL	29
3314*4882a593Smuzhiyun #define RES4378_MACPHY_MAIN_CLK_AVAIL	30
3315*4882a593Smuzhiyun #define RES4378_RESERVED_31		31
3316*4882a593Smuzhiyun 
3317*4882a593Smuzhiyun /*
3318*4882a593Smuzhiyun * 4387 PMU Resources
3319*4882a593Smuzhiyun */
3320*4882a593Smuzhiyun #define RES4387_DUMMY			0
3321*4882a593Smuzhiyun #define RES4387_RESERVED_1		1
3322*4882a593Smuzhiyun #define RES4387_FAST_LPO_AVAIL		1	/* C0 */
3323*4882a593Smuzhiyun #define RES4387_PMU_SLEEP		2
3324*4882a593Smuzhiyun #define RES4387_PMU_LP			2	/* C0 */
3325*4882a593Smuzhiyun #define RES4387_MISC_LDO		3
3326*4882a593Smuzhiyun #define RES4387_RESERVED_4		4
3327*4882a593Smuzhiyun #define RES4387_SERDES_AFE_RET		4	/* C0 */
3328*4882a593Smuzhiyun #define RES4387_XTAL_HQ			5
3329*4882a593Smuzhiyun #define RES4387_XTAL_PU			6
3330*4882a593Smuzhiyun #define RES4387_XTAL_STABLE		7
3331*4882a593Smuzhiyun #define RES4387_PWRSW_DIG		8
3332*4882a593Smuzhiyun #define RES4387_CORE_RDY_BTMAIN		9
3333*4882a593Smuzhiyun #define RES4387_CORE_RDY_BTSC		10
3334*4882a593Smuzhiyun #define RES4387_PWRSW_AUX		11
3335*4882a593Smuzhiyun #define RES4387_PWRSW_SCAN		12
3336*4882a593Smuzhiyun #define RES4387_CORE_RDY_SCAN		13
3337*4882a593Smuzhiyun #define RES4387_PWRSW_MAIN		14
3338*4882a593Smuzhiyun #define RES4387_RESERVED_15		15
3339*4882a593Smuzhiyun #define RES4387_XTAL_PM_CLK		15	/* C0 */
3340*4882a593Smuzhiyun #define RES4387_RESERVED_16		16
3341*4882a593Smuzhiyun #define RES4387_CORE_RDY_DIG		17
3342*4882a593Smuzhiyun #define RES4387_CORE_RDY_AUX		18
3343*4882a593Smuzhiyun #define RES4387_ALP_AVAIL		19
3344*4882a593Smuzhiyun #define RES4387_RADIO_PU_AUX		20
3345*4882a593Smuzhiyun #define RES4387_RADIO_PU_SCAN		21
3346*4882a593Smuzhiyun #define RES4387_CORE_RDY_MAIN		22
3347*4882a593Smuzhiyun #define RES4387_RADIO_PU_MAIN		23
3348*4882a593Smuzhiyun #define RES4387_MACPHY_CLK_SCAN		24
3349*4882a593Smuzhiyun #define RES4387_CORE_RDY_CB		25
3350*4882a593Smuzhiyun #define RES4387_PWRSW_CB		26
3351*4882a593Smuzhiyun #define RES4387_ARMCLK_AVAIL		27
3352*4882a593Smuzhiyun #define RES4387_HT_AVAIL		28
3353*4882a593Smuzhiyun #define RES4387_MACPHY_CLK_AUX		29
3354*4882a593Smuzhiyun #define RES4387_MACPHY_CLK_MAIN		30
3355*4882a593Smuzhiyun #define RES4387_RESERVED_31		31
3356*4882a593Smuzhiyun 
3357*4882a593Smuzhiyun /* 4388 PMU Resources */
3358*4882a593Smuzhiyun #define RES4388_DUMMY			0u
3359*4882a593Smuzhiyun #define RES4388_FAST_LPO_AVAIL		1u
3360*4882a593Smuzhiyun #define RES4388_PMU_LP			2u
3361*4882a593Smuzhiyun #define RES4388_MISC_LDO		3u
3362*4882a593Smuzhiyun #define RES4388_SERDES_AFE_RET		4u
3363*4882a593Smuzhiyun #define RES4388_XTAL_HQ			5u
3364*4882a593Smuzhiyun #define RES4388_XTAL_PU			6u
3365*4882a593Smuzhiyun #define RES4388_XTAL_STABLE		7u
3366*4882a593Smuzhiyun #define RES4388_PWRSW_DIG		8u
3367*4882a593Smuzhiyun #define RES4388_BTMC_TOP_RDY		9u
3368*4882a593Smuzhiyun #define RES4388_BTSC_TOP_RDY		10u
3369*4882a593Smuzhiyun #define RES4388_PWRSW_AUX		11u
3370*4882a593Smuzhiyun #define RES4388_PWRSW_SCAN		12u
3371*4882a593Smuzhiyun #define RES4388_CORE_RDY_SCAN		13u
3372*4882a593Smuzhiyun #define RES4388_PWRSW_MAIN		14u
3373*4882a593Smuzhiyun #define RES4388_RESERVED_15		15u
3374*4882a593Smuzhiyun #define RES4388_RESERVED_16		16u
3375*4882a593Smuzhiyun #define RES4388_CORE_RDY_DIG		17u
3376*4882a593Smuzhiyun #define RES4388_CORE_RDY_AUX		18u
3377*4882a593Smuzhiyun #define RES4388_ALP_AVAIL		19u
3378*4882a593Smuzhiyun #define RES4388_RADIO_PU_AUX		20u
3379*4882a593Smuzhiyun #define RES4388_RADIO_PU_SCAN		21u
3380*4882a593Smuzhiyun #define RES4388_CORE_RDY_MAIN		22u
3381*4882a593Smuzhiyun #define RES4388_RADIO_PU_MAIN		23u
3382*4882a593Smuzhiyun #define RES4388_MACPHY_CLK_SCAN		24u
3383*4882a593Smuzhiyun #define RES4388_CORE_RDY_CB		25u
3384*4882a593Smuzhiyun #define RES4388_PWRSW_CB		26u
3385*4882a593Smuzhiyun #define RES4388_ARMCLKAVAIL		27u
3386*4882a593Smuzhiyun #define RES4388_HT_AVAIL		28u
3387*4882a593Smuzhiyun #define RES4388_MACPHY_CLK_AUX		29u
3388*4882a593Smuzhiyun #define RES4388_MACPHY_CLK_MAIN		30u
3389*4882a593Smuzhiyun #define RES4388_RESERVED_31		31u
3390*4882a593Smuzhiyun 
3391*4882a593Smuzhiyun /* 4389 PMU Resources */
3392*4882a593Smuzhiyun #define RES4389_DUMMY			0u
3393*4882a593Smuzhiyun #define RES4389_FAST_LPO_AVAIL		1u
3394*4882a593Smuzhiyun #define RES4389_PMU_LP			2u
3395*4882a593Smuzhiyun #define RES4389_MISC_LDO		3u
3396*4882a593Smuzhiyun #define RES4389_SERDES_AFE_RET		4u
3397*4882a593Smuzhiyun #define RES4389_XTAL_HQ			5u
3398*4882a593Smuzhiyun #define RES4389_XTAL_PU			6u
3399*4882a593Smuzhiyun #define RES4389_XTAL_STABLE		7u
3400*4882a593Smuzhiyun #define RES4389_PWRSW_DIG		8u
3401*4882a593Smuzhiyun #define RES4389_BTMC_TOP_RDY		9u
3402*4882a593Smuzhiyun #define RES4389_BTSC_TOP_RDY		10u
3403*4882a593Smuzhiyun #define RES4389_PWRSW_AUX		11u
3404*4882a593Smuzhiyun #define RES4389_PWRSW_SCAN		12u
3405*4882a593Smuzhiyun #define RES4389_CORE_RDY_SCAN		13u
3406*4882a593Smuzhiyun #define RES4389_PWRSW_MAIN		14u
3407*4882a593Smuzhiyun #define RES4389_RESERVED_15		15u
3408*4882a593Smuzhiyun #define RES4389_RESERVED_16		16u
3409*4882a593Smuzhiyun #define RES4389_CORE_RDY_DIG		17u
3410*4882a593Smuzhiyun #define RES4389_CORE_RDY_AUX		18u
3411*4882a593Smuzhiyun #define RES4389_ALP_AVAIL		19u
3412*4882a593Smuzhiyun #define RES4389_RADIO_PU_AUX		20u
3413*4882a593Smuzhiyun #define RES4389_RADIO_PU_SCAN		21u
3414*4882a593Smuzhiyun #define RES4389_CORE_RDY_MAIN		22u
3415*4882a593Smuzhiyun #define RES4389_RADIO_PU_MAIN		23u
3416*4882a593Smuzhiyun #define RES4389_MACPHY_CLK_SCAN		24u
3417*4882a593Smuzhiyun #define RES4389_CORE_RDY_CB		25u
3418*4882a593Smuzhiyun #define RES4389_PWRSW_CB		26u
3419*4882a593Smuzhiyun #define RES4389_ARMCLKAVAIL		27u
3420*4882a593Smuzhiyun #define RES4389_HT_AVAIL		28u
3421*4882a593Smuzhiyun #define RES4389_MACPHY_CLK_AUX		29u
3422*4882a593Smuzhiyun #define RES4389_MACPHY_CLK_MAIN		30u
3423*4882a593Smuzhiyun #define RES4389_RESERVED_31		31u
3424*4882a593Smuzhiyun 
3425*4882a593Smuzhiyun /* 4397 PMU Resources */
3426*4882a593Smuzhiyun #define RES4397_DUMMY			0u
3427*4882a593Smuzhiyun #define RES4397_FAST_LPO_AVAIL		1u
3428*4882a593Smuzhiyun #define RES4397_PMU_LP			2u
3429*4882a593Smuzhiyun #define RES4397_MISC_LDO		3u
3430*4882a593Smuzhiyun #define RES4397_SERDES_AFE_RET		4u
3431*4882a593Smuzhiyun #define RES4397_XTAL_HQ			5u
3432*4882a593Smuzhiyun #define RES4397_XTAL_PU			6u
3433*4882a593Smuzhiyun #define RES4397_XTAL_STABLE		7u
3434*4882a593Smuzhiyun #define RES4397_PWRSW_DIG		8u
3435*4882a593Smuzhiyun #define RES4397_BTMC_TOP_RDY		9u
3436*4882a593Smuzhiyun #define RES4397_BTSC_TOP_RDY		10u
3437*4882a593Smuzhiyun #define RES4397_PWRSW_AUX		11u
3438*4882a593Smuzhiyun #define RES4397_PWRSW_SCAN		12u
3439*4882a593Smuzhiyun #define RES4397_CORE_RDY_SCAN		13u
3440*4882a593Smuzhiyun #define RES4397_PWRSW_MAIN		14u
3441*4882a593Smuzhiyun #define RES4397_XTAL_PM_CLK		15u
3442*4882a593Smuzhiyun #define RES4397_PWRSW_DRR2		16u
3443*4882a593Smuzhiyun #define RES4397_CORE_RDY_DIG		17u
3444*4882a593Smuzhiyun #define RES4397_CORE_RDY_AUX		18u
3445*4882a593Smuzhiyun #define RES4397_ALP_AVAIL		19u
3446*4882a593Smuzhiyun #define RES4397_RADIO_PU_AUX		20u
3447*4882a593Smuzhiyun #define RES4397_RADIO_PU_SCAN		21u
3448*4882a593Smuzhiyun #define RES4397_CORE_RDY_MAIN		22u
3449*4882a593Smuzhiyun #define RES4397_RADIO_PU_MAIN		23u
3450*4882a593Smuzhiyun #define RES4397_MACPHY_CLK_SCAN		24u
3451*4882a593Smuzhiyun #define RES4397_CORE_RDY_CB		25u
3452*4882a593Smuzhiyun #define RES4397_PWRSW_CB		26u
3453*4882a593Smuzhiyun #define RES4397_ARMCLKAVAIL		27u
3454*4882a593Smuzhiyun #define RES4397_HT_AVAIL		28u
3455*4882a593Smuzhiyun #define RES4397_MACPHY_CLK_AUX		29u
3456*4882a593Smuzhiyun #define RES4397_MACPHY_CLK_MAIN		30u
3457*4882a593Smuzhiyun #define RES4397_RESERVED_31		31u
3458*4882a593Smuzhiyun 
3459*4882a593Smuzhiyun /* 0: BToverPCIe, 1: BToverUART */
3460*4882a593Smuzhiyun #define CST4378_CHIPMODE_BTOU(cs)	(((cs) & (1 << 6)) != 0)
3461*4882a593Smuzhiyun #define CST4378_CHIPMODE_BTOP(cs)	(((cs) & (1 << 6)) == 0)
3462*4882a593Smuzhiyun #define CST4378_SPROM_PRESENT		0x00000010
3463*4882a593Smuzhiyun 
3464*4882a593Smuzhiyun #define CST4387_SFLASH_PRESENT		0x00000010U
3465*4882a593Smuzhiyun 
3466*4882a593Smuzhiyun #define CST4387_CHIPMODE_BTOU(cs)	(((cs) & (1 << 6)) != 0)
3467*4882a593Smuzhiyun #define CST4387_CHIPMODE_BTOP(cs)	(((cs) & (1 << 6)) == 0)
3468*4882a593Smuzhiyun #define CST4387_SPROM_PRESENT		0x00000010
3469*4882a593Smuzhiyun 
3470*4882a593Smuzhiyun /* GCI chip status */
3471*4882a593Smuzhiyun #define GCI_CS_4369_FLL1MHZ_LOCK_MASK	(1 << 1)
3472*4882a593Smuzhiyun #define GCI_CS_4387_FLL1MHZ_LOCK_MASK	(1 << 1)
3473*4882a593Smuzhiyun 
3474*4882a593Smuzhiyun #define GCI_CS_4387_FLL1MHZ_DAC_OUT_SHIFT	(16u)
3475*4882a593Smuzhiyun #define GCI_CS_4387_FLL1MHZ_DAC_OUT_MASK	(0x00ff0000u)
3476*4882a593Smuzhiyun #define GCI_CS_4389_FLL1MHZ_DAC_OUT_SHIFT	(16u)
3477*4882a593Smuzhiyun #define GCI_CS_4389_FLL1MHZ_DAC_OUT_MASK	(0x00ff0000u)
3478*4882a593Smuzhiyun 
3479*4882a593Smuzhiyun /* GCI chip control registers */
3480*4882a593Smuzhiyun #define GCI_CC7_AAON_BYPASS_PWRSW_SEL          13
3481*4882a593Smuzhiyun #define GCI_CC7_AAON_BYPASS_PWRSW_SEQ_ON       14
3482*4882a593Smuzhiyun 
3483*4882a593Smuzhiyun /* 4368 GCI chip control registers */
3484*4882a593Smuzhiyun #define GCI_CC7_PRISEL_MASK			(1 << 8 | 1 << 9)
3485*4882a593Smuzhiyun #define GCI_CC12_PRISEL_MASK			(1 << 0 | 1 << 1)
3486*4882a593Smuzhiyun #define GCI_CC12_PRISEL_SHIFT			0
3487*4882a593Smuzhiyun #define GCI_CC12_DMASK_MASK			(0x3ff << 10)
3488*4882a593Smuzhiyun #define GCI_CC16_ANT_SHARE_MASK		(1 << 16 | 1 << 17)
3489*4882a593Smuzhiyun 
3490*4882a593Smuzhiyun #define CC2_4362_SDIO_AOS_WAKEUP_MASK			(1u << 24u)
3491*4882a593Smuzhiyun #define CC2_4362_SDIO_AOS_WAKEUP_SHIFT			24u
3492*4882a593Smuzhiyun 
3493*4882a593Smuzhiyun #define CC2_4378_MAIN_MEMLPLDO_VDDB_OFF_MASK		(1u << 12u)
3494*4882a593Smuzhiyun #define CC2_4378_MAIN_MEMLPLDO_VDDB_OFF_SHIFT		12u
3495*4882a593Smuzhiyun #define CC2_4378_AUX_MEMLPLDO_VDDB_OFF_MASK		(1u << 13u)
3496*4882a593Smuzhiyun #define CC2_4378_AUX_MEMLPLDO_VDDB_OFF_SHIFT		13u
3497*4882a593Smuzhiyun #define CC2_4378_MAIN_VDDRET_ON_MASK			(1u << 15u)
3498*4882a593Smuzhiyun #define CC2_4378_MAIN_VDDRET_ON_SHIFT			15u
3499*4882a593Smuzhiyun #define CC2_4378_AUX_VDDRET_ON_MASK			(1u << 16u)
3500*4882a593Smuzhiyun #define CC2_4378_AUX_VDDRET_ON_SHIFT			16u
3501*4882a593Smuzhiyun #define CC2_4378_GCI2WAKE_MASK				(1u << 31u)
3502*4882a593Smuzhiyun #define CC2_4378_GCI2WAKE_SHIFT				31u
3503*4882a593Smuzhiyun #define CC2_4378_SDIO_AOS_WAKEUP_MASK			(1u << 24u)
3504*4882a593Smuzhiyun #define CC2_4378_SDIO_AOS_WAKEUP_SHIFT			24u
3505*4882a593Smuzhiyun #define CC4_4378_LHL_TIMER_SELECT			(1u << 0u)
3506*4882a593Smuzhiyun #define CC6_4378_PWROK_WDT_EN_IN_MASK			(1u << 6u)
3507*4882a593Smuzhiyun #define CC6_4378_PWROK_WDT_EN_IN_SHIFT			6u
3508*4882a593Smuzhiyun #define CC6_4378_SDIO_AOS_CHIP_WAKEUP_MASK		(1u << 24u)
3509*4882a593Smuzhiyun #define CC6_4378_SDIO_AOS_CHIP_WAKEUP_SHIFT		24u
3510*4882a593Smuzhiyun 
3511*4882a593Smuzhiyun #define CC2_4378_USE_WLAN_BP_CLK_ON_REQ_MASK		(1u << 15u)
3512*4882a593Smuzhiyun #define CC2_4378_USE_WLAN_BP_CLK_ON_REQ_SHIFT		15u
3513*4882a593Smuzhiyun #define CC2_4378_USE_CMN_BP_CLK_ON_REQ_MASK		(1u << 16u)
3514*4882a593Smuzhiyun #define CC2_4378_USE_CMN_BP_CLK_ON_REQ_SHIFT		16u
3515*4882a593Smuzhiyun 
3516*4882a593Smuzhiyun #define CC2_4387_MAIN_MEMLPLDO_VDDB_OFF_MASK		(1u << 12u)
3517*4882a593Smuzhiyun #define CC2_4387_MAIN_MEMLPLDO_VDDB_OFF_SHIFT		12u
3518*4882a593Smuzhiyun #define CC2_4387_AUX_MEMLPLDO_VDDB_OFF_MASK		(1u << 13u)
3519*4882a593Smuzhiyun #define CC2_4387_AUX_MEMLPLDO_VDDB_OFF_SHIFT		13u
3520*4882a593Smuzhiyun #define CC2_4387_MAIN_VDDRET_ON_MASK			(1u << 15u)
3521*4882a593Smuzhiyun #define CC2_4387_MAIN_VDDRET_ON_SHIFT			15u
3522*4882a593Smuzhiyun #define CC2_4387_AUX_VDDRET_ON_MASK			(1u << 16u)
3523*4882a593Smuzhiyun #define CC2_4387_AUX_VDDRET_ON_SHIFT			16u
3524*4882a593Smuzhiyun #define CC2_4387_GCI2WAKE_MASK				(1u << 31u)
3525*4882a593Smuzhiyun #define CC2_4387_GCI2WAKE_SHIFT				31u
3526*4882a593Smuzhiyun #define CC2_4387_SDIO_AOS_WAKEUP_MASK			(1u << 24u)
3527*4882a593Smuzhiyun #define CC2_4387_SDIO_AOS_WAKEUP_SHIFT			24u
3528*4882a593Smuzhiyun #define CC4_4387_LHL_TIMER_SELECT			(1u << 0u)
3529*4882a593Smuzhiyun #define CC6_4387_PWROK_WDT_EN_IN_MASK			(1u << 6u)
3530*4882a593Smuzhiyun #define CC6_4387_PWROK_WDT_EN_IN_SHIFT			6u
3531*4882a593Smuzhiyun #define CC6_4387_SDIO_AOS_CHIP_WAKEUP_MASK		(1u << 24u)
3532*4882a593Smuzhiyun #define CC6_4387_SDIO_AOS_CHIP_WAKEUP_SHIFT		24u
3533*4882a593Smuzhiyun 
3534*4882a593Smuzhiyun #define CC2_4387_USE_WLAN_BP_CLK_ON_REQ_MASK		(1u << 15u)
3535*4882a593Smuzhiyun #define CC2_4387_USE_WLAN_BP_CLK_ON_REQ_SHIFT		15u
3536*4882a593Smuzhiyun #define CC2_4387_USE_CMN_BP_CLK_ON_REQ_MASK		(1u << 16u)
3537*4882a593Smuzhiyun #define CC2_4387_USE_CMN_BP_CLK_ON_REQ_SHIFT		16u
3538*4882a593Smuzhiyun 
3539*4882a593Smuzhiyun #define CC2_4388_MAIN_MEMLPLDO_VDDB_OFF_MASK		(1u << 12u)
3540*4882a593Smuzhiyun #define CC2_4388_MAIN_MEMLPLDO_VDDB_OFF_SHIFT		(12u)
3541*4882a593Smuzhiyun #define CC2_4388_AUX_MEMLPLDO_VDDB_OFF_MASK		(1u << 13u)
3542*4882a593Smuzhiyun #define CC2_4388_AUX_MEMLPLDO_VDDB_OFF_SHIFT		(13u)
3543*4882a593Smuzhiyun #define CC2_4388_MAIN_VDDRET_ON_MASK			(1u << 15u)
3544*4882a593Smuzhiyun #define CC2_4388_MAIN_VDDRET_ON_SHIFT			(15u)
3545*4882a593Smuzhiyun #define CC2_4388_AUX_VDDRET_ON_MASK			(1u << 16u)
3546*4882a593Smuzhiyun #define CC2_4388_AUX_VDDRET_ON_SHIFT			(16u)
3547*4882a593Smuzhiyun #define CC2_4388_GCI2WAKE_MASK				(1u << 31u)
3548*4882a593Smuzhiyun #define CC2_4388_GCI2WAKE_SHIFT				(31u)
3549*4882a593Smuzhiyun #define CC2_4388_SDIO_AOS_WAKEUP_MASK			(1u << 24u)
3550*4882a593Smuzhiyun #define CC2_4388_SDIO_AOS_WAKEUP_SHIFT			(24u)
3551*4882a593Smuzhiyun #define CC4_4388_LHL_TIMER_SELECT			(1u << 0u)
3552*4882a593Smuzhiyun #define CC6_4388_PWROK_WDT_EN_IN_MASK			(1u << 6u)
3553*4882a593Smuzhiyun #define CC6_4388_PWROK_WDT_EN_IN_SHIFT			(6u)
3554*4882a593Smuzhiyun #define CC6_4388_SDIO_AOS_CHIP_WAKEUP_MASK		(1u << 24u)
3555*4882a593Smuzhiyun #define CC6_4388_SDIO_AOS_CHIP_WAKEUP_SHIFT		(24u)
3556*4882a593Smuzhiyun 
3557*4882a593Smuzhiyun #define CC2_4388_USE_WLAN_BP_CLK_ON_REQ_MASK		(1u << 15u)
3558*4882a593Smuzhiyun #define CC2_4388_USE_WLAN_BP_CLK_ON_REQ_SHIFT		(15u)
3559*4882a593Smuzhiyun #define CC2_4388_USE_CMN_BP_CLK_ON_REQ_MASK		(1u << 16u)
3560*4882a593Smuzhiyun #define CC2_4388_USE_CMN_BP_CLK_ON_REQ_SHIFT		(16u)
3561*4882a593Smuzhiyun 
3562*4882a593Smuzhiyun #define CC2_4389_MAIN_MEMLPLDO_VDDB_OFF_MASK		(1u << 12u)
3563*4882a593Smuzhiyun #define CC2_4389_MAIN_MEMLPLDO_VDDB_OFF_SHIFT		(12u)
3564*4882a593Smuzhiyun #define CC2_4389_AUX_MEMLPLDO_VDDB_OFF_MASK		(1u << 13u)
3565*4882a593Smuzhiyun #define CC2_4389_AUX_MEMLPLDO_VDDB_OFF_SHIFT		(13u)
3566*4882a593Smuzhiyun #define CC2_4389_MAIN_VDDRET_ON_MASK			(1u << 15u)
3567*4882a593Smuzhiyun #define CC2_4389_MAIN_VDDRET_ON_SHIFT			(15u)
3568*4882a593Smuzhiyun #define CC2_4389_AUX_VDDRET_ON_MASK			(1u << 16u)
3569*4882a593Smuzhiyun #define CC2_4389_AUX_VDDRET_ON_SHIFT			(16u)
3570*4882a593Smuzhiyun #define CC2_4389_GCI2WAKE_MASK				(1u << 31u)
3571*4882a593Smuzhiyun #define CC2_4389_GCI2WAKE_SHIFT				(31u)
3572*4882a593Smuzhiyun #define CC2_4389_SDIO_AOS_WAKEUP_MASK			(1u << 24u)
3573*4882a593Smuzhiyun #define CC2_4389_SDIO_AOS_WAKEUP_SHIFT			(24u)
3574*4882a593Smuzhiyun #define CC4_4389_LHL_TIMER_SELECT			(1u << 0u)
3575*4882a593Smuzhiyun #define CC6_4389_PWROK_WDT_EN_IN_MASK			(1u << 6u)
3576*4882a593Smuzhiyun #define CC6_4389_PWROK_WDT_EN_IN_SHIFT			(6u)
3577*4882a593Smuzhiyun #define CC6_4389_SDIO_AOS_CHIP_WAKEUP_MASK		(1u << 24u)
3578*4882a593Smuzhiyun #define CC6_4389_SDIO_AOS_CHIP_WAKEUP_SHIFT		(24u)
3579*4882a593Smuzhiyun 
3580*4882a593Smuzhiyun #define CC2_4389_USE_WLAN_BP_CLK_ON_REQ_MASK		(1u << 15u)
3581*4882a593Smuzhiyun #define CC2_4389_USE_WLAN_BP_CLK_ON_REQ_SHIFT		(15u)
3582*4882a593Smuzhiyun #define CC2_4389_USE_CMN_BP_CLK_ON_REQ_MASK		(1u << 16u)
3583*4882a593Smuzhiyun #define CC2_4389_USE_CMN_BP_CLK_ON_REQ_SHIFT		(16u)
3584*4882a593Smuzhiyun 
3585*4882a593Smuzhiyun #define PCIE_GPIO1_GPIO_PIN    CC_GCI_GPIO_0
3586*4882a593Smuzhiyun #define PCIE_PERST_GPIO_PIN	CC_GCI_GPIO_1
3587*4882a593Smuzhiyun #define PCIE_CLKREQ_GPIO_PIN	CC_GCI_GPIO_2
3588*4882a593Smuzhiyun 
3589*4882a593Smuzhiyun #define VREG5_4378_MEMLPLDO_ADJ_MASK				0xF0000000
3590*4882a593Smuzhiyun #define VREG5_4378_MEMLPLDO_ADJ_SHIFT				28
3591*4882a593Smuzhiyun #define VREG5_4378_LPLDO_ADJ_MASK				0x00F00000
3592*4882a593Smuzhiyun #define VREG5_4378_LPLDO_ADJ_SHIFT				20
3593*4882a593Smuzhiyun 
3594*4882a593Smuzhiyun #define VREG5_4387_MISCLDO_PU_MASK				(0x00000800u)
3595*4882a593Smuzhiyun #define VREG5_4387_MISCLDO_PU_SHIFT				(11u)
3596*4882a593Smuzhiyun 
3597*4882a593Smuzhiyun #define VREG5_4387_MEMLPLDO_ADJ_MASK				0xF0000000
3598*4882a593Smuzhiyun #define VREG5_4387_MEMLPLDO_ADJ_SHIFT				28
3599*4882a593Smuzhiyun #define VREG5_4387_LPLDO_ADJ_MASK				0x00F00000
3600*4882a593Smuzhiyun #define VREG5_4387_LPLDO_ADJ_SHIFT				20
3601*4882a593Smuzhiyun #define VREG5_4387_MISC_LDO_ADJ_MASK				(0xfu)
3602*4882a593Smuzhiyun #define VREG5_4387_MISC_LDO_ADJ_SHIFT				(0)
3603*4882a593Smuzhiyun 
3604*4882a593Smuzhiyun /* misc ldo voltage
3605*4882a593Smuzhiyun  * https://drive.google.com/file/d/1JjvNhp-RIXJBtw99M4w5ww4MmDsBJbpD
3606*4882a593Smuzhiyun  */
3607*4882a593Smuzhiyun #define	PMU_VREG5_MISC_LDO_VOLT_0p931	(0x7u)		/* 0.93125 v */
3608*4882a593Smuzhiyun #define	PMU_VREG5_MISC_LDO_VOLT_0p912	(0x6u)		/* 0.91250 v */
3609*4882a593Smuzhiyun #define	PMU_VREG5_MISC_LDO_VOLT_0p893	(0x5u)		/* 0.89375 v */
3610*4882a593Smuzhiyun #define	PMU_VREG5_MISC_LDO_VOLT_0p875	(0x4u)		/* 0.87500 v */
3611*4882a593Smuzhiyun #define	PMU_VREG5_MISC_LDO_VOLT_0p856	(0x3u)		/* 0.85625 v */
3612*4882a593Smuzhiyun #define	PMU_VREG5_MISC_LDO_VOLT_0p837	(0x2u)		/* 0.83750 v */
3613*4882a593Smuzhiyun #define	PMU_VREG5_MISC_LDO_VOLT_0p818	(0x1u)		/* 0.81875 v */
3614*4882a593Smuzhiyun #define	PMU_VREG5_MISC_LDO_VOLT_0p800	(0)		/* 0.80000 v */
3615*4882a593Smuzhiyun #define	PMU_VREG5_MISC_LDO_VOLT_0p781	(0xfu)		/* 0.78125 v */
3616*4882a593Smuzhiyun #define	PMU_VREG5_MISC_LDO_VOLT_0p762	(0xeu)		/* 0.76250 v */
3617*4882a593Smuzhiyun #define	PMU_VREG5_MISC_LDO_VOLT_0p743	(0xdu)		/* 0.74375 v */
3618*4882a593Smuzhiyun #define	PMU_VREG5_MISC_LDO_VOLT_0p725	(0xcu)		/* 0.72500 v */
3619*4882a593Smuzhiyun #define	PMU_VREG5_MISC_LDO_VOLT_0p706	(0xbu)		/* 0.70625 v */
3620*4882a593Smuzhiyun #define	PMU_VREG5_MISC_LDO_VOLT_0p687	(0xau)		/* 0.68750 v */
3621*4882a593Smuzhiyun #define	PMU_VREG5_MISC_LDO_VOLT_0p668	(0x9u)		/* 0.66875 v */
3622*4882a593Smuzhiyun #define	PMU_VREG5_MISC_LDO_VOLT_0p650	(0x8u)		/* 0.65000 v */
3623*4882a593Smuzhiyun 
3624*4882a593Smuzhiyun /* lpldo/memlpldo voltage */
3625*4882a593Smuzhiyun #define	PMU_VREG5_LPLDO_VOLT_0_88	0xf	/* 0.88v */
3626*4882a593Smuzhiyun #define	PMU_VREG5_LPLDO_VOLT_0_86	0xe	/* 0.86v */
3627*4882a593Smuzhiyun #define	PMU_VREG5_LPLDO_VOLT_0_84	0xd	/* 0.84v */
3628*4882a593Smuzhiyun #define	PMU_VREG5_LPLDO_VOLT_0_82	0xc	/* 0.82v */
3629*4882a593Smuzhiyun #define	PMU_VREG5_LPLDO_VOLT_0_80	0xb	/* 0.80v */
3630*4882a593Smuzhiyun #define	PMU_VREG5_LPLDO_VOLT_0_78	0xa	/* 0.78v */
3631*4882a593Smuzhiyun #define	PMU_VREG5_LPLDO_VOLT_0_76	0x9	/* 0.76v */
3632*4882a593Smuzhiyun #define	PMU_VREG5_LPLDO_VOLT_0_74	0x8	/* 0.74v */
3633*4882a593Smuzhiyun #define	PMU_VREG5_LPLDO_VOLT_0_72	0x7	/* 0.72v */
3634*4882a593Smuzhiyun #define	PMU_VREG5_LPLDO_VOLT_1_10	0x6	/* 1.10v */
3635*4882a593Smuzhiyun #define	PMU_VREG5_LPLDO_VOLT_1_00	0x5	/* 1.00v */
3636*4882a593Smuzhiyun #define	PMU_VREG5_LPLDO_VOLT_0_98	0x4	/* 0.98v */
3637*4882a593Smuzhiyun #define	PMU_VREG5_LPLDO_VOLT_0_96	0x3	/* 0.96v */
3638*4882a593Smuzhiyun #define	PMU_VREG5_LPLDO_VOLT_0_94	0x2	/* 0.94v */
3639*4882a593Smuzhiyun #define	PMU_VREG5_LPLDO_VOLT_0_92	0x1	/* 0.92v */
3640*4882a593Smuzhiyun #define	PMU_VREG5_LPLDO_VOLT_0_90	0x0	/* 0.90v */
3641*4882a593Smuzhiyun 
3642*4882a593Smuzhiyun /* Save/Restore engine */
3643*4882a593Smuzhiyun 
3644*4882a593Smuzhiyun /* 512 bytes block */
3645*4882a593Smuzhiyun #define SR_ASM_ADDR_BLK_SIZE_SHIFT	(9u)
3646*4882a593Smuzhiyun 
3647*4882a593Smuzhiyun #define BM_ADDR_TO_SR_ADDR(bmaddr)	((bmaddr) >> SR_ASM_ADDR_BLK_SIZE_SHIFT)
3648*4882a593Smuzhiyun #define SR_ADDR_TO_BM_ADDR(sraddr)	((sraddr) << SR_ASM_ADDR_BLK_SIZE_SHIFT)
3649*4882a593Smuzhiyun 
3650*4882a593Smuzhiyun /* Txfifo is 512KB for main core and 128KB for aux core
3651*4882a593Smuzhiyun  * We use first 12kB (0x3000) in BMC buffer for template in main core and
3652*4882a593Smuzhiyun  * 6.5kB (0x1A00) in aux core, followed by ASM code
3653*4882a593Smuzhiyun  */
3654*4882a593Smuzhiyun #define SR_ASM_ADDR_MAIN_4369		BM_ADDR_TO_SR_ADDR(0xC00)
3655*4882a593Smuzhiyun #define SR_ASM_ADDR_AUX_4369		BM_ADDR_TO_SR_ADDR(0xC00)
3656*4882a593Smuzhiyun #define SR_ASM_ADDR_DIG_4369		(0x0)
3657*4882a593Smuzhiyun 
3658*4882a593Smuzhiyun #define SR_ASM_ADDR_MAIN_4362		BM_ADDR_TO_SR_ADDR(0xc00u)
3659*4882a593Smuzhiyun #define SR_ASM_ADDR_DIG_4362		(0x0u)
3660*4882a593Smuzhiyun 
3661*4882a593Smuzhiyun #define SR_ASM_ADDR_MAIN_4378		(0x18)
3662*4882a593Smuzhiyun #define SR_ASM_ADDR_AUX_4378		(0xd)
3663*4882a593Smuzhiyun /* backplane address, use last 16k of BTCM for s/r */
3664*4882a593Smuzhiyun #define SR_ASM_ADDR_DIG_4378A0		(0x51c000)
3665*4882a593Smuzhiyun 
3666*4882a593Smuzhiyun /* backplane address, use last 32k of BTCM for s/r */
3667*4882a593Smuzhiyun #define SR_ASM_ADDR_DIG_4378B0		(0x518000)
3668*4882a593Smuzhiyun 
3669*4882a593Smuzhiyun #define SR_ASM_ADDR_MAIN_4387		(0x18)
3670*4882a593Smuzhiyun #define SR_ASM_ADDR_AUX_4387		(0xd)
3671*4882a593Smuzhiyun #define SR_ASM_ADDR_SCAN_4387		(0)
3672*4882a593Smuzhiyun /* backplane address */
3673*4882a593Smuzhiyun #define SR_ASM_ADDR_DIG_4387		(0x800000)
3674*4882a593Smuzhiyun 
3675*4882a593Smuzhiyun #define SR_ASM_ADDR_MAIN_4387C0		BM_ADDR_TO_SR_ADDR(0xC00)
3676*4882a593Smuzhiyun #define SR_ASM_ADDR_AUX_4387C0		BM_ADDR_TO_SR_ADDR(0xC00)
3677*4882a593Smuzhiyun #define SR_ASM_ADDR_DIG_4387C0		(0x931000)
3678*4882a593Smuzhiyun #define SR_ASM_ADDR_DIG_4387_C0		(0x931000)
3679*4882a593Smuzhiyun 
3680*4882a593Smuzhiyun #define SR_ASM_ADDR_MAIN_4388		BM_ADDR_TO_SR_ADDR(0xC00)
3681*4882a593Smuzhiyun #define SR_ASM_ADDR_AUX_4388		BM_ADDR_TO_SR_ADDR(0xC00)
3682*4882a593Smuzhiyun #define SR_ASM_ADDR_SCAN_4388		BM_ADDR_TO_SR_ADDR(0)
3683*4882a593Smuzhiyun #define SR_ASM_ADDR_DIG_4388		(0x18520000)
3684*4882a593Smuzhiyun #define SR_ASM_SIZE_DIG_4388		(65536u)
3685*4882a593Smuzhiyun #define FIS_CMN_SUBCORE_ADDR_4388	(0x1640u)
3686*4882a593Smuzhiyun 
3687*4882a593Smuzhiyun #define SR_ASM_ADDR_MAIN_4389C0		BM_ADDR_TO_SR_ADDR(0xC00)
3688*4882a593Smuzhiyun #define SR_ASM_ADDR_AUX_4389C0		BM_ADDR_TO_SR_ADDR(0xC00)
3689*4882a593Smuzhiyun #define SR_ASM_ADDR_SCAN_4389C0		BM_ADDR_TO_SR_ADDR(0x000)
3690*4882a593Smuzhiyun #define SR_ASM_ADDR_DIG_4389C0		(0x18520000)
3691*4882a593Smuzhiyun #define SR_ASM_SIZE_DIG_4389C0		(8192u * 8u)
3692*4882a593Smuzhiyun 
3693*4882a593Smuzhiyun #define SR_ASM_ADDR_MAIN_4389		BM_ADDR_TO_SR_ADDR(0xC00)
3694*4882a593Smuzhiyun #define SR_ASM_ADDR_AUX_4389		BM_ADDR_TO_SR_ADDR(0xC00)
3695*4882a593Smuzhiyun #define SR_ASM_ADDR_SCAN_4389		BM_ADDR_TO_SR_ADDR(0x000)
3696*4882a593Smuzhiyun #define SR_ASM_ADDR_DIG_4389		(0x18520000)
3697*4882a593Smuzhiyun #define SR_ASM_SIZE_DIG_4389		(8192u * 8u)
3698*4882a593Smuzhiyun #define FIS_CMN_SUBCORE_ADDR_4389	(0x1640u)
3699*4882a593Smuzhiyun 
3700*4882a593Smuzhiyun #define SR_ASM_ADDR_DIG_4397		(0x18520000)
3701*4882a593Smuzhiyun 
3702*4882a593Smuzhiyun /* SR Control0 bits */
3703*4882a593Smuzhiyun #define SR0_SR_ENG_EN_MASK		0x1
3704*4882a593Smuzhiyun #define SR0_SR_ENG_EN_SHIFT		0
3705*4882a593Smuzhiyun #define SR0_SR_ENG_CLK_EN		(1 << 1)
3706*4882a593Smuzhiyun #define SR0_RSRC_TRIGGER		(0xC << 2)
3707*4882a593Smuzhiyun #define SR0_WD_MEM_MIN_DIV		(0x3 << 6)
3708*4882a593Smuzhiyun #define SR0_INVERT_SR_CLK		(1 << 11)
3709*4882a593Smuzhiyun #define SR0_MEM_STBY_ALLOW		(1 << 16)
3710*4882a593Smuzhiyun #define SR0_ENABLE_SR_ILP		(1 << 17)
3711*4882a593Smuzhiyun #define SR0_ENABLE_SR_ALP		(1 << 18)
3712*4882a593Smuzhiyun #define SR0_ENABLE_SR_HT		(1 << 19)
3713*4882a593Smuzhiyun #define SR0_ALLOW_PIC			(3 << 20)
3714*4882a593Smuzhiyun #define SR0_ENB_PMU_MEM_DISABLE		(1 << 30)
3715*4882a593Smuzhiyun 
3716*4882a593Smuzhiyun /* SR Control0 bits for 4369 */
3717*4882a593Smuzhiyun #define SR0_4369_SR_ENG_EN_MASK		0x1
3718*4882a593Smuzhiyun #define SR0_4369_SR_ENG_EN_SHIFT	0
3719*4882a593Smuzhiyun #define SR0_4369_SR_ENG_CLK_EN		(1 << 1)
3720*4882a593Smuzhiyun #define SR0_4369_RSRC_TRIGGER		(0xC << 2)
3721*4882a593Smuzhiyun #define SR0_4369_WD_MEM_MIN_DIV		(0x2 << 6)
3722*4882a593Smuzhiyun #define SR0_4369_INVERT_SR_CLK		(1 << 11)
3723*4882a593Smuzhiyun #define SR0_4369_MEM_STBY_ALLOW		(1 << 16)
3724*4882a593Smuzhiyun #define SR0_4369_ENABLE_SR_ILP		(1 << 17)
3725*4882a593Smuzhiyun #define SR0_4369_ENABLE_SR_ALP		(1 << 18)
3726*4882a593Smuzhiyun #define SR0_4369_ENABLE_SR_HT		(1 << 19)
3727*4882a593Smuzhiyun #define SR0_4369_ALLOW_PIC		(3 << 20)
3728*4882a593Smuzhiyun #define SR0_4369_ENB_PMU_MEM_DISABLE	(1 << 30)
3729*4882a593Smuzhiyun 
3730*4882a593Smuzhiyun /* SR Control0 bits for 4378 */
3731*4882a593Smuzhiyun #define SR0_4378_SR_ENG_EN_MASK	0x1
3732*4882a593Smuzhiyun #define SR0_4378_SR_ENG_EN_SHIFT	0
3733*4882a593Smuzhiyun #define SR0_4378_SR_ENG_CLK_EN		(1 << 1)
3734*4882a593Smuzhiyun #define SR0_4378_RSRC_TRIGGER		(0xC << 2)
3735*4882a593Smuzhiyun #define SR0_4378_WD_MEM_MIN_DIV	(0x2 << 6)
3736*4882a593Smuzhiyun #define SR0_4378_INVERT_SR_CLK		(1 << 11)
3737*4882a593Smuzhiyun #define SR0_4378_MEM_STBY_ALLOW	(1 << 16)
3738*4882a593Smuzhiyun #define SR0_4378_ENABLE_SR_ILP		(1 << 17)
3739*4882a593Smuzhiyun #define SR0_4378_ENABLE_SR_ALP		(1 << 18)
3740*4882a593Smuzhiyun #define SR0_4378_ENABLE_SR_HT		(1 << 19)
3741*4882a593Smuzhiyun #define SR0_4378_ALLOW_PIC		(3 << 20)
3742*4882a593Smuzhiyun #define SR0_4378_ENB_PMU_MEM_DISABLE	(1 << 30)
3743*4882a593Smuzhiyun 
3744*4882a593Smuzhiyun /* SR Control0 bits for 4387 */
3745*4882a593Smuzhiyun #define SR0_4387_SR_ENG_EN_MASK		0x1
3746*4882a593Smuzhiyun #define SR0_4387_SR_ENG_EN_SHIFT	0
3747*4882a593Smuzhiyun #define SR0_4387_SR_ENG_CLK_EN		(1 << 1)
3748*4882a593Smuzhiyun #define SR0_4387_RSRC_TRIGGER		(0xC << 2)
3749*4882a593Smuzhiyun #define SR0_4387_WD_MEM_MIN_DIV		(0x2 << 6)
3750*4882a593Smuzhiyun #define SR0_4387_WD_MEM_MIN_DIV_AUX	(0x4 << 6)
3751*4882a593Smuzhiyun #define SR0_4387_INVERT_SR_CLK		(1 << 11)
3752*4882a593Smuzhiyun #define SR0_4387_MEM_STBY_ALLOW		(1 << 16)
3753*4882a593Smuzhiyun #define SR0_4387_ENABLE_SR_ILP		(1 << 17)
3754*4882a593Smuzhiyun #define SR0_4387_ENABLE_SR_ALP		(1 << 18)
3755*4882a593Smuzhiyun #define SR0_4387_ENABLE_SR_HT		(1 << 19)
3756*4882a593Smuzhiyun #define SR0_4387_ALLOW_PIC		(3 << 20)
3757*4882a593Smuzhiyun #define SR0_4387_ENB_PMU_MEM_DISABLE	(1 << 30)
3758*4882a593Smuzhiyun 
3759*4882a593Smuzhiyun /* SR Control0 bits for 4388 */
3760*4882a593Smuzhiyun #define SR0_4388_SR_ENG_EN_MASK		0x1u
3761*4882a593Smuzhiyun #define SR0_4388_SR_ENG_EN_SHIFT	0
3762*4882a593Smuzhiyun #define SR0_4388_SR_ENG_CLK_EN		(1u << 1u)
3763*4882a593Smuzhiyun #define SR0_4388_RSRC_TRIGGER		(0xCu << 2u)
3764*4882a593Smuzhiyun #define SR0_4388_WD_MEM_MIN_DIV		(0x2u << 6u)
3765*4882a593Smuzhiyun #define SR0_4388_INVERT_SR_CLK		(1u << 11u)
3766*4882a593Smuzhiyun #define SR0_4388_MEM_STBY_ALLOW		(1u << 16u)
3767*4882a593Smuzhiyun #define SR0_4388_ENABLE_SR_ILP		(1u << 17u)
3768*4882a593Smuzhiyun #define SR0_4388_ENABLE_SR_ALP		(1u << 18u)
3769*4882a593Smuzhiyun #define SR0_4388_ENABLE_SR_HT		(1u << 19u)
3770*4882a593Smuzhiyun #define SR0_4388_ALLOW_PIC		(3u << 20u)
3771*4882a593Smuzhiyun #define SR0_4388_ENB_PMU_MEM_DISABLE	(1u << 30u)
3772*4882a593Smuzhiyun 
3773*4882a593Smuzhiyun /* SR Control0 bits for 4389 */
3774*4882a593Smuzhiyun #define SR0_4389_SR_ENG_EN_MASK		0x1
3775*4882a593Smuzhiyun #define SR0_4389_SR_ENG_EN_SHIFT	0
3776*4882a593Smuzhiyun #define SR0_4389_SR_ENG_CLK_EN		(1 << 1)
3777*4882a593Smuzhiyun #define SR0_4389_RSRC_TRIGGER		(0xC << 2)
3778*4882a593Smuzhiyun #define SR0_4389_WD_MEM_MIN_DIV		(0x2 << 6)
3779*4882a593Smuzhiyun #define SR0_4389_INVERT_SR_CLK		(1 << 11)
3780*4882a593Smuzhiyun #define SR0_4389_MEM_STBY_ALLOW		(1 << 16)
3781*4882a593Smuzhiyun #define SR0_4389_ENABLE_SR_ILP		(1 << 17)
3782*4882a593Smuzhiyun #define SR0_4389_ENABLE_SR_ALP		(1 << 18)
3783*4882a593Smuzhiyun #define SR0_4389_ENABLE_SR_HT		(1 << 19)
3784*4882a593Smuzhiyun #define SR0_4389_ALLOW_PIC		(3 << 20)
3785*4882a593Smuzhiyun #define SR0_4389_ENB_PMU_MEM_DISABLE	(1 << 30)
3786*4882a593Smuzhiyun 
3787*4882a593Smuzhiyun /* SR Control1 bits */
3788*4882a593Smuzhiyun #define SR1_INIT_ADDR_MASK			(0x000003FFu)
3789*4882a593Smuzhiyun #define SR1_SELFTEST_ENB_MASK			(0x00004000u)
3790*4882a593Smuzhiyun #define SR1_SELFTEST_ERR_INJCT_ENB_MASK		(0x00008000u)
3791*4882a593Smuzhiyun #define SR1_SELFTEST_ERR_INJCT_PRD_MASK		(0xFFFF0000u)
3792*4882a593Smuzhiyun #define SR1_SELFTEST_ERR_INJCT_PRD_SHIFT	(16u)
3793*4882a593Smuzhiyun 
3794*4882a593Smuzhiyun /* SR Control2 bits */
3795*4882a593Smuzhiyun #define SR2_INIT_ADDR_LONG_MASK			(0x00003FFFu)
3796*4882a593Smuzhiyun 
3797*4882a593Smuzhiyun #define SR_SELFTEST_ERR_INJCT_PRD		(0x10u)
3798*4882a593Smuzhiyun 
3799*4882a593Smuzhiyun /* SR Status1 bits */
3800*4882a593Smuzhiyun #define SR_STS1_SR_ERR_MASK			(0x00000001u)
3801*4882a593Smuzhiyun 
3802*4882a593Smuzhiyun /* =========== LHL regs =========== */
3803*4882a593Smuzhiyun /* 4369 LHL register settings */
3804*4882a593Smuzhiyun #define LHL4369_UP_CNT			0
3805*4882a593Smuzhiyun #define LHL4369_DN_CNT			2
3806*4882a593Smuzhiyun #define LHL4369_PWRSW_EN_DWN_CNT	(LHL4369_DN_CNT + 2)
3807*4882a593Smuzhiyun #define LHL4369_ISO_EN_DWN_CNT		(LHL4369_PWRSW_EN_DWN_CNT + 3)
3808*4882a593Smuzhiyun #define LHL4369_SLB_EN_DWN_CNT		(LHL4369_ISO_EN_DWN_CNT + 1)
3809*4882a593Smuzhiyun #define LHL4369_ASR_CLK4M_DIS_DWN_CNT	(LHL4369_DN_CNT)
3810*4882a593Smuzhiyun #define LHL4369_ASR_LPPFM_MODE_DWN_CNT	(LHL4369_DN_CNT)
3811*4882a593Smuzhiyun #define LHL4369_ASR_MODE_SEL_DWN_CNT	(LHL4369_DN_CNT)
3812*4882a593Smuzhiyun #define LHL4369_ASR_MANUAL_MODE_DWN_CNT	(LHL4369_DN_CNT)
3813*4882a593Smuzhiyun #define LHL4369_ASR_ADJ_DWN_CNT		(LHL4369_DN_CNT)
3814*4882a593Smuzhiyun #define LHL4369_ASR_OVERI_DIS_DWN_CNT	(LHL4369_DN_CNT)
3815*4882a593Smuzhiyun #define LHL4369_ASR_TRIM_ADJ_DWN_CNT	(LHL4369_DN_CNT)
3816*4882a593Smuzhiyun #define LHL4369_VDDC_SW_DIS_DWN_CNT	(LHL4369_SLB_EN_DWN_CNT + 1)
3817*4882a593Smuzhiyun #define LHL4369_VMUX_ASR_SEL_DWN_CNT	(LHL4369_VDDC_SW_DIS_DWN_CNT + 1)
3818*4882a593Smuzhiyun #define LHL4369_CSR_ADJ_DWN_CNT		(LHL4369_VMUX_ASR_SEL_DWN_CNT + 1)
3819*4882a593Smuzhiyun #define LHL4369_CSR_MODE_DWN_CNT	(LHL4369_VMUX_ASR_SEL_DWN_CNT + 1)
3820*4882a593Smuzhiyun #define LHL4369_CSR_OVERI_DIS_DWN_CNT	(LHL4369_VMUX_ASR_SEL_DWN_CNT + 1)
3821*4882a593Smuzhiyun #define LHL4369_HPBG_CHOP_DIS_DWN_CNT	(LHL4369_VMUX_ASR_SEL_DWN_CNT + 1)
3822*4882a593Smuzhiyun #define LHL4369_SRBG_REF_SEL_DWN_CNT	(LHL4369_VMUX_ASR_SEL_DWN_CNT + 1)
3823*4882a593Smuzhiyun #define LHL4369_PFM_PWR_SLICE_DWN_CNT	(LHL4369_VMUX_ASR_SEL_DWN_CNT + 1)
3824*4882a593Smuzhiyun #define LHL4369_CSR_TRIM_ADJ_DWN_CNT	(LHL4369_VMUX_ASR_SEL_DWN_CNT + 1)
3825*4882a593Smuzhiyun #define LHL4369_CSR_VOLTAGE_DWN_CNT	(LHL4369_VMUX_ASR_SEL_DWN_CNT + 1)
3826*4882a593Smuzhiyun #define LHL4369_HPBG_PU_EN_DWN_CNT	(LHL4369_CSR_MODE_DWN_CNT + 1)
3827*4882a593Smuzhiyun 
3828*4882a593Smuzhiyun #define LHL4369_HPBG_PU_EN_UP_CNT	(LHL4369_UP_CNT + 1)
3829*4882a593Smuzhiyun #define LHL4369_CSR_ADJ_UP_CNT		(LHL4369_HPBG_PU_EN_UP_CNT + 1)
3830*4882a593Smuzhiyun #define LHL4369_CSR_MODE_UP_CNT		(LHL4369_HPBG_PU_EN_UP_CNT + 1)
3831*4882a593Smuzhiyun #define LHL4369_CSR_OVERI_DIS_UP_CNT	(LHL4369_HPBG_PU_EN_UP_CNT + 1)
3832*4882a593Smuzhiyun #define LHL4369_HPBG_CHOP_DIS_UP_CNT	(LHL4369_HPBG_PU_EN_UP_CNT + 1)
3833*4882a593Smuzhiyun #define LHL4369_SRBG_REF_SEL_UP_CNT	(LHL4369_HPBG_PU_EN_UP_CNT + 1)
3834*4882a593Smuzhiyun #define LHL4369_PFM_PWR_SLICE_UP_CNT	(LHL4369_HPBG_PU_EN_UP_CNT + 1)
3835*4882a593Smuzhiyun #define LHL4369_CSR_TRIM_ADJ_UP_CNT	(LHL4369_HPBG_PU_EN_UP_CNT + 1)
3836*4882a593Smuzhiyun #define LHL4369_CSR_VOLTAGE_UP_CNT	(LHL4369_HPBG_PU_EN_UP_CNT + 1)
3837*4882a593Smuzhiyun #define LHL4369_VMUX_ASR_SEL_UP_CNT	(LHL4369_CSR_MODE_UP_CNT + 1)
3838*4882a593Smuzhiyun #define LHL4369_VDDC_SW_DIS_UP_CNT	(LHL4369_VMUX_ASR_SEL_UP_CNT + 1)
3839*4882a593Smuzhiyun #define LHL4369_SLB_EN_UP_CNT		(LHL4369_VDDC_SW_DIS_UP_CNT + 8)
3840*4882a593Smuzhiyun #define LHL4369_ISO_EN_UP_CNT		(LHL4369_SLB_EN_UP_CNT + 1)
3841*4882a593Smuzhiyun #define LHL4369_PWRSW_EN_UP_CNT		(LHL4369_ISO_EN_UP_CNT + 3)
3842*4882a593Smuzhiyun #define LHL4369_ASR_ADJ_UP_CNT		(LHL4369_PWRSW_EN_UP_CNT + 1)
3843*4882a593Smuzhiyun #define LHL4369_ASR_CLK4M_DIS_UP_CNT	(LHL4369_PWRSW_EN_UP_CNT + 1)
3844*4882a593Smuzhiyun #define LHL4369_ASR_LPPFM_MODE_UP_CNT	(LHL4369_PWRSW_EN_UP_CNT + 1)
3845*4882a593Smuzhiyun #define LHL4369_ASR_MODE_SEL_UP_CNT	(LHL4369_PWRSW_EN_UP_CNT + 1)
3846*4882a593Smuzhiyun #define LHL4369_ASR_MANUAL_MODE_UP_CNT	(LHL4369_PWRSW_EN_UP_CNT + 1)
3847*4882a593Smuzhiyun #define LHL4369_ASR_OVERI_DIS_UP_CNT	(LHL4369_PWRSW_EN_UP_CNT + 1)
3848*4882a593Smuzhiyun #define LHL4369_ASR_TRIM_ADJ_UP_CNT	(LHL4369_PWRSW_EN_UP_CNT + 1)
3849*4882a593Smuzhiyun 
3850*4882a593Smuzhiyun /* 4362 LHL register settings */
3851*4882a593Smuzhiyun #define LHL4362_UP_CNT			(0u)
3852*4882a593Smuzhiyun #define LHL4362_DN_CNT			(2u)
3853*4882a593Smuzhiyun #define LHL4362_PWRSW_EN_DWN_CNT	(LHL4362_DN_CNT + 2)
3854*4882a593Smuzhiyun #define LHL4362_ISO_EN_DWN_CNT		(LHL4362_PWRSW_EN_DWN_CNT + 3)
3855*4882a593Smuzhiyun #define LHL4362_SLB_EN_DWN_CNT		(LHL4362_ISO_EN_DWN_CNT + 1)
3856*4882a593Smuzhiyun #define LHL4362_ASR_CLK4M_DIS_DWN_CNT	(LHL4362_DN_CNT)
3857*4882a593Smuzhiyun #define LHL4362_ASR_LPPFM_MODE_DWN_CNT	(LHL4362_DN_CNT)
3858*4882a593Smuzhiyun #define LHL4362_ASR_MODE_SEL_DWN_CNT	(LHL4362_DN_CNT)
3859*4882a593Smuzhiyun #define LHL4362_ASR_MANUAL_MODE_DWN_CNT	(LHL4362_DN_CNT)
3860*4882a593Smuzhiyun #define LHL4362_ASR_ADJ_DWN_CNT		(LHL4362_DN_CNT)
3861*4882a593Smuzhiyun #define LHL4362_ASR_OVERI_DIS_DWN_CNT	(LHL4362_DN_CNT)
3862*4882a593Smuzhiyun #define LHL4362_ASR_TRIM_ADJ_DWN_CNT	(LHL4362_DN_CNT)
3863*4882a593Smuzhiyun #define LHL4362_VDDC_SW_DIS_DWN_CNT	(LHL4362_SLB_EN_DWN_CNT + 1)
3864*4882a593Smuzhiyun #define LHL4362_VMUX_ASR_SEL_DWN_CNT	(LHL4362_VDDC_SW_DIS_DWN_CNT + 1)
3865*4882a593Smuzhiyun #define LHL4362_CSR_ADJ_DWN_CNT		(LHL4362_VMUX_ASR_SEL_DWN_CNT + 1)
3866*4882a593Smuzhiyun #define LHL4362_CSR_MODE_DWN_CNT	(LHL4362_VMUX_ASR_SEL_DWN_CNT + 1)
3867*4882a593Smuzhiyun #define LHL4362_CSR_OVERI_DIS_DWN_CNT	(LHL4362_VMUX_ASR_SEL_DWN_CNT + 1)
3868*4882a593Smuzhiyun #define LHL4362_HPBG_CHOP_DIS_DWN_CNT	(LHL4362_VMUX_ASR_SEL_DWN_CNT + 1)
3869*4882a593Smuzhiyun #define LHL4362_SRBG_REF_SEL_DWN_CNT	(LHL4362_VMUX_ASR_SEL_DWN_CNT + 1)
3870*4882a593Smuzhiyun #define LHL4362_PFM_PWR_SLICE_DWN_CNT	(LHL4362_VMUX_ASR_SEL_DWN_CNT + 1)
3871*4882a593Smuzhiyun #define LHL4362_CSR_TRIM_ADJ_DWN_CNT	(LHL4362_VMUX_ASR_SEL_DWN_CNT + 1)
3872*4882a593Smuzhiyun #define LHL4362_CSR_VOLTAGE_DWN_CNT	(LHL4362_VMUX_ASR_SEL_DWN_CNT + 1)
3873*4882a593Smuzhiyun #define LHL4362_HPBG_PU_EN_DWN_CNT	(LHL4362_CSR_MODE_DWN_CNT + 1)
3874*4882a593Smuzhiyun 
3875*4882a593Smuzhiyun #define LHL4362_HPBG_PU_EN_UP_CNT	(LHL4362_UP_CNT + 1)
3876*4882a593Smuzhiyun #define LHL4362_CSR_ADJ_UP_CNT		(LHL4362_HPBG_PU_EN_UP_CNT + 1)
3877*4882a593Smuzhiyun #define LHL4362_CSR_MODE_UP_CNT		(LHL4362_HPBG_PU_EN_UP_CNT + 1)
3878*4882a593Smuzhiyun #define LHL4362_CSR_OVERI_DIS_UP_CNT	(LHL4362_HPBG_PU_EN_UP_CNT + 1)
3879*4882a593Smuzhiyun #define LHL4362_HPBG_CHOP_DIS_UP_CNT	(LHL4362_HPBG_PU_EN_UP_CNT + 1)
3880*4882a593Smuzhiyun #define LHL4362_SRBG_REF_SEL_UP_CNT	(LHL4362_HPBG_PU_EN_UP_CNT + 1)
3881*4882a593Smuzhiyun #define LHL4362_PFM_PWR_SLICE_UP_CNT	(LHL4362_HPBG_PU_EN_UP_CNT + 1)
3882*4882a593Smuzhiyun #define LHL4362_CSR_TRIM_ADJ_UP_CNT	(LHL4362_HPBG_PU_EN_UP_CNT + 1)
3883*4882a593Smuzhiyun #define LHL4362_CSR_VOLTAGE_UP_CNT	(LHL4362_HPBG_PU_EN_UP_CNT + 1)
3884*4882a593Smuzhiyun #define LHL4362_VMUX_ASR_SEL_UP_CNT	(LHL4362_CSR_MODE_UP_CNT + 1)
3885*4882a593Smuzhiyun #define LHL4362_VDDC_SW_DIS_UP_CNT	(LHL4362_VMUX_ASR_SEL_UP_CNT + 1)
3886*4882a593Smuzhiyun #define LHL4362_SLB_EN_UP_CNT		(LHL4362_VDDC_SW_DIS_UP_CNT + 8)
3887*4882a593Smuzhiyun #define LHL4362_ISO_EN_UP_CNT		(LHL4362_SLB_EN_UP_CNT + 1)
3888*4882a593Smuzhiyun #define LHL4362_PWRSW_EN_UP_CNT		(LHL4362_ISO_EN_UP_CNT + 3)
3889*4882a593Smuzhiyun #define LHL4362_ASR_ADJ_UP_CNT		(LHL4362_PWRSW_EN_UP_CNT + 1)
3890*4882a593Smuzhiyun #define LHL4362_ASR_CLK4M_DIS_UP_CNT	(LHL4362_PWRSW_EN_UP_CNT + 1)
3891*4882a593Smuzhiyun #define LHL4362_ASR_LPPFM_MODE_UP_CNT	(LHL4362_PWRSW_EN_UP_CNT + 1)
3892*4882a593Smuzhiyun #define LHL4362_ASR_MODE_SEL_UP_CNT	(LHL4362_PWRSW_EN_UP_CNT + 1)
3893*4882a593Smuzhiyun #define LHL4362_ASR_MANUAL_MODE_UP_CNT	(LHL4362_PWRSW_EN_UP_CNT + 1)
3894*4882a593Smuzhiyun #define LHL4362_ASR_OVERI_DIS_UP_CNT	(LHL4362_PWRSW_EN_UP_CNT + 1)
3895*4882a593Smuzhiyun #define LHL4362_ASR_TRIM_ADJ_UP_CNT	(LHL4362_PWRSW_EN_UP_CNT + 1)
3896*4882a593Smuzhiyun 
3897*4882a593Smuzhiyun /* 4378 LHL register settings */
3898*4882a593Smuzhiyun #define LHL4378_CSR_OVERI_DIS_DWN_CNT		5u
3899*4882a593Smuzhiyun #define LHL4378_CSR_MODE_DWN_CNT		5u
3900*4882a593Smuzhiyun #define LHL4378_CSR_ADJ_DWN_CNT		5u
3901*4882a593Smuzhiyun 
3902*4882a593Smuzhiyun #define LHL4378_CSR_OVERI_DIS_UP_CNT		1u
3903*4882a593Smuzhiyun #define LHL4378_CSR_MODE_UP_CNT		1u
3904*4882a593Smuzhiyun #define LHL4378_CSR_ADJ_UP_CNT			1u
3905*4882a593Smuzhiyun 
3906*4882a593Smuzhiyun #define LHL4378_VDDC_SW_DIS_DWN_CNT		3u
3907*4882a593Smuzhiyun #define LHL4378_ASR_ADJ_DWN_CNT		3u
3908*4882a593Smuzhiyun #define LHL4378_HPBG_CHOP_DIS_DWN_CNT		0
3909*4882a593Smuzhiyun 
3910*4882a593Smuzhiyun #define LHL4378_VDDC_SW_DIS_UP_CNT		3u
3911*4882a593Smuzhiyun #define LHL4378_ASR_ADJ_UP_CNT			1u
3912*4882a593Smuzhiyun #define LHL4378_HPBG_CHOP_DIS_UP_CNT		0
3913*4882a593Smuzhiyun 
3914*4882a593Smuzhiyun #define LHL4378_ASR_MANUAL_MODE_DWN_CNT	5u
3915*4882a593Smuzhiyun #define LHL4378_ASR_MODE_SEL_DWN_CNT		5u
3916*4882a593Smuzhiyun #define LHL4378_ASR_LPPFM_MODE_DWN_CNT		5u
3917*4882a593Smuzhiyun #define LHL4378_ASR_CLK4M_DIS_DWN_CNT		0
3918*4882a593Smuzhiyun 
3919*4882a593Smuzhiyun #define LHL4378_ASR_MANUAL_MODE_UP_CNT		1u
3920*4882a593Smuzhiyun #define LHL4378_ASR_MODE_SEL_UP_CNT		1u
3921*4882a593Smuzhiyun #define LHL4378_ASR_LPPFM_MODE_UP_CNT		1u
3922*4882a593Smuzhiyun #define LHL4378_ASR_CLK4M_DIS_UP_CNT		0
3923*4882a593Smuzhiyun 
3924*4882a593Smuzhiyun #define LHL4378_PFM_PWR_SLICE_DWN_CNT		5u
3925*4882a593Smuzhiyun #define LHL4378_ASR_OVERI_DIS_DWN_CNT		5u
3926*4882a593Smuzhiyun #define LHL4378_SRBG_REF_SEL_DWN_CNT		5u
3927*4882a593Smuzhiyun #define LHL4378_HPBG_PU_EN_DWN_CNT		6u
3928*4882a593Smuzhiyun 
3929*4882a593Smuzhiyun #define LHL4378_PFM_PWR_SLICE_UP_CNT		1u
3930*4882a593Smuzhiyun #define LHL4378_ASR_OVERI_DIS_UP_CNT		1u
3931*4882a593Smuzhiyun #define LHL4378_SRBG_REF_SEL_UP_CNT		1u
3932*4882a593Smuzhiyun #define LHL4378_HPBG_PU_EN_UP_CNT		0
3933*4882a593Smuzhiyun 
3934*4882a593Smuzhiyun #define	LHL4378_CSR_TRIM_ADJ_CNT_SHIFT		(16u)
3935*4882a593Smuzhiyun #define	LHL4378_CSR_TRIM_ADJ_CNT_MASK		(0x3Fu << LHL4378_CSR_TRIM_ADJ_CNT_SHIFT)
3936*4882a593Smuzhiyun #define LHL4378_CSR_TRIM_ADJ_DWN_CNT		0
3937*4882a593Smuzhiyun #define LHL4378_CSR_TRIM_ADJ_UP_CNT		0
3938*4882a593Smuzhiyun 
3939*4882a593Smuzhiyun #define	LHL4378_ASR_TRIM_ADJ_CNT_SHIFT		(0u)
3940*4882a593Smuzhiyun #define	LHL4378_ASR_TRIM_ADJ_CNT_MASK		(0x3Fu << LHL4378_ASR_TRIM_ADJ_CNT_SHIFT)
3941*4882a593Smuzhiyun #define LHL4378_ASR_TRIM_ADJ_UP_CNT		0
3942*4882a593Smuzhiyun #define LHL4378_ASR_TRIM_ADJ_DWN_CNT		0
3943*4882a593Smuzhiyun 
3944*4882a593Smuzhiyun #define LHL4378_PWRSW_EN_DWN_CNT		0
3945*4882a593Smuzhiyun #define LHL4378_SLB_EN_DWN_CNT			2u
3946*4882a593Smuzhiyun #define LHL4378_ISO_EN_DWN_CNT			1u
3947*4882a593Smuzhiyun 
3948*4882a593Smuzhiyun #define LHL4378_VMUX_ASR_SEL_DWN_CNT		4u
3949*4882a593Smuzhiyun 
3950*4882a593Smuzhiyun #define LHL4378_PWRSW_EN_UP_CNT		6u
3951*4882a593Smuzhiyun #define LHL4378_SLB_EN_UP_CNT			4u
3952*4882a593Smuzhiyun #define LHL4378_ISO_EN_UP_CNT			5u
3953*4882a593Smuzhiyun 
3954*4882a593Smuzhiyun #define LHL4378_VMUX_ASR_SEL_UP_CNT		2u
3955*4882a593Smuzhiyun 
3956*4882a593Smuzhiyun #define LHL4387_VMUX_ASR_SEL_DWN_CNT		(8u)
3957*4882a593Smuzhiyun #define LHL4387_VMUX_ASR_SEL_UP_CNT		(0x14u)
3958*4882a593Smuzhiyun 
3959*4882a593Smuzhiyun /* 4387 LHL register settings for top off mode */
3960*4882a593Smuzhiyun #define LHL4387_TO_CSR_OVERI_DIS_DWN_CNT	3u
3961*4882a593Smuzhiyun #define LHL4387_TO_CSR_MODE_DWN_CNT		3u
3962*4882a593Smuzhiyun #define LHL4387_TO_CSR_ADJ_DWN_CNT		0
3963*4882a593Smuzhiyun 
3964*4882a593Smuzhiyun #define LHL4387_TO_CSR_OVERI_DIS_UP_CNT	1u
3965*4882a593Smuzhiyun #define LHL4387_TO_CSR_MODE_UP_CNT		1u
3966*4882a593Smuzhiyun #define LHL4387_TO_CSR_ADJ_UP_CNT		0
3967*4882a593Smuzhiyun 
3968*4882a593Smuzhiyun #define LHL4387_TO_VDDC_SW_DIS_DWN_CNT		4u
3969*4882a593Smuzhiyun #define LHL4387_TO_ASR_ADJ_DWN_CNT		3u
3970*4882a593Smuzhiyun #define LHL4387_TO_LP_MODE_DWN_CNT		6u
3971*4882a593Smuzhiyun #define LHL4387_TO_HPBG_CHOP_DIS_DWN_CNT	3u
3972*4882a593Smuzhiyun 
3973*4882a593Smuzhiyun #define LHL4387_TO_VDDC_SW_DIS_UP_CNT		0
3974*4882a593Smuzhiyun #define LHL4387_TO_ASR_ADJ_UP_CNT		1u
3975*4882a593Smuzhiyun #define LHL4387_TO_LP_MODE_UP_CNT		0
3976*4882a593Smuzhiyun #define LHL4387_TO_HPBG_CHOP_DIS_UP_CNT	1u
3977*4882a593Smuzhiyun 
3978*4882a593Smuzhiyun #define LHL4387_TO_ASR_MANUAL_MODE_DWN_CNT	3u
3979*4882a593Smuzhiyun #define LHL4387_TO_ASR_MODE_SEL_DWN_CNT	3u
3980*4882a593Smuzhiyun #define LHL4387_TO_ASR_LPPFM_MODE_DWN_CNT	3u
3981*4882a593Smuzhiyun #define LHL4387_TO_ASR_CLK4M_DIS_DWN_CNT	3u
3982*4882a593Smuzhiyun 
3983*4882a593Smuzhiyun #define LHL4387_TO_ASR_MANUAL_MODE_UP_CNT	1u
3984*4882a593Smuzhiyun #define LHL4387_TO_ASR_MODE_SEL_UP_CNT		1u
3985*4882a593Smuzhiyun #define LHL4387_TO_ASR_LPPFM_MODE_UP_CNT	1u
3986*4882a593Smuzhiyun #define LHL4387_TO_ASR_CLK4M_DIS_UP_CNT	1u
3987*4882a593Smuzhiyun 
3988*4882a593Smuzhiyun #define LHL4387_TO_PFM_PWR_SLICE_DWN_CNT	3u
3989*4882a593Smuzhiyun #define LHL4387_TO_ASR_OVERI_DIS_DWN_CNT	3u
3990*4882a593Smuzhiyun #define LHL4387_TO_SRBG_REF_SEL_DWN_CNT	3u
3991*4882a593Smuzhiyun #define LHL4387_TO_HPBG_PU_EN_DWN_CNT		4u
3992*4882a593Smuzhiyun 
3993*4882a593Smuzhiyun #define LHL4387_TO_PFM_PWR_SLICE_UP_CNT	1u
3994*4882a593Smuzhiyun #define LHL4387_TO_ASR_OVERI_DIS_UP_CNT	1u
3995*4882a593Smuzhiyun #define LHL4387_TO_SRBG_REF_SEL_UP_CNT		1u
3996*4882a593Smuzhiyun #define LHL4387_TO_HPBG_PU_EN_UP_CNT		1u
3997*4882a593Smuzhiyun 
3998*4882a593Smuzhiyun #define LHL4387_TO_PWRSW_EN_DWN_CNT		0
3999*4882a593Smuzhiyun #define LHL4387_TO_SLB_EN_DWN_CNT		4u
4000*4882a593Smuzhiyun #define LHL4387_TO_ISO_EN_DWN_CNT		2u
4001*4882a593Smuzhiyun #define LHL4387_TO_TOP_SLP_EN_DWN_CNT		0
4002*4882a593Smuzhiyun 
4003*4882a593Smuzhiyun #define LHL4387_TO_PWRSW_EN_UP_CNT		0x16u
4004*4882a593Smuzhiyun #define LHL4387_TO_SLB_EN_UP_CNT		0xeu
4005*4882a593Smuzhiyun #define LHL4387_TO_ISO_EN_UP_CNT		0x10u
4006*4882a593Smuzhiyun #define LHL4387_TO_TOP_SLP_EN_UP_CNT		2u
4007*4882a593Smuzhiyun 
4008*4882a593Smuzhiyun /* MacResourceReqTimer0/1 */
4009*4882a593Smuzhiyun #define MAC_RSRC_REQ_TIMER_INT_ENAB_SHIFT	24
4010*4882a593Smuzhiyun #define MAC_RSRC_REQ_TIMER_FORCE_ALP_SHIFT	26
4011*4882a593Smuzhiyun #define MAC_RSRC_REQ_TIMER_FORCE_HT_SHIFT	27
4012*4882a593Smuzhiyun #define MAC_RSRC_REQ_TIMER_FORCE_HQ_SHIFT	28
4013*4882a593Smuzhiyun #define MAC_RSRC_REQ_TIMER_CLKREQ_GRP_SEL_SHIFT	29
4014*4882a593Smuzhiyun 
4015*4882a593Smuzhiyun /* for pmu rev32 and higher */
4016*4882a593Smuzhiyun #define PMU32_MAC_MAIN_RSRC_REQ_TIMER	((1 << MAC_RSRC_REQ_TIMER_INT_ENAB_SHIFT) |	\
4017*4882a593Smuzhiyun 					 (1 << MAC_RSRC_REQ_TIMER_FORCE_ALP_SHIFT) |	\
4018*4882a593Smuzhiyun 					 (1 << MAC_RSRC_REQ_TIMER_FORCE_HT_SHIFT) |	\
4019*4882a593Smuzhiyun 					 (1 << MAC_RSRC_REQ_TIMER_FORCE_HQ_SHIFT) |	\
4020*4882a593Smuzhiyun 					 (0 << MAC_RSRC_REQ_TIMER_CLKREQ_GRP_SEL_SHIFT))
4021*4882a593Smuzhiyun 
4022*4882a593Smuzhiyun #define PMU32_MAC_AUX_RSRC_REQ_TIMER	((1 << MAC_RSRC_REQ_TIMER_INT_ENAB_SHIFT) |	\
4023*4882a593Smuzhiyun 					 (1 << MAC_RSRC_REQ_TIMER_FORCE_ALP_SHIFT) |	\
4024*4882a593Smuzhiyun 					 (1 << MAC_RSRC_REQ_TIMER_FORCE_HT_SHIFT) |	\
4025*4882a593Smuzhiyun 					 (1 << MAC_RSRC_REQ_TIMER_FORCE_HQ_SHIFT) |	\
4026*4882a593Smuzhiyun 					 (0 << MAC_RSRC_REQ_TIMER_CLKREQ_GRP_SEL_SHIFT))
4027*4882a593Smuzhiyun 
4028*4882a593Smuzhiyun /* for pmu rev38 and higher */
4029*4882a593Smuzhiyun #define PMU32_MAC_SCAN_RSRC_REQ_TIMER	((1u << MAC_RSRC_REQ_TIMER_INT_ENAB_SHIFT) |	\
4030*4882a593Smuzhiyun 					 (1u << MAC_RSRC_REQ_TIMER_FORCE_ALP_SHIFT) |	\
4031*4882a593Smuzhiyun 					 (1u << MAC_RSRC_REQ_TIMER_FORCE_HT_SHIFT) |	\
4032*4882a593Smuzhiyun 					 (1u << MAC_RSRC_REQ_TIMER_FORCE_HQ_SHIFT) |	\
4033*4882a593Smuzhiyun 					 (0u << MAC_RSRC_REQ_TIMER_CLKREQ_GRP_SEL_SHIFT))
4034*4882a593Smuzhiyun 
4035*4882a593Smuzhiyun /* 4369 related: 4369 parameters
4036*4882a593Smuzhiyun  * http://www.sj.broadcom.com/projects/BCM4369/gallery_backend.RC6.0/design/backplane/pmu_params.xls
4037*4882a593Smuzhiyun  */
4038*4882a593Smuzhiyun #define RES4369_DUMMY				0
4039*4882a593Smuzhiyun #define RES4369_ABUCK				1
4040*4882a593Smuzhiyun #define RES4369_PMU_SLEEP			2
4041*4882a593Smuzhiyun #define RES4369_MISCLDO_PU			3
4042*4882a593Smuzhiyun #define RES4369_LDO3P3_PU			4
4043*4882a593Smuzhiyun #define RES4369_FAST_LPO_AVAIL			5
4044*4882a593Smuzhiyun #define RES4369_XTAL_PU				6
4045*4882a593Smuzhiyun #define RES4369_XTAL_STABLE			7
4046*4882a593Smuzhiyun #define RES4369_PWRSW_DIG			8
4047*4882a593Smuzhiyun #define RES4369_SR_DIG				9
4048*4882a593Smuzhiyun #define RES4369_SLEEP_DIG			10
4049*4882a593Smuzhiyun #define RES4369_PWRSW_AUX			11
4050*4882a593Smuzhiyun #define RES4369_SR_AUX				12
4051*4882a593Smuzhiyun #define RES4369_SLEEP_AUX			13
4052*4882a593Smuzhiyun #define RES4369_PWRSW_MAIN			14
4053*4882a593Smuzhiyun #define RES4369_SR_MAIN				15
4054*4882a593Smuzhiyun #define RES4369_SLEEP_MAIN			16
4055*4882a593Smuzhiyun #define RES4369_DIG_CORE_RDY			17
4056*4882a593Smuzhiyun #define RES4369_CORE_RDY_AUX			18
4057*4882a593Smuzhiyun #define RES4369_ALP_AVAIL			19
4058*4882a593Smuzhiyun #define RES4369_RADIO_AUX_PU			20
4059*4882a593Smuzhiyun #define RES4369_MINIPMU_AUX_PU			21
4060*4882a593Smuzhiyun #define RES4369_CORE_RDY_MAIN			22
4061*4882a593Smuzhiyun #define RES4369_RADIO_MAIN_PU			23
4062*4882a593Smuzhiyun #define RES4369_MINIPMU_MAIN_PU			24
4063*4882a593Smuzhiyun #define RES4369_PCIE_EP_PU			25
4064*4882a593Smuzhiyun #define RES4369_COLD_START_WAIT			26
4065*4882a593Smuzhiyun #define RES4369_ARMHTAVAIL			27
4066*4882a593Smuzhiyun #define RES4369_HT_AVAIL			28
4067*4882a593Smuzhiyun #define RES4369_MACPHY_AUX_CLK_AVAIL		29
4068*4882a593Smuzhiyun #define RES4369_MACPHY_MAIN_CLK_AVAIL		30
4069*4882a593Smuzhiyun #define RES4369_RESERVED_31			31
4070*4882a593Smuzhiyun 
4071*4882a593Smuzhiyun #define CST4369_CHIPMODE_SDIOD(cs)	(((cs) & (1 << 6)) != 0)	/* SDIO */
4072*4882a593Smuzhiyun #define CST4369_CHIPMODE_PCIE(cs)	(((cs) & (1 << 7)) != 0)	/* PCIE */
4073*4882a593Smuzhiyun #define CST4369_SPROM_PRESENT		0x00000010
4074*4882a593Smuzhiyun 
4075*4882a593Smuzhiyun #define PMU_4369_MACCORE_0_RES_REQ_MASK			0x3FCBF7FF
4076*4882a593Smuzhiyun #define PMU_4369_MACCORE_1_RES_REQ_MASK			0x7FFB3647
4077*4882a593Smuzhiyun 
4078*4882a593Smuzhiyun /* 4362 related */
4079*4882a593Smuzhiyun /* 4362 resource_table
4080*4882a593Smuzhiyun  * http://www.sj.broadcom.com/projects/BCM4362/gallery_backend.RC1.mar_15_2017/design/backplane/
4081*4882a593Smuzhiyun  * pmu_params.xls
4082*4882a593Smuzhiyun  */
4083*4882a593Smuzhiyun #define RES4362_DUMMY				(0u)
4084*4882a593Smuzhiyun #define RES4362_ABUCK				(1u)
4085*4882a593Smuzhiyun #define RES4362_PMU_SLEEP			(2u)
4086*4882a593Smuzhiyun #define RES4362_MISCLDO_PU			(3u)
4087*4882a593Smuzhiyun #define RES4362_LDO3P3_PU			(4u)
4088*4882a593Smuzhiyun #define RES4362_FAST_LPO_AVAIL			(5u)
4089*4882a593Smuzhiyun #define RES4362_XTAL_PU				(6u)
4090*4882a593Smuzhiyun #define RES4362_XTAL_STABLE			(7u)
4091*4882a593Smuzhiyun #define RES4362_PWRSW_DIG			(8u)
4092*4882a593Smuzhiyun #define RES4362_SR_DIG				(9u)
4093*4882a593Smuzhiyun #define RES4362_SLEEP_DIG			(10u)
4094*4882a593Smuzhiyun #define RES4362_PWRSW_AUX			(11u)
4095*4882a593Smuzhiyun #define RES4362_SR_AUX				(12u)
4096*4882a593Smuzhiyun #define RES4362_SLEEP_AUX			(13u)
4097*4882a593Smuzhiyun #define RES4362_PWRSW_MAIN			(14u)
4098*4882a593Smuzhiyun #define RES4362_SR_MAIN				(15u)
4099*4882a593Smuzhiyun #define RES4362_SLEEP_MAIN			(16u)
4100*4882a593Smuzhiyun #define RES4362_DIG_CORE_RDY			(17u)
4101*4882a593Smuzhiyun #define RES4362_CORE_RDY_AUX			(18u)
4102*4882a593Smuzhiyun #define RES4362_ALP_AVAIL			(19u)
4103*4882a593Smuzhiyun #define RES4362_RADIO_AUX_PU			(20u)
4104*4882a593Smuzhiyun #define RES4362_MINIPMU_AUX_PU			(21u)
4105*4882a593Smuzhiyun #define RES4362_CORE_RDY_MAIN			(22u)
4106*4882a593Smuzhiyun #define RES4362_RADIO_MAIN_PU			(23u)
4107*4882a593Smuzhiyun #define RES4362_MINIPMU_MAIN_PU			(24u)
4108*4882a593Smuzhiyun #define RES4362_PCIE_EP_PU			(25u)
4109*4882a593Smuzhiyun #define RES4362_COLD_START_WAIT			(26u)
4110*4882a593Smuzhiyun #define RES4362_ARMHTAVAIL			(27u)
4111*4882a593Smuzhiyun #define RES4362_HT_AVAIL			(28u)
4112*4882a593Smuzhiyun #define RES4362_MACPHY_AUX_CLK_AVAIL		(29u)
4113*4882a593Smuzhiyun #define RES4362_MACPHY_MAIN_CLK_AVAIL		(30u)
4114*4882a593Smuzhiyun #define RES4362_RESERVED_31			(31u)
4115*4882a593Smuzhiyun 
4116*4882a593Smuzhiyun #define CST4362_CHIPMODE_SDIOD(cs)		(((cs) & (1 << 6)) != 0)	/* SDIO */
4117*4882a593Smuzhiyun #define CST4362_CHIPMODE_PCIE(cs)		(((cs) & (1 << 7)) != 0)	/* PCIE */
4118*4882a593Smuzhiyun #define CST4362_SPROM_PRESENT			(0x00000010u)
4119*4882a593Smuzhiyun 
4120*4882a593Smuzhiyun #define PMU_4362_MACCORE_0_RES_REQ_MASK		(0x3FCBF7FFu)
4121*4882a593Smuzhiyun #define PMU_4362_MACCORE_1_RES_REQ_MASK		(0x7FFB3647u)
4122*4882a593Smuzhiyun 
4123*4882a593Smuzhiyun #define PMU_MACCORE_0_RES_REQ_TIMER		0x1d000000
4124*4882a593Smuzhiyun #define PMU_MACCORE_0_RES_REQ_MASK		0x5FF2364F
4125*4882a593Smuzhiyun 
4126*4882a593Smuzhiyun #define PMU43012_MAC_RES_REQ_TIMER		0x1D000000
4127*4882a593Smuzhiyun #define PMU43012_MAC_RES_REQ_MASK		0x3FBBF7FF
4128*4882a593Smuzhiyun 
4129*4882a593Smuzhiyun #define PMU_MACCORE_1_RES_REQ_TIMER		0x1d000000
4130*4882a593Smuzhiyun #define PMU_MACCORE_1_RES_REQ_MASK		0x5FF2364F
4131*4882a593Smuzhiyun 
4132*4882a593Smuzhiyun /* defines to detect active host interface in use */
4133*4882a593Smuzhiyun #define CHIP_HOSTIF_PCIEMODE	0x1
4134*4882a593Smuzhiyun #define CHIP_HOSTIF_USBMODE	0x2
4135*4882a593Smuzhiyun #define CHIP_HOSTIF_SDIOMODE	0x4
4136*4882a593Smuzhiyun #define CHIP_HOSTIF_PCIE(sih)	(si_chip_hostif(sih) == CHIP_HOSTIF_PCIEMODE)
4137*4882a593Smuzhiyun #define CHIP_HOSTIF_USB(sih)	(si_chip_hostif(sih) == CHIP_HOSTIF_USBMODE)
4138*4882a593Smuzhiyun #define CHIP_HOSTIF_SDIO(sih)	(si_chip_hostif(sih) == CHIP_HOSTIF_SDIOMODE)
4139*4882a593Smuzhiyun 
4140*4882a593Smuzhiyun #define PATCHTBL_SIZE			(0x800)
4141*4882a593Smuzhiyun #define CR4_4335_RAM_BASE                    (0x180000)
4142*4882a593Smuzhiyun #define CR4_4345_LT_C0_RAM_BASE              (0x1b0000)
4143*4882a593Smuzhiyun #define CR4_4345_GE_C0_RAM_BASE              (0x198000)
4144*4882a593Smuzhiyun #define CR4_4349_RAM_BASE                    (0x180000)
4145*4882a593Smuzhiyun #define CR4_4349_RAM_BASE_FROM_REV_9         (0x160000)
4146*4882a593Smuzhiyun #define CR4_4350_RAM_BASE                    (0x180000)
4147*4882a593Smuzhiyun #define CR4_4360_RAM_BASE                    (0x0)
4148*4882a593Smuzhiyun #define CR4_43602_RAM_BASE                   (0x180000)
4149*4882a593Smuzhiyun 
4150*4882a593Smuzhiyun #define CR4_4347_RAM_BASE                    (0x170000)
4151*4882a593Smuzhiyun #define CR4_4362_RAM_BASE                    (0x170000)
4152*4882a593Smuzhiyun #define CR4_4364_RAM_BASE                    (0x160000)
4153*4882a593Smuzhiyun #define CR4_4369_RAM_BASE                    (0x170000)
4154*4882a593Smuzhiyun #define CR4_4377_RAM_BASE                    (0x170000)
4155*4882a593Smuzhiyun #define CR4_43751_RAM_BASE                   (0x170000)
4156*4882a593Smuzhiyun #define CR4_43752_RAM_BASE                   (0x170000)
4157*4882a593Smuzhiyun #define CR4_4376_RAM_BASE                    (0x352000)
4158*4882a593Smuzhiyun #define CR4_4378_RAM_BASE                    (0x352000)
4159*4882a593Smuzhiyun #define CR4_4387_RAM_BASE                    (0x740000)
4160*4882a593Smuzhiyun #define CR4_4385_RAM_BASE                    (0x740000)
4161*4882a593Smuzhiyun #define CA7_4388_RAM_BASE                    (0x200000)
4162*4882a593Smuzhiyun #define CA7_4389_RAM_BASE                    (0x200000)
4163*4882a593Smuzhiyun #define CA7_4385_RAM_BASE                    (0x200000)
4164*4882a593Smuzhiyun 
4165*4882a593Smuzhiyun /* Physical memory in 4388a0 HWA is 64KB (8192 x 64 bits) even though
4166*4882a593Smuzhiyun  * the memory space allows 192KB (0x1850_0000 - 0x1852_FFFF)
4167*4882a593Smuzhiyun  */
4168*4882a593Smuzhiyun #define HWA_MEM_BASE_4388			(0x18520000u)
4169*4882a593Smuzhiyun #define HWA_MEM_SIZE_4388			(0x10000u)
4170*4882a593Smuzhiyun 
4171*4882a593Smuzhiyun /* 43012 PMU resources based on pmu_params.xls  - Start */
4172*4882a593Smuzhiyun #define RES43012_MEMLPLDO_PU			0
4173*4882a593Smuzhiyun #define RES43012_PMU_SLEEP			1
4174*4882a593Smuzhiyun #define RES43012_FAST_LPO			2
4175*4882a593Smuzhiyun #define RES43012_BTLPO_3P3			3
4176*4882a593Smuzhiyun #define RES43012_SR_POK				4
4177*4882a593Smuzhiyun #define RES43012_DUMMY_PWRSW			5
4178*4882a593Smuzhiyun #define RES43012_DUMMY_LDO3P3			6
4179*4882a593Smuzhiyun #define RES43012_DUMMY_BT_LDO3P3		7
4180*4882a593Smuzhiyun #define RES43012_DUMMY_RADIO			8
4181*4882a593Smuzhiyun #define RES43012_VDDB_VDDRET			9
4182*4882a593Smuzhiyun #define RES43012_HV_LDO3P3			10
4183*4882a593Smuzhiyun #define RES43012_OTP_PU				11
4184*4882a593Smuzhiyun #define RES43012_XTAL_PU			12
4185*4882a593Smuzhiyun #define RES43012_SR_CLK_START			13
4186*4882a593Smuzhiyun #define RES43012_XTAL_STABLE			14
4187*4882a593Smuzhiyun #define RES43012_FCBS				15
4188*4882a593Smuzhiyun #define RES43012_CBUCK_MODE			16
4189*4882a593Smuzhiyun #define RES43012_CORE_READY			17
4190*4882a593Smuzhiyun #define RES43012_ILP_REQ			18
4191*4882a593Smuzhiyun #define RES43012_ALP_AVAIL			19
4192*4882a593Smuzhiyun #define RES43012_RADIOLDO_1P8			20
4193*4882a593Smuzhiyun #define RES43012_MINI_PMU			21
4194*4882a593Smuzhiyun #define RES43012_UNUSED				22
4195*4882a593Smuzhiyun #define RES43012_SR_SAVE_RESTORE		23
4196*4882a593Smuzhiyun #define RES43012_PHY_PWRSW			24
4197*4882a593Smuzhiyun #define RES43012_VDDB_CLDO			25
4198*4882a593Smuzhiyun #define RES43012_SUBCORE_PWRSW			26
4199*4882a593Smuzhiyun #define RES43012_SR_SLEEP			27
4200*4882a593Smuzhiyun #define RES43012_HT_START			28
4201*4882a593Smuzhiyun #define RES43012_HT_AVAIL			29
4202*4882a593Smuzhiyun #define RES43012_MACPHY_CLK_AVAIL		30
4203*4882a593Smuzhiyun #define CST43012_SPROM_PRESENT        0x00000010
4204*4882a593Smuzhiyun 
4205*4882a593Smuzhiyun /* SR Control0 bits */
4206*4882a593Smuzhiyun #define SR0_43012_SR_ENG_EN_MASK             0x1u
4207*4882a593Smuzhiyun #define SR0_43012_SR_ENG_EN_SHIFT            0u
4208*4882a593Smuzhiyun #define SR0_43012_SR_ENG_CLK_EN              (1u << 1u)
4209*4882a593Smuzhiyun #define SR0_43012_SR_RSRC_TRIGGER            (0xCu << 2u)
4210*4882a593Smuzhiyun #define SR0_43012_SR_WD_MEM_MIN_DIV          (0x3u << 6u)
4211*4882a593Smuzhiyun #define SR0_43012_SR_MEM_STBY_ALLOW_MSK      (1u << 16u)
4212*4882a593Smuzhiyun #define SR0_43012_SR_MEM_STBY_ALLOW_SHIFT    16u
4213*4882a593Smuzhiyun #define SR0_43012_SR_ENABLE_ILP              (1u << 17u)
4214*4882a593Smuzhiyun #define SR0_43012_SR_ENABLE_ALP              (1u << 18u)
4215*4882a593Smuzhiyun #define SR0_43012_SR_ENABLE_HT               (1u << 19u)
4216*4882a593Smuzhiyun #define SR0_43012_SR_ALLOW_PIC               (3u << 20u)
4217*4882a593Smuzhiyun #define SR0_43012_SR_PMU_MEM_DISABLE         (1u << 30u)
4218*4882a593Smuzhiyun #define CC_43012_VDDM_PWRSW_EN_MASK          (1u << 20u)
4219*4882a593Smuzhiyun #define CC_43012_VDDM_PWRSW_EN_SHIFT         (20u)
4220*4882a593Smuzhiyun #define CC_43012_SDIO_AOS_WAKEUP_MASK        (1u << 24u)
4221*4882a593Smuzhiyun #define CC_43012_SDIO_AOS_WAKEUP_SHIFT       (24u)
4222*4882a593Smuzhiyun 
4223*4882a593Smuzhiyun /* 43012 - offset at 5K */
4224*4882a593Smuzhiyun #define SR1_43012_SR_INIT_ADDR_MASK          0x3ffu
4225*4882a593Smuzhiyun #define SR1_43012_SR_ASM_ADDR                0xAu
4226*4882a593Smuzhiyun 
4227*4882a593Smuzhiyun /* PLL usage in 43012 */
4228*4882a593Smuzhiyun #define PMU43012_PLL0_PC0_NDIV_INT_MASK			0x0000003fu
4229*4882a593Smuzhiyun #define PMU43012_PLL0_PC0_NDIV_INT_SHIFT		0u
4230*4882a593Smuzhiyun #define PMU43012_PLL0_PC0_NDIV_FRAC_MASK		0xfffffc00u
4231*4882a593Smuzhiyun #define PMU43012_PLL0_PC0_NDIV_FRAC_SHIFT		10u
4232*4882a593Smuzhiyun #define PMU43012_PLL0_PC3_PDIV_MASK			0x00003c00u
4233*4882a593Smuzhiyun #define PMU43012_PLL0_PC3_PDIV_SHIFT			10u
4234*4882a593Smuzhiyun #define PMU43012_PLL_NDIV_FRAC_BITS			20u
4235*4882a593Smuzhiyun #define PMU43012_PLL_P_DIV_SCALE_BITS			10u
4236*4882a593Smuzhiyun 
4237*4882a593Smuzhiyun #define CCTL_43012_ARM_OFFCOUNT_MASK			0x00000003u
4238*4882a593Smuzhiyun #define CCTL_43012_ARM_OFFCOUNT_SHIFT			0u
4239*4882a593Smuzhiyun #define CCTL_43012_ARM_ONCOUNT_MASK			0x0000000cu
4240*4882a593Smuzhiyun #define CCTL_43012_ARM_ONCOUNT_SHIFT			2u
4241*4882a593Smuzhiyun 
4242*4882a593Smuzhiyun /* PMU Rev >= 30 */
4243*4882a593Smuzhiyun #define PMU30_ALPCLK_ONEMHZ_ENAB			0x80000000u
4244*4882a593Smuzhiyun 
4245*4882a593Smuzhiyun /* 43012 PMU Chip Control Registers */
4246*4882a593Smuzhiyun #define PMUCCTL02_43012_SUBCORE_PWRSW_FORCE_ON		0x00000010u
4247*4882a593Smuzhiyun #define PMUCCTL02_43012_PHY_PWRSW_FORCE_ON		0x00000040u
4248*4882a593Smuzhiyun #define PMUCCTL02_43012_LHL_TIMER_SELECT		0x00000800u
4249*4882a593Smuzhiyun #define PMUCCTL02_43012_RFLDO3P3_PU_FORCE_ON		0x00008000u
4250*4882a593Smuzhiyun #define PMUCCTL02_43012_WL2CDIG_I_PMU_SLEEP_ENAB	0x00010000u
4251*4882a593Smuzhiyun #define PMUCCTL02_43012_BTLDO3P3_PU_FORCE_OFF		(1u << 12u)
4252*4882a593Smuzhiyun 
4253*4882a593Smuzhiyun #define PMUCCTL04_43012_BBPLL_ENABLE_PWRDN			0x00100000u
4254*4882a593Smuzhiyun #define PMUCCTL04_43012_BBPLL_ENABLE_PWROFF			0x00200000u
4255*4882a593Smuzhiyun #define PMUCCTL04_43012_FORCE_BBPLL_ARESET			0x00400000u
4256*4882a593Smuzhiyun #define PMUCCTL04_43012_FORCE_BBPLL_DRESET			0x00800000u
4257*4882a593Smuzhiyun #define PMUCCTL04_43012_FORCE_BBPLL_PWRDN			0x01000000u
4258*4882a593Smuzhiyun #define PMUCCTL04_43012_FORCE_BBPLL_ISOONHIGH			0x02000000u
4259*4882a593Smuzhiyun #define PMUCCTL04_43012_FORCE_BBPLL_PWROFF			0x04000000u
4260*4882a593Smuzhiyun #define PMUCCTL04_43012_DISABLE_LQ_AVAIL			0x08000000u
4261*4882a593Smuzhiyun #define PMUCCTL04_43012_DISABLE_HT_AVAIL			0x10000000u
4262*4882a593Smuzhiyun #define PMUCCTL04_43012_USE_LOCK				0x20000000u
4263*4882a593Smuzhiyun #define PMUCCTL04_43012_OPEN_LOOP_ENABLE			0x40000000u
4264*4882a593Smuzhiyun #define PMUCCTL04_43012_FORCE_OPEN_LOOP				0x80000000u
4265*4882a593Smuzhiyun #define PMUCCTL05_43012_DISABLE_SPM_CLK				(1u << 8u)
4266*4882a593Smuzhiyun #define PMUCCTL05_43012_RADIO_DIG_CLK_GATING_EN			(1u << 14u)
4267*4882a593Smuzhiyun #define PMUCCTL06_43012_GCI2RDIG_USE_ASYNCAPB			(1u << 31u)
4268*4882a593Smuzhiyun #define PMUCCTL08_43012_XTAL_CORE_SIZE_PMOS_NORMAL_MASK		0x00000FC0u
4269*4882a593Smuzhiyun #define PMUCCTL08_43012_XTAL_CORE_SIZE_PMOS_NORMAL_SHIFT	6u
4270*4882a593Smuzhiyun #define PMUCCTL08_43012_XTAL_CORE_SIZE_NMOS_NORMAL_MASK		0x00FC0000u
4271*4882a593Smuzhiyun #define PMUCCTL08_43012_XTAL_CORE_SIZE_NMOS_NORMAL_SHIFT	18u
4272*4882a593Smuzhiyun #define PMUCCTL08_43012_XTAL_SEL_BIAS_RES_NORMAL_MASK		0x07000000u
4273*4882a593Smuzhiyun #define PMUCCTL08_43012_XTAL_SEL_BIAS_RES_NORMAL_SHIFT		24u
4274*4882a593Smuzhiyun #define PMUCCTL09_43012_XTAL_CORESIZE_BIAS_ADJ_NORMAL_MASK	0x0003F000u
4275*4882a593Smuzhiyun #define PMUCCTL09_43012_XTAL_CORESIZE_BIAS_ADJ_NORMAL_SHIFT	12u
4276*4882a593Smuzhiyun #define PMUCCTL09_43012_XTAL_CORESIZE_RES_BYPASS_NORMAL_MASK	0x00000038u
4277*4882a593Smuzhiyun #define PMUCCTL09_43012_XTAL_CORESIZE_RES_BYPASS_NORMAL_SHIFT	3u
4278*4882a593Smuzhiyun 
4279*4882a593Smuzhiyun #define PMUCCTL09_43012_XTAL_CORESIZE_BIAS_ADJ_STARTUP_MASK	0x00000FC0u
4280*4882a593Smuzhiyun #define PMUCCTL09_43012_XTAL_CORESIZE_BIAS_ADJ_STARTUP_SHIFT	6u
4281*4882a593Smuzhiyun /* during normal operation normal value is reduced for optimized power */
4282*4882a593Smuzhiyun #define PMUCCTL09_43012_XTAL_CORESIZE_BIAS_ADJ_STARTUP_VAL	0x1Fu
4283*4882a593Smuzhiyun 
4284*4882a593Smuzhiyun #define PMUCCTL13_43012_FCBS_UP_TRIG_EN				0x00000400
4285*4882a593Smuzhiyun 
4286*4882a593Smuzhiyun #define PMUCCTL14_43012_ARMCM3_RESET_INITVAL			0x00000001
4287*4882a593Smuzhiyun #define PMUCCTL14_43012_DOT11MAC_CLKEN_INITVAL			0x00000020
4288*4882a593Smuzhiyun #define PMUCCTL14_43012_DOT11MAC_PHY_CLK_EN_INITVAL		0x00000080
4289*4882a593Smuzhiyun #define PMUCCTL14_43012_DOT11MAC_PHY_CNTL_EN_INITVAL		0x00000200
4290*4882a593Smuzhiyun #define PMUCCTL14_43012_SDIOD_RESET_INIVAL			0x00000400
4291*4882a593Smuzhiyun #define PMUCCTL14_43012_SDIO_CLK_DMN_RESET_INITVAL		0x00001000
4292*4882a593Smuzhiyun #define PMUCCTL14_43012_SOCRAM_CLKEN_INITVAL			0x00004000
4293*4882a593Smuzhiyun #define PMUCCTL14_43012_M2MDMA_RESET_INITVAL			0x00008000
4294*4882a593Smuzhiyun #define PMUCCTL14_43012_DISABLE_LQ_AVAIL			0x08000000
4295*4882a593Smuzhiyun 
4296*4882a593Smuzhiyun #define VREG6_43012_MEMLPLDO_ADJ_MASK				0x0000F000
4297*4882a593Smuzhiyun #define VREG6_43012_MEMLPLDO_ADJ_SHIFT				12
4298*4882a593Smuzhiyun 
4299*4882a593Smuzhiyun #define VREG6_43012_LPLDO_ADJ_MASK				0x000000F0
4300*4882a593Smuzhiyun #define VREG6_43012_LPLDO_ADJ_SHIFT				4
4301*4882a593Smuzhiyun 
4302*4882a593Smuzhiyun #define VREG7_43012_PWRSW_1P8_PU_MASK				0x00400000
4303*4882a593Smuzhiyun #define VREG7_43012_PWRSW_1P8_PU_SHIFT				22
4304*4882a593Smuzhiyun 
4305*4882a593Smuzhiyun /* 4378 PMU Chip Control Registers */
4306*4882a593Smuzhiyun #define PMUCCTL03_4378_XTAL_CORESIZE_PMOS_NORMAL_MASK		0x001F8000
4307*4882a593Smuzhiyun #define PMUCCTL03_4378_XTAL_CORESIZE_PMOS_NORMAL_SHIFT		15
4308*4882a593Smuzhiyun #define PMUCCTL03_4378_XTAL_CORESIZE_PMOS_NORMAL_VAL		0x3F
4309*4882a593Smuzhiyun 
4310*4882a593Smuzhiyun #define PMUCCTL03_4378_XTAL_CORESIZE_NMOS_NORMAL_MASK		0x07E00000
4311*4882a593Smuzhiyun #define PMUCCTL03_4378_XTAL_CORESIZE_NMOS_NORMAL_SHIFT		21
4312*4882a593Smuzhiyun #define PMUCCTL03_4378_XTAL_CORESIZE_NMOS_NORMAL_VAL		0x3F
4313*4882a593Smuzhiyun 
4314*4882a593Smuzhiyun #define PMUCCTL03_4378_XTAL_SEL_BIAS_RES_NORMAL_MASK		0x38000000
4315*4882a593Smuzhiyun #define PMUCCTL03_4378_XTAL_SEL_BIAS_RES_NORMAL_SHIFT		27
4316*4882a593Smuzhiyun #define PMUCCTL03_4378_XTAL_SEL_BIAS_RES_NORMAL_VAL			0x0
4317*4882a593Smuzhiyun 
4318*4882a593Smuzhiyun #define PMUCCTL00_4378_XTAL_CORESIZE_BIAS_ADJ_NORMAL_MASK	0x00000FC0
4319*4882a593Smuzhiyun #define PMUCCTL00_4378_XTAL_CORESIZE_BIAS_ADJ_NORMAL_SHIFT	6
4320*4882a593Smuzhiyun #define PMUCCTL00_4378_XTAL_CORESIZE_BIAS_ADJ_NORMAL_VAL	0x5
4321*4882a593Smuzhiyun 
4322*4882a593Smuzhiyun #define PMUCCTL00_4378_XTAL_RES_BYPASS_NORMAL_MASK			0x00038000
4323*4882a593Smuzhiyun #define PMUCCTL00_4378_XTAL_RES_BYPASS_NORMAL_SHIFT			15
4324*4882a593Smuzhiyun #define PMUCCTL00_4378_XTAL_RES_BYPASS_NORMAL_VAL			0x7
4325*4882a593Smuzhiyun 
4326*4882a593Smuzhiyun /* 4387 PMU Chip Control Registers */
4327*4882a593Smuzhiyun #define PMUCCTL03_4387_XTAL_CORESIZE_PMOS_NORMAL_MASK		0x001F8000
4328*4882a593Smuzhiyun #define PMUCCTL03_4387_XTAL_CORESIZE_PMOS_NORMAL_SHIFT		15
4329*4882a593Smuzhiyun #define PMUCCTL03_4387_XTAL_CORESIZE_PMOS_NORMAL_VAL		0x3F
4330*4882a593Smuzhiyun 
4331*4882a593Smuzhiyun #define PMUCCTL03_4387_XTAL_CORESIZE_NMOS_NORMAL_MASK		0x07E00000
4332*4882a593Smuzhiyun #define PMUCCTL03_4387_XTAL_CORESIZE_NMOS_NORMAL_SHIFT		21
4333*4882a593Smuzhiyun #define PMUCCTL03_4387_XTAL_CORESIZE_NMOS_NORMAL_VAL		0x3F
4334*4882a593Smuzhiyun 
4335*4882a593Smuzhiyun #define PMUCCTL03_4387_XTAL_SEL_BIAS_RES_NORMAL_MASK		0x38000000
4336*4882a593Smuzhiyun #define PMUCCTL03_4387_XTAL_SEL_BIAS_RES_NORMAL_SHIFT		27
4337*4882a593Smuzhiyun #define PMUCCTL03_4387_XTAL_SEL_BIAS_RES_NORMAL_VAL			0x0
4338*4882a593Smuzhiyun 
4339*4882a593Smuzhiyun #define PMUCCTL00_4387_XTAL_CORESIZE_BIAS_ADJ_NORMAL_MASK	0x00000FC0
4340*4882a593Smuzhiyun #define PMUCCTL00_4387_XTAL_CORESIZE_BIAS_ADJ_NORMAL_SHIFT	6
4341*4882a593Smuzhiyun #define PMUCCTL00_4387_XTAL_CORESIZE_BIAS_ADJ_NORMAL_VAL	0x5
4342*4882a593Smuzhiyun 
4343*4882a593Smuzhiyun #define PMUCCTL00_4387_XTAL_RES_BYPASS_NORMAL_MASK			0x00038000
4344*4882a593Smuzhiyun #define PMUCCTL00_4387_XTAL_RES_BYPASS_NORMAL_SHIFT			15
4345*4882a593Smuzhiyun #define PMUCCTL00_4387_XTAL_RES_BYPASS_NORMAL_VAL			0x7
4346*4882a593Smuzhiyun 
4347*4882a593Smuzhiyun /* GPIO pins */
4348*4882a593Smuzhiyun #define CC_PIN_GPIO_00	(0u)
4349*4882a593Smuzhiyun #define CC_PIN_GPIO_01	(1u)
4350*4882a593Smuzhiyun #define CC_PIN_GPIO_02	(2u)
4351*4882a593Smuzhiyun #define CC_PIN_GPIO_03	(3u)
4352*4882a593Smuzhiyun #define CC_PIN_GPIO_04	(4u)
4353*4882a593Smuzhiyun #define CC_PIN_GPIO_05	(5u)
4354*4882a593Smuzhiyun #define CC_PIN_GPIO_06	(6u)
4355*4882a593Smuzhiyun #define CC_PIN_GPIO_07	(7u)
4356*4882a593Smuzhiyun #define CC_PIN_GPIO_08	(8u)
4357*4882a593Smuzhiyun #define CC_PIN_GPIO_09	(9u)
4358*4882a593Smuzhiyun #define CC_PIN_GPIO_10	(10u)
4359*4882a593Smuzhiyun #define CC_PIN_GPIO_11	(11u)
4360*4882a593Smuzhiyun #define CC_PIN_GPIO_12	(12u)
4361*4882a593Smuzhiyun #define CC_PIN_GPIO_13	(13u)
4362*4882a593Smuzhiyun #define CC_PIN_GPIO_14	(14u)
4363*4882a593Smuzhiyun #define CC_PIN_GPIO_15	(15u)
4364*4882a593Smuzhiyun #define CC_PIN_GPIO_16	(16u)
4365*4882a593Smuzhiyun #define CC_PIN_GPIO_17	(17u)
4366*4882a593Smuzhiyun #define CC_PIN_GPIO_18	(18u)
4367*4882a593Smuzhiyun #define CC_PIN_GPIO_19	(19u)
4368*4882a593Smuzhiyun #define CC_PIN_GPIO_20	(20u)
4369*4882a593Smuzhiyun #define CC_PIN_GPIO_21	(21u)
4370*4882a593Smuzhiyun #define CC_PIN_GPIO_22	(22u)
4371*4882a593Smuzhiyun #define CC_PIN_GPIO_23	(23u)
4372*4882a593Smuzhiyun #define CC_PIN_GPIO_24	(24u)
4373*4882a593Smuzhiyun #define CC_PIN_GPIO_25	(25u)
4374*4882a593Smuzhiyun #define CC_PIN_GPIO_26	(26u)
4375*4882a593Smuzhiyun #define CC_PIN_GPIO_27	(27u)
4376*4882a593Smuzhiyun #define CC_PIN_GPIO_28	(28u)
4377*4882a593Smuzhiyun #define CC_PIN_GPIO_29	(29u)
4378*4882a593Smuzhiyun #define CC_PIN_GPIO_30	(30u)
4379*4882a593Smuzhiyun #define CC_PIN_GPIO_31	(31u)
4380*4882a593Smuzhiyun 
4381*4882a593Smuzhiyun /* Last GPIO Pad */
4382*4882a593Smuzhiyun #define CC_PIN_GPIO_LAST CC_PIN_GPIO_31
4383*4882a593Smuzhiyun 
4384*4882a593Smuzhiyun /* GCI chipcontrol register indices */
4385*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_00	(0)
4386*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_01	(1)
4387*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_02	(2)
4388*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_03	(3)
4389*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_04	(4)
4390*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_05	(5)
4391*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_06	(6)
4392*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_07	(7)
4393*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_08	(8)
4394*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_09	(9)
4395*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_10	(10)
4396*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_10	(10)
4397*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_11	(11)
4398*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_12	(12)
4399*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_13	(13)
4400*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_14	(14)
4401*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_15	(15)
4402*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_16	(16)
4403*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_17	(17)
4404*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_18	(18)
4405*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_19	(19)
4406*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_20	(20)
4407*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_21	(21)
4408*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_22	(22)
4409*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_23	(23)
4410*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_24	(24)
4411*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_25	(25)
4412*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_26	(26)
4413*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_27	(27)
4414*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_28	(28)
4415*4882a593Smuzhiyun 
4416*4882a593Smuzhiyun /* GCI chip ctrl SDTC Soft reset */
4417*4882a593Smuzhiyun #define GCI_CHIP_CTRL_SDTC_SOFT_RESET       (1 << 31)
4418*4882a593Smuzhiyun 
4419*4882a593Smuzhiyun #define CC_GCI_XTAL_BUFSTRG_NFC (0xff << 12)
4420*4882a593Smuzhiyun 
4421*4882a593Smuzhiyun #define CC_GCI_04_SDIO_DRVSTR_SHIFT	15
4422*4882a593Smuzhiyun #define CC_GCI_04_SDIO_DRVSTR_MASK	(0x0f << CC_GCI_04_SDIO_DRVSTR_SHIFT)	/* 0x00078000 */
4423*4882a593Smuzhiyun #define CC_GCI_04_SDIO_DRVSTR_OVERRIDE_BIT	(1 << 18)
4424*4882a593Smuzhiyun #define CC_GCI_04_SDIO_DRVSTR_DEFAULT_MA	14
4425*4882a593Smuzhiyun #define CC_GCI_04_SDIO_DRVSTR_MIN_MA	2
4426*4882a593Smuzhiyun #define CC_GCI_04_SDIO_DRVSTR_MAX_MA	16
4427*4882a593Smuzhiyun 
4428*4882a593Smuzhiyun #define CC_GCI_04_4387C0_XTAL_PM_CLK	(1u << 20u)
4429*4882a593Smuzhiyun 
4430*4882a593Smuzhiyun #define CC_GCI_05_4387C0_AFE_RET_ENB_MASK	(1u << 7u)
4431*4882a593Smuzhiyun 
4432*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_07_BTDEFLO_ANT0_NBIT	2u
4433*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_07_BTDEFLO_ANT0_MASK	0xFu
4434*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_07_BTDEFHI_ANT0_NBIT	11u
4435*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_07_BTDEFHI_ANT0_MASK	1u
4436*4882a593Smuzhiyun 
4437*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_18_BTDEF_ANT0_NBIT		10u
4438*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_18_BTDEF_ANT0_MASK		0x1Fu
4439*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_18_BTDEFLO_ANT1_NBIT	15u
4440*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_18_BTDEFLO_ANT1_MASK	1u
4441*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_18_BTDEFHI_ANT1_NBIT	26u
4442*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_18_BTDEFHI_ANT1_MASK	0x3Fu
4443*4882a593Smuzhiyun 
4444*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_19_BTDEF_ANT1_NBIT		10u
4445*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_19_BTDEF_ANT1_MASK		0x7u
4446*4882a593Smuzhiyun 
4447*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_23_MAIN_WLSC_PRISEL_FORCE_NBIT		16u
4448*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_23_MAIN_WLSC_PRISEL_VAL_NBIT		17u
4449*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_23_AUX_WLSC_PRISEL_FORCE_NBIT		18u
4450*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_23_AUX_WLSC_PRISEL_VAL_NBIT		19u
4451*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_23_WLSC_BTSC_PRISEL_FORCE_NBIT		20u
4452*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_23_WLSC_BTSC_PRISEL_VAL_NBIT		21u
4453*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_23_WLSC_BTMAIN_PRISEL_FORCE_NBIT	22u
4454*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_23_WLSC_BTMAIN_PRISEL_VAL_NBIT		23u
4455*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_23_BTMAIN_BTSC_PRISEL_FORCE_NBIT	24u
4456*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_23_BTMAIN_BTSC_PRISEL_VAL_NBIT		25u
4457*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_23_LVM_MODE_DISABLE_NBIT		26u
4458*4882a593Smuzhiyun 
4459*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_23_MAIN_WLSC_PRISEL_FORCE_MASK	(1u <<\
4460*4882a593Smuzhiyun 				CC_GCI_CHIPCTRL_23_MAIN_WLSC_PRISEL_FORCE_NBIT)
4461*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_23_MAIN_WLSC_PRISEL_VAL_MASK	(1u <<\
4462*4882a593Smuzhiyun 				CC_GCI_CHIPCTRL_23_MAIN_WLSC_PRISEL_VAL_NBIT)
4463*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_23_AUX_WLSC_PRISEL_FORCE_MASK	(1u <<\
4464*4882a593Smuzhiyun 				CC_GCI_CHIPCTRL_23_AUX_WLSC_PRISEL_FORCE_NBIT)
4465*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_23_AUX_WLSC_PRISEL_VAL_MASK	(1u <<\
4466*4882a593Smuzhiyun 				CC_GCI_CHIPCTRL_23_AUX_WLSC_PRISEL_VAL_NBIT)
4467*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_23_WLSC_BTSC_PRISEL_FORCE_MASK	(1u <<\
4468*4882a593Smuzhiyun 				CC_GCI_CHIPCTRL_23_WLSC_BTSC_PRISEL_FORCE_NBIT)
4469*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_23_WLSC_BTSC_PRISEL_VAL_MASK	(1u <<\
4470*4882a593Smuzhiyun 				CC_GCI_CHIPCTRL_23_WLSC_BTSC_PRISEL_VAL_NBIT)
4471*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_23_WLSC_BTMAIN_PRISEL_FORCE_MASK	(1u <<\
4472*4882a593Smuzhiyun 				CC_GCI_CHIPCTRL_23_WLSC_BTMAIN_PRISEL_FORCE_NBIT)
4473*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_23_WLSC_BTMAIN_PRISEL_VAL_MASK	(1u <<\
4474*4882a593Smuzhiyun 				CC_GCI_CHIPCTRL_23_WLSC_BTMAIN_PRISEL_VAL_NBIT)
4475*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_23_BTMAIN_BTSC_PRISEL_FORCE_MASK	(1u <<\
4476*4882a593Smuzhiyun 				CC_GCI_CHIPCTRL_23_BTMAIN_BTSC_PRISEL_FORCE_NBIT)
4477*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_23_BTMAIN_BTSC_PRISEL_VAL_MASK	(1u <<\
4478*4882a593Smuzhiyun 				CC_GCI_CHIPCTRL_23_BTMAIN_BTSC_PRISEL_VAL_NBIT)
4479*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_23_LVM_MODE_DISABLE_MASK	(1u <<\
4480*4882a593Smuzhiyun 				CC_GCI_CHIPCTRL_23_LVM_MODE_DISABLE_NBIT)
4481*4882a593Smuzhiyun 
4482*4882a593Smuzhiyun /*	2G core0/core1 Pulse width register (offset : 0x47C)
4483*4882a593Smuzhiyun *	wl_rx_long_pulse_width_2g_core0 [4:0];
4484*4882a593Smuzhiyun *	wl_rx_short_pulse_width_2g_core0 [9:5];
4485*4882a593Smuzhiyun *	wl_rx_long_pulse_width_2g_core1  [20:16];
4486*4882a593Smuzhiyun *	wl_rx_short_pulse_width_2g_core1 [25:21];
4487*4882a593Smuzhiyun */
4488*4882a593Smuzhiyun #define CC_GCI_CNCB_RESET_PULSE_WIDTH_2G_CORE1_NBIT	(16u)
4489*4882a593Smuzhiyun #define CC_GCI_CNCB_RESET_PULSE_WIDTH_2G_CORE0_MASK	(0x1Fu)
4490*4882a593Smuzhiyun #define CC_GCI_CNCB_RESET_PULSE_WIDTH_2G_CORE1_MASK	(0x1Fu <<\
4491*4882a593Smuzhiyun 				CC_GCI_CNCB_RESET_PULSE_WIDTH_2G_CORE1_NBIT)
4492*4882a593Smuzhiyun 
4493*4882a593Smuzhiyun #define CC_GCI_CNCB_SHORT_RESET_PULSE_WIDTH_2G_CORE0_NBIT	(5u)
4494*4882a593Smuzhiyun #define CC_GCI_CNCB_LONG_RESET_PULSE_WIDTH_2G_CORE1_NBIT	(16u)
4495*4882a593Smuzhiyun #define CC_GCI_CNCB_SHORT_RESET_PULSE_WIDTH_2G_CORE1_NBIT	(21u)
4496*4882a593Smuzhiyun 
4497*4882a593Smuzhiyun #define CC_GCI_CNCB_LONG_RESET_PULSE_WIDTH_2G_CORE0_MASK	(0x1Fu)
4498*4882a593Smuzhiyun #define CC_GCI_CNCB_LONG_RESET_PULSE_WIDTH_2G_CORE1_MASK	(0x1Fu <<\
4499*4882a593Smuzhiyun 				CC_GCI_CNCB_LONG_RESET_PULSE_WIDTH_2G_CORE1_NBIT)
4500*4882a593Smuzhiyun #define CC_GCI_CNCB_SHORT_RESET_PULSE_WIDTH_2G_CORE0_MASK	(0x1Fu <<\
4501*4882a593Smuzhiyun 				CC_GCI_CNCB_SHORT_RESET_PULSE_WIDTH_2G_CORE0_NBIT)
4502*4882a593Smuzhiyun #define CC_GCI_CNCB_SHORT_RESET_PULSE_WIDTH_2G_CORE1_MASK	(0x1Fu <<\
4503*4882a593Smuzhiyun 				CC_GCI_CNCB_SHORT_RESET_PULSE_WIDTH_2G_CORE1_NBIT)
4504*4882a593Smuzhiyun 
4505*4882a593Smuzhiyun /*	5G core0/Core1 (offset : 0x480)
4506*4882a593Smuzhiyun *	wl_rx_long_pulse_width_5g[4:0];
4507*4882a593Smuzhiyun *	wl_rx_short_pulse_width_5g[9:5]
4508*4882a593Smuzhiyun */
4509*4882a593Smuzhiyun 
4510*4882a593Smuzhiyun #define CC_GCI_CNCB_SHORT_RESET_PULSE_WIDTH_5G_NBIT	(5u)
4511*4882a593Smuzhiyun 
4512*4882a593Smuzhiyun #define CC_GCI_CNCB_LONG_RESET_PULSE_WIDTH_5G_MASK	(0x1Fu)
4513*4882a593Smuzhiyun #define CC_GCI_CNCB_SHORT_RESET_PULSE_WIDTH_5G_MASK	(0x1Fu <<\
4514*4882a593Smuzhiyun 				CC_GCI_CNCB_SHORT_RESET_PULSE_WIDTH_5G_NBIT)
4515*4882a593Smuzhiyun 
4516*4882a593Smuzhiyun #define CC_GCI_CNCB_GLITCH_FILTER_WIDTH_MASK	(0xFFu)
4517*4882a593Smuzhiyun 
4518*4882a593Smuzhiyun #define CC_GCI_RESET_OVERRIDE_NBIT	0x1u
4519*4882a593Smuzhiyun #define CC_GCI_RESET_OVERRIDE_MASK	(0x1u << \
4520*4882a593Smuzhiyun 				CC_GCI_RESET_OVERRIDE_NBIT)
4521*4882a593Smuzhiyun 
4522*4882a593Smuzhiyun #define CC_GCI_06_JTAG_SEL_SHIFT	4u
4523*4882a593Smuzhiyun #define CC_GCI_06_JTAG_SEL_MASK		(1u << 4u)
4524*4882a593Smuzhiyun 
4525*4882a593Smuzhiyun #define CC_GCI_NUMCHIPCTRLREGS(cap1)	((cap1 & 0xF00u) >> 8u)
4526*4882a593Smuzhiyun 
4527*4882a593Smuzhiyun #define CC_GCI_03_LPFLAGS_SFLASH_MASK		(0xFFFFFFu << 8u)
4528*4882a593Smuzhiyun #define CC_GCI_03_LPFLAGS_SFLASH_VAL		(0xCCCCCCu << 8u)
4529*4882a593Smuzhiyun 
4530*4882a593Smuzhiyun #define CC_GCI_13_INSUFF_TREFUP_FIX_SHIFT	31u
4531*4882a593Smuzhiyun /* Note: For 4368 B0 onwards, the shift offset remains the same,
4532*4882a593Smuzhiyun * but the Chip Common Ctrl GCI register is 16
4533*4882a593Smuzhiyun */
4534*4882a593Smuzhiyun #define CC_GCI_16_INSUFF_TREFUP_FIX_SHIFT	31u
4535*4882a593Smuzhiyun 
4536*4882a593Smuzhiyun #define GPIO_CTRL_REG_DISABLE_INTERRUPT		(3u << 9u)
4537*4882a593Smuzhiyun #define GPIO_CTRL_REG_COUNT			40
4538*4882a593Smuzhiyun 
4539*4882a593Smuzhiyun #ifdef WL_INITVALS
4540*4882a593Smuzhiyun #define XTAL_HQ_SETTING_4387	(wliv_pmu_xtal_HQ)
4541*4882a593Smuzhiyun #define XTAL_LQ_SETTING_4387	(wliv_pmu_xtal_LQ)
4542*4882a593Smuzhiyun #else
4543*4882a593Smuzhiyun #define XTAL_HQ_SETTING_4387	(0xFFF94D30u)
4544*4882a593Smuzhiyun #define XTAL_LQ_SETTING_4387	(0xFFF94380u)
4545*4882a593Smuzhiyun #endif
4546*4882a593Smuzhiyun 
4547*4882a593Smuzhiyun #define CC_GCI_16_BBPLL_CH_CTRL_GRP_PD_TRIG_1_MASK		(0x00000200u)
4548*4882a593Smuzhiyun #define CC_GCI_16_BBPLL_CH_CTRL_GRP_PD_TRIG_1_SHIFT		(9u)
4549*4882a593Smuzhiyun #define CC_GCI_16_BBPLL_CH_CTRL_GRP_PD_TRIG_24_3_MASK		(0xFFFFFC00u)
4550*4882a593Smuzhiyun #define CC_GCI_16_BBPLL_CH_CTRL_GRP_PD_TRIG_24_3_SHIFT		(10u)
4551*4882a593Smuzhiyun 
4552*4882a593Smuzhiyun #define CC_GCI_17_BBPLL_CH_CTRL_GRP_PD_TRIG_30_25_MASK		(0x0000FC00u)
4553*4882a593Smuzhiyun #define CC_GCI_17_BBPLL_CH_CTRL_GRP_PD_TRIG_30_25_SHIFT		(10u)
4554*4882a593Smuzhiyun #define CC_GCI_17_BBPLL_CH_CTRL_EN_MASK				(0x04000000u)
4555*4882a593Smuzhiyun 
4556*4882a593Smuzhiyun #define CC_GCI_20_BBPLL_CH_CTRL_GRP_MASK			(0xFC000000u)
4557*4882a593Smuzhiyun #define CC_GCI_20_BBPLL_CH_CTRL_GRP_SHIFT			(26u)
4558*4882a593Smuzhiyun 
4559*4882a593Smuzhiyun /* GCI Chip Ctrl Regs */
4560*4882a593Smuzhiyun #define GCI_CC28_IHRP_SEL_MASK			(7 << 24)
4561*4882a593Smuzhiyun #define GCI_CC28_IHRP_SEL_SHIFT			(24u)
4562*4882a593Smuzhiyun 
4563*4882a593Smuzhiyun /* 30=MACPHY_CLK_MAIN, 29=MACPHY_CLK_AUX, 23=RADIO_PU_MAIN, 22=CORE_RDY_MAIN
4564*4882a593Smuzhiyun  * 20=RADIO_PU_AUX, 18=CORE_RDY_AUX, 14=PWRSW_MAIN, 11=PWRSW_AUX
4565*4882a593Smuzhiyun  */
4566*4882a593Smuzhiyun #define GRP_PD_TRIGGER_MASK_4387	(0x60d44800u)
4567*4882a593Smuzhiyun 
4568*4882a593Smuzhiyun /* power down ch0=MAIN/AUX PHY_clk, ch2=MAIN/AUX MAC_clk, ch5=RFFE_clk */
4569*4882a593Smuzhiyun #define GRP_PD_MASK_4387		(0x25u)
4570*4882a593Smuzhiyun 
4571*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_11_2x2_ANT_MASK		0x03
4572*4882a593Smuzhiyun #define CC_GCI_CHIPCTRL_11_SHIFT_ANT_MASK	26
4573*4882a593Smuzhiyun 
4574*4882a593Smuzhiyun /* GCI chipstatus register indices */
4575*4882a593Smuzhiyun #define GCI_CHIPSTATUS_00	(0)
4576*4882a593Smuzhiyun #define GCI_CHIPSTATUS_01	(1)
4577*4882a593Smuzhiyun #define GCI_CHIPSTATUS_02	(2)
4578*4882a593Smuzhiyun #define GCI_CHIPSTATUS_03	(3)
4579*4882a593Smuzhiyun #define GCI_CHIPSTATUS_04	(4)
4580*4882a593Smuzhiyun #define GCI_CHIPSTATUS_05	(5)
4581*4882a593Smuzhiyun #define GCI_CHIPSTATUS_06	(6)
4582*4882a593Smuzhiyun #define GCI_CHIPSTATUS_07	(7)
4583*4882a593Smuzhiyun #define GCI_CHIPSTATUS_08	(8)
4584*4882a593Smuzhiyun #define GCI_CHIPSTATUS_09	(9)
4585*4882a593Smuzhiyun #define GCI_CHIPSTATUS_10	(10)
4586*4882a593Smuzhiyun #define GCI_CHIPSTATUS_11	(11)
4587*4882a593Smuzhiyun #define GCI_CHIPSTATUS_12	(12)
4588*4882a593Smuzhiyun #define GCI_CHIPSTATUS_13	(13)
4589*4882a593Smuzhiyun #define GCI_CHIPSTATUS_15	(15)
4590*4882a593Smuzhiyun 
4591*4882a593Smuzhiyun /* 43021 GCI chipstatus registers */
4592*4882a593Smuzhiyun #define GCI43012_CHIPSTATUS_07_BBPLL_LOCK_MASK	(1 << 3)
4593*4882a593Smuzhiyun 
4594*4882a593Smuzhiyun /* GCI Core Control Reg */
4595*4882a593Smuzhiyun #define	GCI_CORECTRL_SR_MASK	(1 << 0)	/**< SECI block Reset */
4596*4882a593Smuzhiyun #define	GCI_CORECTRL_RSL_MASK	(1 << 1)	/**< ResetSECILogic */
4597*4882a593Smuzhiyun #define	GCI_CORECTRL_ES_MASK	(1 << 2)	/**< EnableSECI */
4598*4882a593Smuzhiyun #define	GCI_CORECTRL_FSL_MASK	(1 << 3)	/**< Force SECI Out Low */
4599*4882a593Smuzhiyun #define	GCI_CORECTRL_SOM_MASK	(7 << 4)	/**< SECI Op Mode */
4600*4882a593Smuzhiyun #define	GCI_CORECTRL_US_MASK	(1 << 7)	/**< Update SECI */
4601*4882a593Smuzhiyun #define	GCI_CORECTRL_BOS_MASK	(1 << 8)	/**< Break On Sleep */
4602*4882a593Smuzhiyun #define	GCI_CORECTRL_FORCEREGCLK_MASK	(1 << 18)	/* ForceRegClk */
4603*4882a593Smuzhiyun 
4604*4882a593Smuzhiyun /* 4378 & 4387 GCI AVS function */
4605*4882a593Smuzhiyun #define GCI6_AVS_ENAB			1u
4606*4882a593Smuzhiyun #define GCI6_AVS_ENAB_SHIFT		31u
4607*4882a593Smuzhiyun #define GCI6_AVS_ENAB_MASK		(1u << GCI6_AVS_ENAB_SHIFT)
4608*4882a593Smuzhiyun #define GCI6_AVS_CBUCK_VOLT_SHIFT	25u
4609*4882a593Smuzhiyun #define GCI6_AVS_CBUCK_VOLT_MASK	(0x1Fu << GCI6_AVS_CBUCK_VOLT_SHIFT)
4610*4882a593Smuzhiyun 
4611*4882a593Smuzhiyun /* GCI GPIO for function sel GCI-0/GCI-1 */
4612*4882a593Smuzhiyun #define CC_GCI_GPIO_0			(0)
4613*4882a593Smuzhiyun #define CC_GCI_GPIO_1			(1)
4614*4882a593Smuzhiyun #define CC_GCI_GPIO_2			(2)
4615*4882a593Smuzhiyun #define CC_GCI_GPIO_3			(3)
4616*4882a593Smuzhiyun #define CC_GCI_GPIO_4			(4)
4617*4882a593Smuzhiyun #define CC_GCI_GPIO_5			(5)
4618*4882a593Smuzhiyun #define CC_GCI_GPIO_6			(6)
4619*4882a593Smuzhiyun #define CC_GCI_GPIO_7			(7)
4620*4882a593Smuzhiyun #define CC_GCI_GPIO_8			(8)
4621*4882a593Smuzhiyun #define CC_GCI_GPIO_9			(9)
4622*4882a593Smuzhiyun #define CC_GCI_GPIO_10			(10)
4623*4882a593Smuzhiyun #define CC_GCI_GPIO_11			(11)
4624*4882a593Smuzhiyun #define CC_GCI_GPIO_12			(12)
4625*4882a593Smuzhiyun #define CC_GCI_GPIO_13			(13)
4626*4882a593Smuzhiyun #define CC_GCI_GPIO_14			(14)
4627*4882a593Smuzhiyun #define CC_GCI_GPIO_15			(15)
4628*4882a593Smuzhiyun 
4629*4882a593Smuzhiyun /* indicates Invalid GPIO, e.g. when PAD GPIO doesn't map to GCI GPIO */
4630*4882a593Smuzhiyun #define CC_GCI_GPIO_INVALID		0xFF
4631*4882a593Smuzhiyun 
4632*4882a593Smuzhiyun /* 4378 LHL GPIO configuration */
4633*4882a593Smuzhiyun #define	LHL_IOCFG_P_ADDR_LHL_GPIO_DOUT_SEL_SHIFT	(3u)
4634*4882a593Smuzhiyun #define LHL_IOCFG_P_ADDR_LHL_GPIO_DOUT_SEL_MASK	(1u << LHL_IOCFG_P_ADDR_LHL_GPIO_DOUT_SEL_SHIFT)
4635*4882a593Smuzhiyun 
4636*4882a593Smuzhiyun /* 4378 LHL SPMI bit definitions */
4637*4882a593Smuzhiyun #define LHL_LP_CTL5_SPMI_DATA_SEL_SHIFT		(8u)
4638*4882a593Smuzhiyun #define	LHL_LP_CTL5_SPMI_DATA_SEL_MASK		(0x3u << LHL_LP_CTL5_SPMI_CLK_DATA_SHIFT)
4639*4882a593Smuzhiyun #define LHL_LP_CTL5_SPMI_CLK_SEL_SHIFT		(6u)
4640*4882a593Smuzhiyun #define	LHL_LP_CTL5_SPMI_CLK_SEL_MASK		(0x3u << LHL_LP_CTL5_SPMI_CLK_SEL_SHIFT)
4641*4882a593Smuzhiyun #define	LHL_LP_CTL5_SPMI_CLK_DATA_GPIO0		(0u)
4642*4882a593Smuzhiyun #define	LHL_LP_CTL5_SPMI_CLK_DATA_GPIO1		(1u)
4643*4882a593Smuzhiyun #define	LHL_LP_CTL5_SPMI_CLK_DATA_GPIO2		(2u)
4644*4882a593Smuzhiyun 
4645*4882a593Smuzhiyun /* Plese do not these following defines */
4646*4882a593Smuzhiyun /* find the 4 bit mask given the bit position */
4647*4882a593Smuzhiyun #define GCIMASK(pos)  (((uint32)0xF) << pos)
4648*4882a593Smuzhiyun /* get the value which can be used to directly OR with chipcontrol reg */
4649*4882a593Smuzhiyun #define GCIPOSVAL(val, pos)  ((((uint32)val) << pos) & GCIMASK(pos))
4650*4882a593Smuzhiyun /* Extract nibble from a given position */
4651*4882a593Smuzhiyun #define GCIGETNBL(val, pos)	((val >> pos) & 0xF)
4652*4882a593Smuzhiyun 
4653*4882a593Smuzhiyun /* find the 8 bit mask given the bit position */
4654*4882a593Smuzhiyun #define GCIMASK_8B(pos)  (((uint32)0xFF) << pos)
4655*4882a593Smuzhiyun /* get the value which can be used to directly OR with chipcontrol reg */
4656*4882a593Smuzhiyun #define GCIPOSVAL_8B(val, pos)  ((((uint32)val) << pos) & GCIMASK_8B(pos))
4657*4882a593Smuzhiyun /* Extract nibble from a given position */
4658*4882a593Smuzhiyun #define GCIGETNBL_8B(val, pos)	((val >> pos) & 0xFF)
4659*4882a593Smuzhiyun 
4660*4882a593Smuzhiyun /* find the 4 bit mask given the bit position */
4661*4882a593Smuzhiyun #define GCIMASK_4B(pos)  (((uint32)0xF) << pos)
4662*4882a593Smuzhiyun /* get the value which can be used to directly OR with chipcontrol reg */
4663*4882a593Smuzhiyun #define GCIPOSVAL_4B(val, pos)  ((((uint32)val) << pos) & GCIMASK_4B(pos))
4664*4882a593Smuzhiyun /* Extract nibble from a given position */
4665*4882a593Smuzhiyun #define GCIGETNBL_4B(val, pos)	((val >> pos) & 0xF)
4666*4882a593Smuzhiyun 
4667*4882a593Smuzhiyun /* GCI Intstatus(Mask)/WakeMask Register bits. */
4668*4882a593Smuzhiyun #define GCI_INTSTATUS_RBI	(1 << 0)	/**< Rx Break Interrupt */
4669*4882a593Smuzhiyun #define GCI_INTSTATUS_UB	(1 << 1)	/**< UART Break Interrupt */
4670*4882a593Smuzhiyun #define GCI_INTSTATUS_SPE	(1 << 2)	/**< SECI Parity Error Interrupt */
4671*4882a593Smuzhiyun #define GCI_INTSTATUS_SFE	(1 << 3)	/**< SECI Framing Error Interrupt */
4672*4882a593Smuzhiyun #define GCI_INTSTATUS_SRITI	(1 << 9)	/**< SECI Rx Idle Timer Interrupt */
4673*4882a593Smuzhiyun #define GCI_INTSTATUS_STFF	(1 << 10)	/**< SECI Tx FIFO Full Interrupt */
4674*4882a593Smuzhiyun #define GCI_INTSTATUS_STFAE	(1 << 11)	/**< SECI Tx FIFO Almost Empty Intr */
4675*4882a593Smuzhiyun #define GCI_INTSTATUS_SRFAF	(1 << 12)	/**< SECI Rx FIFO Almost Full */
4676*4882a593Smuzhiyun #define GCI_INTSTATUS_SRFNE	(1 << 14)	/**< SECI Rx FIFO Not Empty */
4677*4882a593Smuzhiyun #define GCI_INTSTATUS_SRFOF	(1 << 15)	/**< SECI Rx FIFO Not Empty Timeout */
4678*4882a593Smuzhiyun #define GCI_INTSTATUS_EVENT  (1 << 21)   /* GCI Event Interrupt */
4679*4882a593Smuzhiyun #define GCI_INTSTATUS_LEVELWAKE (1 << 22)   /* GCI Wake Level Interrupt */
4680*4882a593Smuzhiyun #define GCI_INTSTATUS_EVENTWAKE (1 << 23)   /* GCI Wake Event Interrupt */
4681*4882a593Smuzhiyun #define GCI_INTSTATUS_GPIOINT	(1 << 25)	/**< GCIGpioInt */
4682*4882a593Smuzhiyun #define GCI_INTSTATUS_GPIOWAKE	(1 << 26)	/**< GCIGpioWake */
4683*4882a593Smuzhiyun #define GCI_INTSTATUS_LHLWLWAKE	(1 << 30)	/* LHL WL wake */
4684*4882a593Smuzhiyun 
4685*4882a593Smuzhiyun /* GCI IntMask Register bits. */
4686*4882a593Smuzhiyun #define GCI_INTMASK_RBI		(1 << 0)	/**< Rx Break Interrupt */
4687*4882a593Smuzhiyun #define GCI_INTMASK_UB		(1 << 1)	/**< UART Break Interrupt */
4688*4882a593Smuzhiyun #define GCI_INTMASK_SPE		(1 << 2)	/**< SECI Parity Error Interrupt */
4689*4882a593Smuzhiyun #define GCI_INTMASK_SFE		(1 << 3)	/**< SECI Framing Error Interrupt */
4690*4882a593Smuzhiyun #define GCI_INTMASK_SRITI	(1 << 9)	/**< SECI Rx Idle Timer Interrupt */
4691*4882a593Smuzhiyun #define GCI_INTMASK_STFF	(1 << 10)	/**< SECI Tx FIFO Full Interrupt */
4692*4882a593Smuzhiyun #define GCI_INTMASK_STFAE	(1 << 11)	/**< SECI Tx FIFO Almost Empty Intr */
4693*4882a593Smuzhiyun #define GCI_INTMASK_SRFAF	(1 << 12)	/**< SECI Rx FIFO Almost Full */
4694*4882a593Smuzhiyun #define GCI_INTMASK_SRFNE	(1 << 14)	/**< SECI Rx FIFO Not Empty */
4695*4882a593Smuzhiyun #define GCI_INTMASK_SRFOF	(1 << 15)	/**< SECI Rx FIFO Not Empty Timeout */
4696*4882a593Smuzhiyun #define GCI_INTMASK_EVENT (1 << 21)   /* GCI Event Interrupt */
4697*4882a593Smuzhiyun #define GCI_INTMASK_LEVELWAKE   (1 << 22)   /* GCI Wake Level Interrupt */
4698*4882a593Smuzhiyun #define GCI_INTMASK_EVENTWAKE   (1 << 23)   /* GCI Wake Event Interrupt */
4699*4882a593Smuzhiyun #define GCI_INTMASK_GPIOINT	(1 << 25)	/**< GCIGpioInt */
4700*4882a593Smuzhiyun #define GCI_INTMASK_GPIOWAKE	(1 << 26)	/**< GCIGpioWake */
4701*4882a593Smuzhiyun #define GCI_INTMASK_LHLWLWAKE	(1 << 30)	/* LHL WL wake */
4702*4882a593Smuzhiyun 
4703*4882a593Smuzhiyun /* GCI WakeMask Register bits. */
4704*4882a593Smuzhiyun #define GCI_WAKEMASK_RBI	(1 << 0)	/**< Rx Break Interrupt */
4705*4882a593Smuzhiyun #define GCI_WAKEMASK_UB		(1 << 1)	/**< UART Break Interrupt */
4706*4882a593Smuzhiyun #define GCI_WAKEMASK_SPE	(1 << 2)	/**< SECI Parity Error Interrupt */
4707*4882a593Smuzhiyun #define GCI_WAKEMASK_SFE	(1 << 3)	/**< SECI Framing Error Interrupt */
4708*4882a593Smuzhiyun #define GCI_WAKE_SRITI		(1 << 9)	/**< SECI Rx Idle Timer Interrupt */
4709*4882a593Smuzhiyun #define GCI_WAKEMASK_STFF	(1 << 10)	/**< SECI Tx FIFO Full Interrupt */
4710*4882a593Smuzhiyun #define GCI_WAKEMASK_STFAE	(1 << 11)	/**< SECI Tx FIFO Almost Empty Intr */
4711*4882a593Smuzhiyun #define GCI_WAKEMASK_SRFAF	(1 << 12)	/**< SECI Rx FIFO Almost Full */
4712*4882a593Smuzhiyun #define GCI_WAKEMASK_SRFNE	(1 << 14)	/**< SECI Rx FIFO Not Empty */
4713*4882a593Smuzhiyun #define GCI_WAKEMASK_SRFOF	(1 << 15)	/**< SECI Rx FIFO Not Empty Timeout */
4714*4882a593Smuzhiyun #define GCI_WAKEMASK_EVENT   (1 << 21)   /* GCI Event Interrupt */
4715*4882a593Smuzhiyun #define GCI_WAKEMASK_LEVELWAKE  (1 << 22)   /* GCI Wake Level Interrupt */
4716*4882a593Smuzhiyun #define GCI_WAKEMASK_EVENTWAKE  (1 << 23)   /* GCI Wake Event Interrupt */
4717*4882a593Smuzhiyun #define GCI_WAKEMASK_GPIOINT	(1 << 25)	/**< GCIGpioInt */
4718*4882a593Smuzhiyun #define GCI_WAKEMASK_GPIOWAKE	(1 << 26)	/**< GCIGpioWake */
4719*4882a593Smuzhiyun #define GCI_WAKEMASK_LHLWLWAKE	(1 << 30)	/* LHL WL wake */
4720*4882a593Smuzhiyun 
4721*4882a593Smuzhiyun #define	GCI_WAKE_ON_GCI_GPIO1	1
4722*4882a593Smuzhiyun #define	GCI_WAKE_ON_GCI_GPIO2	2
4723*4882a593Smuzhiyun #define	GCI_WAKE_ON_GCI_GPIO3	3
4724*4882a593Smuzhiyun #define	GCI_WAKE_ON_GCI_GPIO4	4
4725*4882a593Smuzhiyun #define	GCI_WAKE_ON_GCI_GPIO5	5
4726*4882a593Smuzhiyun #define	GCI_WAKE_ON_GCI_GPIO6	6
4727*4882a593Smuzhiyun #define	GCI_WAKE_ON_GCI_GPIO7	7
4728*4882a593Smuzhiyun #define	GCI_WAKE_ON_GCI_GPIO8	8
4729*4882a593Smuzhiyun #define	GCI_WAKE_ON_GCI_SECI_IN	9
4730*4882a593Smuzhiyun 
4731*4882a593Smuzhiyun #define	PMU_EXT_WAKE_MASK_0_SDIO		(1u << 2u)
4732*4882a593Smuzhiyun #define	PMU_EXT_WAKE_MASK_0_PCIE_PERST		(1u << 5u)
4733*4882a593Smuzhiyun 
4734*4882a593Smuzhiyun #define PMU_4362_EXT_WAKE_MASK_0_SDIO		(1u << 1u | 1u << 2u)
4735*4882a593Smuzhiyun 
4736*4882a593Smuzhiyun /* =========== LHL regs =========== */
4737*4882a593Smuzhiyun #define LHL_PWRSEQCTL_SLEEP_EN			(1 << 0)
4738*4882a593Smuzhiyun #define LHL_PWRSEQCTL_PMU_SLEEP_MODE		(1 << 1)
4739*4882a593Smuzhiyun #define LHL_PWRSEQCTL_PMU_FINAL_PMU_SLEEP_EN	(1 << 2)
4740*4882a593Smuzhiyun #define LHL_PWRSEQCTL_PMU_TOP_ISO_EN		(1 << 3)
4741*4882a593Smuzhiyun #define LHL_PWRSEQCTL_PMU_TOP_SLB_EN		(1 << 4)
4742*4882a593Smuzhiyun #define LHL_PWRSEQCTL_PMU_TOP_PWRSW_EN		(1 << 5)
4743*4882a593Smuzhiyun #define LHL_PWRSEQCTL_PMU_CLDO_PD		(1 << 6)
4744*4882a593Smuzhiyun #define LHL_PWRSEQCTL_PMU_LPLDO_PD		(1 << 7)
4745*4882a593Smuzhiyun #define LHL_PWRSEQCTL_PMU_RSRC6_EN		(1 << 8)
4746*4882a593Smuzhiyun 
4747*4882a593Smuzhiyun #define PMU_SLEEP_MODE_0	(LHL_PWRSEQCTL_SLEEP_EN |\
4748*4882a593Smuzhiyun 				LHL_PWRSEQCTL_PMU_FINAL_PMU_SLEEP_EN)
4749*4882a593Smuzhiyun 
4750*4882a593Smuzhiyun #define PMU_SLEEP_MODE_1	(LHL_PWRSEQCTL_SLEEP_EN |\
4751*4882a593Smuzhiyun 				  LHL_PWRSEQCTL_PMU_SLEEP_MODE |\
4752*4882a593Smuzhiyun 				  LHL_PWRSEQCTL_PMU_FINAL_PMU_SLEEP_EN |\
4753*4882a593Smuzhiyun 				  LHL_PWRSEQCTL_PMU_TOP_ISO_EN |\
4754*4882a593Smuzhiyun 				  LHL_PWRSEQCTL_PMU_TOP_SLB_EN |\
4755*4882a593Smuzhiyun 				  LHL_PWRSEQCTL_PMU_TOP_PWRSW_EN |\
4756*4882a593Smuzhiyun 				  LHL_PWRSEQCTL_PMU_CLDO_PD |\
4757*4882a593Smuzhiyun 				  LHL_PWRSEQCTL_PMU_RSRC6_EN)
4758*4882a593Smuzhiyun 
4759*4882a593Smuzhiyun #define PMU_SLEEP_MODE_2	(LHL_PWRSEQCTL_SLEEP_EN |\
4760*4882a593Smuzhiyun 				  LHL_PWRSEQCTL_PMU_SLEEP_MODE |\
4761*4882a593Smuzhiyun 				  LHL_PWRSEQCTL_PMU_FINAL_PMU_SLEEP_EN |\
4762*4882a593Smuzhiyun 				  LHL_PWRSEQCTL_PMU_TOP_ISO_EN |\
4763*4882a593Smuzhiyun 				  LHL_PWRSEQCTL_PMU_TOP_SLB_EN |\
4764*4882a593Smuzhiyun 				  LHL_PWRSEQCTL_PMU_TOP_PWRSW_EN |\
4765*4882a593Smuzhiyun 				  LHL_PWRSEQCTL_PMU_CLDO_PD |\
4766*4882a593Smuzhiyun 				  LHL_PWRSEQCTL_PMU_LPLDO_PD |\
4767*4882a593Smuzhiyun 				  LHL_PWRSEQCTL_PMU_RSRC6_EN)
4768*4882a593Smuzhiyun 
4769*4882a593Smuzhiyun #define LHL_PWRSEQ_CTL				(0x000000ff)
4770*4882a593Smuzhiyun 
4771*4882a593Smuzhiyun /* LHL Top Level Power Up Control Register (lhl_top_pwrup_ctl_adr, Offset 0xE78)
4772*4882a593Smuzhiyun * Top Level Counter values for isolation, retention, Power Switch control
4773*4882a593Smuzhiyun */
4774*4882a593Smuzhiyun #define LHL_PWRUP_ISOLATION_CNT			(0x6 << 8)
4775*4882a593Smuzhiyun #define LHL_PWRUP_RETENTION_CNT			(0x5 << 16)
4776*4882a593Smuzhiyun #define LHL_PWRUP_PWRSW_CNT			(0x7 << 24)
4777*4882a593Smuzhiyun /* Mask is taken only for isolation 8:13 , Retention 16:21 ,
4778*4882a593Smuzhiyun * Power Switch control 24:29
4779*4882a593Smuzhiyun */
4780*4882a593Smuzhiyun #define LHL_PWRUP_CTL_MASK			(0x3F3F3F00)
4781*4882a593Smuzhiyun #define LHL_PWRUP_CTL				(LHL_PWRUP_ISOLATION_CNT |\
4782*4882a593Smuzhiyun 						LHL_PWRUP_RETENTION_CNT |\
4783*4882a593Smuzhiyun 						LHL_PWRUP_PWRSW_CNT)
4784*4882a593Smuzhiyun 
4785*4882a593Smuzhiyun #define LHL_PWRUP2_CLDO_DN_CNT			(0x0)
4786*4882a593Smuzhiyun #define LHL_PWRUP2_LPLDO_DN_CNT			(0x0 << 8)
4787*4882a593Smuzhiyun #define LHL_PWRUP2_RSRC6_DN_CN			(0x4 << 16)
4788*4882a593Smuzhiyun #define LHL_PWRUP2_RSRC7_DN_CN			(0x0 << 24)
4789*4882a593Smuzhiyun #define LHL_PWRUP2_CTL_MASK			(0x3F3F3F3F)
4790*4882a593Smuzhiyun #define LHL_PWRUP2_CTL				(LHL_PWRUP2_CLDO_DN_CNT |\
4791*4882a593Smuzhiyun 						LHL_PWRUP2_LPLDO_DN_CNT |\
4792*4882a593Smuzhiyun 						LHL_PWRUP2_RSRC6_DN_CN |\
4793*4882a593Smuzhiyun 						LHL_PWRUP2_RSRC7_DN_CN)
4794*4882a593Smuzhiyun 
4795*4882a593Smuzhiyun /* LHL Top Level Power Down Control Register (lhl_top_pwrdn_ctl_adr, Offset 0xE74) */
4796*4882a593Smuzhiyun #define LHL_PWRDN_SLEEP_CNT			(0x4)
4797*4882a593Smuzhiyun #define LHL_PWRDN_CTL_MASK			(0x3F)
4798*4882a593Smuzhiyun 
4799*4882a593Smuzhiyun /* LHL Top Level Power Down Control 2 Register (lhl_top_pwrdn2_ctl_adr, Offset 0xE80) */
4800*4882a593Smuzhiyun #define LHL_PWRDN2_CLDO_DN_CNT			(0x4)
4801*4882a593Smuzhiyun #define LHL_PWRDN2_LPLDO_DN_CNT			(0x4 << 8)
4802*4882a593Smuzhiyun #define LHL_PWRDN2_RSRC6_DN_CN			(0x3 << 16)
4803*4882a593Smuzhiyun #define LHL_PWRDN2_RSRC7_DN_CN			(0x0 << 24)
4804*4882a593Smuzhiyun #define LHL_PWRDN2_CTL				(LHL_PWRDN2_CLDO_DN_CNT |\
4805*4882a593Smuzhiyun 						LHL_PWRDN2_LPLDO_DN_CNT |\
4806*4882a593Smuzhiyun 						LHL_PWRDN2_RSRC6_DN_CN |\
4807*4882a593Smuzhiyun 						LHL_PWRDN2_RSRC7_DN_CN)
4808*4882a593Smuzhiyun #define LHL_PWRDN2_CTL_MASK			(0x3F3F3F3F)
4809*4882a593Smuzhiyun 
4810*4882a593Smuzhiyun #define LHL_FAST_WRITE_EN			(1 << 14)
4811*4882a593Smuzhiyun 
4812*4882a593Smuzhiyun #define LHL_WL_MACTIMER_MASK			0xFFFFFFFF
4813*4882a593Smuzhiyun /* Write 1 to clear */
4814*4882a593Smuzhiyun #define LHL_WL_MACTIMER_INT_ST_MASK		(0x1u)
4815*4882a593Smuzhiyun 
4816*4882a593Smuzhiyun /* WL ARM Timer0 Interrupt Mask (lhl_wl_armtim0_intrp_adr) */
4817*4882a593Smuzhiyun #define LHL_WL_ARMTIM0_INTRP_EN			0x00000001
4818*4882a593Smuzhiyun #define LHL_WL_ARMTIM0_INTRP_EDGE_TRIGGER	0x00000002
4819*4882a593Smuzhiyun 
4820*4882a593Smuzhiyun /* WL ARM Timer0 Interrupt Status (lhl_wl_armtim0_st_adr) */
4821*4882a593Smuzhiyun #define LHL_WL_ARMTIM0_ST_WL_ARMTIM_INT_ST	0x00000001
4822*4882a593Smuzhiyun 
4823*4882a593Smuzhiyun /* WL MAC TimerX Interrupt Mask (lhl_wl_mactimX_intrp_adr) */
4824*4882a593Smuzhiyun #define LHL_WL_MACTIM_INTRP_EN			0x00000001
4825*4882a593Smuzhiyun #define LHL_WL_MACTIM_INTRP_EDGE_TRIGGER	0x00000002
4826*4882a593Smuzhiyun 
4827*4882a593Smuzhiyun /* WL MAC TimerX Interrupt Status (lhl_wl_mactimX_st_adr) */
4828*4882a593Smuzhiyun #define LHL_WL_MACTIM_ST_WL_MACTIM_INT_ST	0x00000001
4829*4882a593Smuzhiyun 
4830*4882a593Smuzhiyun /* LHL Wakeup Status (lhl_wkup_status_adr) */
4831*4882a593Smuzhiyun #define LHL_WKUP_STATUS_WR_PENDING_ARMTIM0	0x00100000
4832*4882a593Smuzhiyun 
4833*4882a593Smuzhiyun #define LHL_PS_MODE_0	0
4834*4882a593Smuzhiyun #define LHL_PS_MODE_1	1
4835*4882a593Smuzhiyun 
4836*4882a593Smuzhiyun /* GCI EventIntMask Register SW bits */
4837*4882a593Smuzhiyun #define GCI_MAILBOXDATA_TOWLAN	(1 << 0)
4838*4882a593Smuzhiyun #define GCI_MAILBOXDATA_TOBT		(1 << 1)
4839*4882a593Smuzhiyun #define GCI_MAILBOXDATA_TONFC		(1 << 2)
4840*4882a593Smuzhiyun #define GCI_MAILBOXDATA_TOGPS		(1 << 3)
4841*4882a593Smuzhiyun #define GCI_MAILBOXDATA_TOLTE		(1 << 4)
4842*4882a593Smuzhiyun #define GCI_MAILBOXACK_TOWLAN		(1 << 8)
4843*4882a593Smuzhiyun #define GCI_MAILBOXACK_TOBT		(1 << 9)
4844*4882a593Smuzhiyun #define GCI_MAILBOXACK_TONFC		(1 << 10)
4845*4882a593Smuzhiyun #define GCI_MAILBOXACK_TOGPS		(1 << 11)
4846*4882a593Smuzhiyun #define GCI_MAILBOXACK_TOLTE		(1 << 12)
4847*4882a593Smuzhiyun #define GCI_WAKE_TOWLAN				(1 << 16)
4848*4882a593Smuzhiyun #define GCI_WAKE_TOBT				(1 << 17)
4849*4882a593Smuzhiyun #define GCI_WAKE_TONFC				(1 << 18)
4850*4882a593Smuzhiyun #define GCI_WAKE_TOGPS				(1 << 19)
4851*4882a593Smuzhiyun #define GCI_WAKE_TOLTE				(1 << 20)
4852*4882a593Smuzhiyun #define GCI_SWREADY					(1 << 24)
4853*4882a593Smuzhiyun 
4854*4882a593Smuzhiyun /* GCI SECI_OUT TX Status Regiser bits */
4855*4882a593Smuzhiyun #define GCI_SECIOUT_TXSTATUS_TXHALT		(1 << 0)
4856*4882a593Smuzhiyun #define GCI_SECIOUT_TXSTATUS_TI			(1 << 16)
4857*4882a593Smuzhiyun 
4858*4882a593Smuzhiyun /* 43012 MUX options */
4859*4882a593Smuzhiyun #define MUXENAB43012_HOSTWAKE_MASK	(0x00000001)
4860*4882a593Smuzhiyun #define MUXENAB43012_GETIX(val, name) (val - 1)
4861*4882a593Smuzhiyun 
4862*4882a593Smuzhiyun /*
4863*4882a593Smuzhiyun * Maximum delay for the PMU state transition in us.
4864*4882a593Smuzhiyun * This is an upper bound intended for spinwaits etc.
4865*4882a593Smuzhiyun */
4866*4882a593Smuzhiyun #if defined(BCMQT) && defined(BCMDONGLEHOST)
4867*4882a593Smuzhiyun #define PMU_MAX_TRANSITION_DLY	1500000
4868*4882a593Smuzhiyun #else
4869*4882a593Smuzhiyun #define PMU_MAX_TRANSITION_DLY	15000
4870*4882a593Smuzhiyun #endif /* BCMDONGLEHOST */
4871*4882a593Smuzhiyun 
4872*4882a593Smuzhiyun /* PMU resource up transition time in ILP cycles */
4873*4882a593Smuzhiyun #define PMURES_UP_TRANSITION	2
4874*4882a593Smuzhiyun 
4875*4882a593Smuzhiyun #if !defined(BCMDONGLEHOST)
4876*4882a593Smuzhiyun /*
4877*4882a593Smuzhiyun * Information from BT to WLAN over eci_inputlo, eci_inputmi &
4878*4882a593Smuzhiyun * eci_inputhi register.  Rev >=21
4879*4882a593Smuzhiyun */
4880*4882a593Smuzhiyun /* Fields in eci_inputlo register - [0:31] */
4881*4882a593Smuzhiyun #define	ECI_INLO_TASKTYPE_MASK	0x0000000f /* [3:0] - 4 bits */
4882*4882a593Smuzhiyun #define ECI_INLO_TASKTYPE_SHIFT 0
4883*4882a593Smuzhiyun #define	ECI_INLO_PKTDUR_MASK	0x000000f0 /* [7:4] - 4 bits */
4884*4882a593Smuzhiyun #define ECI_INLO_PKTDUR_SHIFT	4
4885*4882a593Smuzhiyun #define	ECI_INLO_ROLE_MASK	0x00000100 /* [8] - 1 bits */
4886*4882a593Smuzhiyun #define ECI_INLO_ROLE_SHIFT	8
4887*4882a593Smuzhiyun #define	ECI_INLO_MLP_MASK	0x00000e00 /* [11:9] - 3 bits */
4888*4882a593Smuzhiyun #define ECI_INLO_MLP_SHIFT	9
4889*4882a593Smuzhiyun #define	ECI_INLO_TXPWR_MASK	0x000ff000 /* [19:12] - 8 bits */
4890*4882a593Smuzhiyun #define ECI_INLO_TXPWR_SHIFT	12
4891*4882a593Smuzhiyun #define	ECI_INLO_RSSI_MASK	0x0ff00000 /* [27:20] - 8 bits */
4892*4882a593Smuzhiyun #define ECI_INLO_RSSI_SHIFT	20
4893*4882a593Smuzhiyun #define	ECI_INLO_VAD_MASK	0x10000000 /* [28] - 1 bits */
4894*4882a593Smuzhiyun #define ECI_INLO_VAD_SHIFT	28
4895*4882a593Smuzhiyun 
4896*4882a593Smuzhiyun /*
4897*4882a593Smuzhiyun * Register eci_inputlo bitfield values.
4898*4882a593Smuzhiyun * - BT packet type information bits [7:0]
4899*4882a593Smuzhiyun */
4900*4882a593Smuzhiyun /*  [3:0] - Task (link) type */
4901*4882a593Smuzhiyun #define BT_ACL				0x00
4902*4882a593Smuzhiyun #define BT_SCO				0x01
4903*4882a593Smuzhiyun #define BT_eSCO				0x02
4904*4882a593Smuzhiyun #define BT_A2DP				0x03
4905*4882a593Smuzhiyun #define BT_SNIFF			0x04
4906*4882a593Smuzhiyun #define BT_PAGE_SCAN			0x05
4907*4882a593Smuzhiyun #define BT_INQUIRY_SCAN			0x06
4908*4882a593Smuzhiyun #define BT_PAGE				0x07
4909*4882a593Smuzhiyun #define BT_INQUIRY			0x08
4910*4882a593Smuzhiyun #define BT_MSS				0x09
4911*4882a593Smuzhiyun #define BT_PARK				0x0a
4912*4882a593Smuzhiyun #define BT_RSSISCAN			0x0b
4913*4882a593Smuzhiyun #define BT_MD_ACL			0x0c
4914*4882a593Smuzhiyun #define BT_MD_eSCO			0x0d
4915*4882a593Smuzhiyun #define BT_SCAN_WITH_SCO_LINK		0x0e
4916*4882a593Smuzhiyun #define BT_SCAN_WITHOUT_SCO_LINK	0x0f
4917*4882a593Smuzhiyun /* [7:4] = packet duration code */
4918*4882a593Smuzhiyun /* [8] - Master / Slave */
4919*4882a593Smuzhiyun #define BT_MASTER			0
4920*4882a593Smuzhiyun #define BT_SLAVE			1
4921*4882a593Smuzhiyun /* [11:9] - multi-level priority */
4922*4882a593Smuzhiyun #define BT_LOWEST_PRIO			0x0
4923*4882a593Smuzhiyun #define BT_HIGHEST_PRIO			0x3
4924*4882a593Smuzhiyun /* [19:12] - BT transmit power */
4925*4882a593Smuzhiyun /* [27:20] - BT RSSI */
4926*4882a593Smuzhiyun /* [28] - VAD silence */
4927*4882a593Smuzhiyun /* [31:29] - Undefined */
4928*4882a593Smuzhiyun /* Register eci_inputmi values - [32:63] - none defined */
4929*4882a593Smuzhiyun /* [63:32] - Undefined */
4930*4882a593Smuzhiyun 
4931*4882a593Smuzhiyun /* Information from WLAN to BT over eci_output register. */
4932*4882a593Smuzhiyun /* Fields in eci_output register - [0:31] */
4933*4882a593Smuzhiyun #define ECI48_OUT_MASKMAGIC_HIWORD 0x55550000
4934*4882a593Smuzhiyun #define ECI_OUT_CHANNEL_MASK(ccrev) ((ccrev) < 35 ? 0xf : (ECI48_OUT_MASKMAGIC_HIWORD | 0xf000))
4935*4882a593Smuzhiyun #define ECI_OUT_CHANNEL_SHIFT(ccrev) ((ccrev) < 35 ? 0 : 12)
4936*4882a593Smuzhiyun #define ECI_OUT_BW_MASK(ccrev) ((ccrev) < 35 ? 0x70 : (ECI48_OUT_MASKMAGIC_HIWORD | 0xe00))
4937*4882a593Smuzhiyun #define ECI_OUT_BW_SHIFT(ccrev) ((ccrev) < 35 ? 4 : 9)
4938*4882a593Smuzhiyun #define ECI_OUT_ANTENNA_MASK(ccrev) ((ccrev) < 35 ? 0x80 : (ECI48_OUT_MASKMAGIC_HIWORD | 0x100))
4939*4882a593Smuzhiyun #define ECI_OUT_ANTENNA_SHIFT(ccrev) ((ccrev) < 35 ? 7 : 8)
4940*4882a593Smuzhiyun #define ECI_OUT_SIMUL_TXRX_MASK(ccrev) \
4941*4882a593Smuzhiyun 	((ccrev) < 35 ? 0x10000 : (ECI48_OUT_MASKMAGIC_HIWORD | 0x80))
4942*4882a593Smuzhiyun #define ECI_OUT_SIMUL_TXRX_SHIFT(ccrev) ((ccrev) < 35 ? 16 : 7)
4943*4882a593Smuzhiyun #define ECI_OUT_FM_DISABLE_MASK(ccrev) \
4944*4882a593Smuzhiyun 	((ccrev) < 35 ? 0x40000 : (ECI48_OUT_MASKMAGIC_HIWORD | 0x40))
4945*4882a593Smuzhiyun #define ECI_OUT_FM_DISABLE_SHIFT(ccrev) ((ccrev) < 35 ? 18 : 6)
4946*4882a593Smuzhiyun 
4947*4882a593Smuzhiyun /* Indicate control of ECI bits between s/w and dot11mac.
4948*4882a593Smuzhiyun  * 0 => FW control, 1=> MAC/ucode control
4949*4882a593Smuzhiyun 
4950*4882a593Smuzhiyun  * Current assignment (ccrev >= 35):
4951*4882a593Smuzhiyun  *  0 - TxConf (ucode)
4952*4882a593Smuzhiyun  * 38 - FM disable (wl)
4953*4882a593Smuzhiyun  * 39 - Allow sim rx (ucode)
4954*4882a593Smuzhiyun  * 40 - Num antennas (wl)
4955*4882a593Smuzhiyun  * 43:41 - WLAN channel exclusion BW (wl)
4956*4882a593Smuzhiyun  * 47:44 - WLAN channel (wl)
4957*4882a593Smuzhiyun  *
4958*4882a593Smuzhiyun  * (ccrev < 35)
4959*4882a593Smuzhiyun  * 15:0 - wl
4960*4882a593Smuzhiyun  * 16 -
4961*4882a593Smuzhiyun  * 18 - FM disable
4962*4882a593Smuzhiyun  * 30 - wl interrupt
4963*4882a593Smuzhiyun  * 31 - ucode interrupt
4964*4882a593Smuzhiyun  * others - unassigned (presumed to be with dot11mac/ucode)
4965*4882a593Smuzhiyun  */
4966*4882a593Smuzhiyun #define ECI_MACCTRL_BITS	0xbffb0000
4967*4882a593Smuzhiyun #define ECI_MACCTRLLO_BITS	0x1
4968*4882a593Smuzhiyun #define ECI_MACCTRLHI_BITS	0xFF
4969*4882a593Smuzhiyun 
4970*4882a593Smuzhiyun #endif /* !defined(BCMDONGLEHOST) */
4971*4882a593Smuzhiyun 
4972*4882a593Smuzhiyun /* SECI Status (0x134) & Mask (0x138) bits - Rev 35 */
4973*4882a593Smuzhiyun #define SECI_STAT_BI	(1 << 0)	/* Break Interrupt */
4974*4882a593Smuzhiyun #define SECI_STAT_SPE	(1 << 1)	/* Parity Error */
4975*4882a593Smuzhiyun #define SECI_STAT_SFE	(1 << 2)	/* Parity Error */
4976*4882a593Smuzhiyun #define SECI_STAT_SDU	(1 << 3)	/* Data Updated */
4977*4882a593Smuzhiyun #define SECI_STAT_SADU	(1 << 4)	/* Auxiliary Data Updated */
4978*4882a593Smuzhiyun #define SECI_STAT_SAS	(1 << 6)	/* AUX State */
4979*4882a593Smuzhiyun #define SECI_STAT_SAS2	(1 << 7)	/* AUX2 State */
4980*4882a593Smuzhiyun #define SECI_STAT_SRITI	(1 << 8)	/* Idle Timer Interrupt */
4981*4882a593Smuzhiyun #define SECI_STAT_STFF	(1 << 9)	/* Tx FIFO Full */
4982*4882a593Smuzhiyun #define SECI_STAT_STFAE	(1 << 10)	/* Tx FIFO Almost Empty */
4983*4882a593Smuzhiyun #define SECI_STAT_SRFE	(1 << 11)	/* Rx FIFO Empty */
4984*4882a593Smuzhiyun #define SECI_STAT_SRFAF	(1 << 12)	/* Rx FIFO Almost Full */
4985*4882a593Smuzhiyun #define SECI_STAT_SFCE	(1 << 13)	/* Flow Control Event */
4986*4882a593Smuzhiyun 
4987*4882a593Smuzhiyun /* SECI configuration */
4988*4882a593Smuzhiyun #define SECI_MODE_UART			0x0
4989*4882a593Smuzhiyun #define SECI_MODE_SECI			0x1
4990*4882a593Smuzhiyun #define SECI_MODE_LEGACY_3WIRE_BT	0x2
4991*4882a593Smuzhiyun #define SECI_MODE_LEGACY_3WIRE_WLAN	0x3
4992*4882a593Smuzhiyun #define SECI_MODE_HALF_SECI		0x4
4993*4882a593Smuzhiyun 
4994*4882a593Smuzhiyun #define SECI_RESET		(1 << 0)
4995*4882a593Smuzhiyun #define SECI_RESET_BAR_UART	(1 << 1)
4996*4882a593Smuzhiyun #define SECI_ENAB_SECI_ECI	(1 << 2)
4997*4882a593Smuzhiyun #define SECI_ENAB_SECIOUT_DIS	(1 << 3)
4998*4882a593Smuzhiyun #define SECI_MODE_MASK		0x7
4999*4882a593Smuzhiyun #define SECI_MODE_SHIFT		4 /* (bits 5, 6, 7) */
5000*4882a593Smuzhiyun #define SECI_UPD_SECI		(1 << 7)
5001*4882a593Smuzhiyun 
5002*4882a593Smuzhiyun #define SECI_AUX_TX_START       (1 << 31)
5003*4882a593Smuzhiyun #define SECI_SLIP_ESC_CHAR	0xDB
5004*4882a593Smuzhiyun #define SECI_SIGNOFF_0		SECI_SLIP_ESC_CHAR
5005*4882a593Smuzhiyun #define SECI_SIGNOFF_1     0
5006*4882a593Smuzhiyun #define SECI_REFRESH_REQ	0xDA
5007*4882a593Smuzhiyun 
5008*4882a593Smuzhiyun /* seci clk_ctl_st bits */
5009*4882a593Smuzhiyun #define CLKCTL_STS_HT_AVAIL_REQ		(1 << 4)
5010*4882a593Smuzhiyun #define CLKCTL_STS_SECI_CLK_REQ		(1 << 8)
5011*4882a593Smuzhiyun #define CLKCTL_STS_SECI_CLK_AVAIL	(1 << 24)
5012*4882a593Smuzhiyun 
5013*4882a593Smuzhiyun #define SECI_UART_MSR_CTS_STATE		(1 << 0)
5014*4882a593Smuzhiyun #define SECI_UART_MSR_RTS_STATE		(1 << 1)
5015*4882a593Smuzhiyun #define SECI_UART_SECI_IN_STATE		(1 << 2)
5016*4882a593Smuzhiyun #define SECI_UART_SECI_IN2_STATE	(1 << 3)
5017*4882a593Smuzhiyun 
5018*4882a593Smuzhiyun /* GCI RX FIFO Control Register */
5019*4882a593Smuzhiyun #define	GCI_RXF_LVL_MASK	(0xFF << 0)
5020*4882a593Smuzhiyun #define	GCI_RXF_TIMEOUT_MASK	(0xFF << 8)
5021*4882a593Smuzhiyun 
5022*4882a593Smuzhiyun /* GCI UART Registers' Bit definitions */
5023*4882a593Smuzhiyun /* Seci Fifo Level Register */
5024*4882a593Smuzhiyun #define	SECI_TXF_LVL_MASK	(0x3F << 8)
5025*4882a593Smuzhiyun #define	TXF_AE_LVL_DEFAULT	0x4
5026*4882a593Smuzhiyun #define	SECI_RXF_LVL_FC_MASK	(0x3F << 16)
5027*4882a593Smuzhiyun 
5028*4882a593Smuzhiyun /* SeciUARTFCR Bit definitions */
5029*4882a593Smuzhiyun #define	SECI_UART_FCR_RFR		(1 << 0)
5030*4882a593Smuzhiyun #define	SECI_UART_FCR_TFR		(1 << 1)
5031*4882a593Smuzhiyun #define	SECI_UART_FCR_SR		(1 << 2)
5032*4882a593Smuzhiyun #define	SECI_UART_FCR_THP		(1 << 3)
5033*4882a593Smuzhiyun #define	SECI_UART_FCR_AB		(1 << 4)
5034*4882a593Smuzhiyun #define	SECI_UART_FCR_ATOE		(1 << 5)
5035*4882a593Smuzhiyun #define	SECI_UART_FCR_ARTSOE		(1 << 6)
5036*4882a593Smuzhiyun #define	SECI_UART_FCR_ABV		(1 << 7)
5037*4882a593Smuzhiyun #define	SECI_UART_FCR_ALM		(1 << 8)
5038*4882a593Smuzhiyun 
5039*4882a593Smuzhiyun /* SECI UART LCR register bits */
5040*4882a593Smuzhiyun #define SECI_UART_LCR_STOP_BITS		(1 << 0) /* 0 - 1bit, 1 - 2bits */
5041*4882a593Smuzhiyun #define SECI_UART_LCR_PARITY_EN		(1 << 1)
5042*4882a593Smuzhiyun #define SECI_UART_LCR_PARITY		(1 << 2) /* 0 - odd, 1 - even */
5043*4882a593Smuzhiyun #define SECI_UART_LCR_RX_EN		(1 << 3)
5044*4882a593Smuzhiyun #define SECI_UART_LCR_LBRK_CTRL		(1 << 4) /* 1 => SECI_OUT held low */
5045*4882a593Smuzhiyun #define SECI_UART_LCR_TXO_EN		(1 << 5)
5046*4882a593Smuzhiyun #define SECI_UART_LCR_RTSO_EN		(1 << 6)
5047*4882a593Smuzhiyun #define SECI_UART_LCR_SLIPMODE_EN	(1 << 7)
5048*4882a593Smuzhiyun #define SECI_UART_LCR_RXCRC_CHK		(1 << 8)
5049*4882a593Smuzhiyun #define SECI_UART_LCR_TXCRC_INV		(1 << 9)
5050*4882a593Smuzhiyun #define SECI_UART_LCR_TXCRC_LSBF	(1 << 10)
5051*4882a593Smuzhiyun #define SECI_UART_LCR_TXCRC_EN		(1 << 11)
5052*4882a593Smuzhiyun #define	SECI_UART_LCR_RXSYNC_EN		(1 << 12)
5053*4882a593Smuzhiyun 
5054*4882a593Smuzhiyun #define SECI_UART_MCR_TX_EN		(1 << 0)
5055*4882a593Smuzhiyun #define SECI_UART_MCR_PRTS		(1 << 1)
5056*4882a593Smuzhiyun #define SECI_UART_MCR_SWFLCTRL_EN	(1 << 2)
5057*4882a593Smuzhiyun #define SECI_UART_MCR_HIGHRATE_EN	(1 << 3)
5058*4882a593Smuzhiyun #define SECI_UART_MCR_LOOPBK_EN		(1 << 4)
5059*4882a593Smuzhiyun #define SECI_UART_MCR_AUTO_RTS		(1 << 5)
5060*4882a593Smuzhiyun #define SECI_UART_MCR_AUTO_TX_DIS	(1 << 6)
5061*4882a593Smuzhiyun #define SECI_UART_MCR_BAUD_ADJ_EN	(1 << 7)
5062*4882a593Smuzhiyun #define SECI_UART_MCR_XONOFF_RPT	(1 << 9)
5063*4882a593Smuzhiyun 
5064*4882a593Smuzhiyun /* SeciUARTLSR Bit Mask */
5065*4882a593Smuzhiyun #define	SECI_UART_LSR_RXOVR_MASK	(1 << 0)
5066*4882a593Smuzhiyun #define	SECI_UART_LSR_RFF_MASK		(1 << 1)
5067*4882a593Smuzhiyun #define	SECI_UART_LSR_TFNE_MASK		(1 << 2)
5068*4882a593Smuzhiyun #define	SECI_UART_LSR_TI_MASK		(1 << 3)
5069*4882a593Smuzhiyun #define	SECI_UART_LSR_TPR_MASK		(1 << 4)
5070*4882a593Smuzhiyun #define	SECI_UART_LSR_TXHALT_MASK	(1 << 5)
5071*4882a593Smuzhiyun 
5072*4882a593Smuzhiyun /* SeciUARTMSR Bit Mask */
5073*4882a593Smuzhiyun #define	SECI_UART_MSR_CTSS_MASK		(1 << 0)
5074*4882a593Smuzhiyun #define	SECI_UART_MSR_RTSS_MASK		(1 << 1)
5075*4882a593Smuzhiyun #define	SECI_UART_MSR_SIS_MASK		(1 << 2)
5076*4882a593Smuzhiyun #define	SECI_UART_MSR_SIS2_MASK		(1 << 3)
5077*4882a593Smuzhiyun 
5078*4882a593Smuzhiyun /* SeciUARTData Bits */
5079*4882a593Smuzhiyun #define SECI_UART_DATA_RF_NOT_EMPTY_BIT	(1 << 12)
5080*4882a593Smuzhiyun #define SECI_UART_DATA_RF_FULL_BIT	(1 << 13)
5081*4882a593Smuzhiyun #define SECI_UART_DATA_RF_OVRFLOW_BIT	(1 << 14)
5082*4882a593Smuzhiyun #define	SECI_UART_DATA_FIFO_PTR_MASK	0xFF
5083*4882a593Smuzhiyun #define	SECI_UART_DATA_RF_RD_PTR_SHIFT	16
5084*4882a593Smuzhiyun #define	SECI_UART_DATA_RF_WR_PTR_SHIFT	24
5085*4882a593Smuzhiyun 
5086*4882a593Smuzhiyun /* LTECX: ltecxmux */
5087*4882a593Smuzhiyun #define LTECX_EXTRACT_MUX(val, idx)	(getbit4(&(val), (idx)))
5088*4882a593Smuzhiyun 
5089*4882a593Smuzhiyun /* LTECX: ltecxmux MODE */
5090*4882a593Smuzhiyun #define LTECX_MUX_MODE_IDX		0
5091*4882a593Smuzhiyun #define LTECX_MUX_MODE_WCI2		0x0
5092*4882a593Smuzhiyun #define LTECX_MUX_MODE_GPIO		0x1
5093*4882a593Smuzhiyun 
5094*4882a593Smuzhiyun /* LTECX GPIO Information Index */
5095*4882a593Smuzhiyun #define LTECX_NVRAM_FSYNC_IDX	0
5096*4882a593Smuzhiyun #define LTECX_NVRAM_LTERX_IDX	1
5097*4882a593Smuzhiyun #define LTECX_NVRAM_LTETX_IDX	2
5098*4882a593Smuzhiyun #define LTECX_NVRAM_WLPRIO_IDX	3
5099*4882a593Smuzhiyun 
5100*4882a593Smuzhiyun /* LTECX WCI2 Information Index */
5101*4882a593Smuzhiyun #define LTECX_NVRAM_WCI2IN_IDX	0
5102*4882a593Smuzhiyun #define LTECX_NVRAM_WCI2OUT_IDX	1
5103*4882a593Smuzhiyun 
5104*4882a593Smuzhiyun /* LTECX: Macros to get GPIO/FNSEL/GCIGPIO */
5105*4882a593Smuzhiyun #define LTECX_EXTRACT_PADNUM(val, idx)	(getbit8(&(val), (idx)))
5106*4882a593Smuzhiyun #define LTECX_EXTRACT_FNSEL(val, idx)	(getbit4(&(val), (idx)))
5107*4882a593Smuzhiyun #define LTECX_EXTRACT_GCIGPIO(val, idx)	(getbit4(&(val), (idx)))
5108*4882a593Smuzhiyun 
5109*4882a593Smuzhiyun /* WLAN channel numbers - used from wifi.h */
5110*4882a593Smuzhiyun 
5111*4882a593Smuzhiyun /* WLAN BW */
5112*4882a593Smuzhiyun #define ECI_BW_20   0x0
5113*4882a593Smuzhiyun #define ECI_BW_25   0x1
5114*4882a593Smuzhiyun #define ECI_BW_30   0x2
5115*4882a593Smuzhiyun #define ECI_BW_35   0x3
5116*4882a593Smuzhiyun #define ECI_BW_40   0x4
5117*4882a593Smuzhiyun #define ECI_BW_45   0x5
5118*4882a593Smuzhiyun #define ECI_BW_50   0x6
5119*4882a593Smuzhiyun #define ECI_BW_ALL  0x7
5120*4882a593Smuzhiyun 
5121*4882a593Smuzhiyun /* WLAN - number of antenna */
5122*4882a593Smuzhiyun #define WLAN_NUM_ANT1 TXANT_0
5123*4882a593Smuzhiyun #define WLAN_NUM_ANT2 TXANT_1
5124*4882a593Smuzhiyun 
5125*4882a593Smuzhiyun /* otpctrl1 0xF4 */
5126*4882a593Smuzhiyun #define OTPC_FORCE_PWR_OFF	0x02000000
5127*4882a593Smuzhiyun /* chipcommon s/r registers introduced with cc rev >= 48 */
5128*4882a593Smuzhiyun #define CC_SR_CTL0_ENABLE_MASK             0x1
5129*4882a593Smuzhiyun #define CC_SR_CTL0_ENABLE_SHIFT              0
5130*4882a593Smuzhiyun #define CC_SR_CTL0_EN_SR_ENG_CLK_SHIFT       1 /* sr_clk to sr_memory enable */
5131*4882a593Smuzhiyun #define CC_SR_CTL0_RSRC_TRIGGER_SHIFT        2 /* Rising edge resource trigger 0 to sr_engine  */
5132*4882a593Smuzhiyun #define CC_SR_CTL0_MIN_DIV_SHIFT             6 /* Min division value for fast clk in sr_engine */
5133*4882a593Smuzhiyun #define CC_SR_CTL0_EN_SBC_STBY_SHIFT        16 /* Allow Subcore mem StandBy? */
5134*4882a593Smuzhiyun #define CC_SR_CTL0_EN_SR_ALP_CLK_MASK_SHIFT 18
5135*4882a593Smuzhiyun #define CC_SR_CTL0_EN_SR_HT_CLK_SHIFT       19
5136*4882a593Smuzhiyun #define CC_SR_CTL0_ALLOW_PIC_SHIFT          20 /* Allow pic to separate power domains */
5137*4882a593Smuzhiyun #define CC_SR_CTL0_MAX_SR_LQ_CLK_CNT_SHIFT  25
5138*4882a593Smuzhiyun #define CC_SR_CTL0_EN_MEM_DISABLE_FOR_SLEEP 30
5139*4882a593Smuzhiyun 
5140*4882a593Smuzhiyun #define CC_SR_CTL1_SR_INIT_MASK             0x3FF
5141*4882a593Smuzhiyun #define CC_SR_CTL1_SR_INIT_SHIFT            0
5142*4882a593Smuzhiyun 
5143*4882a593Smuzhiyun #define	ECI_INLO_PKTDUR_MASK	0x000000f0 /* [7:4] - 4 bits */
5144*4882a593Smuzhiyun #define ECI_INLO_PKTDUR_SHIFT	4
5145*4882a593Smuzhiyun 
5146*4882a593Smuzhiyun /* gci chip control bits */
5147*4882a593Smuzhiyun #define GCI_GPIO_CHIPCTRL_ENAB_IN_BIT		0
5148*4882a593Smuzhiyun #define GCI_GPIO_CHIPCTRL_ENAB_OP_BIT		1
5149*4882a593Smuzhiyun #define GCI_GPIO_CHIPCTRL_INVERT_BIT		2
5150*4882a593Smuzhiyun #define GCI_GPIO_CHIPCTRL_PULLUP_BIT		3
5151*4882a593Smuzhiyun #define GCI_GPIO_CHIPCTRL_PULLDN_BIT		4
5152*4882a593Smuzhiyun #define GCI_GPIO_CHIPCTRL_ENAB_BTSIG_BIT	5
5153*4882a593Smuzhiyun #define GCI_GPIO_CHIPCTRL_ENAB_OD_OP_BIT	6
5154*4882a593Smuzhiyun #define GCI_GPIO_CHIPCTRL_ENAB_EXT_GPIO_BIT	7
5155*4882a593Smuzhiyun 
5156*4882a593Smuzhiyun /* gci GPIO input status bits */
5157*4882a593Smuzhiyun #define GCI_GPIO_STS_VALUE_BIT			0
5158*4882a593Smuzhiyun #define GCI_GPIO_STS_POS_EDGE_BIT		1
5159*4882a593Smuzhiyun #define GCI_GPIO_STS_NEG_EDGE_BIT		2
5160*4882a593Smuzhiyun #define GCI_GPIO_STS_FAST_EDGE_BIT		3
5161*4882a593Smuzhiyun #define GCI_GPIO_STS_CLEAR			0xF
5162*4882a593Smuzhiyun 
5163*4882a593Smuzhiyun #define GCI_GPIO_STS_EDGE_TRIG_BIT			0
5164*4882a593Smuzhiyun #define GCI_GPIO_STS_NEG_EDGE_TRIG_BIT		1
5165*4882a593Smuzhiyun #define GCI_GPIO_STS_DUAL_EDGE_TRIG_BIT		2
5166*4882a593Smuzhiyun #define GCI_GPIO_STS_WL_DIN_SELECT		6
5167*4882a593Smuzhiyun 
5168*4882a593Smuzhiyun #define GCI_GPIO_STS_VALUE	(1 << GCI_GPIO_STS_VALUE_BIT)
5169*4882a593Smuzhiyun 
5170*4882a593Smuzhiyun /* SR Power Control */
5171*4882a593Smuzhiyun #define SRPWR_DMN0_PCIE			(0)				/* PCIE */
5172*4882a593Smuzhiyun #define SRPWR_DMN0_PCIE_SHIFT		(SRPWR_DMN0_PCIE)		/* PCIE */
5173*4882a593Smuzhiyun #define SRPWR_DMN0_PCIE_MASK		(1 << SRPWR_DMN0_PCIE_SHIFT)	/* PCIE */
5174*4882a593Smuzhiyun #define SRPWR_DMN1_ARMBPSD		(1)				/* ARM/BP/SDIO */
5175*4882a593Smuzhiyun #define SRPWR_DMN1_ARMBPSD_SHIFT	(SRPWR_DMN1_ARMBPSD)		/* ARM/BP/SDIO */
5176*4882a593Smuzhiyun #define SRPWR_DMN1_ARMBPSD_MASK		(1 << SRPWR_DMN1_ARMBPSD_SHIFT)	/* ARM/BP/SDIO */
5177*4882a593Smuzhiyun #define SRPWR_DMN2_MACAUX		(2)				/* MAC/Phy Aux */
5178*4882a593Smuzhiyun #define SRPWR_DMN2_MACAUX_SHIFT		(SRPWR_DMN2_MACAUX)		/* MAC/Phy Aux */
5179*4882a593Smuzhiyun #define SRPWR_DMN2_MACAUX_MASK		(1 << SRPWR_DMN2_MACAUX_SHIFT)	/* MAC/Phy Aux */
5180*4882a593Smuzhiyun #define SRPWR_DMN3_MACMAIN		(3)				/* MAC/Phy Main */
5181*4882a593Smuzhiyun #define SRPWR_DMN3_MACMAIN_SHIFT	(SRPWR_DMN3_MACMAIN)		/* MAC/Phy Main */
5182*4882a593Smuzhiyun #define SRPWR_DMN3_MACMAIN_MASK		(1 << SRPWR_DMN3_MACMAIN_SHIFT)	/* MAC/Phy Main */
5183*4882a593Smuzhiyun 
5184*4882a593Smuzhiyun #define SRPWR_DMN4_MACSCAN		(4)				/* MAC/Phy Scan */
5185*4882a593Smuzhiyun #define SRPWR_DMN4_MACSCAN_SHIFT	(SRPWR_DMN4_MACSCAN)		/* MAC/Phy Scan */
5186*4882a593Smuzhiyun #define SRPWR_DMN4_MACSCAN_MASK		(1 << SRPWR_DMN4_MACSCAN_SHIFT)	/* MAC/Phy Scan */
5187*4882a593Smuzhiyun 
5188*4882a593Smuzhiyun #define SRPWR_DMN_MAX		(5)
5189*4882a593Smuzhiyun /* all power domain mask */
5190*4882a593Smuzhiyun #define SRPWR_DMN_ALL_MASK(sih)		si_srpwr_domain_all_mask(sih)
5191*4882a593Smuzhiyun 
5192*4882a593Smuzhiyun #define SRPWR_REQON_SHIFT		(8)	/* PowerOnRequest[11:8] */
5193*4882a593Smuzhiyun #define SRPWR_REQON_MASK(sih)		(SRPWR_DMN_ALL_MASK(sih) << SRPWR_REQON_SHIFT)
5194*4882a593Smuzhiyun 
5195*4882a593Smuzhiyun #define SRPWR_STATUS_SHIFT		(16)	/* ExtPwrStatus[19:16], RO */
5196*4882a593Smuzhiyun #define SRPWR_STATUS_MASK(sih)		(SRPWR_DMN_ALL_MASK(sih) << SRPWR_STATUS_SHIFT)
5197*4882a593Smuzhiyun 
5198*4882a593Smuzhiyun #define SRPWR_BT_STATUS_SHIFT		(20)	/* PowerDomain[20:21], RO */
5199*4882a593Smuzhiyun #define SRPWR_BT_STATUS_MASK		(0x3)
5200*4882a593Smuzhiyun 
5201*4882a593Smuzhiyun #define SRPWR_DMN_ID_SHIFT		(28)	/* PowerDomain[31:28], RO */
5202*4882a593Smuzhiyun #define SRPWR_DMN_ID_MASK		(0xF)
5203*4882a593Smuzhiyun 
5204*4882a593Smuzhiyun #define SRPWR_UP_DOWN_DELAY		100	/* more than 3 ILP clocks */
5205*4882a593Smuzhiyun 
5206*4882a593Smuzhiyun /* PMU Precision Usec Timer */
5207*4882a593Smuzhiyun #define PMU_PREC_USEC_TIMER_ENABLE	0x1
5208*4882a593Smuzhiyun 
5209*4882a593Smuzhiyun /* Random Number/Bit Generator defines */
5210*4882a593Smuzhiyun #define	MASK_1BIT(offset)			(0x1u << offset)
5211*4882a593Smuzhiyun 
5212*4882a593Smuzhiyun #define	CC_RNG_CTRL_0_RBG_EN_SHIFT		(0u)
5213*4882a593Smuzhiyun #define	CC_RNG_CTRL_0_RBG_EN_MASK		(0x1FFFu << CC_RNG_CTRL_0_RBG_EN_SHIFT)
5214*4882a593Smuzhiyun #define	CC_RNG_CTRL_0_RBG_EN			(0x1FFFu)
5215*4882a593Smuzhiyun #define CC_RNG_CTRL_0_RBG_DEV_CTRL_SHIFT	(12u)
5216*4882a593Smuzhiyun #define CC_RNG_CTRL_0_RBG_DEV_CTRL_MASK		(0x3u << CC_RNG_CTRL_0_RBG_DEV_CTRL_SHIFT)
5217*4882a593Smuzhiyun #define CC_RNG_CTRL_0_RBG_DEV_CTRL_1MHz		(0x3u << CC_RNG_CTRL_0_RBG_DEV_CTRL_SHIFT)
5218*4882a593Smuzhiyun #define CC_RNG_CTRL_0_RBG_DEV_CTRL_2MHz		(0x2u << CC_RNG_CTRL_0_RBG_DEV_CTRL_SHIFT)
5219*4882a593Smuzhiyun #define CC_RNG_CTRL_0_RBG_DEV_CTRL_4MHz		(0x1u << CC_RNG_CTRL_0_RBG_DEV_CTRL_SHIFT)
5220*4882a593Smuzhiyun #define CC_RNG_CTRL_0_RBG_DEV_CTRL_8MHz		(0x0u << CC_RNG_CTRL_0_RBG_DEV_CTRL_SHIFT)
5221*4882a593Smuzhiyun 
5222*4882a593Smuzhiyun /* RNG_FIFO_COUNT */
5223*4882a593Smuzhiyun /* RFC - RNG FIFO COUNT */
5224*4882a593Smuzhiyun #define CC_RNG_FIFO_COUNT_RFC_SHIFT		(0u)
5225*4882a593Smuzhiyun #define CC_RNG_FIFO_COUNT_RFC_MASK		(0xFFu << CC_RNG_FIFO_COUNT_RFC_SHIFT)
5226*4882a593Smuzhiyun 
5227*4882a593Smuzhiyun /* RNG interrupt */
5228*4882a593Smuzhiyun #define CC_RNG_TOT_BITS_CNT_IRQ_SHIFT		(0u)
5229*4882a593Smuzhiyun #define CC_RNG_TOT_BITS_CNT_IRQ_MASK		(0x1u << CC_RNG_TOT_BITS_CNT_IRQ_SHIFT)
5230*4882a593Smuzhiyun #define CC_RNG_TOT_BITS_MAX_IRQ_SHIFT		(1u)
5231*4882a593Smuzhiyun #define CC_RNG_TOT_BITS_MAX_IRQ_MASK		(0x1u << CC_RNG_TOT_BITS_MAX_IRQ_SHIFT)
5232*4882a593Smuzhiyun #define CC_RNG_FIFO_FULL_IRQ_SHIFT		(2u)
5233*4882a593Smuzhiyun #define CC_RNG_FIFO_FULL_IRQ_MASK		(0x1u << CC_RNG_FIFO_FULL_IRQ_SHIFT)
5234*4882a593Smuzhiyun #define CC_RNG_FIFO_OVER_RUN_IRQ_SHIFT		(3u)
5235*4882a593Smuzhiyun #define CC_RNG_FIFO_OVER_RUN_IRQ_MASK		(0x1u << CC_RNG_FIFO_OVER_RUN_IRQ_SHIFT)
5236*4882a593Smuzhiyun #define CC_RNG_FIFO_UNDER_RUN_IRQ_SHIFT		(4u)
5237*4882a593Smuzhiyun #define CC_RNG_FIFO_UNDER_RUN_IRQ_MASK		(0x1u << CC_RNG_FIFO_UNDER_RUN_IRQ_SHIFT)
5238*4882a593Smuzhiyun #define CC_RNG_NIST_FAIL_IRQ_SHIFT		(5u)
5239*4882a593Smuzhiyun #define CC_RNG_NIST_FAIL_IRQ_MASK		(0x1u << CC_RNG_NIST_FAIL_IRQ_SHIFT)
5240*4882a593Smuzhiyun #define	CC_RNG_STARTUP_TRANSITION_MET_IRQ_SHIFT	(17u)
5241*4882a593Smuzhiyun #define	CC_RNG_STARTUP_TRANSITION_MET_IRQ_MASK	(0x1u << \
5242*4882a593Smuzhiyun 						CC_RNG_STARTUP_TRANSITION_MET_IRQ_SHIFT)
5243*4882a593Smuzhiyun #define	CC_RNG_MASTER_FAIL_LOCKOUT_IRQ_SHIFT	(31u)
5244*4882a593Smuzhiyun #define	CC_RNG_MASTER_FAIL_LOCKOUT_IRQ_MASK	(0x1u << \
5245*4882a593Smuzhiyun 						CC_RNG_MASTER_FAIL_LOCKOUT_IRQ_SHIFT)
5246*4882a593Smuzhiyun 
5247*4882a593Smuzhiyun /* FISCtrlStatus */
5248*4882a593Smuzhiyun #define PMU_CLEAR_FIS_DONE_SHIFT	1u
5249*4882a593Smuzhiyun #define PMU_CLEAR_FIS_DONE_MASK	(1u << PMU_CLEAR_FIS_DONE_SHIFT)
5250*4882a593Smuzhiyun 
5251*4882a593Smuzhiyun #define PMU_FIS_FORCEON_ALL_SHIFT	4u
5252*4882a593Smuzhiyun #define PMU_FIS_FORCEON_ALL_MASK	(1u << PMU_FIS_FORCEON_ALL_SHIFT)
5253*4882a593Smuzhiyun 
5254*4882a593Smuzhiyun #define PMU_FIS_DN_TIMER_VAL_SHIFT	16u
5255*4882a593Smuzhiyun #define PMU_FIS_DN_TIMER_VAL_MASK	0x7FFF0000u
5256*4882a593Smuzhiyun 
5257*4882a593Smuzhiyun #define PMU_FIS_DN_TIMER_VAL_4378	0x2f80u	/* micro second */
5258*4882a593Smuzhiyun #define PMU_FIS_DN_TIMER_VAL_4388	0x3f80u	/* micro second */
5259*4882a593Smuzhiyun #define PMU_FIS_DN_TIMER_VAL_4389	0x3f80u	/* micro second */
5260*4882a593Smuzhiyun 
5261*4882a593Smuzhiyun #define PMU_FIS_PCIE_SAVE_EN_SHIFT	5u
5262*4882a593Smuzhiyun #define PMU_FIS_PCIE_SAVE_EN_VALUE	(1u << PMU_FIS_PCIE_SAVE_EN_SHIFT)
5263*4882a593Smuzhiyun 
5264*4882a593Smuzhiyun #define PMU_REG6_RFLDO_CTRL              0x000000E0
5265*4882a593Smuzhiyun #define PMU_REG6_RFLDO_CTRL_SHFT         5
5266*4882a593Smuzhiyun 
5267*4882a593Smuzhiyun #define PMU_REG6_BTLDO_CTRL              0x0000E000
5268*4882a593Smuzhiyun #define PMU_REG6_BTLDO_CTRL_SHFT         13
5269*4882a593Smuzhiyun 
5270*4882a593Smuzhiyun /* ETBMemCtrl */
5271*4882a593Smuzhiyun #define CC_ETBMEMCTRL_FORCETMCINTFTOETB_SHIFT	1u
5272*4882a593Smuzhiyun #define CC_ETBMEMCTRL_FORCETMCINTFTOETB_MASK	(1u << CC_ETBMEMCTRL_FORCETMCINTFTOETB_SHIFT)
5273*4882a593Smuzhiyun 
5274*4882a593Smuzhiyun /* SSSR dumps locations on the backplane space */
5275*4882a593Smuzhiyun #define BCM4387_SSSR_DUMP_AXI_MAIN		0xE8C00000u
5276*4882a593Smuzhiyun #define BCM4387_SSSR_DUMP_MAIN_SIZE		160000u
5277*4882a593Smuzhiyun #define BCM4387_SSSR_DUMP_AXI_AUX		0xE8400000u
5278*4882a593Smuzhiyun #define BCM4387_SSSR_DUMP_AUX_SIZE		160000u
5279*4882a593Smuzhiyun #define BCM4387_SSSR_DUMP_AXI_SCAN		0xE9400000u
5280*4882a593Smuzhiyun #define BCM4387_SSSR_DUMP_SCAN_SIZE		32768u
5281*4882a593Smuzhiyun 
5282*4882a593Smuzhiyun #endif	/* _SBCHIPC_H */
5283