1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Utility routines for configuring different memories in Broadcom chips.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2020, Broadcom.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Unless you and Broadcom execute a separate written software license
7*4882a593Smuzhiyun * agreement governing use of this software, this software is licensed to you
8*4882a593Smuzhiyun * under the terms of the GNU General Public License version 2 (the "GPL"),
9*4882a593Smuzhiyun * available at http://www.broadcom.com/licenses/GPLv2.php, with the
10*4882a593Smuzhiyun * following added to such license:
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * As a special exception, the copyright holders of this software give you
13*4882a593Smuzhiyun * permission to link this software with independent modules, and to copy and
14*4882a593Smuzhiyun * distribute the resulting executable under terms of your choice, provided that
15*4882a593Smuzhiyun * you also meet, for each linked independent module, the terms and conditions of
16*4882a593Smuzhiyun * the license of that module. An independent module is a module which is not
17*4882a593Smuzhiyun * derived from this software. The special exception does not apply to any
18*4882a593Smuzhiyun * modifications of the software.
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * <<Broadcom-WL-IPTag/Dual:>>
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <typedefs.h>
25*4882a593Smuzhiyun #include <sbchipc.h>
26*4882a593Smuzhiyun #include <hndsoc.h>
27*4882a593Smuzhiyun #include <bcmdevs.h>
28*4882a593Smuzhiyun #include <osl.h>
29*4882a593Smuzhiyun #include <sbgci.h>
30*4882a593Smuzhiyun #include <siutils.h>
31*4882a593Smuzhiyun #include <bcmutils.h>
32*4882a593Smuzhiyun #include <hndmem.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define IS_MEMTYPE_VALID(mem) ((mem >= MEM_SOCRAM) && (mem < MEM_MAX))
35*4882a593Smuzhiyun #define IS_MEMCONFIG_VALID(cfg) ((cfg >= PDA_CONFIG_CLEAR) && (cfg < PDA_CONFIG_MAX))
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* Returns the number of banks in a given memory */
38*4882a593Smuzhiyun int
hndmem_num_banks(si_t * sih,int mem)39*4882a593Smuzhiyun hndmem_num_banks(si_t *sih, int mem)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun uint32 savecore, mem_info;
42*4882a593Smuzhiyun int num_banks = 0;
43*4882a593Smuzhiyun gciregs_t *gciregs;
44*4882a593Smuzhiyun osl_t *osh = si_osh(sih);
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun if (!IS_MEMTYPE_VALID(mem)) {
47*4882a593Smuzhiyun goto exit;
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun savecore = si_coreidx(sih);
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* TODO: Check whether SOCRAM core is present or not. If not, bail out */
53*4882a593Smuzhiyun /* In future we need to add code for TCM based chips as well */
54*4882a593Smuzhiyun if (!si_setcore(sih, SOCRAM_CORE_ID, 0)) {
55*4882a593Smuzhiyun goto exit;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun if (GCIREV(sih->gcirev) >= 9) {
59*4882a593Smuzhiyun gciregs = si_setcore(sih, GCI_CORE_ID, 0);
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun mem_info = R_REG(osh, &gciregs->wlan_mem_info);
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun switch (mem) {
64*4882a593Smuzhiyun case MEM_SOCRAM:
65*4882a593Smuzhiyun num_banks = (mem_info & WLAN_MEM_INFO_REG_NUMSOCRAMBANKS_MASK) >>
66*4882a593Smuzhiyun WLAN_MEM_INFO_REG_NUMSOCRAMBANKS_SHIFT;
67*4882a593Smuzhiyun break;
68*4882a593Smuzhiyun case MEM_BM:
69*4882a593Smuzhiyun num_banks = (mem_info & WLAN_MEM_INFO_REG_NUMD11MACBM_MASK) >>
70*4882a593Smuzhiyun WLAN_MEM_INFO_REG_NUMD11MACBM_SHIFT;
71*4882a593Smuzhiyun break;
72*4882a593Smuzhiyun case MEM_UCM:
73*4882a593Smuzhiyun num_banks = (mem_info & WLAN_MEM_INFO_REG_NUMD11MACUCM_MASK) >>
74*4882a593Smuzhiyun WLAN_MEM_INFO_REG_NUMD11MACUCM_SHIFT;
75*4882a593Smuzhiyun break;
76*4882a593Smuzhiyun case MEM_SHM:
77*4882a593Smuzhiyun num_banks = (mem_info & WLAN_MEM_INFO_REG_NUMD11MACSHM_MASK) >>
78*4882a593Smuzhiyun WLAN_MEM_INFO_REG_NUMD11MACSHM_SHIFT;
79*4882a593Smuzhiyun break;
80*4882a593Smuzhiyun default:
81*4882a593Smuzhiyun ASSERT(0);
82*4882a593Smuzhiyun break;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun } else {
85*4882a593Smuzhiyun /* TODO: Figure out bank information using SOCRAM registers */
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun si_setcoreidx(sih, savecore);
89*4882a593Smuzhiyun exit:
90*4882a593Smuzhiyun return num_banks;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* Returns the size of a give bank in a given memory */
94*4882a593Smuzhiyun int
hndmem_bank_size(si_t * sih,hndmem_type_t mem,int bank_num)95*4882a593Smuzhiyun hndmem_bank_size(si_t *sih, hndmem_type_t mem, int bank_num)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun uint32 savecore, bank_info, reg_data;
98*4882a593Smuzhiyun int bank_sz = 0;
99*4882a593Smuzhiyun gciregs_t *gciregs;
100*4882a593Smuzhiyun osl_t *osh = si_osh(sih);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun if (!IS_MEMTYPE_VALID(mem)) {
103*4882a593Smuzhiyun goto exit;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun savecore = si_coreidx(sih);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* TODO: Check whether SOCRAM core is present or not. If not, bail out */
109*4882a593Smuzhiyun /* In future we need to add code for TCM based chips as well */
110*4882a593Smuzhiyun if (!si_setcore(sih, SOCRAM_CORE_ID, 0)) {
111*4882a593Smuzhiyun goto exit;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun if (GCIREV(sih->gcirev) >= 9) {
115*4882a593Smuzhiyun gciregs = si_setcore(sih, GCI_CORE_ID, 0);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun reg_data = ((mem &
118*4882a593Smuzhiyun GCI_INDIRECT_ADDRESS_REG_GPIOINDEX_MASK) <<
119*4882a593Smuzhiyun GCI_INDIRECT_ADDRESS_REG_GPIOINDEX_SHIFT) |
120*4882a593Smuzhiyun ((bank_num & GCI_INDIRECT_ADDRESS_REG_REGINDEX_MASK)
121*4882a593Smuzhiyun << GCI_INDIRECT_ADDRESS_REG_REGINDEX_SHIFT);
122*4882a593Smuzhiyun W_REG(osh, &gciregs->gci_indirect_addr, reg_data);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun bank_info = R_REG(osh, &gciregs->wlan_bankxinfo);
125*4882a593Smuzhiyun bank_sz = (bank_info & WLAN_BANKXINFO_BANK_SIZE_MASK) >>
126*4882a593Smuzhiyun WLAN_BANKXINFO_BANK_SIZE_SHIFT;
127*4882a593Smuzhiyun } else {
128*4882a593Smuzhiyun /* TODO: Figure out bank size using SOCRAM registers */
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun si_setcoreidx(sih, savecore);
132*4882a593Smuzhiyun exit:
133*4882a593Smuzhiyun return bank_sz;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* Returns the start address of given memory */
137*4882a593Smuzhiyun uint32
hndmem_mem_base(si_t * sih,hndmem_type_t mem)138*4882a593Smuzhiyun hndmem_mem_base(si_t *sih, hndmem_type_t mem)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun uint32 savecore, base_addr = 0;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* Currently only support of SOCRAM is available in hardware */
143*4882a593Smuzhiyun if (mem != MEM_SOCRAM) {
144*4882a593Smuzhiyun goto exit;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun savecore = si_coreidx(sih);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun if (si_setcore(sih, SOCRAM_CORE_ID, 0))
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun base_addr = si_get_slaveport_addr(sih, CORE_SLAVE_PORT_1,
152*4882a593Smuzhiyun CORE_BASE_ADDR_0, SOCRAM_CORE_ID, 0);
153*4882a593Smuzhiyun } else {
154*4882a593Smuzhiyun /* TODO: Add code to get the base address of TCM */
155*4882a593Smuzhiyun base_addr = 0;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun si_setcoreidx(sih, savecore);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun exit:
161*4882a593Smuzhiyun return base_addr;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun #ifdef BCMDEBUG
165*4882a593Smuzhiyun char *hndmem_type_str[] =
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun "SOCRAM", /* 0 */
168*4882a593Smuzhiyun "BM", /* 1 */
169*4882a593Smuzhiyun "UCM", /* 2 */
170*4882a593Smuzhiyun "SHM", /* 3 */
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* Dumps the complete memory information */
174*4882a593Smuzhiyun void
hndmem_dump_meminfo_all(si_t * sih)175*4882a593Smuzhiyun hndmem_dump_meminfo_all(si_t *sih)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun int mem, bank, bank_cnt, bank_sz;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun for (mem = MEM_SOCRAM; mem < MEM_MAX; mem++) {
180*4882a593Smuzhiyun bank_cnt = hndmem_num_banks(sih, mem);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun printf("\nMemtype: %s\n", hndmem_type_str[mem]);
183*4882a593Smuzhiyun for (bank = 0; bank < bank_cnt; bank++) {
184*4882a593Smuzhiyun bank_sz = hndmem_bank_size(sih, mem, bank);
185*4882a593Smuzhiyun printf("Bank-%d: %d KB\n", bank, bank_sz);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun #endif /* BCMDEBUG */
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /* Configures the Sleep PDA for a particular bank for a given memory type */
192*4882a593Smuzhiyun int
hndmem_sleeppda_bank_config(si_t * sih,hndmem_type_t mem,int bank_num,hndmem_config_t config,uint32 pda)193*4882a593Smuzhiyun hndmem_sleeppda_bank_config(si_t *sih, hndmem_type_t mem, int bank_num,
194*4882a593Smuzhiyun hndmem_config_t config, uint32 pda)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun uint32 savecore, reg_data;
197*4882a593Smuzhiyun gciregs_t *gciregs;
198*4882a593Smuzhiyun int err = BCME_OK;
199*4882a593Smuzhiyun osl_t *osh = si_osh(sih);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* TODO: Check whether SOCRAM core is present or not. If not, bail out */
202*4882a593Smuzhiyun /* In future we need to add code for TCM based chips as well */
203*4882a593Smuzhiyun if (!si_setcore(sih, SOCRAM_CORE_ID, 0)) {
204*4882a593Smuzhiyun err = BCME_UNSUPPORTED;
205*4882a593Smuzhiyun goto exit;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* Sleep PDA is supported only by GCI rev >= 9 */
209*4882a593Smuzhiyun if (GCIREV(sih->gcirev) < 9) {
210*4882a593Smuzhiyun err = BCME_UNSUPPORTED;
211*4882a593Smuzhiyun goto exit;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun if (!IS_MEMTYPE_VALID(mem)) {
215*4882a593Smuzhiyun err = BCME_BADOPTION;
216*4882a593Smuzhiyun goto exit;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun if (!IS_MEMCONFIG_VALID(config)) {
220*4882a593Smuzhiyun err = BCME_BADOPTION;
221*4882a593Smuzhiyun goto exit;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun savecore = si_coreidx(sih);
225*4882a593Smuzhiyun gciregs = si_setcore(sih, GCI_CORE_ID, 0);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun reg_data = ((mem &
228*4882a593Smuzhiyun GCI_INDIRECT_ADDRESS_REG_GPIOINDEX_MASK) <<
229*4882a593Smuzhiyun GCI_INDIRECT_ADDRESS_REG_GPIOINDEX_SHIFT) |
230*4882a593Smuzhiyun ((bank_num & GCI_INDIRECT_ADDRESS_REG_REGINDEX_MASK)
231*4882a593Smuzhiyun << GCI_INDIRECT_ADDRESS_REG_REGINDEX_SHIFT);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun W_REG(osh, &gciregs->gci_indirect_addr, reg_data);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun if (config == PDA_CONFIG_SET_PARTIAL) {
236*4882a593Smuzhiyun W_REG(osh, &gciregs->wlan_bankxsleeppda, pda);
237*4882a593Smuzhiyun W_REG(osh, &gciregs->wlan_bankxkill, 0);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun else if (config == PDA_CONFIG_SET_FULL) {
240*4882a593Smuzhiyun W_REG(osh, &gciregs->wlan_bankxsleeppda, WLAN_BANKX_SLEEPPDA_REG_SLEEPPDA_MASK);
241*4882a593Smuzhiyun W_REG(osh, &gciregs->wlan_bankxkill, WLAN_BANKX_PKILL_REG_SLEEPPDA_MASK);
242*4882a593Smuzhiyun } else {
243*4882a593Smuzhiyun W_REG(osh, &gciregs->wlan_bankxsleeppda, 0);
244*4882a593Smuzhiyun W_REG(osh, &gciregs->wlan_bankxkill, 0);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun si_setcoreidx(sih, savecore);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun exit:
250*4882a593Smuzhiyun return err;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* Configures the Active PDA for a particular bank for a given memory type */
254*4882a593Smuzhiyun int
hndmem_activepda_bank_config(si_t * sih,hndmem_type_t mem,int bank_num,hndmem_config_t config,uint32 pda)255*4882a593Smuzhiyun hndmem_activepda_bank_config(si_t *sih, hndmem_type_t mem,
256*4882a593Smuzhiyun int bank_num, hndmem_config_t config, uint32 pda)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun uint32 savecore, reg_data;
259*4882a593Smuzhiyun gciregs_t *gciregs;
260*4882a593Smuzhiyun int err = BCME_OK;
261*4882a593Smuzhiyun osl_t *osh = si_osh(sih);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun if (!IS_MEMTYPE_VALID(mem)) {
264*4882a593Smuzhiyun err = BCME_BADOPTION;
265*4882a593Smuzhiyun goto exit;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (!IS_MEMCONFIG_VALID(config)) {
269*4882a593Smuzhiyun err = BCME_BADOPTION;
270*4882a593Smuzhiyun goto exit;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun savecore = si_coreidx(sih);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun /* TODO: Check whether SOCRAM core is present or not. If not, bail out */
276*4882a593Smuzhiyun /* In future we need to add code for TCM based chips as well */
277*4882a593Smuzhiyun if (!si_setcore(sih, SOCRAM_CORE_ID, 0)) {
278*4882a593Smuzhiyun err = BCME_UNSUPPORTED;
279*4882a593Smuzhiyun goto exit;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun if (GCIREV(sih->gcirev) >= 9) {
283*4882a593Smuzhiyun gciregs = si_setcore(sih, GCI_CORE_ID, 0);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun reg_data = ((mem &
286*4882a593Smuzhiyun GCI_INDIRECT_ADDRESS_REG_GPIOINDEX_MASK) <<
287*4882a593Smuzhiyun GCI_INDIRECT_ADDRESS_REG_GPIOINDEX_SHIFT) |
288*4882a593Smuzhiyun ((bank_num & GCI_INDIRECT_ADDRESS_REG_REGINDEX_MASK)
289*4882a593Smuzhiyun << GCI_INDIRECT_ADDRESS_REG_REGINDEX_SHIFT);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun W_REG(osh, &gciregs->gci_indirect_addr, reg_data);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun if (config == PDA_CONFIG_SET_PARTIAL) {
294*4882a593Smuzhiyun W_REG(osh, &gciregs->wlan_bankxactivepda, pda);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun else if (config == PDA_CONFIG_SET_FULL) {
297*4882a593Smuzhiyun W_REG(osh, &gciregs->wlan_bankxactivepda,
298*4882a593Smuzhiyun WLAN_BANKX_SLEEPPDA_REG_SLEEPPDA_MASK);
299*4882a593Smuzhiyun } else {
300*4882a593Smuzhiyun W_REG(osh, &gciregs->wlan_bankxactivepda, 0);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun } else {
303*4882a593Smuzhiyun /* TODO: Configure SOCRAM PDA using SOCRAM registers */
304*4882a593Smuzhiyun err = BCME_UNSUPPORTED;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun si_setcoreidx(sih, savecore);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun exit:
310*4882a593Smuzhiyun return err;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /* Configures the Sleep PDA for all the banks for a given memory type */
314*4882a593Smuzhiyun int
hndmem_sleeppda_config(si_t * sih,hndmem_type_t mem,hndmem_config_t config)315*4882a593Smuzhiyun hndmem_sleeppda_config(si_t *sih, hndmem_type_t mem, hndmem_config_t config)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun int bank;
318*4882a593Smuzhiyun int num_banks = hndmem_num_banks(sih, mem);
319*4882a593Smuzhiyun int err = BCME_OK;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun /* Sleep PDA is supported only by GCI rev >= 9 */
322*4882a593Smuzhiyun if (GCIREV(sih->gcirev) < 9) {
323*4882a593Smuzhiyun err = BCME_UNSUPPORTED;
324*4882a593Smuzhiyun goto exit;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun if (!IS_MEMTYPE_VALID(mem)) {
328*4882a593Smuzhiyun err = BCME_BADOPTION;
329*4882a593Smuzhiyun goto exit;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun if (!IS_MEMCONFIG_VALID(config)) {
333*4882a593Smuzhiyun err = BCME_BADOPTION;
334*4882a593Smuzhiyun goto exit;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun for (bank = 0; bank < num_banks; bank++)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun err = hndmem_sleeppda_bank_config(sih, mem, bank, config, 0);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun exit:
343*4882a593Smuzhiyun return err;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /* Configures the Active PDA for all the banks for a given memory type */
347*4882a593Smuzhiyun int
hndmem_activepda_config(si_t * sih,hndmem_type_t mem,hndmem_config_t config)348*4882a593Smuzhiyun hndmem_activepda_config(si_t *sih, hndmem_type_t mem, hndmem_config_t config)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun int bank;
351*4882a593Smuzhiyun int num_banks = hndmem_num_banks(sih, mem);
352*4882a593Smuzhiyun int err = BCME_OK;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun if (!IS_MEMTYPE_VALID(mem)) {
355*4882a593Smuzhiyun err = BCME_BADOPTION;
356*4882a593Smuzhiyun goto exit;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun if (!IS_MEMCONFIG_VALID(config)) {
360*4882a593Smuzhiyun err = BCME_BADOPTION;
361*4882a593Smuzhiyun goto exit;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun for (bank = 0; bank < num_banks; bank++)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun err = hndmem_activepda_bank_config(sih, mem, bank, config, 0);
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun exit:
370*4882a593Smuzhiyun return err;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun /* Turn off/on all the possible banks in a given memory range.
374*4882a593Smuzhiyun * Currently this works only for SOCRAM as this is restricted by HW.
375*4882a593Smuzhiyun */
376*4882a593Smuzhiyun int
hndmem_activepda_mem_config(si_t * sih,hndmem_type_t mem,uint32 mem_start,uint32 size,hndmem_config_t config)377*4882a593Smuzhiyun hndmem_activepda_mem_config(si_t *sih, hndmem_type_t mem, uint32 mem_start,
378*4882a593Smuzhiyun uint32 size, hndmem_config_t config)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun int bank, bank_sz, num_banks;
381*4882a593Smuzhiyun int mem_end;
382*4882a593Smuzhiyun int bank_start_addr, bank_end_addr;
383*4882a593Smuzhiyun int err = BCME_OK;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun /* We can get bank size for only SOCRAM/TCM only. Support is not avilable
386*4882a593Smuzhiyun * for other memories (BM, UCM and SHM)
387*4882a593Smuzhiyun */
388*4882a593Smuzhiyun if (mem != MEM_SOCRAM) {
389*4882a593Smuzhiyun err = BCME_UNSUPPORTED;
390*4882a593Smuzhiyun goto exit;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun num_banks = hndmem_num_banks(sih, mem);
394*4882a593Smuzhiyun bank_start_addr = hndmem_mem_base(sih, mem);
395*4882a593Smuzhiyun mem_end = mem_start + size - 1;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun for (bank = 0; bank < num_banks; bank++)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun /* Bank size is spcified in bankXinfo register in terms on KBs */
400*4882a593Smuzhiyun bank_sz = 1024 * hndmem_bank_size(sih, mem, bank);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun bank_end_addr = bank_start_addr + bank_sz - 1;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun if (config == PDA_CONFIG_SET_FULL) {
405*4882a593Smuzhiyun /* Check if the bank is completely overlapping with the given mem range */
406*4882a593Smuzhiyun if ((mem_start <= bank_start_addr) && (mem_end >= bank_end_addr)) {
407*4882a593Smuzhiyun err = hndmem_activepda_bank_config(sih, mem, bank, config, 0);
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun } else {
410*4882a593Smuzhiyun /* Check if the bank is completely overlaped with the given mem range */
411*4882a593Smuzhiyun if (((mem_start <= bank_start_addr) && (mem_end >= bank_end_addr)) ||
412*4882a593Smuzhiyun /* Check if the bank is partially overlaped with the given range */
413*4882a593Smuzhiyun ((mem_start <= bank_end_addr) && (mem_end >= bank_start_addr))) {
414*4882a593Smuzhiyun err = hndmem_activepda_bank_config(sih, mem, bank, config, 0);
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun bank_start_addr += bank_sz;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun exit:
422*4882a593Smuzhiyun return err;
423*4882a593Smuzhiyun }
424