1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Linux DHD Bus Module for PCIE
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2020, Broadcom.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Unless you and Broadcom execute a separate written software license
7*4882a593Smuzhiyun * agreement governing use of this software, this software is licensed to you
8*4882a593Smuzhiyun * under the terms of the GNU General Public License version 2 (the "GPL"),
9*4882a593Smuzhiyun * available at http://www.broadcom.com/licenses/GPLv2.php, with the
10*4882a593Smuzhiyun * following added to such license:
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * As a special exception, the copyright holders of this software give you
13*4882a593Smuzhiyun * permission to link this software with independent modules, and to copy and
14*4882a593Smuzhiyun * distribute the resulting executable under terms of your choice, provided that
15*4882a593Smuzhiyun * you also meet, for each linked independent module, the terms and conditions of
16*4882a593Smuzhiyun * the license of that module. An independent module is a module which is not
17*4882a593Smuzhiyun * derived from this software. The special exception does not apply to any
18*4882a593Smuzhiyun * modifications of the software.
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * <<Broadcom-WL-IPTag/Open:>>
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * $Id$
24*4882a593Smuzhiyun */
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* include files */
27*4882a593Smuzhiyun #include <typedefs.h>
28*4882a593Smuzhiyun #include <bcmutils.h>
29*4882a593Smuzhiyun #include <bcmdevs.h>
30*4882a593Smuzhiyun #include <bcmdevs_legacy.h> /* need to still support chips no longer in trunk firmware */
31*4882a593Smuzhiyun #include <siutils.h>
32*4882a593Smuzhiyun #include <hndsoc.h>
33*4882a593Smuzhiyun #include <hndpmu.h>
34*4882a593Smuzhiyun #include <sbchipc.h>
35*4882a593Smuzhiyun #if defined(DHD_DEBUG)
36*4882a593Smuzhiyun #include <hnd_armtrap.h>
37*4882a593Smuzhiyun #include <hnd_cons.h>
38*4882a593Smuzhiyun #endif /* defined(DHD_DEBUG) */
39*4882a593Smuzhiyun #include <dngl_stats.h>
40*4882a593Smuzhiyun #include <pcie_core.h>
41*4882a593Smuzhiyun #include <dhd.h>
42*4882a593Smuzhiyun #include <dhd_bus.h>
43*4882a593Smuzhiyun #include <dhd_proto.h>
44*4882a593Smuzhiyun #include <dhd_dbg.h>
45*4882a593Smuzhiyun #include <dhdioctl.h>
46*4882a593Smuzhiyun #include <bcmmsgbuf.h>
47*4882a593Smuzhiyun #include <pcicfg.h>
48*4882a593Smuzhiyun #include <dhd_pcie.h>
49*4882a593Smuzhiyun #include <dhd_linux.h>
50*4882a593Smuzhiyun #ifdef CUSTOMER_HW_ROCKCHIP
51*4882a593Smuzhiyun #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 10, 0))
52*4882a593Smuzhiyun #include <rk_dhd_pcie_linux.h>
53*4882a593Smuzhiyun #endif
54*4882a593Smuzhiyun #endif /* CUSTOMER_HW_ROCKCHIP */
55*4882a593Smuzhiyun #ifdef OEM_ANDROID
56*4882a593Smuzhiyun #ifdef CONFIG_ARCH_MSM
57*4882a593Smuzhiyun #if defined(CONFIG_PCI_MSM) || defined(CONFIG_ARCH_MSM8996)
58*4882a593Smuzhiyun #include <linux/msm_pcie.h>
59*4882a593Smuzhiyun #else
60*4882a593Smuzhiyun #include <mach/msm_pcie.h>
61*4882a593Smuzhiyun #endif /* CONFIG_PCI_MSM */
62*4882a593Smuzhiyun #endif /* CONFIG_ARCH_MSM */
63*4882a593Smuzhiyun #endif /* OEM_ANDROID */
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #ifdef DHD_PCIE_NATIVE_RUNTIMEPM
66*4882a593Smuzhiyun #include <linux/pm_runtime.h>
67*4882a593Smuzhiyun #endif /* DHD_PCIE_NATIVE_RUNTIMEPM */
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #if defined(CONFIG_SOC_EXYNOS9810) || defined(CONFIG_SOC_EXYNOS9820) || \
70*4882a593Smuzhiyun defined(CONFIG_SOC_EXYNOS9830) || defined(CONFIG_SOC_EXYNOS2100) || \
71*4882a593Smuzhiyun defined(CONFIG_SOC_EXYNOS1000) || defined(CONFIG_SOC_GS101)
72*4882a593Smuzhiyun #include <linux/exynos-pci-ctrl.h>
73*4882a593Smuzhiyun #endif /* CONFIG_SOC_EXYNOS9810 || CONFIG_SOC_EXYNOS9820 ||
74*4882a593Smuzhiyun * CONFIG_SOC_EXYNOS9830 || CONFIG_SOC_EXYNOS2100 ||
75*4882a593Smuzhiyun * CONFIG_SOC_EXYNOS1000 || CONFIG_SOC_GS101
76*4882a593Smuzhiyun */
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #ifdef DHD_PCIE_NATIVE_RUNTIMEPM
79*4882a593Smuzhiyun #ifndef AUTO_SUSPEND_TIMEOUT
80*4882a593Smuzhiyun #define AUTO_SUSPEND_TIMEOUT 1000
81*4882a593Smuzhiyun #endif /* AUTO_SUSPEND_TIMEOUT */
82*4882a593Smuzhiyun #endif /* DHD_PCIE_NATIVE_RUNTIMEPM */
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #ifdef DHD_PCIE_RUNTIMEPM
85*4882a593Smuzhiyun #define RPM_WAKE_UP_TIMEOUT 10000 /* ms */
86*4882a593Smuzhiyun #endif /* DHD_PCIE_RUNTIMEPM */
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #include <linux/irq.h>
89*4882a593Smuzhiyun #ifdef USE_SMMU_ARCH_MSM
90*4882a593Smuzhiyun #include <asm/dma-iommu.h>
91*4882a593Smuzhiyun #include <linux/iommu.h>
92*4882a593Smuzhiyun #include <linux/of.h>
93*4882a593Smuzhiyun #include <linux/platform_device.h>
94*4882a593Smuzhiyun #endif /* USE_SMMU_ARCH_MSM */
95*4882a593Smuzhiyun #include <dhd_config.h>
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun #ifdef PCIE_OOB
98*4882a593Smuzhiyun #include "ftdi_sio_external.h"
99*4882a593Smuzhiyun #endif /* PCIE_OOB */
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun #define PCI_CFG_RETRY 10 /* PR15065: retry count for pci cfg accesses */
102*4882a593Smuzhiyun #define OS_HANDLE_MAGIC 0x1234abcd /* Magic # to recognize osh */
103*4882a593Smuzhiyun #define BCM_MEM_FILENAME_LEN 24 /* Mem. filename length */
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun #ifdef PCIE_OOB
106*4882a593Smuzhiyun #define HOST_WAKE 4 /* GPIO_0 (HOST_WAKE) - Output from WLAN */
107*4882a593Smuzhiyun #define DEVICE_WAKE 5 /* GPIO_1 (DEVICE_WAKE) - Input to WLAN */
108*4882a593Smuzhiyun #define BIT_WL_REG_ON 6
109*4882a593Smuzhiyun #define BIT_BT_REG_ON 7
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun int gpio_handle_val = 0;
112*4882a593Smuzhiyun unsigned char gpio_port = 0;
113*4882a593Smuzhiyun unsigned char gpio_direction = 0;
114*4882a593Smuzhiyun #define OOB_PORT "ttyUSB0"
115*4882a593Smuzhiyun #endif /* PCIE_OOB */
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun #ifndef BCMPCI_DEV_ID
118*4882a593Smuzhiyun #define BCMPCI_DEV_ID PCI_ANY_ID
119*4882a593Smuzhiyun #endif
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun #ifdef FORCE_TPOWERON
122*4882a593Smuzhiyun extern uint32 tpoweron_scale;
123*4882a593Smuzhiyun #endif /* FORCE_TPOWERON */
124*4882a593Smuzhiyun /* user defined data structures */
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun typedef bool (*dhdpcie_cb_fn_t)(void *);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun typedef struct dhdpcie_info
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun dhd_bus_t *bus;
131*4882a593Smuzhiyun osl_t *osh;
132*4882a593Smuzhiyun struct pci_dev *dev; /* pci device handle */
133*4882a593Smuzhiyun volatile char *regs; /* pci device memory va */
134*4882a593Smuzhiyun volatile char *tcm; /* pci device memory va */
135*4882a593Smuzhiyun uint32 bar1_size; /* pci device memory size */
136*4882a593Smuzhiyun struct pcos_info *pcos_info;
137*4882a593Smuzhiyun uint16 last_intrstatus; /* to cache intrstatus */
138*4882a593Smuzhiyun int irq;
139*4882a593Smuzhiyun char pciname[32];
140*4882a593Smuzhiyun struct pci_saved_state* default_state;
141*4882a593Smuzhiyun struct pci_saved_state* state;
142*4882a593Smuzhiyun #ifdef BCMPCIE_OOB_HOST_WAKE
143*4882a593Smuzhiyun void *os_cxt; /* Pointer to per-OS private data */
144*4882a593Smuzhiyun #endif /* BCMPCIE_OOB_HOST_WAKE */
145*4882a593Smuzhiyun #ifdef DHD_WAKE_STATUS
146*4882a593Smuzhiyun spinlock_t pkt_wake_lock;
147*4882a593Smuzhiyun unsigned int total_wake_count;
148*4882a593Smuzhiyun int pkt_wake;
149*4882a593Smuzhiyun int wake_irq;
150*4882a593Smuzhiyun #endif /* DHD_WAKE_STATUS */
151*4882a593Smuzhiyun #ifdef USE_SMMU_ARCH_MSM
152*4882a593Smuzhiyun void *smmu_cxt;
153*4882a593Smuzhiyun #endif /* USE_SMMU_ARCH_MSM */
154*4882a593Smuzhiyun } dhdpcie_info_t;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun struct pcos_info {
157*4882a593Smuzhiyun dhdpcie_info_t *pc;
158*4882a593Smuzhiyun spinlock_t lock;
159*4882a593Smuzhiyun wait_queue_head_t intr_wait_queue;
160*4882a593Smuzhiyun timer_list_compat_t tuning_timer;
161*4882a593Smuzhiyun int tuning_timer_exp;
162*4882a593Smuzhiyun atomic_t timer_enab;
163*4882a593Smuzhiyun struct tasklet_struct tuning_tasklet;
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun #ifdef BCMPCIE_OOB_HOST_WAKE
167*4882a593Smuzhiyun typedef struct dhdpcie_os_info {
168*4882a593Smuzhiyun int oob_irq_num; /* valid when hardware or software oob in use */
169*4882a593Smuzhiyun unsigned long oob_irq_flags; /* valid when hardware or software oob in use */
170*4882a593Smuzhiyun bool oob_irq_registered;
171*4882a593Smuzhiyun bool oob_irq_enabled;
172*4882a593Smuzhiyun bool oob_irq_wake_enabled;
173*4882a593Smuzhiyun spinlock_t oob_irq_spinlock;
174*4882a593Smuzhiyun void *dev; /* handle to the underlying device */
175*4882a593Smuzhiyun } dhdpcie_os_info_t;
176*4882a593Smuzhiyun static irqreturn_t wlan_oob_irq(int irq, void *data);
177*4882a593Smuzhiyun #ifdef CUSTOMER_HW2
178*4882a593Smuzhiyun extern struct brcm_pcie_wake brcm_pcie_wake;
179*4882a593Smuzhiyun #endif /* CUSTOMER_HW2 */
180*4882a593Smuzhiyun #endif /* BCMPCIE_OOB_HOST_WAKE */
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun #ifdef USE_SMMU_ARCH_MSM
183*4882a593Smuzhiyun typedef struct dhdpcie_smmu_info {
184*4882a593Smuzhiyun struct dma_iommu_mapping *smmu_mapping;
185*4882a593Smuzhiyun dma_addr_t smmu_iova_start;
186*4882a593Smuzhiyun size_t smmu_iova_len;
187*4882a593Smuzhiyun } dhdpcie_smmu_info_t;
188*4882a593Smuzhiyun #endif /* USE_SMMU_ARCH_MSM */
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /* function declarations */
191*4882a593Smuzhiyun static int __devinit
192*4882a593Smuzhiyun dhdpcie_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent);
193*4882a593Smuzhiyun static void __devexit
194*4882a593Smuzhiyun dhdpcie_pci_remove(struct pci_dev *pdev);
195*4882a593Smuzhiyun static int dhdpcie_init(struct pci_dev *pdev);
196*4882a593Smuzhiyun static irqreturn_t dhdpcie_isr(int irq, void *arg);
197*4882a593Smuzhiyun /* OS Routine functions for PCI suspend/resume */
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun #ifdef DHD_PCIE_NATIVE_RUNTIMEPM
200*4882a593Smuzhiyun static int dhdpcie_set_suspend_resume(struct pci_dev *dev, bool state, bool byint);
201*4882a593Smuzhiyun #else
202*4882a593Smuzhiyun static int dhdpcie_set_suspend_resume(dhd_bus_t *bus, bool state);
203*4882a593Smuzhiyun #endif /* DHD_PCIE_NATIVE_RUNTIMEPM */
204*4882a593Smuzhiyun static int dhdpcie_resume_host_dev(dhd_bus_t *bus);
205*4882a593Smuzhiyun static int dhdpcie_suspend_host_dev(dhd_bus_t *bus);
206*4882a593Smuzhiyun static int dhdpcie_resume_dev(struct pci_dev *dev);
207*4882a593Smuzhiyun static int dhdpcie_suspend_dev(struct pci_dev *dev);
208*4882a593Smuzhiyun #ifdef DHD_PCIE_RUNTIMEPM
209*4882a593Smuzhiyun static int dhdpcie_pm_suspend(struct device *dev);
210*4882a593Smuzhiyun static int dhdpcie_pm_prepare(struct device *dev);
211*4882a593Smuzhiyun static int dhdpcie_pm_resume(struct device *dev);
212*4882a593Smuzhiyun static void dhdpcie_pm_complete(struct device *dev);
213*4882a593Smuzhiyun #else
214*4882a593Smuzhiyun #ifdef DHD_PCIE_NATIVE_RUNTIMEPM
215*4882a593Smuzhiyun static int dhdpcie_pm_system_suspend_noirq(struct device * dev);
216*4882a593Smuzhiyun static int dhdpcie_pm_system_resume_noirq(struct device * dev);
217*4882a593Smuzhiyun #else
218*4882a593Smuzhiyun static int dhdpcie_pci_suspend(struct pci_dev *dev, pm_message_t state);
219*4882a593Smuzhiyun static int dhdpcie_pci_resume(struct pci_dev *dev);
220*4882a593Smuzhiyun #if defined(BT_OVER_PCIE)
221*4882a593Smuzhiyun static int dhdpcie_pci_resume_early(struct pci_dev *dev);
222*4882a593Smuzhiyun #endif /* BT_OVER_PCIE */
223*4882a593Smuzhiyun #endif /* DHD_PCIE_NATIVE_RUNTIMEPM */
224*4882a593Smuzhiyun #endif /* DHD_PCIE_RUNTIMEPM */
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun #ifdef DHD_PCIE_NATIVE_RUNTIMEPM
227*4882a593Smuzhiyun static int dhdpcie_pm_runtime_suspend(struct device * dev);
228*4882a593Smuzhiyun static int dhdpcie_pm_runtime_resume(struct device * dev);
229*4882a593Smuzhiyun static int dhdpcie_pm_system_suspend_noirq(struct device * dev);
230*4882a593Smuzhiyun static int dhdpcie_pm_system_resume_noirq(struct device * dev);
231*4882a593Smuzhiyun #endif /* DHD_PCIE_NATIVE_RUNTIMEPM */
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun #ifdef SUPPORT_EXYNOS7420
exynos_pcie_pm_suspend(int ch_num)234*4882a593Smuzhiyun void exynos_pcie_pm_suspend(int ch_num) {}
exynos_pcie_pm_resume(int ch_num)235*4882a593Smuzhiyun void exynos_pcie_pm_resume(int ch_num) {}
236*4882a593Smuzhiyun #endif /* SUPPORT_EXYNOS7420 */
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun static void dhdpcie_config_save_restore_coherent(dhd_bus_t *bus, bool state);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun uint32
241*4882a593Smuzhiyun dhdpcie_access_cap(struct pci_dev *pdev, int cap, uint offset, bool is_ext, bool is_write,
242*4882a593Smuzhiyun uint32 writeval);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun static struct pci_device_id dhdpcie_pci_devid[] __devinitdata = {
245*4882a593Smuzhiyun { vendor: VENDOR_BROADCOM,
246*4882a593Smuzhiyun device: BCMPCI_DEV_ID,
247*4882a593Smuzhiyun subvendor: PCI_ANY_ID,
248*4882a593Smuzhiyun subdevice: PCI_ANY_ID,
249*4882a593Smuzhiyun class: PCI_CLASS_NETWORK_OTHER << 8,
250*4882a593Smuzhiyun class_mask: 0xffff00,
251*4882a593Smuzhiyun driver_data: 0,
252*4882a593Smuzhiyun },
253*4882a593Smuzhiyun { 0, 0, 0, 0, 0, 0, 0}
254*4882a593Smuzhiyun };
255*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, dhdpcie_pci_devid);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* Power Management Hooks */
258*4882a593Smuzhiyun #ifdef DHD_PCIE_RUNTIMEPM
259*4882a593Smuzhiyun static const struct dev_pm_ops dhd_pcie_pm_ops = {
260*4882a593Smuzhiyun .prepare = dhdpcie_pm_prepare,
261*4882a593Smuzhiyun .suspend = dhdpcie_pm_suspend,
262*4882a593Smuzhiyun .resume = dhdpcie_pm_resume,
263*4882a593Smuzhiyun .complete = dhdpcie_pm_complete,
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun #endif /* DHD_PCIE_RUNTIMEPM */
266*4882a593Smuzhiyun #ifdef DHD_PCIE_NATIVE_RUNTIMEPM
267*4882a593Smuzhiyun static const struct dev_pm_ops dhdpcie_pm_ops = {
268*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(dhdpcie_pm_runtime_suspend, dhdpcie_pm_runtime_resume, NULL)
269*4882a593Smuzhiyun .suspend_noirq = dhdpcie_pm_system_suspend_noirq,
270*4882a593Smuzhiyun .resume_noirq = dhdpcie_pm_system_resume_noirq
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun #endif /* DHD_PCIE_NATIVE_RUNTIMEPM */
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun static struct pci_driver dhdpcie_driver = {
275*4882a593Smuzhiyun node: {&dhdpcie_driver.node, &dhdpcie_driver.node},
276*4882a593Smuzhiyun name: "pcieh"BUS_TYPE,
277*4882a593Smuzhiyun id_table: dhdpcie_pci_devid,
278*4882a593Smuzhiyun probe: dhdpcie_pci_probe,
279*4882a593Smuzhiyun remove: dhdpcie_pci_remove,
280*4882a593Smuzhiyun #if defined (DHD_PCIE_RUNTIMEPM) || defined (DHD_PCIE_NATIVE_RUNTIMEPM)
281*4882a593Smuzhiyun .driver.pm = &dhd_pcie_pm_ops,
282*4882a593Smuzhiyun #else
283*4882a593Smuzhiyun suspend: dhdpcie_pci_suspend,
284*4882a593Smuzhiyun resume: dhdpcie_pci_resume,
285*4882a593Smuzhiyun #if defined(BT_OVER_PCIE)
286*4882a593Smuzhiyun resume_early: dhdpcie_pci_resume_early,
287*4882a593Smuzhiyun #endif /* BT_OVER_PCIE */
288*4882a593Smuzhiyun #endif /* DHD_PCIE_RUNTIMEPM || DHD_PCIE_NATIVE_RUNTIMEPM */
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun int dhdpcie_init_succeeded = FALSE;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun #ifdef USE_SMMU_ARCH_MSM
dhdpcie_smmu_init(struct pci_dev * pdev,void * smmu_cxt)294*4882a593Smuzhiyun static int dhdpcie_smmu_init(struct pci_dev *pdev, void *smmu_cxt)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun struct dma_iommu_mapping *mapping;
297*4882a593Smuzhiyun struct device_node *root_node = NULL;
298*4882a593Smuzhiyun dhdpcie_smmu_info_t *smmu_info = (dhdpcie_smmu_info_t *)smmu_cxt;
299*4882a593Smuzhiyun int smmu_iova_address[2];
300*4882a593Smuzhiyun char *wlan_node = "android,bcmdhd_wlan";
301*4882a593Smuzhiyun char *wlan_smmu_node = "wlan-smmu-iova-address";
302*4882a593Smuzhiyun int atomic_ctx = 1;
303*4882a593Smuzhiyun int s1_bypass = 1;
304*4882a593Smuzhiyun int ret = 0;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun DHD_ERROR(("%s: SMMU initialize\n", __FUNCTION__));
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun root_node = of_find_compatible_node(NULL, NULL, wlan_node);
309*4882a593Smuzhiyun if (!root_node) {
310*4882a593Smuzhiyun WARN(1, "failed to get device node of BRCM WLAN\n");
311*4882a593Smuzhiyun return -ENODEV;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun if (of_property_read_u32_array(root_node, wlan_smmu_node,
315*4882a593Smuzhiyun smmu_iova_address, 2) == 0) {
316*4882a593Smuzhiyun DHD_ERROR(("%s : get SMMU start address 0x%x, size 0x%x\n",
317*4882a593Smuzhiyun __FUNCTION__, smmu_iova_address[0], smmu_iova_address[1]));
318*4882a593Smuzhiyun smmu_info->smmu_iova_start = smmu_iova_address[0];
319*4882a593Smuzhiyun smmu_info->smmu_iova_len = smmu_iova_address[1];
320*4882a593Smuzhiyun } else {
321*4882a593Smuzhiyun printf("%s : can't get smmu iova address property\n",
322*4882a593Smuzhiyun __FUNCTION__);
323*4882a593Smuzhiyun return -ENODEV;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun if (smmu_info->smmu_iova_len <= 0) {
327*4882a593Smuzhiyun DHD_ERROR(("%s: Invalid smmu iova len %d\n",
328*4882a593Smuzhiyun __FUNCTION__, (int)smmu_info->smmu_iova_len));
329*4882a593Smuzhiyun return -EINVAL;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun DHD_ERROR(("%s : SMMU init start\n", __FUNCTION__));
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) ||
335*4882a593Smuzhiyun pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
336*4882a593Smuzhiyun DHD_ERROR(("%s: DMA set 64bit mask failed.\n", __FUNCTION__));
337*4882a593Smuzhiyun return -EINVAL;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun mapping = arm_iommu_create_mapping(&platform_bus_type,
341*4882a593Smuzhiyun smmu_info->smmu_iova_start, smmu_info->smmu_iova_len);
342*4882a593Smuzhiyun if (IS_ERR(mapping)) {
343*4882a593Smuzhiyun DHD_ERROR(("%s: create mapping failed, err = %d\n",
344*4882a593Smuzhiyun __FUNCTION__, ret));
345*4882a593Smuzhiyun ret = PTR_ERR(mapping);
346*4882a593Smuzhiyun goto map_fail;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun ret = iommu_domain_set_attr(mapping->domain,
350*4882a593Smuzhiyun DOMAIN_ATTR_ATOMIC, &atomic_ctx);
351*4882a593Smuzhiyun if (ret) {
352*4882a593Smuzhiyun DHD_ERROR(("%s: set atomic_ctx attribute failed, err = %d\n",
353*4882a593Smuzhiyun __FUNCTION__, ret));
354*4882a593Smuzhiyun goto set_attr_fail;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun ret = iommu_domain_set_attr(mapping->domain,
358*4882a593Smuzhiyun DOMAIN_ATTR_S1_BYPASS, &s1_bypass);
359*4882a593Smuzhiyun if (ret < 0) {
360*4882a593Smuzhiyun DHD_ERROR(("%s: set s1_bypass attribute failed, err = %d\n",
361*4882a593Smuzhiyun __FUNCTION__, ret));
362*4882a593Smuzhiyun goto set_attr_fail;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun ret = arm_iommu_attach_device(&pdev->dev, mapping);
366*4882a593Smuzhiyun if (ret) {
367*4882a593Smuzhiyun DHD_ERROR(("%s: attach device failed, err = %d\n",
368*4882a593Smuzhiyun __FUNCTION__, ret));
369*4882a593Smuzhiyun goto attach_fail;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun smmu_info->smmu_mapping = mapping;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun return ret;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun attach_fail:
377*4882a593Smuzhiyun set_attr_fail:
378*4882a593Smuzhiyun arm_iommu_release_mapping(mapping);
379*4882a593Smuzhiyun map_fail:
380*4882a593Smuzhiyun return ret;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
dhdpcie_smmu_remove(struct pci_dev * pdev,void * smmu_cxt)383*4882a593Smuzhiyun static void dhdpcie_smmu_remove(struct pci_dev *pdev, void *smmu_cxt)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun dhdpcie_smmu_info_t *smmu_info;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun if (!smmu_cxt) {
388*4882a593Smuzhiyun return;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun smmu_info = (dhdpcie_smmu_info_t *)smmu_cxt;
392*4882a593Smuzhiyun if (smmu_info->smmu_mapping) {
393*4882a593Smuzhiyun arm_iommu_detach_device(&pdev->dev);
394*4882a593Smuzhiyun arm_iommu_release_mapping(smmu_info->smmu_mapping);
395*4882a593Smuzhiyun smmu_info->smmu_mapping = NULL;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun #endif /* USE_SMMU_ARCH_MSM */
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun #ifdef FORCE_TPOWERON
401*4882a593Smuzhiyun static void
dhd_bus_get_tpoweron(dhd_bus_t * bus)402*4882a593Smuzhiyun dhd_bus_get_tpoweron(dhd_bus_t *bus)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun uint32 tpoweron_rc;
406*4882a593Smuzhiyun uint32 tpoweron_ep;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun tpoweron_rc = dhdpcie_rc_access_cap(bus, PCIE_EXTCAP_ID_L1SS,
409*4882a593Smuzhiyun PCIE_EXTCAP_L1SS_CONTROL2_OFFSET, TRUE, FALSE, 0);
410*4882a593Smuzhiyun tpoweron_ep = dhdpcie_ep_access_cap(bus, PCIE_EXTCAP_ID_L1SS,
411*4882a593Smuzhiyun PCIE_EXTCAP_L1SS_CONTROL2_OFFSET, TRUE, FALSE, 0);
412*4882a593Smuzhiyun DHD_ERROR(("%s: tpoweron_rc:0x%x tpoweron_ep:0x%x\n",
413*4882a593Smuzhiyun __FUNCTION__, tpoweron_rc, tpoweron_ep));
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun static void
dhd_bus_set_tpoweron(dhd_bus_t * bus,uint16 tpoweron)417*4882a593Smuzhiyun dhd_bus_set_tpoweron(dhd_bus_t *bus, uint16 tpoweron)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun dhd_bus_get_tpoweron(bus);
421*4882a593Smuzhiyun /* Set the tpoweron */
422*4882a593Smuzhiyun DHD_ERROR(("%s tpoweron: 0x%x\n", __FUNCTION__, tpoweron));
423*4882a593Smuzhiyun dhdpcie_rc_access_cap(bus, PCIE_EXTCAP_ID_L1SS,
424*4882a593Smuzhiyun PCIE_EXTCAP_L1SS_CONTROL2_OFFSET, TRUE, TRUE, tpoweron);
425*4882a593Smuzhiyun dhdpcie_ep_access_cap(bus, PCIE_EXTCAP_ID_L1SS,
426*4882a593Smuzhiyun PCIE_EXTCAP_L1SS_CONTROL2_OFFSET, TRUE, TRUE, tpoweron);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun dhd_bus_get_tpoweron(bus);
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun static bool
dhdpcie_chip_req_forced_tpoweron(dhd_bus_t * bus)433*4882a593Smuzhiyun dhdpcie_chip_req_forced_tpoweron(dhd_bus_t *bus)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun /*
436*4882a593Smuzhiyun * On Fire's reference platform, coming out of L1.2,
437*4882a593Smuzhiyun * there is a constant delay of 45us between CLKREQ# and stable REFCLK
438*4882a593Smuzhiyun * Due to this delay, with tPowerOn < 50
439*4882a593Smuzhiyun * there is a chance of the refclk sense to trigger on noise.
440*4882a593Smuzhiyun *
441*4882a593Smuzhiyun * Which ever chip needs forced tPowerOn of 50us should be listed below.
442*4882a593Smuzhiyun */
443*4882a593Smuzhiyun if (si_chipid(bus->sih) == BCM4377_CHIP_ID) {
444*4882a593Smuzhiyun return TRUE;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun return FALSE;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun #endif /* FORCE_TPOWERON */
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun #ifdef BT_OVER_PCIE
dhd_bus_pwr_off(dhd_pub_t * dhdp,int reason)451*4882a593Smuzhiyun int dhd_bus_pwr_off(dhd_pub_t *dhdp, int reason)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun DHD_ERROR(("%s: WARNING ! function not implemented in %s\n",
454*4882a593Smuzhiyun __FUNCTION__, __FILE__));
455*4882a593Smuzhiyun return BCME_OK;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
dhd_bus_pwr_on(dhd_pub_t * dhdp,int reason)458*4882a593Smuzhiyun int dhd_bus_pwr_on(dhd_pub_t *dhdp, int reason)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun DHD_ERROR(("%s: WARNING ! function not implemented in %s\n",
461*4882a593Smuzhiyun __FUNCTION__, __FILE__));
462*4882a593Smuzhiyun return BCME_OK;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
dhd_bus_pwr_toggle(dhd_pub_t * dhdp,int reason)465*4882a593Smuzhiyun int dhd_bus_pwr_toggle(dhd_pub_t *dhdp, int reason)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun DHD_ERROR(("%s: WARNING ! function not implemented in %s\n",
468*4882a593Smuzhiyun __FUNCTION__, __FILE__));
469*4882a593Smuzhiyun return BCME_OK;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
dhdpcie_is_btop_chip(struct dhd_bus * bus)472*4882a593Smuzhiyun bool dhdpcie_is_btop_chip(struct dhd_bus *bus)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun DHD_ERROR(("%s: WARNING ! function not implemented in %s\n",
475*4882a593Smuzhiyun __FUNCTION__, __FILE__));
476*4882a593Smuzhiyun return FALSE;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
dhdpcie_redownload_fw(dhd_pub_t * dhdp)479*4882a593Smuzhiyun int dhdpcie_redownload_fw(dhd_pub_t *dhdp)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun DHD_ERROR(("%s: WARNING ! function not implemented in %s\n",
482*4882a593Smuzhiyun __FUNCTION__, __FILE__));
483*4882a593Smuzhiyun return BCME_OK;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun #endif /* BT_OVER_PCIE */
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun static bool
dhd_bus_aspm_enable_dev(dhd_bus_t * bus,struct pci_dev * dev,bool enable)488*4882a593Smuzhiyun dhd_bus_aspm_enable_dev(dhd_bus_t *bus, struct pci_dev *dev, bool enable)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun uint32 linkctrl_before;
491*4882a593Smuzhiyun uint32 linkctrl_after = 0;
492*4882a593Smuzhiyun uint8 linkctrl_asm;
493*4882a593Smuzhiyun char *device;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun device = (dev == bus->dev) ? "EP" : "RC";
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun linkctrl_before = dhdpcie_access_cap(dev, PCIE_CAP_ID_EXP, PCIE_CAP_LINKCTRL_OFFSET,
498*4882a593Smuzhiyun FALSE, FALSE, 0);
499*4882a593Smuzhiyun linkctrl_asm = (linkctrl_before & PCIE_ASPM_CTRL_MASK);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun if (enable) {
502*4882a593Smuzhiyun if (linkctrl_asm == PCIE_ASPM_L1_ENAB) {
503*4882a593Smuzhiyun DHD_ERROR(("%s: %s already enabled linkctrl: 0x%x\n",
504*4882a593Smuzhiyun __FUNCTION__, device, linkctrl_before));
505*4882a593Smuzhiyun return FALSE;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun /* Enable only L1 ASPM (bit 1) */
508*4882a593Smuzhiyun dhdpcie_access_cap(dev, PCIE_CAP_ID_EXP, PCIE_CAP_LINKCTRL_OFFSET, FALSE,
509*4882a593Smuzhiyun TRUE, (linkctrl_before | PCIE_ASPM_L1_ENAB));
510*4882a593Smuzhiyun } else {
511*4882a593Smuzhiyun if (linkctrl_asm == 0) {
512*4882a593Smuzhiyun DHD_ERROR(("%s: %s already disabled linkctrl: 0x%x\n",
513*4882a593Smuzhiyun __FUNCTION__, device, linkctrl_before));
514*4882a593Smuzhiyun return FALSE;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun /* Disable complete ASPM (bit 1 and bit 0) */
517*4882a593Smuzhiyun dhdpcie_access_cap(dev, PCIE_CAP_ID_EXP, PCIE_CAP_LINKCTRL_OFFSET, FALSE,
518*4882a593Smuzhiyun TRUE, (linkctrl_before & (~PCIE_ASPM_ENAB)));
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun linkctrl_after = dhdpcie_access_cap(dev, PCIE_CAP_ID_EXP, PCIE_CAP_LINKCTRL_OFFSET,
522*4882a593Smuzhiyun FALSE, FALSE, 0);
523*4882a593Smuzhiyun DHD_ERROR(("%s: %s %s, linkctrl_before: 0x%x linkctrl_after: 0x%x\n",
524*4882a593Smuzhiyun __FUNCTION__, device, (enable ? "ENABLE " : "DISABLE"),
525*4882a593Smuzhiyun linkctrl_before, linkctrl_after));
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun return TRUE;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun static bool
dhd_bus_is_rc_ep_aspm_capable(dhd_bus_t * bus)531*4882a593Smuzhiyun dhd_bus_is_rc_ep_aspm_capable(dhd_bus_t *bus)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun uint32 rc_aspm_cap;
534*4882a593Smuzhiyun uint32 ep_aspm_cap;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun /* RC ASPM capability */
537*4882a593Smuzhiyun rc_aspm_cap = dhdpcie_access_cap(bus->rc_dev, PCIE_CAP_ID_EXP, PCIE_CAP_LINKCTRL_OFFSET,
538*4882a593Smuzhiyun FALSE, FALSE, 0);
539*4882a593Smuzhiyun if (rc_aspm_cap == BCME_ERROR) {
540*4882a593Smuzhiyun DHD_ERROR(("%s RC is not ASPM capable\n", __FUNCTION__));
541*4882a593Smuzhiyun return FALSE;
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun /* EP ASPM capability */
545*4882a593Smuzhiyun ep_aspm_cap = dhdpcie_access_cap(bus->dev, PCIE_CAP_ID_EXP, PCIE_CAP_LINKCTRL_OFFSET,
546*4882a593Smuzhiyun FALSE, FALSE, 0);
547*4882a593Smuzhiyun if (ep_aspm_cap == BCME_ERROR) {
548*4882a593Smuzhiyun DHD_ERROR(("%s EP is not ASPM capable\n", __FUNCTION__));
549*4882a593Smuzhiyun return FALSE;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun return TRUE;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun bool
dhd_bus_aspm_enable_rc_ep(dhd_bus_t * bus,bool enable)556*4882a593Smuzhiyun dhd_bus_aspm_enable_rc_ep(dhd_bus_t *bus, bool enable)
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun bool ret;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun if (!bus->rc_ep_aspm_cap) {
561*4882a593Smuzhiyun DHD_ERROR(("%s: NOT ASPM CAPABLE rc_ep_aspm_cap: %d\n",
562*4882a593Smuzhiyun __FUNCTION__, bus->rc_ep_aspm_cap));
563*4882a593Smuzhiyun return FALSE;
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun if (enable) {
567*4882a593Smuzhiyun /* Enable only L1 ASPM first RC then EP */
568*4882a593Smuzhiyun ret = dhd_bus_aspm_enable_dev(bus, bus->rc_dev, enable);
569*4882a593Smuzhiyun ret = dhd_bus_aspm_enable_dev(bus, bus->dev, enable);
570*4882a593Smuzhiyun } else {
571*4882a593Smuzhiyun /* Disable complete ASPM first EP then RC */
572*4882a593Smuzhiyun ret = dhd_bus_aspm_enable_dev(bus, bus->dev, enable);
573*4882a593Smuzhiyun ret = dhd_bus_aspm_enable_dev(bus, bus->rc_dev, enable);
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun return ret;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun static void
dhd_bus_l1ss_enable_dev(dhd_bus_t * bus,struct pci_dev * dev,bool enable)580*4882a593Smuzhiyun dhd_bus_l1ss_enable_dev(dhd_bus_t *bus, struct pci_dev *dev, bool enable)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun uint32 l1ssctrl_before;
583*4882a593Smuzhiyun uint32 l1ssctrl_after = 0;
584*4882a593Smuzhiyun uint8 l1ss_ep;
585*4882a593Smuzhiyun char *device;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun device = (dev == bus->dev) ? "EP" : "RC";
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun /* Extendend Capacility Reg */
590*4882a593Smuzhiyun l1ssctrl_before = dhdpcie_access_cap(dev, PCIE_EXTCAP_ID_L1SS,
591*4882a593Smuzhiyun PCIE_EXTCAP_L1SS_CONTROL_OFFSET, TRUE, FALSE, 0);
592*4882a593Smuzhiyun l1ss_ep = (l1ssctrl_before & PCIE_EXT_L1SS_MASK);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun if (enable) {
595*4882a593Smuzhiyun if (l1ss_ep == PCIE_EXT_L1SS_ENAB) {
596*4882a593Smuzhiyun DHD_ERROR(("%s: %s already enabled, l1ssctrl: 0x%x\n",
597*4882a593Smuzhiyun __FUNCTION__, device, l1ssctrl_before));
598*4882a593Smuzhiyun return;
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun dhdpcie_access_cap(dev, PCIE_EXTCAP_ID_L1SS, PCIE_EXTCAP_L1SS_CONTROL_OFFSET,
601*4882a593Smuzhiyun TRUE, TRUE, (l1ssctrl_before | PCIE_EXT_L1SS_ENAB));
602*4882a593Smuzhiyun } else {
603*4882a593Smuzhiyun if (l1ss_ep == 0) {
604*4882a593Smuzhiyun DHD_ERROR(("%s: %s already disabled, l1ssctrl: 0x%x\n",
605*4882a593Smuzhiyun __FUNCTION__, device, l1ssctrl_before));
606*4882a593Smuzhiyun return;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun dhdpcie_access_cap(dev, PCIE_EXTCAP_ID_L1SS, PCIE_EXTCAP_L1SS_CONTROL_OFFSET,
609*4882a593Smuzhiyun TRUE, TRUE, (l1ssctrl_before & (~PCIE_EXT_L1SS_ENAB)));
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun l1ssctrl_after = dhdpcie_access_cap(dev, PCIE_EXTCAP_ID_L1SS,
612*4882a593Smuzhiyun PCIE_EXTCAP_L1SS_CONTROL_OFFSET, TRUE, FALSE, 0);
613*4882a593Smuzhiyun DHD_ERROR(("%s: %s %s, l1ssctrl_before: 0x%x l1ssctrl_after: 0x%x\n",
614*4882a593Smuzhiyun __FUNCTION__, device, (enable ? "ENABLE " : "DISABLE"),
615*4882a593Smuzhiyun l1ssctrl_before, l1ssctrl_after));
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun static bool
dhd_bus_is_rc_ep_l1ss_capable(dhd_bus_t * bus)620*4882a593Smuzhiyun dhd_bus_is_rc_ep_l1ss_capable(dhd_bus_t *bus)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun uint32 rc_l1ss_cap;
623*4882a593Smuzhiyun uint32 ep_l1ss_cap;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun #ifdef CUSTOMER_HW_ROCKCHIP
626*4882a593Smuzhiyun #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 10, 0))
627*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_PCIEASPM_ROCKCHIP_WIFI_EXTENSION))
628*4882a593Smuzhiyun return rk_dhd_bus_is_rc_ep_l1ss_capable(bus);
629*4882a593Smuzhiyun #endif
630*4882a593Smuzhiyun #endif
631*4882a593Smuzhiyun /* RC Extendend Capacility */
632*4882a593Smuzhiyun rc_l1ss_cap = dhdpcie_access_cap(bus->rc_dev, PCIE_EXTCAP_ID_L1SS,
633*4882a593Smuzhiyun PCIE_EXTCAP_L1SS_CONTROL_OFFSET, TRUE, FALSE, 0);
634*4882a593Smuzhiyun if (rc_l1ss_cap == BCME_ERROR) {
635*4882a593Smuzhiyun DHD_ERROR(("%s RC is not l1ss capable\n", __FUNCTION__));
636*4882a593Smuzhiyun return FALSE;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun /* EP Extendend Capacility */
640*4882a593Smuzhiyun ep_l1ss_cap = dhdpcie_access_cap(bus->dev, PCIE_EXTCAP_ID_L1SS,
641*4882a593Smuzhiyun PCIE_EXTCAP_L1SS_CONTROL_OFFSET, TRUE, FALSE, 0);
642*4882a593Smuzhiyun if (ep_l1ss_cap == BCME_ERROR) {
643*4882a593Smuzhiyun DHD_ERROR(("%s EP is not l1ss capable\n", __FUNCTION__));
644*4882a593Smuzhiyun return FALSE;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun return TRUE;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun void
dhd_bus_l1ss_enable_rc_ep(dhd_bus_t * bus,bool enable)651*4882a593Smuzhiyun dhd_bus_l1ss_enable_rc_ep(dhd_bus_t *bus, bool enable)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun bool ret;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun if ((!bus->rc_ep_aspm_cap) || (!bus->rc_ep_l1ss_cap)) {
656*4882a593Smuzhiyun DHD_ERROR(("%s: NOT L1SS CAPABLE rc_ep_aspm_cap: %d rc_ep_l1ss_cap: %d\n",
657*4882a593Smuzhiyun __FUNCTION__, bus->rc_ep_aspm_cap, bus->rc_ep_l1ss_cap));
658*4882a593Smuzhiyun return;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun /* Disable ASPM of RC and EP */
662*4882a593Smuzhiyun ret = dhd_bus_aspm_enable_rc_ep(bus, FALSE);
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun if (enable) {
665*4882a593Smuzhiyun /* Enable RC then EP */
666*4882a593Smuzhiyun dhd_bus_l1ss_enable_dev(bus, bus->rc_dev, enable);
667*4882a593Smuzhiyun dhd_bus_l1ss_enable_dev(bus, bus->dev, enable);
668*4882a593Smuzhiyun } else {
669*4882a593Smuzhiyun /* Disable EP then RC */
670*4882a593Smuzhiyun dhd_bus_l1ss_enable_dev(bus, bus->dev, enable);
671*4882a593Smuzhiyun dhd_bus_l1ss_enable_dev(bus, bus->rc_dev, enable);
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun /* Enable ASPM of RC and EP only if this API disabled */
675*4882a593Smuzhiyun if (ret == TRUE) {
676*4882a593Smuzhiyun dhd_bus_aspm_enable_rc_ep(bus, TRUE);
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun void
dhd_bus_aer_config(dhd_bus_t * bus)681*4882a593Smuzhiyun dhd_bus_aer_config(dhd_bus_t *bus)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun uint32 val;
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun DHD_ERROR(("%s: Configure AER registers for EP\n", __FUNCTION__));
686*4882a593Smuzhiyun val = dhdpcie_ep_access_cap(bus, PCIE_ADVERRREP_CAPID,
687*4882a593Smuzhiyun PCIE_ADV_CORR_ERR_MASK_OFFSET, TRUE, FALSE, 0);
688*4882a593Smuzhiyun if (val != (uint32)-1) {
689*4882a593Smuzhiyun val &= ~CORR_ERR_AE;
690*4882a593Smuzhiyun dhdpcie_ep_access_cap(bus, PCIE_ADVERRREP_CAPID,
691*4882a593Smuzhiyun PCIE_ADV_CORR_ERR_MASK_OFFSET, TRUE, TRUE, val);
692*4882a593Smuzhiyun } else {
693*4882a593Smuzhiyun DHD_ERROR(("%s: Invalid EP's PCIE_ADV_CORR_ERR_MASK: 0x%x\n",
694*4882a593Smuzhiyun __FUNCTION__, val));
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun DHD_ERROR(("%s: Configure AER registers for RC\n", __FUNCTION__));
698*4882a593Smuzhiyun val = dhdpcie_rc_access_cap(bus, PCIE_ADVERRREP_CAPID,
699*4882a593Smuzhiyun PCIE_ADV_CORR_ERR_MASK_OFFSET, TRUE, FALSE, 0);
700*4882a593Smuzhiyun if (val != (uint32)-1) {
701*4882a593Smuzhiyun val &= ~CORR_ERR_AE;
702*4882a593Smuzhiyun dhdpcie_rc_access_cap(bus, PCIE_ADVERRREP_CAPID,
703*4882a593Smuzhiyun PCIE_ADV_CORR_ERR_MASK_OFFSET, TRUE, TRUE, val);
704*4882a593Smuzhiyun } else {
705*4882a593Smuzhiyun DHD_ERROR(("%s: Invalid RC's PCIE_ADV_CORR_ERR_MASK: 0x%x\n",
706*4882a593Smuzhiyun __FUNCTION__, val));
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun #ifdef DHD_PCIE_RUNTIMEPM
dhdpcie_pm_suspend(struct device * dev)711*4882a593Smuzhiyun static int dhdpcie_pm_suspend(struct device *dev)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun int ret = 0;
714*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
715*4882a593Smuzhiyun dhdpcie_info_t *pch = pci_get_drvdata(pdev);
716*4882a593Smuzhiyun dhd_bus_t *bus = NULL;
717*4882a593Smuzhiyun unsigned long flags;
718*4882a593Smuzhiyun int msglevel = dhd_msg_level;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun printf("%s: Enter\n", __FUNCTION__);
721*4882a593Smuzhiyun if (pch) {
722*4882a593Smuzhiyun bus = pch->bus;
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun if (!bus) {
725*4882a593Smuzhiyun return ret;
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun DHD_GENERAL_LOCK(bus->dhd, flags);
729*4882a593Smuzhiyun if (!DHD_BUS_BUSY_CHECK_IDLE(bus->dhd)) {
730*4882a593Smuzhiyun DHD_ERROR(("%s: Bus not IDLE!! dhd_bus_busy_state = 0x%x\n",
731*4882a593Smuzhiyun __FUNCTION__, bus->dhd->dhd_bus_busy_state));
732*4882a593Smuzhiyun DHD_GENERAL_UNLOCK(bus->dhd, flags);
733*4882a593Smuzhiyun return -EBUSY;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun DHD_BUS_BUSY_SET_SUSPEND_IN_PROGRESS(bus->dhd);
736*4882a593Smuzhiyun DHD_GENERAL_UNLOCK(bus->dhd, flags);
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun dhd_msg_level |= DHD_RPM_VAL;
739*4882a593Smuzhiyun if (bus->dhd->up)
740*4882a593Smuzhiyun ret = dhdpcie_set_suspend_resume(bus, TRUE);
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun DHD_GENERAL_LOCK(bus->dhd, flags);
743*4882a593Smuzhiyun DHD_BUS_BUSY_CLEAR_SUSPEND_IN_PROGRESS(bus->dhd);
744*4882a593Smuzhiyun dhd_os_busbusy_wake(bus->dhd);
745*4882a593Smuzhiyun dhd_msg_level = msglevel;
746*4882a593Smuzhiyun printf("%s: Exit ret=%d\n", __FUNCTION__, ret);
747*4882a593Smuzhiyun DHD_GENERAL_UNLOCK(bus->dhd, flags);
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun return ret;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
dhdpcie_pm_prepare(struct device * dev)753*4882a593Smuzhiyun static int dhdpcie_pm_prepare(struct device *dev)
754*4882a593Smuzhiyun {
755*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
756*4882a593Smuzhiyun dhdpcie_info_t *pch = pci_get_drvdata(pdev);
757*4882a593Smuzhiyun dhd_bus_t *bus = NULL;
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun if (!pch || !pch->bus) {
760*4882a593Smuzhiyun return 0;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun bus = pch->bus;
764*4882a593Smuzhiyun DHD_DISABLE_RUNTIME_PM(bus->dhd);
765*4882a593Smuzhiyun bus->chk_pm = TRUE;
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun return 0;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
dhdpcie_pm_resume(struct device * dev)770*4882a593Smuzhiyun static int dhdpcie_pm_resume(struct device *dev)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun int ret = 0;
773*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
774*4882a593Smuzhiyun dhdpcie_info_t *pch = pci_get_drvdata(pdev);
775*4882a593Smuzhiyun dhd_bus_t *bus = NULL;
776*4882a593Smuzhiyun unsigned long flags;
777*4882a593Smuzhiyun int msglevel = dhd_msg_level;
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun printf("%s: Enter\n", __FUNCTION__);
780*4882a593Smuzhiyun if (pch) {
781*4882a593Smuzhiyun bus = pch->bus;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun if (!bus) {
784*4882a593Smuzhiyun return ret;
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun DHD_GENERAL_LOCK(bus->dhd, flags);
788*4882a593Smuzhiyun DHD_BUS_BUSY_SET_RESUME_IN_PROGRESS(bus->dhd);
789*4882a593Smuzhiyun DHD_GENERAL_UNLOCK(bus->dhd, flags);
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun dhd_msg_level |= DHD_RPM_VAL;
792*4882a593Smuzhiyun if (bus->dhd->up)
793*4882a593Smuzhiyun ret = dhdpcie_set_suspend_resume(bus, FALSE);
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun DHD_GENERAL_LOCK(bus->dhd, flags);
796*4882a593Smuzhiyun DHD_BUS_BUSY_CLEAR_RESUME_IN_PROGRESS(bus->dhd);
797*4882a593Smuzhiyun dhd_os_busbusy_wake(bus->dhd);
798*4882a593Smuzhiyun dhd_msg_level = msglevel;
799*4882a593Smuzhiyun printf("%s: Exit ret=%d\n", __FUNCTION__, ret);
800*4882a593Smuzhiyun DHD_GENERAL_UNLOCK(bus->dhd, flags);
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun return ret;
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun
dhdpcie_pm_complete(struct device * dev)805*4882a593Smuzhiyun static void dhdpcie_pm_complete(struct device *dev)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
808*4882a593Smuzhiyun dhdpcie_info_t *pch = pci_get_drvdata(pdev);
809*4882a593Smuzhiyun dhd_bus_t *bus = NULL;
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun if (!pch || !pch->bus) {
812*4882a593Smuzhiyun return;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun bus = pch->bus;
816*4882a593Smuzhiyun DHD_ENABLE_RUNTIME_PM(bus->dhd);
817*4882a593Smuzhiyun bus->chk_pm = FALSE;
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun return;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun #else
dhdpcie_pci_suspend(struct pci_dev * pdev,pm_message_t state)822*4882a593Smuzhiyun static int dhdpcie_pci_suspend(struct pci_dev * pdev, pm_message_t state)
823*4882a593Smuzhiyun {
824*4882a593Smuzhiyun int ret = 0;
825*4882a593Smuzhiyun dhdpcie_info_t *pch = pci_get_drvdata(pdev);
826*4882a593Smuzhiyun dhd_bus_t *bus = NULL;
827*4882a593Smuzhiyun unsigned long flags;
828*4882a593Smuzhiyun uint32 i = 0;
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun printf("%s: Enter\n", __FUNCTION__);
831*4882a593Smuzhiyun if (pch) {
832*4882a593Smuzhiyun bus = pch->bus;
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun if (!bus) {
835*4882a593Smuzhiyun return ret;
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun BCM_REFERENCE(state);
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun DHD_GENERAL_LOCK(bus->dhd, flags);
841*4882a593Smuzhiyun if (!DHD_BUS_BUSY_CHECK_IDLE(bus->dhd)) {
842*4882a593Smuzhiyun DHD_ERROR(("%s: Bus not IDLE!! dhd_bus_busy_state = 0x%x\n",
843*4882a593Smuzhiyun __FUNCTION__, bus->dhd->dhd_bus_busy_state));
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun DHD_GENERAL_UNLOCK(bus->dhd, flags);
846*4882a593Smuzhiyun OSL_DELAY(1000);
847*4882a593Smuzhiyun /* retry till the transaction is complete */
848*4882a593Smuzhiyun while (i < 100) {
849*4882a593Smuzhiyun OSL_DELAY(1000);
850*4882a593Smuzhiyun i++;
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun DHD_GENERAL_LOCK(bus->dhd, flags);
853*4882a593Smuzhiyun if (DHD_BUS_BUSY_CHECK_IDLE(bus->dhd)) {
854*4882a593Smuzhiyun DHD_ERROR(("%s: Bus enter IDLE!! after %d ms\n",
855*4882a593Smuzhiyun __FUNCTION__, i));
856*4882a593Smuzhiyun break;
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun if (i != 100) {
859*4882a593Smuzhiyun DHD_GENERAL_UNLOCK(bus->dhd, flags);
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun if (!DHD_BUS_BUSY_CHECK_IDLE(bus->dhd)) {
863*4882a593Smuzhiyun DHD_GENERAL_UNLOCK(bus->dhd, flags);
864*4882a593Smuzhiyun DHD_ERROR(("%s: Bus not IDLE!! Failed after %d ms, "
865*4882a593Smuzhiyun "dhd_bus_busy_state = 0x%x\n",
866*4882a593Smuzhiyun __FUNCTION__, i, bus->dhd->dhd_bus_busy_state));
867*4882a593Smuzhiyun return -EBUSY;
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun DHD_BUS_BUSY_SET_SUSPEND_IN_PROGRESS(bus->dhd);
871*4882a593Smuzhiyun DHD_GENERAL_UNLOCK(bus->dhd, flags);
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun #ifdef DHD_CFG80211_SUSPEND_RESUME
874*4882a593Smuzhiyun dhd_cfg80211_suspend(bus->dhd);
875*4882a593Smuzhiyun #endif /* DHD_CFG80211_SUSPEND_RESUME */
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun if (!bus->dhd->dongle_reset)
878*4882a593Smuzhiyun ret = dhdpcie_set_suspend_resume(bus, TRUE);
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun DHD_GENERAL_LOCK(bus->dhd, flags);
881*4882a593Smuzhiyun DHD_BUS_BUSY_CLEAR_SUSPEND_IN_PROGRESS(bus->dhd);
882*4882a593Smuzhiyun dhd_os_busbusy_wake(bus->dhd);
883*4882a593Smuzhiyun printf("%s: Exit ret=%d\n", __FUNCTION__, ret);
884*4882a593Smuzhiyun DHD_GENERAL_UNLOCK(bus->dhd, flags);
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun return ret;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun #if defined(BT_OVER_PCIE)
dhdpcie_pci_resume_early(struct pci_dev * pdev)890*4882a593Smuzhiyun static int dhdpcie_pci_resume_early(struct pci_dev *pdev)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun int ret = 0;
893*4882a593Smuzhiyun dhdpcie_info_t *pch = pci_get_drvdata(pdev);
894*4882a593Smuzhiyun dhd_bus_t *bus = NULL;
895*4882a593Smuzhiyun uint32 pmcsr;
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun if (pch) {
898*4882a593Smuzhiyun bus = pch->bus;
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun if (!bus) {
901*4882a593Smuzhiyun return ret;
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 0, 9))
905*4882a593Smuzhiyun /* On fc30 (linux ver 5.0.9),
906*4882a593Smuzhiyun * PMEStat of PMCSR(cfg reg) is cleared before this callback by kernel.
907*4882a593Smuzhiyun * So, we use SwPme of FunctionControl(enum reg) instead of PMEStat without kernel change.
908*4882a593Smuzhiyun */
909*4882a593Smuzhiyun if (bus->sih->buscorerev >= 64) {
910*4882a593Smuzhiyun uint32 ftnctrl;
911*4882a593Smuzhiyun volatile void *regsva = (volatile void *)bus->regs;
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun ftnctrl = pcie_corereg(bus->osh, regsva,
914*4882a593Smuzhiyun OFFSETOF(sbpcieregs_t, ftn_ctrl.control), 0, 0);
915*4882a593Smuzhiyun pmcsr = OSL_PCI_READ_CONFIG(bus->osh, PCIE_CFG_PMCSR, sizeof(pmcsr));
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun DHD_ERROR(("%s(): pmcsr is 0x%x, ftnctrl is 0x%8x \r\n",
918*4882a593Smuzhiyun __FUNCTION__, pmcsr, ftnctrl));
919*4882a593Smuzhiyun if (ftnctrl & PCIE_FTN_SWPME_MASK) {
920*4882a593Smuzhiyun DHD_ERROR(("%s(): Wakeup due to WLAN \r\n", __FUNCTION__));
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun } else
923*4882a593Smuzhiyun #endif /* (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 0, 9)) */
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun pmcsr = OSL_PCI_READ_CONFIG(bus->osh, PCIE_CFG_PMCSR, sizeof(pmcsr));
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun DHD_ERROR(("%s(): pmcsr is 0x%x \r\n", __FUNCTION__, pmcsr));
928*4882a593Smuzhiyun if (pmcsr & PCIE_PMCSR_PMESTAT) {
929*4882a593Smuzhiyun DHD_ERROR(("%s(): Wakeup due to WLAN \r\n", __FUNCTION__));
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun /*
934*4882a593Smuzhiyun * TODO: Add code to take adavantage of what is read from pmcsr
935*4882a593Smuzhiyun */
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun return ret;
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun #endif /* BT_OVER_PCIE */
940*4882a593Smuzhiyun
dhdpcie_pci_resume(struct pci_dev * pdev)941*4882a593Smuzhiyun static int dhdpcie_pci_resume(struct pci_dev *pdev)
942*4882a593Smuzhiyun {
943*4882a593Smuzhiyun int ret = 0;
944*4882a593Smuzhiyun dhdpcie_info_t *pch = pci_get_drvdata(pdev);
945*4882a593Smuzhiyun dhd_bus_t *bus = NULL;
946*4882a593Smuzhiyun unsigned long flags;
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun printf("%s: Enter\n", __FUNCTION__);
949*4882a593Smuzhiyun if (pch) {
950*4882a593Smuzhiyun bus = pch->bus;
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun if (!bus) {
953*4882a593Smuzhiyun return ret;
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun DHD_GENERAL_LOCK(bus->dhd, flags);
957*4882a593Smuzhiyun DHD_BUS_BUSY_SET_RESUME_IN_PROGRESS(bus->dhd);
958*4882a593Smuzhiyun DHD_GENERAL_UNLOCK(bus->dhd, flags);
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun if (!bus->dhd->dongle_reset)
961*4882a593Smuzhiyun ret = dhdpcie_set_suspend_resume(bus, FALSE);
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun DHD_GENERAL_LOCK(bus->dhd, flags);
964*4882a593Smuzhiyun DHD_BUS_BUSY_CLEAR_RESUME_IN_PROGRESS(bus->dhd);
965*4882a593Smuzhiyun dhd_os_busbusy_wake(bus->dhd);
966*4882a593Smuzhiyun printf("%s: Exit ret=%d\n", __FUNCTION__, ret);
967*4882a593Smuzhiyun DHD_GENERAL_UNLOCK(bus->dhd, flags);
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun #ifdef DHD_CFG80211_SUSPEND_RESUME
970*4882a593Smuzhiyun dhd_cfg80211_resume(bus->dhd);
971*4882a593Smuzhiyun #endif /* DHD_CFG80211_SUSPEND_RESUME */
972*4882a593Smuzhiyun return ret;
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun #endif /* DHD_PCIE_RUNTIMEPM */
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun static int
978*4882a593Smuzhiyun #ifdef DHD_PCIE_NATIVE_RUNTIMEPM
dhdpcie_set_suspend_resume(dhd_bus_t * bus,bool state,bool byint)979*4882a593Smuzhiyun dhdpcie_set_suspend_resume(dhd_bus_t *bus, bool state, bool byint)
980*4882a593Smuzhiyun #else
981*4882a593Smuzhiyun dhdpcie_set_suspend_resume(dhd_bus_t *bus, bool state)
982*4882a593Smuzhiyun #endif /* DHD_PCIE_NATIVE_RUNTIMEPM */
983*4882a593Smuzhiyun {
984*4882a593Smuzhiyun int ret = 0;
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun ASSERT(bus && !bus->dhd->dongle_reset);
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun #ifdef DHD_PCIE_RUNTIMEPM
989*4882a593Smuzhiyun /* if wakelock is held during suspend, return failed */
990*4882a593Smuzhiyun if (state == TRUE && dhd_os_check_wakelock_all(bus->dhd)) {
991*4882a593Smuzhiyun return -EBUSY;
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun mutex_lock(&bus->pm_lock);
994*4882a593Smuzhiyun #endif /* DHD_PCIE_RUNTIMEPM */
995*4882a593Smuzhiyun DHD_RPM(("%s: Enter state=%d\n", __FUNCTION__, state));
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun /* When firmware is not loaded do the PCI bus */
998*4882a593Smuzhiyun /* suspend/resume only */
999*4882a593Smuzhiyun if (bus->dhd->busstate == DHD_BUS_DOWN) {
1000*4882a593Smuzhiyun ret = dhdpcie_pci_suspend_resume(bus, state);
1001*4882a593Smuzhiyun #ifdef DHD_PCIE_RUNTIMEPM
1002*4882a593Smuzhiyun mutex_unlock(&bus->pm_lock);
1003*4882a593Smuzhiyun #endif /* DHD_PCIE_RUNTIMEPM */
1004*4882a593Smuzhiyun return ret;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun #ifdef DHD_PCIE_NATIVE_RUNTIMEPM
1007*4882a593Smuzhiyun ret = dhdpcie_bus_suspend(bus, state, byint);
1008*4882a593Smuzhiyun #else
1009*4882a593Smuzhiyun ret = dhdpcie_bus_suspend(bus, state);
1010*4882a593Smuzhiyun #endif /* DHD_PCIE_NATIVE_RUNTIMEPM */
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun #if LINUX_VERSION_CODE >= KERNEL_VERSION(4, 19, 0) && defined(DHD_TCP_LIMIT_OUTPUT)
1013*4882a593Smuzhiyun if (ret == BCME_OK) {
1014*4882a593Smuzhiyun /*
1015*4882a593Smuzhiyun * net.ipv4.tcp_limit_output_bytes is used for all ipv4 sockets
1016*4882a593Smuzhiyun * so, returning back to original value when there is no traffic(suspend)
1017*4882a593Smuzhiyun */
1018*4882a593Smuzhiyun if (state == TRUE) {
1019*4882a593Smuzhiyun dhd_ctrl_tcp_limit_output_bytes(0);
1020*4882a593Smuzhiyun } else {
1021*4882a593Smuzhiyun dhd_ctrl_tcp_limit_output_bytes(1);
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun #endif /* LINUX_VERSION_CODE > 4.19.0 && DHD_TCP_LIMIT_OUTPUT */
1025*4882a593Smuzhiyun DHD_RPM(("%s: Exit ret=%d\n", __FUNCTION__, ret));
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun #ifdef DHD_PCIE_RUNTIMEPM
1028*4882a593Smuzhiyun mutex_unlock(&bus->pm_lock);
1029*4882a593Smuzhiyun #endif /* DHD_PCIE_RUNTIMEPM */
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun return ret;
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun #ifdef DHD_PCIE_NATIVE_RUNTIMEPM
dhdpcie_pm_runtime_suspend(struct device * dev)1035*4882a593Smuzhiyun static int dhdpcie_pm_runtime_suspend(struct device * dev)
1036*4882a593Smuzhiyun {
1037*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
1038*4882a593Smuzhiyun dhdpcie_info_t *pch = pci_get_drvdata(pdev);
1039*4882a593Smuzhiyun dhd_bus_t *bus = NULL;
1040*4882a593Smuzhiyun int ret = 0;
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun if (!pch)
1043*4882a593Smuzhiyun return -EBUSY;
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun bus = pch->bus;
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun DHD_RPM(("%s Enter\n", __FUNCTION__));
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun if (atomic_read(&bus->dhd->block_bus))
1050*4882a593Smuzhiyun return -EHOSTDOWN;
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun dhd_netif_stop_queue(bus);
1053*4882a593Smuzhiyun atomic_set(&bus->dhd->block_bus, TRUE);
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun if (dhdpcie_set_suspend_resume(pdev, TRUE, TRUE)) {
1056*4882a593Smuzhiyun pm_runtime_mark_last_busy(dev);
1057*4882a593Smuzhiyun ret = -EAGAIN;
1058*4882a593Smuzhiyun }
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun atomic_set(&bus->dhd->block_bus, FALSE);
1061*4882a593Smuzhiyun dhd_bus_start_queue(bus);
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun return ret;
1064*4882a593Smuzhiyun }
1065*4882a593Smuzhiyun
dhdpcie_pm_runtime_resume(struct device * dev)1066*4882a593Smuzhiyun static int dhdpcie_pm_runtime_resume(struct device * dev)
1067*4882a593Smuzhiyun {
1068*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
1069*4882a593Smuzhiyun dhdpcie_info_t *pch = pci_get_drvdata(pdev);
1070*4882a593Smuzhiyun dhd_bus_t *bus = pch->bus;
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun DHD_RPM(("%s Enter\n", __FUNCTION__));
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun if (atomic_read(&bus->dhd->block_bus))
1075*4882a593Smuzhiyun return -EHOSTDOWN;
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun if (dhdpcie_set_suspend_resume(pdev, FALSE, TRUE))
1078*4882a593Smuzhiyun return -EAGAIN;
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun return 0;
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun
dhdpcie_pm_system_suspend_noirq(struct device * dev)1083*4882a593Smuzhiyun static int dhdpcie_pm_system_suspend_noirq(struct device * dev)
1084*4882a593Smuzhiyun {
1085*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
1086*4882a593Smuzhiyun dhdpcie_info_t *pch = pci_get_drvdata(pdev);
1087*4882a593Smuzhiyun dhd_bus_t *bus = NULL;
1088*4882a593Smuzhiyun int ret;
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun DHD_RPM(("%s Enter\n", __FUNCTION__));
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun if (!pch)
1093*4882a593Smuzhiyun return -EBUSY;
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun bus = pch->bus;
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun if (atomic_read(&bus->dhd->block_bus))
1098*4882a593Smuzhiyun return -EHOSTDOWN;
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun dhd_netif_stop_queue(bus);
1101*4882a593Smuzhiyun atomic_set(&bus->dhd->block_bus, TRUE);
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun ret = dhdpcie_set_suspend_resume(pdev, TRUE, FALSE);
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun if (ret) {
1106*4882a593Smuzhiyun dhd_bus_start_queue(bus);
1107*4882a593Smuzhiyun atomic_set(&bus->dhd->block_bus, FALSE);
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun return ret;
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun
dhdpcie_pm_system_resume_noirq(struct device * dev)1113*4882a593Smuzhiyun static int dhdpcie_pm_system_resume_noirq(struct device * dev)
1114*4882a593Smuzhiyun {
1115*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
1116*4882a593Smuzhiyun dhdpcie_info_t *pch = pci_get_drvdata(pdev);
1117*4882a593Smuzhiyun dhd_bus_t *bus = NULL;
1118*4882a593Smuzhiyun int ret;
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun if (!pch)
1121*4882a593Smuzhiyun return -EBUSY;
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun bus = pch->bus;
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun DHD_RPM(("%s Enter\n", __FUNCTION__));
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun ret = dhdpcie_set_suspend_resume(pdev, FALSE, FALSE);
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun atomic_set(&bus->dhd->block_bus, FALSE);
1130*4882a593Smuzhiyun dhd_bus_start_queue(bus);
1131*4882a593Smuzhiyun pm_runtime_mark_last_busy(dhd_bus_to_dev(bus));
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun return ret;
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun #endif /* DHD_PCIE_NATIVE_RUNTIMEPM */
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun #if defined(OEM_ANDROID) && (LINUX_VERSION_CODE >= KERNEL_VERSION(3, 0, 0))
1138*4882a593Smuzhiyun extern void dhd_dpc_tasklet_kill(dhd_pub_t *dhdp);
1139*4882a593Smuzhiyun #endif /* OEM_ANDROID && LINUX_VERSION_CODE >= KERNEL_VERSION(3, 0, 0) */
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun static void
dhdpcie_suspend_dump_cfgregs(struct dhd_bus * bus,char * suspend_state)1142*4882a593Smuzhiyun dhdpcie_suspend_dump_cfgregs(struct dhd_bus *bus, char *suspend_state)
1143*4882a593Smuzhiyun {
1144*4882a593Smuzhiyun DHD_RPM(("%s: BaseAddress0(0x%x)=0x%x, "
1145*4882a593Smuzhiyun "BaseAddress1(0x%x)=0x%x PCIE_CFG_PMCSR(0x%x)=0x%x "
1146*4882a593Smuzhiyun "PCI_BAR1_WIN(0x%x)=(0x%x)\n",
1147*4882a593Smuzhiyun suspend_state,
1148*4882a593Smuzhiyun PCIECFGREG_BASEADDR0,
1149*4882a593Smuzhiyun dhd_pcie_config_read(bus,
1150*4882a593Smuzhiyun PCIECFGREG_BASEADDR0, sizeof(uint32)),
1151*4882a593Smuzhiyun PCIECFGREG_BASEADDR1,
1152*4882a593Smuzhiyun dhd_pcie_config_read(bus,
1153*4882a593Smuzhiyun PCIECFGREG_BASEADDR1, sizeof(uint32)),
1154*4882a593Smuzhiyun PCIE_CFG_PMCSR,
1155*4882a593Smuzhiyun dhd_pcie_config_read(bus,
1156*4882a593Smuzhiyun PCIE_CFG_PMCSR, sizeof(uint32)),
1157*4882a593Smuzhiyun PCI_BAR1_WIN,
1158*4882a593Smuzhiyun dhd_pcie_config_read(bus,
1159*4882a593Smuzhiyun PCI_BAR1_WIN, sizeof(uint32))));
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun
dhdpcie_suspend_dev(struct pci_dev * dev)1162*4882a593Smuzhiyun static int dhdpcie_suspend_dev(struct pci_dev *dev)
1163*4882a593Smuzhiyun {
1164*4882a593Smuzhiyun int ret;
1165*4882a593Smuzhiyun dhdpcie_info_t *pch = pci_get_drvdata(dev);
1166*4882a593Smuzhiyun dhd_bus_t *bus = pch->bus;
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun #if defined(OEM_ANDROID) && (LINUX_VERSION_CODE >= KERNEL_VERSION(3, 0, 0))
1169*4882a593Smuzhiyun if (bus->is_linkdown) {
1170*4882a593Smuzhiyun DHD_ERROR(("%s: PCIe link is down\n", __FUNCTION__));
1171*4882a593Smuzhiyun return BCME_ERROR;
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun #endif /* OEM_ANDROID && LINUX_VERSION_CODE >= KERNEL_VERSION(3, 0, 0) */
1174*4882a593Smuzhiyun DHD_RPM(("%s: Enter\n", __FUNCTION__));
1175*4882a593Smuzhiyun #if defined(CONFIG_SOC_EXYNOS9810) || defined(CONFIG_SOC_EXYNOS9820) || \
1176*4882a593Smuzhiyun defined(CONFIG_SOC_EXYNOS9830) || defined(CONFIG_SOC_EXYNOS2100) || \
1177*4882a593Smuzhiyun defined(CONFIG_SOC_EXYNOS1000)
1178*4882a593Smuzhiyun DHD_ERROR(("%s: Disable L1ss EP side\n", __FUNCTION__));
1179*4882a593Smuzhiyun exynos_pcie_l1ss_ctrl(0, PCIE_L1SS_CTRL_WIFI);
1180*4882a593Smuzhiyun #endif /* CONFIG_SOC_EXYNOS9810 || CONFIG_SOC_EXYNOS9820 ||
1181*4882a593Smuzhiyun * CONFIG_SOC_EXYNOS9830 || CONFIG_SOC_EXYNOS2100 ||
1182*4882a593Smuzhiyun * CONFIG_SOC_EXYNOS1000
1183*4882a593Smuzhiyun */
1184*4882a593Smuzhiyun #if defined(CONFIG_SOC_GS101)
1185*4882a593Smuzhiyun DHD_ERROR(("%s: Disable L1ss EP side\n", __FUNCTION__));
1186*4882a593Smuzhiyun exynos_pcie_rc_l1ss_ctrl(0, PCIE_L1SS_CTRL_WIFI, 1);
1187*4882a593Smuzhiyun #endif /* CONFIG_SOC_GS101 */
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun dhdpcie_suspend_dump_cfgregs(bus, "BEFORE_EP_SUSPEND");
1190*4882a593Smuzhiyun #if defined(OEM_ANDROID) && (LINUX_VERSION_CODE >= KERNEL_VERSION(3, 0, 0))
1191*4882a593Smuzhiyun dhd_dpc_tasklet_kill(bus->dhd);
1192*4882a593Smuzhiyun #endif /* OEM_ANDROID && LINUX_VERSION_CODE >= KERNEL_VERSION(3, 0, 0) */
1193*4882a593Smuzhiyun pci_save_state(dev);
1194*4882a593Smuzhiyun #if defined(OEM_ANDROID) && (LINUX_VERSION_CODE >= KERNEL_VERSION(3, 0, 0))
1195*4882a593Smuzhiyun pch->state = pci_store_saved_state(dev);
1196*4882a593Smuzhiyun #endif /* OEM_ANDROID && LINUX_VERSION_CODE >= KERNEL_VERSION(3, 0, 0) */
1197*4882a593Smuzhiyun pci_enable_wake(dev, PCI_D0, TRUE);
1198*4882a593Smuzhiyun if (pci_is_enabled(dev))
1199*4882a593Smuzhiyun pci_disable_device(dev);
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun ret = pci_set_power_state(dev, PCI_D3hot);
1202*4882a593Smuzhiyun if (ret) {
1203*4882a593Smuzhiyun DHD_ERROR(("%s: pci_set_power_state error %d\n",
1204*4882a593Smuzhiyun __FUNCTION__, ret));
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun #ifdef OEM_ANDROID
1207*4882a593Smuzhiyun // dev->state_saved = FALSE;
1208*4882a593Smuzhiyun #endif /* OEM_ANDROID */
1209*4882a593Smuzhiyun dhdpcie_suspend_dump_cfgregs(bus, "AFTER_EP_SUSPEND");
1210*4882a593Smuzhiyun return ret;
1211*4882a593Smuzhiyun }
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun #ifdef DHD_WAKE_STATUS
bcmpcie_get_total_wake(struct dhd_bus * bus)1214*4882a593Smuzhiyun int bcmpcie_get_total_wake(struct dhd_bus *bus)
1215*4882a593Smuzhiyun {
1216*4882a593Smuzhiyun dhdpcie_info_t *pch = pci_get_drvdata(bus->dev);
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun return pch->total_wake_count;
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun
bcmpcie_set_get_wake(struct dhd_bus * bus,int flag)1221*4882a593Smuzhiyun int bcmpcie_set_get_wake(struct dhd_bus *bus, int flag)
1222*4882a593Smuzhiyun {
1223*4882a593Smuzhiyun dhdpcie_info_t *pch = pci_get_drvdata(bus->dev);
1224*4882a593Smuzhiyun unsigned long flags;
1225*4882a593Smuzhiyun int ret;
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun DHD_PKT_WAKE_LOCK(&pch->pkt_wake_lock, flags);
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun ret = pch->pkt_wake;
1230*4882a593Smuzhiyun pch->total_wake_count += flag;
1231*4882a593Smuzhiyun pch->pkt_wake = flag;
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun DHD_PKT_WAKE_UNLOCK(&pch->pkt_wake_lock, flags);
1234*4882a593Smuzhiyun return ret;
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun #endif /* DHD_WAKE_STATUS */
1237*4882a593Smuzhiyun
dhdpcie_resume_dev(struct pci_dev * dev)1238*4882a593Smuzhiyun static int dhdpcie_resume_dev(struct pci_dev *dev)
1239*4882a593Smuzhiyun {
1240*4882a593Smuzhiyun int err = 0;
1241*4882a593Smuzhiyun dhdpcie_info_t *pch = pci_get_drvdata(dev);
1242*4882a593Smuzhiyun #if defined(OEM_ANDROID) && (LINUX_VERSION_CODE >= KERNEL_VERSION(3, 0, 0))
1243*4882a593Smuzhiyun pci_load_and_free_saved_state(dev, &pch->state);
1244*4882a593Smuzhiyun #endif /* OEM_ANDROID && LINUX_VERSION_CODE >= KERNEL_VERSION(3, 0, 0) */
1245*4882a593Smuzhiyun DHD_RPM(("%s: Enter\n", __FUNCTION__));
1246*4882a593Smuzhiyun #ifdef OEM_ANDROID
1247*4882a593Smuzhiyun // dev->state_saved = TRUE;
1248*4882a593Smuzhiyun #endif /* OEM_ANDROID */
1249*4882a593Smuzhiyun pci_restore_state(dev);
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun /* Resture back current bar1 window */
1252*4882a593Smuzhiyun OSL_PCI_WRITE_CONFIG(pch->bus->osh, PCI_BAR1_WIN, 4, pch->bus->curr_bar1_win);
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun #ifdef FORCE_TPOWERON
1255*4882a593Smuzhiyun if (dhdpcie_chip_req_forced_tpoweron(pch->bus)) {
1256*4882a593Smuzhiyun dhd_bus_set_tpoweron(pch->bus, tpoweron_scale);
1257*4882a593Smuzhiyun }
1258*4882a593Smuzhiyun #endif /* FORCE_TPOWERON */
1259*4882a593Smuzhiyun err = pci_enable_device(dev);
1260*4882a593Smuzhiyun if (err) {
1261*4882a593Smuzhiyun printf("%s:pci_enable_device error %d \n", __FUNCTION__, err);
1262*4882a593Smuzhiyun goto out;
1263*4882a593Smuzhiyun }
1264*4882a593Smuzhiyun pci_set_master(dev);
1265*4882a593Smuzhiyun err = pci_set_power_state(dev, PCI_D0);
1266*4882a593Smuzhiyun if (err) {
1267*4882a593Smuzhiyun printf("%s:pci_set_power_state error %d \n", __FUNCTION__, err);
1268*4882a593Smuzhiyun goto out;
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun BCM_REFERENCE(pch);
1271*4882a593Smuzhiyun dhdpcie_suspend_dump_cfgregs(pch->bus, "AFTER_EP_RESUME");
1272*4882a593Smuzhiyun #if defined(CONFIG_SOC_EXYNOS9810) || defined(CONFIG_SOC_EXYNOS9820) || \
1273*4882a593Smuzhiyun defined(CONFIG_SOC_EXYNOS9830) || defined(CONFIG_SOC_EXYNOS2100) || \
1274*4882a593Smuzhiyun defined(CONFIG_SOC_EXYNOS1000)
1275*4882a593Smuzhiyun DHD_ERROR(("%s: Enable L1ss EP side\n", __FUNCTION__));
1276*4882a593Smuzhiyun exynos_pcie_l1ss_ctrl(1, PCIE_L1SS_CTRL_WIFI);
1277*4882a593Smuzhiyun #endif /* CONFIG_SOC_EXYNOS9810 || CONFIG_SOC_EXYNOS9820 ||
1278*4882a593Smuzhiyun * CONFIG_SOC_EXYNOS9830 || CONFIG_SOC_EXYNOS2100 ||
1279*4882a593Smuzhiyun * CONFIG_SOC_EXYNOS1000
1280*4882a593Smuzhiyun */
1281*4882a593Smuzhiyun #if defined(CONFIG_SOC_GS101)
1282*4882a593Smuzhiyun DHD_ERROR(("%s: Enable L1ss EP side\n", __FUNCTION__));
1283*4882a593Smuzhiyun exynos_pcie_rc_l1ss_ctrl(1, PCIE_L1SS_CTRL_WIFI, 1);
1284*4882a593Smuzhiyun #endif /* CONFIG_SOC_GS101 */
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun out:
1287*4882a593Smuzhiyun return err;
1288*4882a593Smuzhiyun }
1289*4882a593Smuzhiyun
dhdpcie_resume_host_dev(dhd_bus_t * bus)1290*4882a593Smuzhiyun static int dhdpcie_resume_host_dev(dhd_bus_t *bus)
1291*4882a593Smuzhiyun {
1292*4882a593Smuzhiyun int bcmerror = 0;
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun bcmerror = dhdpcie_start_host_dev(bus);
1295*4882a593Smuzhiyun if (bcmerror < 0) {
1296*4882a593Smuzhiyun DHD_ERROR(("%s: PCIe RC resume failed!!! (%d)\n",
1297*4882a593Smuzhiyun __FUNCTION__, bcmerror));
1298*4882a593Smuzhiyun bus->is_linkdown = 1;
1299*4882a593Smuzhiyun #ifdef SUPPORT_LINKDOWN_RECOVERY
1300*4882a593Smuzhiyun #ifdef CONFIG_ARCH_MSM
1301*4882a593Smuzhiyun bus->no_cfg_restore = 1;
1302*4882a593Smuzhiyun #endif /* CONFIG_ARCH_MSM */
1303*4882a593Smuzhiyun #endif /* SUPPORT_LINKDOWN_RECOVERY */
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun return bcmerror;
1307*4882a593Smuzhiyun }
1308*4882a593Smuzhiyun
dhdpcie_suspend_host_dev(dhd_bus_t * bus)1309*4882a593Smuzhiyun static int dhdpcie_suspend_host_dev(dhd_bus_t *bus)
1310*4882a593Smuzhiyun {
1311*4882a593Smuzhiyun int bcmerror = 0;
1312*4882a593Smuzhiyun #ifdef CONFIG_ARCH_EXYNOS
1313*4882a593Smuzhiyun /*
1314*4882a593Smuzhiyun * XXX : SWWLAN-82173, SWWLAN-82183 WAR for SS PCIe RC
1315*4882a593Smuzhiyun * SS PCIe RC/EP is 1 to 1 mapping using different channel
1316*4882a593Smuzhiyun * RC0 - LTE, RC1 - WiFi RC0-1 is working independently
1317*4882a593Smuzhiyun */
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun if (bus->rc_dev) {
1320*4882a593Smuzhiyun pci_save_state(bus->rc_dev);
1321*4882a593Smuzhiyun } else {
1322*4882a593Smuzhiyun DHD_ERROR(("%s: RC %x:%x handle is NULL\n",
1323*4882a593Smuzhiyun __FUNCTION__, PCIE_RC_VENDOR_ID, PCIE_RC_DEVICE_ID));
1324*4882a593Smuzhiyun }
1325*4882a593Smuzhiyun #endif /* CONFIG_ARCH_EXYNOS */
1326*4882a593Smuzhiyun bcmerror = dhdpcie_stop_host_dev(bus);
1327*4882a593Smuzhiyun return bcmerror;
1328*4882a593Smuzhiyun }
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun int
dhdpcie_set_master_and_d0_pwrstate(dhd_bus_t * bus)1331*4882a593Smuzhiyun dhdpcie_set_master_and_d0_pwrstate(dhd_bus_t *bus)
1332*4882a593Smuzhiyun {
1333*4882a593Smuzhiyun int err;
1334*4882a593Smuzhiyun pci_set_master(bus->dev);
1335*4882a593Smuzhiyun err = pci_set_power_state(bus->dev, PCI_D0);
1336*4882a593Smuzhiyun if (err) {
1337*4882a593Smuzhiyun DHD_ERROR(("%s: pci_set_power_state error %d \n", __FUNCTION__, err));
1338*4882a593Smuzhiyun }
1339*4882a593Smuzhiyun return err;
1340*4882a593Smuzhiyun }
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun uint32
dhdpcie_rc_config_read(dhd_bus_t * bus,uint offset)1343*4882a593Smuzhiyun dhdpcie_rc_config_read(dhd_bus_t *bus, uint offset)
1344*4882a593Smuzhiyun {
1345*4882a593Smuzhiyun uint val = -1; /* Initialise to 0xfffffff */
1346*4882a593Smuzhiyun if (bus->rc_dev) {
1347*4882a593Smuzhiyun pci_read_config_dword(bus->rc_dev, offset, &val);
1348*4882a593Smuzhiyun OSL_DELAY(100);
1349*4882a593Smuzhiyun } else {
1350*4882a593Smuzhiyun DHD_ERROR(("%s: RC %x:%x handle is NULL\n",
1351*4882a593Smuzhiyun __FUNCTION__, PCIE_RC_VENDOR_ID, PCIE_RC_DEVICE_ID));
1352*4882a593Smuzhiyun }
1353*4882a593Smuzhiyun DHD_ERROR(("%s: RC %x:%x offset 0x%x val 0x%x\n",
1354*4882a593Smuzhiyun __FUNCTION__, PCIE_RC_VENDOR_ID, PCIE_RC_DEVICE_ID, offset, val));
1355*4882a593Smuzhiyun return (val);
1356*4882a593Smuzhiyun }
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun /*
1359*4882a593Smuzhiyun * Reads/ Writes the value of capability register
1360*4882a593Smuzhiyun * from the given CAP_ID section of PCI Root Port
1361*4882a593Smuzhiyun *
1362*4882a593Smuzhiyun * Arguements
1363*4882a593Smuzhiyun * @bus current dhd_bus_t pointer
1364*4882a593Smuzhiyun * @cap Capability or Extended Capability ID to get
1365*4882a593Smuzhiyun * @offset offset of Register to Read
1366*4882a593Smuzhiyun * @is_ext TRUE if @cap is given for Extended Capability
1367*4882a593Smuzhiyun * @is_write is set to TRUE to indicate write
1368*4882a593Smuzhiyun * @val value to write
1369*4882a593Smuzhiyun *
1370*4882a593Smuzhiyun * Return Value
1371*4882a593Smuzhiyun * Returns 0xffffffff on error
1372*4882a593Smuzhiyun * on write success returns BCME_OK (0)
1373*4882a593Smuzhiyun * on Read Success returns the value of register requested
1374*4882a593Smuzhiyun * Note: caller shoud ensure valid capability ID and Ext. Capability ID.
1375*4882a593Smuzhiyun */
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun uint32
dhdpcie_access_cap(struct pci_dev * pdev,int cap,uint offset,bool is_ext,bool is_write,uint32 writeval)1378*4882a593Smuzhiyun dhdpcie_access_cap(struct pci_dev *pdev, int cap, uint offset, bool is_ext, bool is_write,
1379*4882a593Smuzhiyun uint32 writeval)
1380*4882a593Smuzhiyun {
1381*4882a593Smuzhiyun int cap_ptr = 0;
1382*4882a593Smuzhiyun uint32 ret = -1;
1383*4882a593Smuzhiyun uint32 readval;
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun if (!(pdev)) {
1386*4882a593Smuzhiyun DHD_ERROR(("%s: pdev is NULL\n", __FUNCTION__));
1387*4882a593Smuzhiyun return ret;
1388*4882a593Smuzhiyun }
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun /* Find Capability offset */
1391*4882a593Smuzhiyun if (is_ext) {
1392*4882a593Smuzhiyun /* removing max EXT_CAP_ID check as
1393*4882a593Smuzhiyun * linux kernel definition's max value is not upadted yet as per spec
1394*4882a593Smuzhiyun */
1395*4882a593Smuzhiyun cap_ptr = pci_find_ext_capability(pdev, cap);
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun } else {
1398*4882a593Smuzhiyun /* removing max PCI_CAP_ID_MAX check as
1399*4882a593Smuzhiyun * pervious kernel versions dont have this definition
1400*4882a593Smuzhiyun */
1401*4882a593Smuzhiyun cap_ptr = pci_find_capability(pdev, cap);
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun /* Return if capability with given ID not found */
1405*4882a593Smuzhiyun if (cap_ptr == 0) {
1406*4882a593Smuzhiyun DHD_ERROR(("%s: PCI Cap(0x%02x) not supported.\n",
1407*4882a593Smuzhiyun __FUNCTION__, cap));
1408*4882a593Smuzhiyun return BCME_ERROR;
1409*4882a593Smuzhiyun }
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun if (is_write) {
1412*4882a593Smuzhiyun pci_write_config_dword(pdev, (cap_ptr + offset), writeval);
1413*4882a593Smuzhiyun ret = BCME_OK;
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun } else {
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun pci_read_config_dword(pdev, (cap_ptr + offset), &readval);
1418*4882a593Smuzhiyun ret = readval;
1419*4882a593Smuzhiyun }
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun return ret;
1422*4882a593Smuzhiyun }
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun uint32
dhdpcie_rc_access_cap(dhd_bus_t * bus,int cap,uint offset,bool is_ext,bool is_write,uint32 writeval)1425*4882a593Smuzhiyun dhdpcie_rc_access_cap(dhd_bus_t *bus, int cap, uint offset, bool is_ext, bool is_write,
1426*4882a593Smuzhiyun uint32 writeval)
1427*4882a593Smuzhiyun {
1428*4882a593Smuzhiyun if (!(bus->rc_dev)) {
1429*4882a593Smuzhiyun DHD_ERROR(("%s: RC %x:%x handle is NULL\n",
1430*4882a593Smuzhiyun __FUNCTION__, PCIE_RC_VENDOR_ID, PCIE_RC_DEVICE_ID));
1431*4882a593Smuzhiyun return BCME_ERROR;
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun return dhdpcie_access_cap(bus->rc_dev, cap, offset, is_ext, is_write, writeval);
1435*4882a593Smuzhiyun }
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun uint32
dhdpcie_ep_access_cap(dhd_bus_t * bus,int cap,uint offset,bool is_ext,bool is_write,uint32 writeval)1438*4882a593Smuzhiyun dhdpcie_ep_access_cap(dhd_bus_t *bus, int cap, uint offset, bool is_ext, bool is_write,
1439*4882a593Smuzhiyun uint32 writeval)
1440*4882a593Smuzhiyun {
1441*4882a593Smuzhiyun if (!(bus->dev)) {
1442*4882a593Smuzhiyun DHD_ERROR(("%s: EP handle is NULL\n", __FUNCTION__));
1443*4882a593Smuzhiyun return BCME_ERROR;
1444*4882a593Smuzhiyun }
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun return dhdpcie_access_cap(bus->dev, cap, offset, is_ext, is_write, writeval);
1447*4882a593Smuzhiyun }
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun /* API wrapper to read Root Port link capability
1450*4882a593Smuzhiyun * Returns 2 = GEN2 1 = GEN1 BCME_ERR on linkcap not found
1451*4882a593Smuzhiyun */
1452*4882a593Smuzhiyun
dhd_debug_get_rc_linkcap(dhd_bus_t * bus)1453*4882a593Smuzhiyun uint32 dhd_debug_get_rc_linkcap(dhd_bus_t *bus)
1454*4882a593Smuzhiyun {
1455*4882a593Smuzhiyun uint32 linkcap = -1;
1456*4882a593Smuzhiyun linkcap = dhdpcie_rc_access_cap(bus, PCIE_CAP_ID_EXP,
1457*4882a593Smuzhiyun PCIE_CAP_LINKCAP_OFFSET, FALSE, FALSE, 0);
1458*4882a593Smuzhiyun linkcap &= PCIE_CAP_LINKCAP_LNKSPEED_MASK;
1459*4882a593Smuzhiyun return linkcap;
1460*4882a593Smuzhiyun }
1461*4882a593Smuzhiyun
dhdpcie_config_save_restore_coherent(dhd_bus_t * bus,bool state)1462*4882a593Smuzhiyun static void dhdpcie_config_save_restore_coherent(dhd_bus_t *bus, bool state)
1463*4882a593Smuzhiyun {
1464*4882a593Smuzhiyun if (bus->coreid == ARMCA7_CORE_ID) {
1465*4882a593Smuzhiyun if (state) {
1466*4882a593Smuzhiyun /* Sleep */
1467*4882a593Smuzhiyun bus->coherent_state = dhdpcie_bus_cfg_read_dword(bus,
1468*4882a593Smuzhiyun PCIE_CFG_SUBSYSTEM_CONTROL, 4) & PCIE_BARCOHERENTACCEN_MASK;
1469*4882a593Smuzhiyun } else {
1470*4882a593Smuzhiyun uint32 val = (dhdpcie_bus_cfg_read_dword(bus, PCIE_CFG_SUBSYSTEM_CONTROL,
1471*4882a593Smuzhiyun 4) & ~PCIE_BARCOHERENTACCEN_MASK) | bus->coherent_state;
1472*4882a593Smuzhiyun dhdpcie_bus_cfg_write_dword(bus, PCIE_CFG_SUBSYSTEM_CONTROL, 4, val);
1473*4882a593Smuzhiyun }
1474*4882a593Smuzhiyun }
1475*4882a593Smuzhiyun }
1476*4882a593Smuzhiyun
dhdpcie_pci_suspend_resume(dhd_bus_t * bus,bool state)1477*4882a593Smuzhiyun int dhdpcie_pci_suspend_resume(dhd_bus_t *bus, bool state)
1478*4882a593Smuzhiyun {
1479*4882a593Smuzhiyun int rc;
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun struct pci_dev *dev = bus->dev;
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun if (state) {
1484*4882a593Smuzhiyun dhdpcie_config_save_restore_coherent(bus, state);
1485*4882a593Smuzhiyun #if !defined(BCMPCIE_OOB_HOST_WAKE) && !defined(PCIE_OOB)
1486*4882a593Smuzhiyun dhdpcie_pme_active(bus->osh, state);
1487*4882a593Smuzhiyun #endif /* !BCMPCIE_OOB_HOST_WAKE && !PCIE_OOB */
1488*4882a593Smuzhiyun rc = dhdpcie_suspend_dev(dev);
1489*4882a593Smuzhiyun if (!rc) {
1490*4882a593Smuzhiyun dhdpcie_suspend_host_dev(bus);
1491*4882a593Smuzhiyun }
1492*4882a593Smuzhiyun } else {
1493*4882a593Smuzhiyun rc = dhdpcie_resume_host_dev(bus);
1494*4882a593Smuzhiyun if (!rc) {
1495*4882a593Smuzhiyun rc = dhdpcie_resume_dev(dev);
1496*4882a593Smuzhiyun if (PCIECTO_ENAB(bus)) {
1497*4882a593Smuzhiyun /* reinit CTO configuration
1498*4882a593Smuzhiyun * because cfg space got reset at D3 (PERST)
1499*4882a593Smuzhiyun */
1500*4882a593Smuzhiyun dhdpcie_cto_cfg_init(bus, TRUE);
1501*4882a593Smuzhiyun }
1502*4882a593Smuzhiyun if (PCIE_ENUM_RESET_WAR_ENAB(bus->sih->buscorerev)) {
1503*4882a593Smuzhiyun dhdpcie_ssreset_dis_enum_rst(bus);
1504*4882a593Smuzhiyun }
1505*4882a593Smuzhiyun #if !defined(BCMPCIE_OOB_HOST_WAKE) && !defined(PCIE_OOB)
1506*4882a593Smuzhiyun dhdpcie_pme_active(bus->osh, state);
1507*4882a593Smuzhiyun #endif /* !BCMPCIE_OOB_HOST_WAKE && !PCIE_OOB */
1508*4882a593Smuzhiyun }
1509*4882a593Smuzhiyun dhdpcie_config_save_restore_coherent(bus, state);
1510*4882a593Smuzhiyun #if defined(OEM_ANDROID)
1511*4882a593Smuzhiyun #if defined(DHD_HANG_SEND_UP_TEST)
1512*4882a593Smuzhiyun if (bus->is_linkdown ||
1513*4882a593Smuzhiyun bus->dhd->req_hang_type == HANG_REASON_PCIE_RC_LINK_UP_FAIL)
1514*4882a593Smuzhiyun #else /* DHD_HANG_SEND_UP_TEST */
1515*4882a593Smuzhiyun if (bus->is_linkdown)
1516*4882a593Smuzhiyun #endif /* DHD_HANG_SEND_UP_TEST */
1517*4882a593Smuzhiyun {
1518*4882a593Smuzhiyun bus->dhd->hang_reason = HANG_REASON_PCIE_RC_LINK_UP_FAIL;
1519*4882a593Smuzhiyun dhd_os_send_hang_message(bus->dhd);
1520*4882a593Smuzhiyun }
1521*4882a593Smuzhiyun #endif /* OEM_ANDROID */
1522*4882a593Smuzhiyun }
1523*4882a593Smuzhiyun return rc;
1524*4882a593Smuzhiyun }
1525*4882a593Smuzhiyun
dhdpcie_device_scan(struct device * dev,void * data)1526*4882a593Smuzhiyun static int dhdpcie_device_scan(struct device *dev, void *data)
1527*4882a593Smuzhiyun {
1528*4882a593Smuzhiyun struct pci_dev *pcidev;
1529*4882a593Smuzhiyun int *cnt = data;
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun GCC_DIAGNOSTIC_PUSH_SUPPRESS_CAST();
1532*4882a593Smuzhiyun pcidev = container_of(dev, struct pci_dev, dev);
1533*4882a593Smuzhiyun GCC_DIAGNOSTIC_POP();
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun if (pcidev->vendor != 0x14e4)
1536*4882a593Smuzhiyun return 0;
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun DHD_INFO(("Found Broadcom PCI device 0x%04x\n", pcidev->device));
1539*4882a593Smuzhiyun *cnt += 1;
1540*4882a593Smuzhiyun if (pcidev->driver && strcmp(pcidev->driver->name, dhdpcie_driver.name))
1541*4882a593Smuzhiyun DHD_ERROR(("Broadcom PCI Device 0x%04x has allocated with driver %s\n",
1542*4882a593Smuzhiyun pcidev->device, pcidev->driver->name));
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun return 0;
1545*4882a593Smuzhiyun }
1546*4882a593Smuzhiyun
1547*4882a593Smuzhiyun int
dhdpcie_bus_register(void)1548*4882a593Smuzhiyun dhdpcie_bus_register(void)
1549*4882a593Smuzhiyun {
1550*4882a593Smuzhiyun int error = 0;
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun if (!(error = pci_register_driver(&dhdpcie_driver))) {
1553*4882a593Smuzhiyun bus_for_each_dev(dhdpcie_driver.driver.bus, NULL, &error, dhdpcie_device_scan);
1554*4882a593Smuzhiyun if (!error) {
1555*4882a593Smuzhiyun DHD_ERROR(("No Broadcom PCI device enumerated!\n"));
1556*4882a593Smuzhiyun #ifdef DHD_PRELOAD
1557*4882a593Smuzhiyun return 0;
1558*4882a593Smuzhiyun #endif
1559*4882a593Smuzhiyun } else if (!dhdpcie_init_succeeded) {
1560*4882a593Smuzhiyun DHD_ERROR(("%s: dhdpcie initialize failed.\n", __FUNCTION__));
1561*4882a593Smuzhiyun } else {
1562*4882a593Smuzhiyun return 0;
1563*4882a593Smuzhiyun }
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun pci_unregister_driver(&dhdpcie_driver);
1566*4882a593Smuzhiyun error = BCME_ERROR;
1567*4882a593Smuzhiyun }
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun return error;
1570*4882a593Smuzhiyun }
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun void
dhdpcie_bus_unregister(void)1573*4882a593Smuzhiyun dhdpcie_bus_unregister(void)
1574*4882a593Smuzhiyun {
1575*4882a593Smuzhiyun pci_unregister_driver(&dhdpcie_driver);
1576*4882a593Smuzhiyun }
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun int __devinit
dhdpcie_pci_probe(struct pci_dev * pdev,const struct pci_device_id * ent)1579*4882a593Smuzhiyun dhdpcie_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1580*4882a593Smuzhiyun {
1581*4882a593Smuzhiyun int err = 0;
1582*4882a593Smuzhiyun DHD_MUTEX_LOCK();
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun if (dhdpcie_chipmatch (pdev->vendor, pdev->device)) {
1585*4882a593Smuzhiyun DHD_ERROR(("%s: chipmatch failed!!\n", __FUNCTION__));
1586*4882a593Smuzhiyun err = -ENODEV;
1587*4882a593Smuzhiyun goto exit;
1588*4882a593Smuzhiyun }
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun printf("PCI_PROBE: bus %X, slot %X,vendor %X, device %X"
1591*4882a593Smuzhiyun "(good PCI location)\n", pdev->bus->number,
1592*4882a593Smuzhiyun PCI_SLOT(pdev->devfn), pdev->vendor, pdev->device);
1593*4882a593Smuzhiyun
1594*4882a593Smuzhiyun if (dhdpcie_init_succeeded == TRUE) {
1595*4882a593Smuzhiyun DHD_ERROR(("%s(): === Driver Already attached to a BRCM device === \r\n",
1596*4882a593Smuzhiyun __FUNCTION__));
1597*4882a593Smuzhiyun err = -ENODEV;
1598*4882a593Smuzhiyun goto exit;
1599*4882a593Smuzhiyun }
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun if (dhdpcie_init (pdev)) {
1602*4882a593Smuzhiyun DHD_ERROR(("%s: PCIe Enumeration failed\n", __FUNCTION__));
1603*4882a593Smuzhiyun err = -ENODEV;
1604*4882a593Smuzhiyun goto exit;
1605*4882a593Smuzhiyun }
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun #ifdef DHD_PCIE_NATIVE_RUNTIMEPM
1608*4882a593Smuzhiyun /*
1609*4882a593Smuzhiyun Since MSM PCIe RC dev usage conunt already incremented +2 even
1610*4882a593Smuzhiyun before dhdpcie_pci_probe() called, then we inevitably to call
1611*4882a593Smuzhiyun pm_runtime_put_noidle() two times to make the count start with zero.
1612*4882a593Smuzhiyun */
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun pm_runtime_put_noidle(&pdev->dev);
1615*4882a593Smuzhiyun pm_runtime_put_noidle(&pdev->dev);
1616*4882a593Smuzhiyun pm_runtime_set_suspended(&pdev->dev);
1617*4882a593Smuzhiyun #endif /* DHD_PCIE_NATIVE_RUNTIMEPM */
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun #ifdef BCMPCIE_DISABLE_ASYNC_SUSPEND
1620*4882a593Smuzhiyun /* disable async suspend */
1621*4882a593Smuzhiyun device_disable_async_suspend(&pdev->dev);
1622*4882a593Smuzhiyun #endif /* BCMPCIE_DISABLE_ASYNC_SUSPEND */
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun DHD_TRACE(("%s: PCIe Enumeration done!!\n", __FUNCTION__));
1625*4882a593Smuzhiyun exit:
1626*4882a593Smuzhiyun DHD_MUTEX_UNLOCK();
1627*4882a593Smuzhiyun return err;
1628*4882a593Smuzhiyun }
1629*4882a593Smuzhiyun
1630*4882a593Smuzhiyun int
dhdpcie_detach(dhdpcie_info_t * pch)1631*4882a593Smuzhiyun dhdpcie_detach(dhdpcie_info_t *pch)
1632*4882a593Smuzhiyun {
1633*4882a593Smuzhiyun if (pch) {
1634*4882a593Smuzhiyun #if defined(OEM_ANDROID) && (LINUX_VERSION_CODE >= KERNEL_VERSION(3, 0, 0))
1635*4882a593Smuzhiyun if (!dhd_download_fw_on_driverload) {
1636*4882a593Smuzhiyun pci_load_and_free_saved_state(pch->dev, &pch->default_state);
1637*4882a593Smuzhiyun }
1638*4882a593Smuzhiyun #endif /* OEM_ANDROID && LINUX_VERSION_CODE >= KERNEL_VERSION(3, 0, 0) */
1639*4882a593Smuzhiyun MFREE(pch->osh, pch, sizeof(dhdpcie_info_t));
1640*4882a593Smuzhiyun }
1641*4882a593Smuzhiyun return 0;
1642*4882a593Smuzhiyun }
1643*4882a593Smuzhiyun
1644*4882a593Smuzhiyun void __devexit
dhdpcie_pci_remove(struct pci_dev * pdev)1645*4882a593Smuzhiyun dhdpcie_pci_remove(struct pci_dev *pdev)
1646*4882a593Smuzhiyun {
1647*4882a593Smuzhiyun osl_t *osh = NULL;
1648*4882a593Smuzhiyun dhdpcie_info_t *pch = NULL;
1649*4882a593Smuzhiyun dhd_bus_t *bus = NULL;
1650*4882a593Smuzhiyun
1651*4882a593Smuzhiyun DHD_TRACE(("%s Enter\n", __FUNCTION__));
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun DHD_MUTEX_LOCK();
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun pch = pci_get_drvdata(pdev);
1656*4882a593Smuzhiyun bus = pch->bus;
1657*4882a593Smuzhiyun osh = pch->osh;
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun #ifdef DHD_PCIE_NATIVE_RUNTIMEPM
1660*4882a593Smuzhiyun pm_runtime_get_noresume(&pdev->dev);
1661*4882a593Smuzhiyun pm_runtime_get_noresume(&pdev->dev);
1662*4882a593Smuzhiyun #endif /* DHD_PCIE_NATIVE_RUNTIMEPM */
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun if (bus) {
1665*4882a593Smuzhiyun #ifdef SUPPORT_LINKDOWN_RECOVERY
1666*4882a593Smuzhiyun #ifdef CONFIG_ARCH_MSM
1667*4882a593Smuzhiyun msm_pcie_deregister_event(&bus->pcie_event);
1668*4882a593Smuzhiyun #endif /* CONFIG_ARCH_MSM */
1669*4882a593Smuzhiyun #ifdef CONFIG_ARCH_EXYNOS
1670*4882a593Smuzhiyun exynos_pcie_deregister_event(&bus->pcie_event);
1671*4882a593Smuzhiyun #endif /* CONFIG_ARCH_EXYNOS */
1672*4882a593Smuzhiyun #endif /* SUPPORT_LINKDOWN_RECOVERY */
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun bus->rc_dev = NULL;
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun dhdpcie_bus_release(bus);
1677*4882a593Smuzhiyun }
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun /*
1680*4882a593Smuzhiyun * For module type driver,
1681*4882a593Smuzhiyun * it needs to back up configuration space before rmmod
1682*4882a593Smuzhiyun * Since original backed up configuration space won't be restored if state_saved = false
1683*4882a593Smuzhiyun * This back up the configuration space again & state_saved = true
1684*4882a593Smuzhiyun */
1685*4882a593Smuzhiyun pci_save_state(pdev);
1686*4882a593Smuzhiyun
1687*4882a593Smuzhiyun if (pci_is_enabled(pdev))
1688*4882a593Smuzhiyun pci_disable_device(pdev);
1689*4882a593Smuzhiyun #ifdef BCMPCIE_OOB_HOST_WAKE
1690*4882a593Smuzhiyun /* pcie os info detach */
1691*4882a593Smuzhiyun MFREE(osh, pch->os_cxt, sizeof(dhdpcie_os_info_t));
1692*4882a593Smuzhiyun #endif /* BCMPCIE_OOB_HOST_WAKE */
1693*4882a593Smuzhiyun #ifdef USE_SMMU_ARCH_MSM
1694*4882a593Smuzhiyun /* smmu info detach */
1695*4882a593Smuzhiyun dhdpcie_smmu_remove(pdev, pch->smmu_cxt);
1696*4882a593Smuzhiyun MFREE(osh, pch->smmu_cxt, sizeof(dhdpcie_smmu_info_t));
1697*4882a593Smuzhiyun #endif /* USE_SMMU_ARCH_MSM */
1698*4882a593Smuzhiyun /* pcie info detach */
1699*4882a593Smuzhiyun dhdpcie_detach(pch);
1700*4882a593Smuzhiyun /* osl detach */
1701*4882a593Smuzhiyun osl_detach(osh);
1702*4882a593Smuzhiyun
1703*4882a593Smuzhiyun #if defined(BCMPCIE_OOB_HOST_WAKE) && defined(CUSTOMER_HW2) && \
1704*4882a593Smuzhiyun defined(CONFIG_ARCH_APQ8084)
1705*4882a593Smuzhiyun brcm_pcie_wake.wake_irq = NULL;
1706*4882a593Smuzhiyun brcm_pcie_wake.data = NULL;
1707*4882a593Smuzhiyun #endif /* BCMPCIE_OOB_HOST_WAKE && CUSTOMR_HW2 && CONFIG_ARCH_APQ8084 */
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun dhdpcie_init_succeeded = FALSE;
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun DHD_MUTEX_UNLOCK();
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun DHD_TRACE(("%s Exit\n", __FUNCTION__));
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun return;
1716*4882a593Smuzhiyun }
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun /* Enable Linux Msi */
1719*4882a593Smuzhiyun int
dhdpcie_enable_msi(struct pci_dev * pdev,unsigned int min_vecs,unsigned int max_vecs)1720*4882a593Smuzhiyun dhdpcie_enable_msi(struct pci_dev *pdev, unsigned int min_vecs, unsigned int max_vecs)
1721*4882a593Smuzhiyun {
1722*4882a593Smuzhiyun #if (LINUX_VERSION_CODE >= KERNEL_VERSION(4, 8, 0))
1723*4882a593Smuzhiyun return pci_alloc_irq_vectors(pdev, min_vecs, max_vecs, PCI_IRQ_MSI);
1724*4882a593Smuzhiyun #elif (LINUX_VERSION_CODE >= KERNEL_VERSION(3, 16, 0))
1725*4882a593Smuzhiyun return pci_enable_msi_range(pdev, min_vecs, max_vecs);
1726*4882a593Smuzhiyun #else
1727*4882a593Smuzhiyun return pci_enable_msi_block(pdev, max_vecs);
1728*4882a593Smuzhiyun #endif
1729*4882a593Smuzhiyun }
1730*4882a593Smuzhiyun
1731*4882a593Smuzhiyun /* Disable Linux Msi */
1732*4882a593Smuzhiyun void
dhdpcie_disable_msi(struct pci_dev * pdev)1733*4882a593Smuzhiyun dhdpcie_disable_msi(struct pci_dev *pdev)
1734*4882a593Smuzhiyun {
1735*4882a593Smuzhiyun #if (LINUX_VERSION_CODE >= KERNEL_VERSION(4, 8, 0))
1736*4882a593Smuzhiyun pci_free_irq_vectors(pdev);
1737*4882a593Smuzhiyun #elif (LINUX_VERSION_CODE >= KERNEL_VERSION(4, 0, 0))
1738*4882a593Smuzhiyun pci_disable_msi(pdev);
1739*4882a593Smuzhiyun #else
1740*4882a593Smuzhiyun pci_disable_msi(pdev);
1741*4882a593Smuzhiyun #endif
1742*4882a593Smuzhiyun return;
1743*4882a593Smuzhiyun }
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun /* Request Linux irq */
1746*4882a593Smuzhiyun int
dhdpcie_request_irq(dhdpcie_info_t * dhdpcie_info)1747*4882a593Smuzhiyun dhdpcie_request_irq(dhdpcie_info_t *dhdpcie_info)
1748*4882a593Smuzhiyun {
1749*4882a593Smuzhiyun dhd_bus_t *bus = dhdpcie_info->bus;
1750*4882a593Smuzhiyun struct pci_dev *pdev = dhdpcie_info->bus->dev;
1751*4882a593Smuzhiyun int host_irq_disabled, err = 0;
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun if (!bus->irq_registered) {
1754*4882a593Smuzhiyun snprintf(dhdpcie_info->pciname, sizeof(dhdpcie_info->pciname),
1755*4882a593Smuzhiyun "dhdpcie:%s", pci_name(pdev));
1756*4882a593Smuzhiyun
1757*4882a593Smuzhiyun if (bus->d2h_intr_method == PCIE_MSI) {
1758*4882a593Smuzhiyun if (dhdpcie_enable_msi(pdev, 1, 1) < 0) {
1759*4882a593Smuzhiyun DHD_ERROR(("%s: dhdpcie_enable_msi() failed\n", __FUNCTION__));
1760*4882a593Smuzhiyun dhdpcie_disable_msi(pdev);
1761*4882a593Smuzhiyun bus->d2h_intr_method = PCIE_INTX;
1762*4882a593Smuzhiyun }
1763*4882a593Smuzhiyun }
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun if (bus->d2h_intr_method == PCIE_MSI)
1766*4882a593Smuzhiyun printf("%s: MSI enabled, irq=%d\n", __FUNCTION__, pdev->irq);
1767*4882a593Smuzhiyun else
1768*4882a593Smuzhiyun printf("%s: INTx enabled, irq=%d\n", __FUNCTION__, pdev->irq);
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun err = request_irq(pdev->irq, dhdpcie_isr, IRQF_SHARED,
1771*4882a593Smuzhiyun dhdpcie_info->pciname, bus);
1772*4882a593Smuzhiyun if (err < 0) {
1773*4882a593Smuzhiyun DHD_ERROR(("%s: request_irq() failed with %d\n", __FUNCTION__, err));
1774*4882a593Smuzhiyun if (bus->d2h_intr_method == PCIE_MSI) {
1775*4882a593Smuzhiyun dhdpcie_disable_msi(pdev);
1776*4882a593Smuzhiyun }
1777*4882a593Smuzhiyun return -1;
1778*4882a593Smuzhiyun }
1779*4882a593Smuzhiyun else {
1780*4882a593Smuzhiyun bus->irq_registered = TRUE;
1781*4882a593Smuzhiyun }
1782*4882a593Smuzhiyun } else {
1783*4882a593Smuzhiyun DHD_ERROR(("%s: PCI IRQ is already registered\n", __FUNCTION__));
1784*4882a593Smuzhiyun }
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun host_irq_disabled = dhdpcie_irq_disabled(bus);
1787*4882a593Smuzhiyun if (host_irq_disabled) {
1788*4882a593Smuzhiyun DHD_ERROR(("%s: PCIe IRQ was disabled(%d), so, enabled it again\n",
1789*4882a593Smuzhiyun __FUNCTION__, host_irq_disabled));
1790*4882a593Smuzhiyun dhdpcie_enable_irq(bus);
1791*4882a593Smuzhiyun }
1792*4882a593Smuzhiyun
1793*4882a593Smuzhiyun DHD_TRACE(("%s %s\n", __FUNCTION__, dhdpcie_info->pciname));
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun return 0; /* SUCCESS */
1796*4882a593Smuzhiyun }
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun /**
1799*4882a593Smuzhiyun * dhdpcie_get_pcieirq - return pcie irq number to linux-dhd
1800*4882a593Smuzhiyun */
1801*4882a593Smuzhiyun int
dhdpcie_get_pcieirq(struct dhd_bus * bus,unsigned int * irq)1802*4882a593Smuzhiyun dhdpcie_get_pcieirq(struct dhd_bus *bus, unsigned int *irq)
1803*4882a593Smuzhiyun {
1804*4882a593Smuzhiyun struct pci_dev *pdev = bus->dev;
1805*4882a593Smuzhiyun
1806*4882a593Smuzhiyun if (!pdev) {
1807*4882a593Smuzhiyun DHD_ERROR(("%s : bus->dev is NULL\n", __FUNCTION__));
1808*4882a593Smuzhiyun return -ENODEV;
1809*4882a593Smuzhiyun }
1810*4882a593Smuzhiyun
1811*4882a593Smuzhiyun *irq = pdev->irq;
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun return 0; /* SUCCESS */
1814*4882a593Smuzhiyun }
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun #ifdef CONFIG_PHYS_ADDR_T_64BIT
1817*4882a593Smuzhiyun #define PRINTF_RESOURCE "0x%016llx"
1818*4882a593Smuzhiyun #else
1819*4882a593Smuzhiyun #define PRINTF_RESOURCE "0x%08x"
1820*4882a593Smuzhiyun #endif
1821*4882a593Smuzhiyun
1822*4882a593Smuzhiyun #ifdef EXYNOS_PCIE_MODULE_PATCH
1823*4882a593Smuzhiyun #if (LINUX_VERSION_CODE >= KERNEL_VERSION(3, 0, 0))
1824*4882a593Smuzhiyun extern struct pci_saved_state *bcm_pcie_default_state;
1825*4882a593Smuzhiyun #endif /* LINUX_VERSION_CODE >= KERNEL_VERSION(3, 0, 0) */
1826*4882a593Smuzhiyun #endif /* EXYNOS_MODULE_PATCH */
1827*4882a593Smuzhiyun
1828*4882a593Smuzhiyun /*
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun Name: osl_pci_get_resource
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun Parametrs:
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun 1: struct pci_dev *pdev -- pci device structure
1835*4882a593Smuzhiyun 2: pci_res -- structure containing pci configuration space values
1836*4882a593Smuzhiyun
1837*4882a593Smuzhiyun Return value:
1838*4882a593Smuzhiyun
1839*4882a593Smuzhiyun int - Status (TRUE or FALSE)
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun Description:
1842*4882a593Smuzhiyun Access PCI configuration space, retrieve PCI allocated resources , updates in resource structure.
1843*4882a593Smuzhiyun
1844*4882a593Smuzhiyun */
dhdpcie_get_resource(dhdpcie_info_t * dhdpcie_info)1845*4882a593Smuzhiyun int dhdpcie_get_resource(dhdpcie_info_t *dhdpcie_info)
1846*4882a593Smuzhiyun {
1847*4882a593Smuzhiyun phys_addr_t bar0_addr, bar1_addr;
1848*4882a593Smuzhiyun ulong bar1_size;
1849*4882a593Smuzhiyun struct pci_dev *pdev = NULL;
1850*4882a593Smuzhiyun pdev = dhdpcie_info->dev;
1851*4882a593Smuzhiyun #ifdef EXYNOS_PCIE_MODULE_PATCH
1852*4882a593Smuzhiyun #if (LINUX_VERSION_CODE >= KERNEL_VERSION(3, 0, 0))
1853*4882a593Smuzhiyun if (bcm_pcie_default_state) {
1854*4882a593Smuzhiyun pci_load_saved_state(pdev, bcm_pcie_default_state);
1855*4882a593Smuzhiyun pci_restore_state(pdev);
1856*4882a593Smuzhiyun }
1857*4882a593Smuzhiyun #endif /* LINUX_VERSION_CODE >= KERNEL_VERSION(3, 0, 0) */
1858*4882a593Smuzhiyun #endif /* EXYNOS_MODULE_PATCH */
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun /*
1861*4882a593Smuzhiyun * For built-in type driver,
1862*4882a593Smuzhiyun * it can't restore configuration backup because of state_saved = false at first load time
1863*4882a593Smuzhiyun * For module type driver,
1864*4882a593Smuzhiyun * it couldn't remap the BAR0/BAR1 address
1865*4882a593Smuzhiyun * without restoring configuration backup at second load,
1866*4882a593Smuzhiyun * and remains configuration backup in pci_dev, DHD didn't remove it from the bus
1867*4882a593Smuzhiyun * pci_restore_state() restores proper BAR0/BAR1 address
1868*4882a593Smuzhiyun */
1869*4882a593Smuzhiyun pci_restore_state(pdev);
1870*4882a593Smuzhiyun
1871*4882a593Smuzhiyun do {
1872*4882a593Smuzhiyun if (pci_enable_device(pdev)) {
1873*4882a593Smuzhiyun printf("%s: Cannot enable PCI device\n", __FUNCTION__);
1874*4882a593Smuzhiyun break;
1875*4882a593Smuzhiyun }
1876*4882a593Smuzhiyun pci_set_master(pdev);
1877*4882a593Smuzhiyun bar0_addr = pci_resource_start(pdev, 0); /* Bar-0 mapped address */
1878*4882a593Smuzhiyun bar1_addr = pci_resource_start(pdev, 2); /* Bar-1 mapped address */
1879*4882a593Smuzhiyun
1880*4882a593Smuzhiyun /* read Bar-1 mapped memory range */
1881*4882a593Smuzhiyun bar1_size = pci_resource_len(pdev, 2);
1882*4882a593Smuzhiyun
1883*4882a593Smuzhiyun if ((bar1_size == 0) || (bar1_addr == 0)) {
1884*4882a593Smuzhiyun printf("%s: BAR1 Not enabled for this device size(%ld),"
1885*4882a593Smuzhiyun " addr(0x"PRINTF_RESOURCE")\n",
1886*4882a593Smuzhiyun __FUNCTION__, bar1_size, bar1_addr);
1887*4882a593Smuzhiyun goto err;
1888*4882a593Smuzhiyun }
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun dhdpcie_info->regs = (volatile char *) REG_MAP(bar0_addr, DONGLE_REG_MAP_SIZE);
1891*4882a593Smuzhiyun dhdpcie_info->bar1_size =
1892*4882a593Smuzhiyun (bar1_size > DONGLE_TCM_MAP_SIZE) ? bar1_size : DONGLE_TCM_MAP_SIZE;
1893*4882a593Smuzhiyun dhdpcie_info->tcm = (volatile char *) REG_MAP(bar1_addr, dhdpcie_info->bar1_size);
1894*4882a593Smuzhiyun
1895*4882a593Smuzhiyun if (!dhdpcie_info->regs || !dhdpcie_info->tcm) {
1896*4882a593Smuzhiyun DHD_ERROR(("%s:ioremap() failed\n", __FUNCTION__));
1897*4882a593Smuzhiyun break;
1898*4882a593Smuzhiyun }
1899*4882a593Smuzhiyun #ifdef EXYNOS_PCIE_MODULE_PATCH
1900*4882a593Smuzhiyun #if (LINUX_VERSION_CODE >= KERNEL_VERSION(3, 0, 0))
1901*4882a593Smuzhiyun if (bcm_pcie_default_state == NULL) {
1902*4882a593Smuzhiyun pci_save_state(pdev);
1903*4882a593Smuzhiyun bcm_pcie_default_state = pci_store_saved_state(pdev);
1904*4882a593Smuzhiyun }
1905*4882a593Smuzhiyun #endif /* LINUX_VERSION_CODE >= KERNEL_VERSION(3, 0, 0) */
1906*4882a593Smuzhiyun #endif /* EXYNOS_MODULE_PATCH */
1907*4882a593Smuzhiyun
1908*4882a593Smuzhiyun #if (LINUX_VERSION_CODE >= KERNEL_VERSION(3, 0, 0))
1909*4882a593Smuzhiyun /* Backup PCIe configuration so as to use Wi-Fi on/off process
1910*4882a593Smuzhiyun * in case of built in driver
1911*4882a593Smuzhiyun */
1912*4882a593Smuzhiyun pci_save_state(pdev);
1913*4882a593Smuzhiyun dhdpcie_info->default_state = pci_store_saved_state(pdev);
1914*4882a593Smuzhiyun
1915*4882a593Smuzhiyun if (dhdpcie_info->default_state == NULL) {
1916*4882a593Smuzhiyun DHD_ERROR(("%s pci_store_saved_state returns NULL\n",
1917*4882a593Smuzhiyun __FUNCTION__));
1918*4882a593Smuzhiyun REG_UNMAP(dhdpcie_info->regs);
1919*4882a593Smuzhiyun REG_UNMAP(dhdpcie_info->tcm);
1920*4882a593Smuzhiyun pci_disable_device(pdev);
1921*4882a593Smuzhiyun break;
1922*4882a593Smuzhiyun }
1923*4882a593Smuzhiyun #endif /* LINUX_VERSION_CODE >= KERNEL_VERSION(3, 0, 0) */
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun DHD_TRACE(("%s:Phys addr : reg space = %p base addr 0x"PRINTF_RESOURCE" \n",
1926*4882a593Smuzhiyun __FUNCTION__, dhdpcie_info->regs, bar0_addr));
1927*4882a593Smuzhiyun DHD_TRACE(("%s:Phys addr : tcm_space = %p base addr 0x"PRINTF_RESOURCE" \n",
1928*4882a593Smuzhiyun __FUNCTION__, dhdpcie_info->tcm, bar1_addr));
1929*4882a593Smuzhiyun
1930*4882a593Smuzhiyun return 0; /* SUCCESS */
1931*4882a593Smuzhiyun } while (0);
1932*4882a593Smuzhiyun err:
1933*4882a593Smuzhiyun return -1; /* FAILURE */
1934*4882a593Smuzhiyun }
1935*4882a593Smuzhiyun
dhdpcie_scan_resource(dhdpcie_info_t * dhdpcie_info)1936*4882a593Smuzhiyun int dhdpcie_scan_resource(dhdpcie_info_t *dhdpcie_info)
1937*4882a593Smuzhiyun {
1938*4882a593Smuzhiyun
1939*4882a593Smuzhiyun DHD_TRACE(("%s: ENTER\n", __FUNCTION__));
1940*4882a593Smuzhiyun
1941*4882a593Smuzhiyun do {
1942*4882a593Smuzhiyun /* define it here only!! */
1943*4882a593Smuzhiyun if (dhdpcie_get_resource (dhdpcie_info)) {
1944*4882a593Smuzhiyun DHD_ERROR(("%s: Failed to get PCI resources\n", __FUNCTION__));
1945*4882a593Smuzhiyun break;
1946*4882a593Smuzhiyun }
1947*4882a593Smuzhiyun DHD_TRACE(("%s:Exit - SUCCESS \n",
1948*4882a593Smuzhiyun __FUNCTION__));
1949*4882a593Smuzhiyun
1950*4882a593Smuzhiyun return 0; /* SUCCESS */
1951*4882a593Smuzhiyun
1952*4882a593Smuzhiyun } while (0);
1953*4882a593Smuzhiyun
1954*4882a593Smuzhiyun DHD_TRACE(("%s:Exit - FAILURE \n", __FUNCTION__));
1955*4882a593Smuzhiyun
1956*4882a593Smuzhiyun return -1; /* FAILURE */
1957*4882a593Smuzhiyun
1958*4882a593Smuzhiyun }
1959*4882a593Smuzhiyun
dhdpcie_dump_resource(dhd_bus_t * bus)1960*4882a593Smuzhiyun void dhdpcie_dump_resource(dhd_bus_t *bus)
1961*4882a593Smuzhiyun {
1962*4882a593Smuzhiyun dhdpcie_info_t *pch;
1963*4882a593Smuzhiyun
1964*4882a593Smuzhiyun if (bus == NULL) {
1965*4882a593Smuzhiyun DHD_ERROR(("%s: bus is NULL\n", __FUNCTION__));
1966*4882a593Smuzhiyun return;
1967*4882a593Smuzhiyun }
1968*4882a593Smuzhiyun
1969*4882a593Smuzhiyun if (bus->dev == NULL) {
1970*4882a593Smuzhiyun DHD_ERROR(("%s: bus->dev is NULL\n", __FUNCTION__));
1971*4882a593Smuzhiyun return;
1972*4882a593Smuzhiyun }
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun pch = pci_get_drvdata(bus->dev);
1975*4882a593Smuzhiyun if (pch == NULL) {
1976*4882a593Smuzhiyun DHD_ERROR(("%s: pch is NULL\n", __FUNCTION__));
1977*4882a593Smuzhiyun return;
1978*4882a593Smuzhiyun }
1979*4882a593Smuzhiyun
1980*4882a593Smuzhiyun /* BAR0 */
1981*4882a593Smuzhiyun DHD_RPM(("%s: BAR0(VA): 0x%pK, BAR0(PA): "PRINTF_RESOURCE", SIZE: %d\n",
1982*4882a593Smuzhiyun __FUNCTION__, pch->regs, pci_resource_start(bus->dev, 0),
1983*4882a593Smuzhiyun DONGLE_REG_MAP_SIZE));
1984*4882a593Smuzhiyun
1985*4882a593Smuzhiyun /* BAR1 */
1986*4882a593Smuzhiyun DHD_RPM(("%s: BAR1(VA): 0x%pK, BAR1(PA): "PRINTF_RESOURCE", SIZE: %d\n",
1987*4882a593Smuzhiyun __FUNCTION__, pch->tcm, pci_resource_start(bus->dev, 2),
1988*4882a593Smuzhiyun pch->bar1_size));
1989*4882a593Smuzhiyun }
1990*4882a593Smuzhiyun
1991*4882a593Smuzhiyun #ifdef SUPPORT_LINKDOWN_RECOVERY
1992*4882a593Smuzhiyun #if defined(CONFIG_ARCH_MSM) || defined(CONFIG_ARCH_EXYNOS)
dhdpcie_linkdown_cb(struct_pcie_notify * noti)1993*4882a593Smuzhiyun void dhdpcie_linkdown_cb(struct_pcie_notify *noti)
1994*4882a593Smuzhiyun {
1995*4882a593Smuzhiyun struct pci_dev *pdev = (struct pci_dev *)noti->user;
1996*4882a593Smuzhiyun dhdpcie_info_t *pch = NULL;
1997*4882a593Smuzhiyun
1998*4882a593Smuzhiyun if (pdev) {
1999*4882a593Smuzhiyun pch = pci_get_drvdata(pdev);
2000*4882a593Smuzhiyun if (pch) {
2001*4882a593Smuzhiyun dhd_bus_t *bus = pch->bus;
2002*4882a593Smuzhiyun if (bus) {
2003*4882a593Smuzhiyun dhd_pub_t *dhd = bus->dhd;
2004*4882a593Smuzhiyun if (dhd) {
2005*4882a593Smuzhiyun #ifdef CONFIG_ARCH_MSM
2006*4882a593Smuzhiyun DHD_ERROR(("%s: Set no_cfg_restore flag\n",
2007*4882a593Smuzhiyun __FUNCTION__));
2008*4882a593Smuzhiyun bus->no_cfg_restore = 1;
2009*4882a593Smuzhiyun #endif /* CONFIG_ARCH_MSM */
2010*4882a593Smuzhiyun #ifdef DHD_SSSR_DUMP
2011*4882a593Smuzhiyun if (dhd->fis_triggered) {
2012*4882a593Smuzhiyun DHD_ERROR(("%s: PCIe linkdown due to FIS, Ignore\n",
2013*4882a593Smuzhiyun __FUNCTION__));
2014*4882a593Smuzhiyun } else
2015*4882a593Smuzhiyun #endif /* DHD_SSSR_DUMP */
2016*4882a593Smuzhiyun {
2017*4882a593Smuzhiyun DHD_ERROR(("%s: Event HANG send up "
2018*4882a593Smuzhiyun "due to PCIe linkdown\n",
2019*4882a593Smuzhiyun __FUNCTION__));
2020*4882a593Smuzhiyun bus->is_linkdown = 1;
2021*4882a593Smuzhiyun dhd->hang_reason =
2022*4882a593Smuzhiyun HANG_REASON_PCIE_LINK_DOWN_RC_DETECT;
2023*4882a593Smuzhiyun dhd_os_send_hang_message(dhd);
2024*4882a593Smuzhiyun }
2025*4882a593Smuzhiyun }
2026*4882a593Smuzhiyun }
2027*4882a593Smuzhiyun }
2028*4882a593Smuzhiyun }
2029*4882a593Smuzhiyun
2030*4882a593Smuzhiyun }
2031*4882a593Smuzhiyun #endif /* CONFIG_ARCH_MSM || CONFIG_ARCH_EXYNOS */
2032*4882a593Smuzhiyun #endif /* SUPPORT_LINKDOWN_RECOVERY */
2033*4882a593Smuzhiyun
dhdpcie_init(struct pci_dev * pdev)2034*4882a593Smuzhiyun int dhdpcie_init(struct pci_dev *pdev)
2035*4882a593Smuzhiyun {
2036*4882a593Smuzhiyun
2037*4882a593Smuzhiyun osl_t *osh = NULL;
2038*4882a593Smuzhiyun dhd_bus_t *bus = NULL;
2039*4882a593Smuzhiyun dhdpcie_info_t *dhdpcie_info = NULL;
2040*4882a593Smuzhiyun wifi_adapter_info_t *adapter = NULL;
2041*4882a593Smuzhiyun #ifdef BCMPCIE_OOB_HOST_WAKE
2042*4882a593Smuzhiyun dhdpcie_os_info_t *dhdpcie_osinfo = NULL;
2043*4882a593Smuzhiyun #endif /* BCMPCIE_OOB_HOST_WAKE */
2044*4882a593Smuzhiyun #ifdef USE_SMMU_ARCH_MSM
2045*4882a593Smuzhiyun dhdpcie_smmu_info_t *dhdpcie_smmu_info = NULL;
2046*4882a593Smuzhiyun #endif /* USE_SMMU_ARCH_MSM */
2047*4882a593Smuzhiyun int ret = 0;
2048*4882a593Smuzhiyun
2049*4882a593Smuzhiyun do {
2050*4882a593Smuzhiyun /* osl attach */
2051*4882a593Smuzhiyun if (!(osh = osl_attach(pdev, PCI_BUS, FALSE))) {
2052*4882a593Smuzhiyun DHD_ERROR(("%s: osl_attach failed\n", __FUNCTION__));
2053*4882a593Smuzhiyun break;
2054*4882a593Smuzhiyun }
2055*4882a593Smuzhiyun
2056*4882a593Smuzhiyun /* initialize static buffer */
2057*4882a593Smuzhiyun adapter = dhd_wifi_platform_get_adapter(PCI_BUS, pdev->bus->number,
2058*4882a593Smuzhiyun PCI_SLOT(pdev->devfn));
2059*4882a593Smuzhiyun if (adapter != NULL) {
2060*4882a593Smuzhiyun DHD_ERROR(("%s: found adapter info '%s'\n", __FUNCTION__, adapter->name));
2061*4882a593Smuzhiyun adapter->bus_type = PCI_BUS;
2062*4882a593Smuzhiyun adapter->bus_num = pdev->bus->number;
2063*4882a593Smuzhiyun adapter->slot_num = PCI_SLOT(pdev->devfn);
2064*4882a593Smuzhiyun adapter->pci_dev = pdev;
2065*4882a593Smuzhiyun } else {
2066*4882a593Smuzhiyun DHD_ERROR(("%s: can't find adapter info for this chip\n", __FUNCTION__));
2067*4882a593Smuzhiyun #ifdef ADAPTER_IDX
2068*4882a593Smuzhiyun break;
2069*4882a593Smuzhiyun #endif
2070*4882a593Smuzhiyun }
2071*4882a593Smuzhiyun osl_static_mem_init(osh, adapter);
2072*4882a593Smuzhiyun
2073*4882a593Smuzhiyun /* allocate linux spcific pcie structure here */
2074*4882a593Smuzhiyun if (!(dhdpcie_info = MALLOC(osh, sizeof(dhdpcie_info_t)))) {
2075*4882a593Smuzhiyun DHD_ERROR(("%s: MALLOC of dhd_bus_t failed\n", __FUNCTION__));
2076*4882a593Smuzhiyun break;
2077*4882a593Smuzhiyun }
2078*4882a593Smuzhiyun bzero(dhdpcie_info, sizeof(dhdpcie_info_t));
2079*4882a593Smuzhiyun dhdpcie_info->osh = osh;
2080*4882a593Smuzhiyun dhdpcie_info->dev = pdev;
2081*4882a593Smuzhiyun
2082*4882a593Smuzhiyun #ifdef BCMPCIE_OOB_HOST_WAKE
2083*4882a593Smuzhiyun /* allocate OS speicific structure */
2084*4882a593Smuzhiyun dhdpcie_osinfo = MALLOC(osh, sizeof(dhdpcie_os_info_t));
2085*4882a593Smuzhiyun if (dhdpcie_osinfo == NULL) {
2086*4882a593Smuzhiyun DHD_ERROR(("%s: MALLOC of dhdpcie_os_info_t failed\n",
2087*4882a593Smuzhiyun __FUNCTION__));
2088*4882a593Smuzhiyun break;
2089*4882a593Smuzhiyun }
2090*4882a593Smuzhiyun bzero(dhdpcie_osinfo, sizeof(dhdpcie_os_info_t));
2091*4882a593Smuzhiyun dhdpcie_info->os_cxt = (void *)dhdpcie_osinfo;
2092*4882a593Smuzhiyun
2093*4882a593Smuzhiyun /* Initialize host wake IRQ */
2094*4882a593Smuzhiyun spin_lock_init(&dhdpcie_osinfo->oob_irq_spinlock);
2095*4882a593Smuzhiyun /* Get customer specific host wake IRQ parametres: IRQ number as IRQ type */
2096*4882a593Smuzhiyun dhdpcie_osinfo->oob_irq_num = wifi_platform_get_irq_number(adapter,
2097*4882a593Smuzhiyun &dhdpcie_osinfo->oob_irq_flags);
2098*4882a593Smuzhiyun if (dhdpcie_osinfo->oob_irq_num < 0) {
2099*4882a593Smuzhiyun DHD_ERROR(("%s: Host OOB irq is not defined\n", __FUNCTION__));
2100*4882a593Smuzhiyun }
2101*4882a593Smuzhiyun #endif /* BCMPCIE_OOB_HOST_WAKE */
2102*4882a593Smuzhiyun
2103*4882a593Smuzhiyun #ifdef USE_SMMU_ARCH_MSM
2104*4882a593Smuzhiyun /* allocate private structure for using SMMU */
2105*4882a593Smuzhiyun dhdpcie_smmu_info = MALLOC(osh, sizeof(dhdpcie_smmu_info_t));
2106*4882a593Smuzhiyun if (dhdpcie_smmu_info == NULL) {
2107*4882a593Smuzhiyun DHD_ERROR(("%s: MALLOC of dhdpcie_smmu_info_t failed\n",
2108*4882a593Smuzhiyun __FUNCTION__));
2109*4882a593Smuzhiyun break;
2110*4882a593Smuzhiyun }
2111*4882a593Smuzhiyun bzero(dhdpcie_smmu_info, sizeof(dhdpcie_smmu_info_t));
2112*4882a593Smuzhiyun dhdpcie_info->smmu_cxt = (void *)dhdpcie_smmu_info;
2113*4882a593Smuzhiyun
2114*4882a593Smuzhiyun /* Initialize smmu structure */
2115*4882a593Smuzhiyun if (dhdpcie_smmu_init(pdev, dhdpcie_info->smmu_cxt) < 0) {
2116*4882a593Smuzhiyun DHD_ERROR(("%s: Failed to initialize SMMU\n",
2117*4882a593Smuzhiyun __FUNCTION__));
2118*4882a593Smuzhiyun break;
2119*4882a593Smuzhiyun }
2120*4882a593Smuzhiyun #endif /* USE_SMMU_ARCH_MSM */
2121*4882a593Smuzhiyun
2122*4882a593Smuzhiyun #ifdef DHD_WAKE_STATUS
2123*4882a593Smuzhiyun /* Initialize pkt_wake_lock */
2124*4882a593Smuzhiyun spin_lock_init(&dhdpcie_info->pkt_wake_lock);
2125*4882a593Smuzhiyun #endif /* DHD_WAKE_STATUS */
2126*4882a593Smuzhiyun
2127*4882a593Smuzhiyun /* Find the PCI resources, verify the */
2128*4882a593Smuzhiyun /* vendor and device ID, map BAR regions and irq, update in structures */
2129*4882a593Smuzhiyun if (dhdpcie_scan_resource(dhdpcie_info)) {
2130*4882a593Smuzhiyun DHD_ERROR(("%s: dhd_Scan_PCI_Res failed\n", __FUNCTION__));
2131*4882a593Smuzhiyun
2132*4882a593Smuzhiyun break;
2133*4882a593Smuzhiyun }
2134*4882a593Smuzhiyun
2135*4882a593Smuzhiyun /* Bus initialization */
2136*4882a593Smuzhiyun ret = dhdpcie_bus_attach(osh, &bus, dhdpcie_info->regs, dhdpcie_info->tcm, pdev, adapter);
2137*4882a593Smuzhiyun if (ret != BCME_OK) {
2138*4882a593Smuzhiyun DHD_ERROR(("%s:dhdpcie_bus_attach() failed\n", __FUNCTION__));
2139*4882a593Smuzhiyun break;
2140*4882a593Smuzhiyun }
2141*4882a593Smuzhiyun
2142*4882a593Smuzhiyun dhdpcie_info->bus = bus;
2143*4882a593Smuzhiyun bus->bar1_size = dhdpcie_info->bar1_size;
2144*4882a593Smuzhiyun bus->is_linkdown = 0;
2145*4882a593Smuzhiyun bus->no_bus_init = FALSE;
2146*4882a593Smuzhiyun bus->cto_triggered = 0;
2147*4882a593Smuzhiyun
2148*4882a593Smuzhiyun bus->rc_dev = NULL;
2149*4882a593Smuzhiyun
2150*4882a593Smuzhiyun /* Get RC Device Handle */
2151*4882a593Smuzhiyun if (bus->dev->bus) {
2152*4882a593Smuzhiyun /* self member of structure pci_bus is bridge device as seen by parent */
2153*4882a593Smuzhiyun bus->rc_dev = bus->dev->bus->self;
2154*4882a593Smuzhiyun if (bus->rc_dev)
2155*4882a593Smuzhiyun DHD_ERROR(("%s: rc_dev from dev->bus->self (%x:%x) is %pK\n", __FUNCTION__,
2156*4882a593Smuzhiyun bus->rc_dev->vendor, bus->rc_dev->device, bus->rc_dev));
2157*4882a593Smuzhiyun else
2158*4882a593Smuzhiyun DHD_ERROR(("%s: bus->dev->bus->self is NULL\n", __FUNCTION__));
2159*4882a593Smuzhiyun } else {
2160*4882a593Smuzhiyun DHD_ERROR(("%s: unable to get rc_dev as dev->bus is NULL\n", __FUNCTION__));
2161*4882a593Smuzhiyun }
2162*4882a593Smuzhiyun
2163*4882a593Smuzhiyun /* if rc_dev is still NULL, try to get from vendor/device IDs */
2164*4882a593Smuzhiyun if (bus->rc_dev == NULL) {
2165*4882a593Smuzhiyun bus->rc_dev = pci_get_device(PCIE_RC_VENDOR_ID, PCIE_RC_DEVICE_ID, NULL);
2166*4882a593Smuzhiyun DHD_ERROR(("%s: rc_dev from pci_get_device (%x:%x) is %p\n", __FUNCTION__,
2167*4882a593Smuzhiyun PCIE_RC_VENDOR_ID, PCIE_RC_DEVICE_ID, bus->rc_dev));
2168*4882a593Smuzhiyun }
2169*4882a593Smuzhiyun
2170*4882a593Smuzhiyun bus->rc_ep_aspm_cap = dhd_bus_is_rc_ep_aspm_capable(bus);
2171*4882a593Smuzhiyun bus->rc_ep_l1ss_cap = dhd_bus_is_rc_ep_l1ss_capable(bus);
2172*4882a593Smuzhiyun DHD_ERROR(("%s: rc_ep_aspm_cap: %d rc_ep_l1ss_cap: %d\n",
2173*4882a593Smuzhiyun __FUNCTION__, bus->rc_ep_aspm_cap, bus->rc_ep_l1ss_cap));
2174*4882a593Smuzhiyun
2175*4882a593Smuzhiyun #ifdef FORCE_TPOWERON
2176*4882a593Smuzhiyun if (dhdpcie_chip_req_forced_tpoweron(bus)) {
2177*4882a593Smuzhiyun dhd_bus_set_tpoweron(bus, tpoweron_scale);
2178*4882a593Smuzhiyun }
2179*4882a593Smuzhiyun #endif /* FORCE_TPOWERON */
2180*4882a593Smuzhiyun
2181*4882a593Smuzhiyun #if defined(BCMPCIE_OOB_HOST_WAKE) && defined(CUSTOMER_HW2) && \
2182*4882a593Smuzhiyun defined(CONFIG_ARCH_APQ8084)
2183*4882a593Smuzhiyun brcm_pcie_wake.wake_irq = wlan_oob_irq;
2184*4882a593Smuzhiyun brcm_pcie_wake.data = bus;
2185*4882a593Smuzhiyun #endif /* BCMPCIE_OOB_HOST_WAKE && CUSTOMR_HW2 && CONFIG_ARCH_APQ8084 */
2186*4882a593Smuzhiyun
2187*4882a593Smuzhiyun #ifdef DONGLE_ENABLE_ISOLATION
2188*4882a593Smuzhiyun bus->dhd->dongle_isolation = TRUE;
2189*4882a593Smuzhiyun #endif /* DONGLE_ENABLE_ISOLATION */
2190*4882a593Smuzhiyun #ifdef SUPPORT_LINKDOWN_RECOVERY
2191*4882a593Smuzhiyun #ifdef CONFIG_ARCH_MSM
2192*4882a593Smuzhiyun bus->pcie_event.events = MSM_PCIE_EVENT_LINKDOWN;
2193*4882a593Smuzhiyun bus->pcie_event.user = pdev;
2194*4882a593Smuzhiyun bus->pcie_event.mode = MSM_PCIE_TRIGGER_CALLBACK;
2195*4882a593Smuzhiyun bus->pcie_event.callback = dhdpcie_linkdown_cb;
2196*4882a593Smuzhiyun bus->pcie_event.options = MSM_PCIE_CONFIG_NO_RECOVERY;
2197*4882a593Smuzhiyun msm_pcie_register_event(&bus->pcie_event);
2198*4882a593Smuzhiyun bus->no_cfg_restore = FALSE;
2199*4882a593Smuzhiyun #endif /* CONFIG_ARCH_MSM */
2200*4882a593Smuzhiyun #ifdef CONFIG_ARCH_EXYNOS
2201*4882a593Smuzhiyun bus->pcie_event.events = EXYNOS_PCIE_EVENT_LINKDOWN;
2202*4882a593Smuzhiyun bus->pcie_event.user = pdev;
2203*4882a593Smuzhiyun bus->pcie_event.mode = EXYNOS_PCIE_TRIGGER_CALLBACK;
2204*4882a593Smuzhiyun bus->pcie_event.callback = dhdpcie_linkdown_cb;
2205*4882a593Smuzhiyun exynos_pcie_register_event(&bus->pcie_event);
2206*4882a593Smuzhiyun #endif /* CONFIG_ARCH_EXYNOS */
2207*4882a593Smuzhiyun bus->read_shm_fail = FALSE;
2208*4882a593Smuzhiyun #endif /* SUPPORT_LINKDOWN_RECOVERY */
2209*4882a593Smuzhiyun
2210*4882a593Smuzhiyun if (bus->intr) {
2211*4882a593Smuzhiyun /* Register interrupt callback, but mask it (not operational yet). */
2212*4882a593Smuzhiyun DHD_INTR(("%s: Registering and masking interrupts\n", __FUNCTION__));
2213*4882a593Smuzhiyun bus->intr_enabled = FALSE;
2214*4882a593Smuzhiyun dhdpcie_bus_intr_disable(bus);
2215*4882a593Smuzhiyun
2216*4882a593Smuzhiyun if (dhdpcie_request_irq(dhdpcie_info)) {
2217*4882a593Smuzhiyun DHD_ERROR(("%s: request_irq() failed\n", __FUNCTION__));
2218*4882a593Smuzhiyun break;
2219*4882a593Smuzhiyun }
2220*4882a593Smuzhiyun } else {
2221*4882a593Smuzhiyun bus->pollrate = 1;
2222*4882a593Smuzhiyun DHD_INFO(("%s: PCIe interrupt function is NOT registered "
2223*4882a593Smuzhiyun "due to polling mode\n", __FUNCTION__));
2224*4882a593Smuzhiyun }
2225*4882a593Smuzhiyun
2226*4882a593Smuzhiyun #if defined(BCM_REQUEST_FW)
2227*4882a593Smuzhiyun if (dhd_bus_download_firmware(bus, osh, NULL, NULL) < 0) {
2228*4882a593Smuzhiyun DHD_ERROR(("%s: failed to download firmware\n", __FUNCTION__));
2229*4882a593Smuzhiyun }
2230*4882a593Smuzhiyun bus->nv_path = NULL;
2231*4882a593Smuzhiyun bus->fw_path = NULL;
2232*4882a593Smuzhiyun #endif /* BCM_REQUEST_FW */
2233*4882a593Smuzhiyun
2234*4882a593Smuzhiyun /* set private data for pci_dev */
2235*4882a593Smuzhiyun pci_set_drvdata(pdev, dhdpcie_info);
2236*4882a593Smuzhiyun
2237*4882a593Smuzhiyun /* Ensure BAR1 switch feature enable if needed before FW download */
2238*4882a593Smuzhiyun dhdpcie_bar1_window_switch_enab(bus);
2239*4882a593Smuzhiyun
2240*4882a593Smuzhiyun #if defined(BCMDHD_MODULAR) && defined(INSMOD_FW_LOAD)
2241*4882a593Smuzhiyun if (1)
2242*4882a593Smuzhiyun #else
2243*4882a593Smuzhiyun if (dhd_download_fw_on_driverload)
2244*4882a593Smuzhiyun #endif
2245*4882a593Smuzhiyun {
2246*4882a593Smuzhiyun if (dhd_bus_start(bus->dhd)) {
2247*4882a593Smuzhiyun DHD_ERROR(("%s: dhd_bus_start() failed\n", __FUNCTION__));
2248*4882a593Smuzhiyun if (!allow_delay_fwdl)
2249*4882a593Smuzhiyun break;
2250*4882a593Smuzhiyun }
2251*4882a593Smuzhiyun } else {
2252*4882a593Smuzhiyun /* Set ramdom MAC address during boot time */
2253*4882a593Smuzhiyun get_random_bytes(&bus->dhd->mac.octet[3], 3);
2254*4882a593Smuzhiyun /* Adding BRCM OUI */
2255*4882a593Smuzhiyun bus->dhd->mac.octet[0] = 0;
2256*4882a593Smuzhiyun bus->dhd->mac.octet[1] = 0x90;
2257*4882a593Smuzhiyun bus->dhd->mac.octet[2] = 0x4C;
2258*4882a593Smuzhiyun }
2259*4882a593Smuzhiyun
2260*4882a593Smuzhiyun /* Attach to the OS network interface */
2261*4882a593Smuzhiyun DHD_TRACE(("%s(): Calling dhd_register_if() \n", __FUNCTION__));
2262*4882a593Smuzhiyun if (dhd_attach_net(bus->dhd, TRUE)) {
2263*4882a593Smuzhiyun DHD_ERROR(("%s(): ERROR.. dhd_register_if() failed\n", __FUNCTION__));
2264*4882a593Smuzhiyun break;
2265*4882a593Smuzhiyun }
2266*4882a593Smuzhiyun
2267*4882a593Smuzhiyun dhdpcie_init_succeeded = TRUE;
2268*4882a593Smuzhiyun #ifdef CONFIG_ARCH_MSM
2269*4882a593Smuzhiyun sec_pcie_set_use_ep_loaded(bus->rc_dev);
2270*4882a593Smuzhiyun #endif /* CONFIG_ARCH_MSM */
2271*4882a593Smuzhiyun #ifdef DHD_PCIE_NATIVE_RUNTIMEPM
2272*4882a593Smuzhiyun pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_TIMEOUT);
2273*4882a593Smuzhiyun pm_runtime_use_autosuspend(&pdev->dev);
2274*4882a593Smuzhiyun atomic_set(&bus->dhd->block_bus, FALSE);
2275*4882a593Smuzhiyun #endif /* DHD_PCIE_NATIVE_RUNTIMEPM */
2276*4882a593Smuzhiyun
2277*4882a593Smuzhiyun #if defined(MULTIPLE_SUPPLICANT)
2278*4882a593Smuzhiyun wl_android_post_init(); // terence 20120530: fix critical section in dhd_open and dhdsdio_probe
2279*4882a593Smuzhiyun #endif /* MULTIPLE_SUPPLICANT */
2280*4882a593Smuzhiyun
2281*4882a593Smuzhiyun DHD_TRACE(("%s:Exit - SUCCESS \n", __FUNCTION__));
2282*4882a593Smuzhiyun return 0; /* return SUCCESS */
2283*4882a593Smuzhiyun
2284*4882a593Smuzhiyun } while (0);
2285*4882a593Smuzhiyun /* reverse the initialization in order in case of error */
2286*4882a593Smuzhiyun
2287*4882a593Smuzhiyun if (bus)
2288*4882a593Smuzhiyun dhdpcie_bus_release(bus);
2289*4882a593Smuzhiyun
2290*4882a593Smuzhiyun #ifdef BCMPCIE_OOB_HOST_WAKE
2291*4882a593Smuzhiyun if (dhdpcie_osinfo) {
2292*4882a593Smuzhiyun MFREE(osh, dhdpcie_osinfo, sizeof(dhdpcie_os_info_t));
2293*4882a593Smuzhiyun }
2294*4882a593Smuzhiyun #endif /* BCMPCIE_OOB_HOST_WAKE */
2295*4882a593Smuzhiyun
2296*4882a593Smuzhiyun #ifdef USE_SMMU_ARCH_MSM
2297*4882a593Smuzhiyun if (dhdpcie_smmu_info) {
2298*4882a593Smuzhiyun MFREE(osh, dhdpcie_smmu_info, sizeof(dhdpcie_smmu_info_t));
2299*4882a593Smuzhiyun dhdpcie_info->smmu_cxt = NULL;
2300*4882a593Smuzhiyun }
2301*4882a593Smuzhiyun #endif /* USE_SMMU_ARCH_MSM */
2302*4882a593Smuzhiyun
2303*4882a593Smuzhiyun if (dhdpcie_info)
2304*4882a593Smuzhiyun dhdpcie_detach(dhdpcie_info);
2305*4882a593Smuzhiyun if (adapter)
2306*4882a593Smuzhiyun pci_disable_device(pdev);
2307*4882a593Smuzhiyun if (osh)
2308*4882a593Smuzhiyun osl_detach(osh);
2309*4882a593Smuzhiyun if (adapter != NULL) {
2310*4882a593Smuzhiyun adapter->bus_type = -1;
2311*4882a593Smuzhiyun adapter->bus_num = -1;
2312*4882a593Smuzhiyun adapter->slot_num = -1;
2313*4882a593Smuzhiyun }
2314*4882a593Smuzhiyun
2315*4882a593Smuzhiyun dhdpcie_init_succeeded = FALSE;
2316*4882a593Smuzhiyun
2317*4882a593Smuzhiyun DHD_TRACE(("%s:Exit - FAILURE \n", __FUNCTION__));
2318*4882a593Smuzhiyun
2319*4882a593Smuzhiyun return -1; /* return FAILURE */
2320*4882a593Smuzhiyun }
2321*4882a593Smuzhiyun
2322*4882a593Smuzhiyun /* Free Linux irq */
2323*4882a593Smuzhiyun void
dhdpcie_free_irq(dhd_bus_t * bus)2324*4882a593Smuzhiyun dhdpcie_free_irq(dhd_bus_t *bus)
2325*4882a593Smuzhiyun {
2326*4882a593Smuzhiyun struct pci_dev *pdev = NULL;
2327*4882a593Smuzhiyun
2328*4882a593Smuzhiyun DHD_TRACE(("%s: freeing up the IRQ\n", __FUNCTION__));
2329*4882a593Smuzhiyun if (bus) {
2330*4882a593Smuzhiyun pdev = bus->dev;
2331*4882a593Smuzhiyun if (bus->irq_registered) {
2332*4882a593Smuzhiyun #if defined(SET_PCIE_IRQ_CPU_CORE) && defined(CONFIG_ARCH_SM8150)
2333*4882a593Smuzhiyun /* clean up the affinity_hint before
2334*4882a593Smuzhiyun * the unregistration of PCIe irq
2335*4882a593Smuzhiyun */
2336*4882a593Smuzhiyun (void)irq_set_affinity_hint(pdev->irq, NULL);
2337*4882a593Smuzhiyun #endif /* SET_PCIE_IRQ_CPU_CORE && CONFIG_ARCH_SM8150 */
2338*4882a593Smuzhiyun free_irq(pdev->irq, bus);
2339*4882a593Smuzhiyun bus->irq_registered = FALSE;
2340*4882a593Smuzhiyun if (bus->d2h_intr_method == PCIE_MSI) {
2341*4882a593Smuzhiyun dhdpcie_disable_msi(pdev);
2342*4882a593Smuzhiyun }
2343*4882a593Smuzhiyun } else {
2344*4882a593Smuzhiyun DHD_ERROR(("%s: PCIe IRQ is not registered\n", __FUNCTION__));
2345*4882a593Smuzhiyun }
2346*4882a593Smuzhiyun }
2347*4882a593Smuzhiyun DHD_TRACE(("%s: Exit\n", __FUNCTION__));
2348*4882a593Smuzhiyun return;
2349*4882a593Smuzhiyun }
2350*4882a593Smuzhiyun
2351*4882a593Smuzhiyun /*
2352*4882a593Smuzhiyun
2353*4882a593Smuzhiyun Name: dhdpcie_isr
2354*4882a593Smuzhiyun
2355*4882a593Smuzhiyun Parametrs:
2356*4882a593Smuzhiyun
2357*4882a593Smuzhiyun 1: IN int irq -- interrupt vector
2358*4882a593Smuzhiyun 2: IN void *arg -- handle to private data structure
2359*4882a593Smuzhiyun
2360*4882a593Smuzhiyun Return value:
2361*4882a593Smuzhiyun
2362*4882a593Smuzhiyun Status (TRUE or FALSE)
2363*4882a593Smuzhiyun
2364*4882a593Smuzhiyun Description:
2365*4882a593Smuzhiyun Interrupt Service routine checks for the status register,
2366*4882a593Smuzhiyun disable interrupt and queue DPC if mail box interrupts are raised.
2367*4882a593Smuzhiyun */
2368*4882a593Smuzhiyun
2369*4882a593Smuzhiyun irqreturn_t
dhdpcie_isr(int irq,void * arg)2370*4882a593Smuzhiyun dhdpcie_isr(int irq, void *arg)
2371*4882a593Smuzhiyun {
2372*4882a593Smuzhiyun dhd_bus_t *bus = (dhd_bus_t*)arg;
2373*4882a593Smuzhiyun bus->isr_entry_time = OSL_LOCALTIME_NS();
2374*4882a593Smuzhiyun if (!dhdpcie_bus_isr(bus)) {
2375*4882a593Smuzhiyun DHD_LOG_MEM(("%s: dhdpcie_bus_isr returns with FALSE\n", __FUNCTION__));
2376*4882a593Smuzhiyun }
2377*4882a593Smuzhiyun bus->isr_exit_time = OSL_LOCALTIME_NS();
2378*4882a593Smuzhiyun return IRQ_HANDLED;
2379*4882a593Smuzhiyun }
2380*4882a593Smuzhiyun
2381*4882a593Smuzhiyun int
dhdpcie_disable_irq_nosync(dhd_bus_t * bus)2382*4882a593Smuzhiyun dhdpcie_disable_irq_nosync(dhd_bus_t *bus)
2383*4882a593Smuzhiyun {
2384*4882a593Smuzhiyun struct pci_dev *dev;
2385*4882a593Smuzhiyun if ((bus == NULL) || (bus->dev == NULL)) {
2386*4882a593Smuzhiyun DHD_ERROR(("%s: bus or bus->dev is NULL\n", __FUNCTION__));
2387*4882a593Smuzhiyun return BCME_ERROR;
2388*4882a593Smuzhiyun }
2389*4882a593Smuzhiyun
2390*4882a593Smuzhiyun dev = bus->dev;
2391*4882a593Smuzhiyun disable_irq_nosync(dev->irq);
2392*4882a593Smuzhiyun return BCME_OK;
2393*4882a593Smuzhiyun }
2394*4882a593Smuzhiyun
2395*4882a593Smuzhiyun int
dhdpcie_disable_irq(dhd_bus_t * bus)2396*4882a593Smuzhiyun dhdpcie_disable_irq(dhd_bus_t *bus)
2397*4882a593Smuzhiyun {
2398*4882a593Smuzhiyun struct pci_dev *dev;
2399*4882a593Smuzhiyun if ((bus == NULL) || (bus->dev == NULL)) {
2400*4882a593Smuzhiyun DHD_ERROR(("%s: bus or bus->dev is NULL\n", __FUNCTION__));
2401*4882a593Smuzhiyun return BCME_ERROR;
2402*4882a593Smuzhiyun }
2403*4882a593Smuzhiyun
2404*4882a593Smuzhiyun dev = bus->dev;
2405*4882a593Smuzhiyun disable_irq(dev->irq);
2406*4882a593Smuzhiyun return BCME_OK;
2407*4882a593Smuzhiyun }
2408*4882a593Smuzhiyun
2409*4882a593Smuzhiyun int
dhdpcie_enable_irq(dhd_bus_t * bus)2410*4882a593Smuzhiyun dhdpcie_enable_irq(dhd_bus_t *bus)
2411*4882a593Smuzhiyun {
2412*4882a593Smuzhiyun struct pci_dev *dev;
2413*4882a593Smuzhiyun if ((bus == NULL) || (bus->dev == NULL)) {
2414*4882a593Smuzhiyun DHD_ERROR(("%s: bus or bus->dev is NULL\n", __FUNCTION__));
2415*4882a593Smuzhiyun return BCME_ERROR;
2416*4882a593Smuzhiyun }
2417*4882a593Smuzhiyun
2418*4882a593Smuzhiyun dev = bus->dev;
2419*4882a593Smuzhiyun enable_irq(dev->irq);
2420*4882a593Smuzhiyun return BCME_OK;
2421*4882a593Smuzhiyun }
2422*4882a593Smuzhiyun
2423*4882a593Smuzhiyun int
dhdpcie_irq_disabled(dhd_bus_t * bus)2424*4882a593Smuzhiyun dhdpcie_irq_disabled(dhd_bus_t *bus)
2425*4882a593Smuzhiyun {
2426*4882a593Smuzhiyun struct irq_desc *desc = NULL;
2427*4882a593Smuzhiyun
2428*4882a593Smuzhiyun #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 11, 0))
2429*4882a593Smuzhiyun desc = irq_data_to_desc(irq_get_irq_data(bus->dev->irq));
2430*4882a593Smuzhiyun #else
2431*4882a593Smuzhiyun desc = irq_to_desc(bus->dev->irq);
2432*4882a593Smuzhiyun #endif // (LINUX_VERSION_CODE < KERNEL_VERSION(5, 11, 0))
2433*4882a593Smuzhiyun /* depth will be zero, if enabled */
2434*4882a593Smuzhiyun return desc->depth;
2435*4882a593Smuzhiyun }
2436*4882a593Smuzhiyun
2437*4882a593Smuzhiyun #if defined(CONFIG_ARCH_EXYNOS)
2438*4882a593Smuzhiyun int pcie_ch_num = EXYNOS_PCIE_CH_NUM;
2439*4882a593Smuzhiyun #endif /* CONFIG_ARCH_EXYNOS */
2440*4882a593Smuzhiyun
2441*4882a593Smuzhiyun int
dhdpcie_start_host_dev(dhd_bus_t * bus)2442*4882a593Smuzhiyun dhdpcie_start_host_dev(dhd_bus_t *bus)
2443*4882a593Smuzhiyun {
2444*4882a593Smuzhiyun int ret = 0;
2445*4882a593Smuzhiyun #ifdef CONFIG_ARCH_MSM
2446*4882a593Smuzhiyun #ifdef SUPPORT_LINKDOWN_RECOVERY
2447*4882a593Smuzhiyun int options = 0;
2448*4882a593Smuzhiyun #endif /* SUPPORT_LINKDOWN_RECOVERY */
2449*4882a593Smuzhiyun #endif /* CONFIG_ARCH_MSM */
2450*4882a593Smuzhiyun DHD_TRACE(("%s Enter:\n", __FUNCTION__));
2451*4882a593Smuzhiyun
2452*4882a593Smuzhiyun if (bus == NULL) {
2453*4882a593Smuzhiyun return BCME_ERROR;
2454*4882a593Smuzhiyun }
2455*4882a593Smuzhiyun
2456*4882a593Smuzhiyun if (bus->dev == NULL) {
2457*4882a593Smuzhiyun return BCME_ERROR;
2458*4882a593Smuzhiyun }
2459*4882a593Smuzhiyun
2460*4882a593Smuzhiyun #ifdef CONFIG_ARCH_EXYNOS
2461*4882a593Smuzhiyun exynos_pcie_pm_resume(pcie_ch_num);
2462*4882a593Smuzhiyun #endif /* CONFIG_ARCH_EXYNOS */
2463*4882a593Smuzhiyun #ifdef CONFIG_ARCH_MSM
2464*4882a593Smuzhiyun #ifdef SUPPORT_LINKDOWN_RECOVERY
2465*4882a593Smuzhiyun if (bus->no_cfg_restore) {
2466*4882a593Smuzhiyun options = MSM_PCIE_CONFIG_NO_CFG_RESTORE;
2467*4882a593Smuzhiyun }
2468*4882a593Smuzhiyun ret = msm_pcie_pm_control(MSM_PCIE_RESUME, bus->dev->bus->number,
2469*4882a593Smuzhiyun bus->dev, NULL, options);
2470*4882a593Smuzhiyun if (bus->no_cfg_restore && !ret) {
2471*4882a593Smuzhiyun msm_pcie_recover_config(bus->dev);
2472*4882a593Smuzhiyun bus->no_cfg_restore = 0;
2473*4882a593Smuzhiyun }
2474*4882a593Smuzhiyun #else
2475*4882a593Smuzhiyun ret = msm_pcie_pm_control(MSM_PCIE_RESUME, bus->dev->bus->number,
2476*4882a593Smuzhiyun bus->dev, NULL, 0);
2477*4882a593Smuzhiyun #endif /* SUPPORT_LINKDOWN_RECOVERY */
2478*4882a593Smuzhiyun #endif /* CONFIG_ARCH_MSM */
2479*4882a593Smuzhiyun #ifdef CONFIG_ARCH_TEGRA
2480*4882a593Smuzhiyun ret = tegra_pcie_pm_resume();
2481*4882a593Smuzhiyun #endif /* CONFIG_ARCH_TEGRA */
2482*4882a593Smuzhiyun
2483*4882a593Smuzhiyun if (ret) {
2484*4882a593Smuzhiyun DHD_ERROR(("%s Failed to bring up PCIe link\n", __FUNCTION__));
2485*4882a593Smuzhiyun goto done;
2486*4882a593Smuzhiyun }
2487*4882a593Smuzhiyun
2488*4882a593Smuzhiyun done:
2489*4882a593Smuzhiyun DHD_TRACE(("%s Exit:\n", __FUNCTION__));
2490*4882a593Smuzhiyun return ret;
2491*4882a593Smuzhiyun }
2492*4882a593Smuzhiyun
2493*4882a593Smuzhiyun int
dhdpcie_stop_host_dev(dhd_bus_t * bus)2494*4882a593Smuzhiyun dhdpcie_stop_host_dev(dhd_bus_t *bus)
2495*4882a593Smuzhiyun {
2496*4882a593Smuzhiyun int ret = 0;
2497*4882a593Smuzhiyun #ifdef CONFIG_ARCH_MSM
2498*4882a593Smuzhiyun #ifdef SUPPORT_LINKDOWN_RECOVERY
2499*4882a593Smuzhiyun int options = 0;
2500*4882a593Smuzhiyun #endif /* SUPPORT_LINKDOWN_RECOVERY */
2501*4882a593Smuzhiyun #endif /* CONFIG_ARCH_MSM */
2502*4882a593Smuzhiyun
2503*4882a593Smuzhiyun DHD_TRACE(("%s Enter:\n", __FUNCTION__));
2504*4882a593Smuzhiyun
2505*4882a593Smuzhiyun if (bus == NULL) {
2506*4882a593Smuzhiyun return BCME_ERROR;
2507*4882a593Smuzhiyun }
2508*4882a593Smuzhiyun
2509*4882a593Smuzhiyun if (bus->dev == NULL) {
2510*4882a593Smuzhiyun return BCME_ERROR;
2511*4882a593Smuzhiyun }
2512*4882a593Smuzhiyun
2513*4882a593Smuzhiyun #ifdef CONFIG_ARCH_EXYNOS
2514*4882a593Smuzhiyun exynos_pcie_pm_suspend(pcie_ch_num);
2515*4882a593Smuzhiyun #endif /* CONFIG_ARCH_EXYNOS */
2516*4882a593Smuzhiyun #ifdef CONFIG_ARCH_MSM
2517*4882a593Smuzhiyun #ifdef SUPPORT_LINKDOWN_RECOVERY
2518*4882a593Smuzhiyun if (bus->no_cfg_restore) {
2519*4882a593Smuzhiyun options = MSM_PCIE_CONFIG_NO_CFG_RESTORE | MSM_PCIE_CONFIG_LINKDOWN;
2520*4882a593Smuzhiyun }
2521*4882a593Smuzhiyun
2522*4882a593Smuzhiyun ret = msm_pcie_pm_control(MSM_PCIE_SUSPEND, bus->dev->bus->number,
2523*4882a593Smuzhiyun bus->dev, NULL, options);
2524*4882a593Smuzhiyun #else
2525*4882a593Smuzhiyun ret = msm_pcie_pm_control(MSM_PCIE_SUSPEND, bus->dev->bus->number,
2526*4882a593Smuzhiyun bus->dev, NULL, 0);
2527*4882a593Smuzhiyun #endif /* SUPPORT_LINKDOWN_RECOVERY */
2528*4882a593Smuzhiyun #endif /* CONFIG_ARCH_MSM */
2529*4882a593Smuzhiyun #ifdef CONFIG_ARCH_TEGRA
2530*4882a593Smuzhiyun ret = tegra_pcie_pm_suspend();
2531*4882a593Smuzhiyun #endif /* CONFIG_ARCH_TEGRA */
2532*4882a593Smuzhiyun if (ret) {
2533*4882a593Smuzhiyun DHD_ERROR(("Failed to stop PCIe link\n"));
2534*4882a593Smuzhiyun goto done;
2535*4882a593Smuzhiyun }
2536*4882a593Smuzhiyun done:
2537*4882a593Smuzhiyun DHD_TRACE(("%s Exit:\n", __FUNCTION__));
2538*4882a593Smuzhiyun return ret;
2539*4882a593Smuzhiyun }
2540*4882a593Smuzhiyun
2541*4882a593Smuzhiyun int
dhdpcie_disable_device(dhd_bus_t * bus)2542*4882a593Smuzhiyun dhdpcie_disable_device(dhd_bus_t *bus)
2543*4882a593Smuzhiyun {
2544*4882a593Smuzhiyun DHD_TRACE(("%s Enter:\n", __FUNCTION__));
2545*4882a593Smuzhiyun
2546*4882a593Smuzhiyun if (bus == NULL) {
2547*4882a593Smuzhiyun return BCME_ERROR;
2548*4882a593Smuzhiyun }
2549*4882a593Smuzhiyun
2550*4882a593Smuzhiyun if (bus->dev == NULL) {
2551*4882a593Smuzhiyun return BCME_ERROR;
2552*4882a593Smuzhiyun }
2553*4882a593Smuzhiyun
2554*4882a593Smuzhiyun if (pci_is_enabled(bus->dev))
2555*4882a593Smuzhiyun pci_disable_device(bus->dev);
2556*4882a593Smuzhiyun
2557*4882a593Smuzhiyun return 0;
2558*4882a593Smuzhiyun }
2559*4882a593Smuzhiyun
2560*4882a593Smuzhiyun int
dhdpcie_enable_device(dhd_bus_t * bus)2561*4882a593Smuzhiyun dhdpcie_enable_device(dhd_bus_t *bus)
2562*4882a593Smuzhiyun {
2563*4882a593Smuzhiyun int ret = BCME_ERROR;
2564*4882a593Smuzhiyun #if (LINUX_VERSION_CODE >= KERNEL_VERSION(3, 0, 0))
2565*4882a593Smuzhiyun dhdpcie_info_t *pch;
2566*4882a593Smuzhiyun #endif /* LINUX_VERSION_CODE >= KERNEL_VERSION(3, 0, 0) */
2567*4882a593Smuzhiyun
2568*4882a593Smuzhiyun DHD_TRACE(("%s Enter:\n", __FUNCTION__));
2569*4882a593Smuzhiyun
2570*4882a593Smuzhiyun if (bus == NULL) {
2571*4882a593Smuzhiyun return BCME_ERROR;
2572*4882a593Smuzhiyun }
2573*4882a593Smuzhiyun
2574*4882a593Smuzhiyun if (bus->dev == NULL) {
2575*4882a593Smuzhiyun return BCME_ERROR;
2576*4882a593Smuzhiyun }
2577*4882a593Smuzhiyun
2578*4882a593Smuzhiyun #if (LINUX_VERSION_CODE >= KERNEL_VERSION(3, 0, 0))
2579*4882a593Smuzhiyun pch = pci_get_drvdata(bus->dev);
2580*4882a593Smuzhiyun if (pch == NULL) {
2581*4882a593Smuzhiyun return BCME_ERROR;
2582*4882a593Smuzhiyun }
2583*4882a593Smuzhiyun
2584*4882a593Smuzhiyun #if (LINUX_VERSION_CODE >= KERNEL_VERSION(3, 14, 0)) && \
2585*4882a593Smuzhiyun (LINUX_VERSION_CODE < KERNEL_VERSION(3, 19, 0)) && !defined(CONFIG_SOC_EXYNOS8890)
2586*4882a593Smuzhiyun /* Updated with pci_load_and_free_saved_state to compatible
2587*4882a593Smuzhiyun * with Kernel version 3.14.0 to 3.18.41.
2588*4882a593Smuzhiyun */
2589*4882a593Smuzhiyun pci_load_and_free_saved_state(bus->dev, &pch->default_state);
2590*4882a593Smuzhiyun pch->default_state = pci_store_saved_state(bus->dev);
2591*4882a593Smuzhiyun #else
2592*4882a593Smuzhiyun pci_load_saved_state(bus->dev, pch->default_state);
2593*4882a593Smuzhiyun #endif /* LINUX_VERSION >= 3.14.0 && LINUX_VERSION < 3.19.0 && !CONFIG_SOC_EXYNOS8890 */
2594*4882a593Smuzhiyun
2595*4882a593Smuzhiyun /* Check if Device ID is valid */
2596*4882a593Smuzhiyun if (bus->dev->state_saved) {
2597*4882a593Smuzhiyun uint32 vid, saved_vid;
2598*4882a593Smuzhiyun pci_read_config_dword(bus->dev, PCI_CFG_VID, &vid);
2599*4882a593Smuzhiyun saved_vid = bus->dev->saved_config_space[PCI_CFG_VID];
2600*4882a593Smuzhiyun if (vid != saved_vid) {
2601*4882a593Smuzhiyun DHD_ERROR(("%s: VID(0x%x) is different from saved VID(0x%x) "
2602*4882a593Smuzhiyun "Skip the bus init\n", __FUNCTION__, vid, saved_vid));
2603*4882a593Smuzhiyun bus->no_bus_init = TRUE;
2604*4882a593Smuzhiyun /* Check if the PCIe link is down */
2605*4882a593Smuzhiyun if (vid == (uint32)-1) {
2606*4882a593Smuzhiyun bus->is_linkdown = 1;
2607*4882a593Smuzhiyun #ifdef SUPPORT_LINKDOWN_RECOVERY
2608*4882a593Smuzhiyun #ifdef CONFIG_ARCH_MSM
2609*4882a593Smuzhiyun bus->no_cfg_restore = TRUE;
2610*4882a593Smuzhiyun #endif /* CONFIG_ARCH_MSM */
2611*4882a593Smuzhiyun #endif /* SUPPORT_LINKDOWN_RECOVERY */
2612*4882a593Smuzhiyun }
2613*4882a593Smuzhiyun return BCME_ERROR;
2614*4882a593Smuzhiyun }
2615*4882a593Smuzhiyun }
2616*4882a593Smuzhiyun
2617*4882a593Smuzhiyun pci_restore_state(bus->dev);
2618*4882a593Smuzhiyun #endif /* (LINUX_VERSION_CODE >= KERNEL_VERSION(3, 0, 0)) */
2619*4882a593Smuzhiyun
2620*4882a593Smuzhiyun ret = pci_enable_device(bus->dev);
2621*4882a593Smuzhiyun if (ret) {
2622*4882a593Smuzhiyun pci_disable_device(bus->dev);
2623*4882a593Smuzhiyun } else {
2624*4882a593Smuzhiyun pci_set_master(bus->dev);
2625*4882a593Smuzhiyun }
2626*4882a593Smuzhiyun
2627*4882a593Smuzhiyun return ret;
2628*4882a593Smuzhiyun }
2629*4882a593Smuzhiyun
2630*4882a593Smuzhiyun int
dhdpcie_alloc_resource(dhd_bus_t * bus)2631*4882a593Smuzhiyun dhdpcie_alloc_resource(dhd_bus_t *bus)
2632*4882a593Smuzhiyun {
2633*4882a593Smuzhiyun dhdpcie_info_t *dhdpcie_info;
2634*4882a593Smuzhiyun phys_addr_t bar0_addr, bar1_addr;
2635*4882a593Smuzhiyun ulong bar1_size;
2636*4882a593Smuzhiyun
2637*4882a593Smuzhiyun do {
2638*4882a593Smuzhiyun if (bus == NULL) {
2639*4882a593Smuzhiyun DHD_ERROR(("%s: bus is NULL\n", __FUNCTION__));
2640*4882a593Smuzhiyun break;
2641*4882a593Smuzhiyun }
2642*4882a593Smuzhiyun
2643*4882a593Smuzhiyun if (bus->dev == NULL) {
2644*4882a593Smuzhiyun DHD_ERROR(("%s: bus->dev is NULL\n", __FUNCTION__));
2645*4882a593Smuzhiyun break;
2646*4882a593Smuzhiyun }
2647*4882a593Smuzhiyun
2648*4882a593Smuzhiyun dhdpcie_info = pci_get_drvdata(bus->dev);
2649*4882a593Smuzhiyun if (dhdpcie_info == NULL) {
2650*4882a593Smuzhiyun DHD_ERROR(("%s: dhdpcie_info is NULL\n", __FUNCTION__));
2651*4882a593Smuzhiyun break;
2652*4882a593Smuzhiyun }
2653*4882a593Smuzhiyun
2654*4882a593Smuzhiyun bar0_addr = pci_resource_start(bus->dev, 0); /* Bar-0 mapped address */
2655*4882a593Smuzhiyun bar1_addr = pci_resource_start(bus->dev, 2); /* Bar-1 mapped address */
2656*4882a593Smuzhiyun
2657*4882a593Smuzhiyun /* read Bar-1 mapped memory range */
2658*4882a593Smuzhiyun bar1_size = pci_resource_len(bus->dev, 2);
2659*4882a593Smuzhiyun
2660*4882a593Smuzhiyun if ((bar1_size == 0) || (bar1_addr == 0)) {
2661*4882a593Smuzhiyun printf("%s: BAR1 Not enabled for this device size(%ld),"
2662*4882a593Smuzhiyun " addr(0x"PRINTF_RESOURCE")\n",
2663*4882a593Smuzhiyun __FUNCTION__, bar1_size, bar1_addr);
2664*4882a593Smuzhiyun break;
2665*4882a593Smuzhiyun }
2666*4882a593Smuzhiyun
2667*4882a593Smuzhiyun dhdpcie_info->regs = (volatile char *) REG_MAP(bar0_addr, DONGLE_REG_MAP_SIZE);
2668*4882a593Smuzhiyun if (!dhdpcie_info->regs) {
2669*4882a593Smuzhiyun DHD_ERROR(("%s: ioremap() for regs is failed\n", __FUNCTION__));
2670*4882a593Smuzhiyun break;
2671*4882a593Smuzhiyun }
2672*4882a593Smuzhiyun
2673*4882a593Smuzhiyun bus->regs = dhdpcie_info->regs;
2674*4882a593Smuzhiyun dhdpcie_info->bar1_size =
2675*4882a593Smuzhiyun (bar1_size > DONGLE_TCM_MAP_SIZE) ? bar1_size : DONGLE_TCM_MAP_SIZE;
2676*4882a593Smuzhiyun dhdpcie_info->tcm = (volatile char *) REG_MAP(bar1_addr, dhdpcie_info->bar1_size);
2677*4882a593Smuzhiyun if (!dhdpcie_info->tcm) {
2678*4882a593Smuzhiyun DHD_ERROR(("%s: ioremap() for regs is failed\n", __FUNCTION__));
2679*4882a593Smuzhiyun REG_UNMAP(dhdpcie_info->regs);
2680*4882a593Smuzhiyun bus->regs = NULL;
2681*4882a593Smuzhiyun break;
2682*4882a593Smuzhiyun }
2683*4882a593Smuzhiyun
2684*4882a593Smuzhiyun bus->tcm = dhdpcie_info->tcm;
2685*4882a593Smuzhiyun bus->bar1_size = dhdpcie_info->bar1_size;
2686*4882a593Smuzhiyun
2687*4882a593Smuzhiyun DHD_TRACE(("%s:Phys addr : reg space = %p base addr 0x"PRINTF_RESOURCE" \n",
2688*4882a593Smuzhiyun __FUNCTION__, dhdpcie_info->regs, bar0_addr));
2689*4882a593Smuzhiyun DHD_TRACE(("%s:Phys addr : tcm_space = %p base addr 0x"PRINTF_RESOURCE" \n",
2690*4882a593Smuzhiyun __FUNCTION__, dhdpcie_info->tcm, bar1_addr));
2691*4882a593Smuzhiyun
2692*4882a593Smuzhiyun return 0;
2693*4882a593Smuzhiyun } while (0);
2694*4882a593Smuzhiyun
2695*4882a593Smuzhiyun return BCME_ERROR;
2696*4882a593Smuzhiyun }
2697*4882a593Smuzhiyun
2698*4882a593Smuzhiyun void
dhdpcie_free_resource(dhd_bus_t * bus)2699*4882a593Smuzhiyun dhdpcie_free_resource(dhd_bus_t *bus)
2700*4882a593Smuzhiyun {
2701*4882a593Smuzhiyun dhdpcie_info_t *dhdpcie_info;
2702*4882a593Smuzhiyun
2703*4882a593Smuzhiyun if (bus == NULL) {
2704*4882a593Smuzhiyun DHD_ERROR(("%s: bus is NULL\n", __FUNCTION__));
2705*4882a593Smuzhiyun return;
2706*4882a593Smuzhiyun }
2707*4882a593Smuzhiyun
2708*4882a593Smuzhiyun if (bus->dev == NULL) {
2709*4882a593Smuzhiyun DHD_ERROR(("%s: bus->dev is NULL\n", __FUNCTION__));
2710*4882a593Smuzhiyun return;
2711*4882a593Smuzhiyun }
2712*4882a593Smuzhiyun
2713*4882a593Smuzhiyun dhdpcie_info = pci_get_drvdata(bus->dev);
2714*4882a593Smuzhiyun if (dhdpcie_info == NULL) {
2715*4882a593Smuzhiyun DHD_ERROR(("%s: dhdpcie_info is NULL\n", __FUNCTION__));
2716*4882a593Smuzhiyun return;
2717*4882a593Smuzhiyun }
2718*4882a593Smuzhiyun
2719*4882a593Smuzhiyun if (bus->regs) {
2720*4882a593Smuzhiyun REG_UNMAP(dhdpcie_info->regs);
2721*4882a593Smuzhiyun bus->regs = NULL;
2722*4882a593Smuzhiyun }
2723*4882a593Smuzhiyun
2724*4882a593Smuzhiyun if (bus->tcm) {
2725*4882a593Smuzhiyun REG_UNMAP(dhdpcie_info->tcm);
2726*4882a593Smuzhiyun bus->tcm = NULL;
2727*4882a593Smuzhiyun }
2728*4882a593Smuzhiyun }
2729*4882a593Smuzhiyun
2730*4882a593Smuzhiyun int
dhdpcie_bus_request_irq(struct dhd_bus * bus)2731*4882a593Smuzhiyun dhdpcie_bus_request_irq(struct dhd_bus *bus)
2732*4882a593Smuzhiyun {
2733*4882a593Smuzhiyun dhdpcie_info_t *dhdpcie_info;
2734*4882a593Smuzhiyun int ret = 0;
2735*4882a593Smuzhiyun
2736*4882a593Smuzhiyun if (bus == NULL) {
2737*4882a593Smuzhiyun DHD_ERROR(("%s: bus is NULL\n", __FUNCTION__));
2738*4882a593Smuzhiyun return BCME_ERROR;
2739*4882a593Smuzhiyun }
2740*4882a593Smuzhiyun
2741*4882a593Smuzhiyun if (bus->dev == NULL) {
2742*4882a593Smuzhiyun DHD_ERROR(("%s: bus->dev is NULL\n", __FUNCTION__));
2743*4882a593Smuzhiyun return BCME_ERROR;
2744*4882a593Smuzhiyun }
2745*4882a593Smuzhiyun
2746*4882a593Smuzhiyun dhdpcie_info = pci_get_drvdata(bus->dev);
2747*4882a593Smuzhiyun if (dhdpcie_info == NULL) {
2748*4882a593Smuzhiyun DHD_ERROR(("%s: dhdpcie_info is NULL\n", __FUNCTION__));
2749*4882a593Smuzhiyun return BCME_ERROR;
2750*4882a593Smuzhiyun }
2751*4882a593Smuzhiyun
2752*4882a593Smuzhiyun if (bus->intr) {
2753*4882a593Smuzhiyun /* Register interrupt callback, but mask it (not operational yet). */
2754*4882a593Smuzhiyun DHD_INTR(("%s: Registering and masking interrupts\n", __FUNCTION__));
2755*4882a593Smuzhiyun bus->intr_enabled = FALSE;
2756*4882a593Smuzhiyun dhdpcie_bus_intr_disable(bus);
2757*4882a593Smuzhiyun ret = dhdpcie_request_irq(dhdpcie_info);
2758*4882a593Smuzhiyun if (ret) {
2759*4882a593Smuzhiyun DHD_ERROR(("%s: request_irq() failed, ret=%d\n",
2760*4882a593Smuzhiyun __FUNCTION__, ret));
2761*4882a593Smuzhiyun return ret;
2762*4882a593Smuzhiyun }
2763*4882a593Smuzhiyun }
2764*4882a593Smuzhiyun
2765*4882a593Smuzhiyun return ret;
2766*4882a593Smuzhiyun }
2767*4882a593Smuzhiyun
2768*4882a593Smuzhiyun #ifdef BCMPCIE_OOB_HOST_WAKE
2769*4882a593Smuzhiyun #ifdef CONFIG_BCMDHD_GET_OOB_STATE
2770*4882a593Smuzhiyun extern int dhd_get_wlan_oob_gpio(void);
2771*4882a593Smuzhiyun #endif /* CONFIG_BCMDHD_GET_OOB_STATE */
2772*4882a593Smuzhiyun
dhdpcie_get_oob_irq_level(void)2773*4882a593Smuzhiyun int dhdpcie_get_oob_irq_level(void)
2774*4882a593Smuzhiyun {
2775*4882a593Smuzhiyun int gpio_level;
2776*4882a593Smuzhiyun
2777*4882a593Smuzhiyun #ifdef CONFIG_BCMDHD_GET_OOB_STATE
2778*4882a593Smuzhiyun gpio_level = dhd_get_wlan_oob_gpio();
2779*4882a593Smuzhiyun #else
2780*4882a593Smuzhiyun gpio_level = BCME_UNSUPPORTED;
2781*4882a593Smuzhiyun #endif /* CONFIG_BCMDHD_GET_OOB_STATE */
2782*4882a593Smuzhiyun return gpio_level;
2783*4882a593Smuzhiyun }
2784*4882a593Smuzhiyun
dhdpcie_get_oob_irq_status(struct dhd_bus * bus)2785*4882a593Smuzhiyun int dhdpcie_get_oob_irq_status(struct dhd_bus *bus)
2786*4882a593Smuzhiyun {
2787*4882a593Smuzhiyun dhdpcie_info_t *pch;
2788*4882a593Smuzhiyun dhdpcie_os_info_t *dhdpcie_osinfo;
2789*4882a593Smuzhiyun
2790*4882a593Smuzhiyun if (bus == NULL) {
2791*4882a593Smuzhiyun DHD_ERROR(("%s: bus is NULL\n", __FUNCTION__));
2792*4882a593Smuzhiyun return 0;
2793*4882a593Smuzhiyun }
2794*4882a593Smuzhiyun
2795*4882a593Smuzhiyun if (bus->dev == NULL) {
2796*4882a593Smuzhiyun DHD_ERROR(("%s: bus->dev is NULL\n", __FUNCTION__));
2797*4882a593Smuzhiyun return 0;
2798*4882a593Smuzhiyun }
2799*4882a593Smuzhiyun
2800*4882a593Smuzhiyun pch = pci_get_drvdata(bus->dev);
2801*4882a593Smuzhiyun if (pch == NULL) {
2802*4882a593Smuzhiyun DHD_ERROR(("%s: pch is NULL\n", __FUNCTION__));
2803*4882a593Smuzhiyun return 0;
2804*4882a593Smuzhiyun }
2805*4882a593Smuzhiyun
2806*4882a593Smuzhiyun dhdpcie_osinfo = (dhdpcie_os_info_t *)pch->os_cxt;
2807*4882a593Smuzhiyun
2808*4882a593Smuzhiyun return dhdpcie_osinfo ? dhdpcie_osinfo->oob_irq_enabled : 0;
2809*4882a593Smuzhiyun }
2810*4882a593Smuzhiyun
dhdpcie_get_oob_irq_num(struct dhd_bus * bus)2811*4882a593Smuzhiyun int dhdpcie_get_oob_irq_num(struct dhd_bus *bus)
2812*4882a593Smuzhiyun {
2813*4882a593Smuzhiyun dhdpcie_info_t *pch;
2814*4882a593Smuzhiyun dhdpcie_os_info_t *dhdpcie_osinfo;
2815*4882a593Smuzhiyun
2816*4882a593Smuzhiyun if (bus == NULL) {
2817*4882a593Smuzhiyun DHD_ERROR(("%s: bus is NULL\n", __FUNCTION__));
2818*4882a593Smuzhiyun return 0;
2819*4882a593Smuzhiyun }
2820*4882a593Smuzhiyun
2821*4882a593Smuzhiyun if (bus->dev == NULL) {
2822*4882a593Smuzhiyun DHD_ERROR(("%s: bus->dev is NULL\n", __FUNCTION__));
2823*4882a593Smuzhiyun return 0;
2824*4882a593Smuzhiyun }
2825*4882a593Smuzhiyun
2826*4882a593Smuzhiyun pch = pci_get_drvdata(bus->dev);
2827*4882a593Smuzhiyun if (pch == NULL) {
2828*4882a593Smuzhiyun DHD_ERROR(("%s: pch is NULL\n", __FUNCTION__));
2829*4882a593Smuzhiyun return 0;
2830*4882a593Smuzhiyun }
2831*4882a593Smuzhiyun
2832*4882a593Smuzhiyun dhdpcie_osinfo = (dhdpcie_os_info_t *)pch->os_cxt;
2833*4882a593Smuzhiyun
2834*4882a593Smuzhiyun return dhdpcie_osinfo ? dhdpcie_osinfo->oob_irq_num : 0;
2835*4882a593Smuzhiyun }
2836*4882a593Smuzhiyun
dhdpcie_oob_intr_set(dhd_bus_t * bus,bool enable)2837*4882a593Smuzhiyun void dhdpcie_oob_intr_set(dhd_bus_t *bus, bool enable)
2838*4882a593Smuzhiyun {
2839*4882a593Smuzhiyun unsigned long flags;
2840*4882a593Smuzhiyun dhdpcie_info_t *pch;
2841*4882a593Smuzhiyun dhdpcie_os_info_t *dhdpcie_osinfo;
2842*4882a593Smuzhiyun
2843*4882a593Smuzhiyun if (bus == NULL) {
2844*4882a593Smuzhiyun DHD_ERROR(("%s: bus is NULL\n", __FUNCTION__));
2845*4882a593Smuzhiyun return;
2846*4882a593Smuzhiyun }
2847*4882a593Smuzhiyun
2848*4882a593Smuzhiyun if (bus->dev == NULL) {
2849*4882a593Smuzhiyun DHD_ERROR(("%s: bus->dev is NULL\n", __FUNCTION__));
2850*4882a593Smuzhiyun return;
2851*4882a593Smuzhiyun }
2852*4882a593Smuzhiyun
2853*4882a593Smuzhiyun pch = pci_get_drvdata(bus->dev);
2854*4882a593Smuzhiyun if (pch == NULL) {
2855*4882a593Smuzhiyun DHD_ERROR(("%s: pch is NULL\n", __FUNCTION__));
2856*4882a593Smuzhiyun return;
2857*4882a593Smuzhiyun }
2858*4882a593Smuzhiyun
2859*4882a593Smuzhiyun dhdpcie_osinfo = (dhdpcie_os_info_t *)pch->os_cxt;
2860*4882a593Smuzhiyun DHD_OOB_IRQ_LOCK(&dhdpcie_osinfo->oob_irq_spinlock, flags);
2861*4882a593Smuzhiyun if ((dhdpcie_osinfo->oob_irq_enabled != enable) &&
2862*4882a593Smuzhiyun (dhdpcie_osinfo->oob_irq_num > 0)) {
2863*4882a593Smuzhiyun if (enable) {
2864*4882a593Smuzhiyun enable_irq(dhdpcie_osinfo->oob_irq_num);
2865*4882a593Smuzhiyun bus->oob_intr_enable_count++;
2866*4882a593Smuzhiyun bus->last_oob_irq_enable_time = OSL_LOCALTIME_NS();
2867*4882a593Smuzhiyun } else {
2868*4882a593Smuzhiyun disable_irq_nosync(dhdpcie_osinfo->oob_irq_num);
2869*4882a593Smuzhiyun bus->oob_intr_disable_count++;
2870*4882a593Smuzhiyun bus->last_oob_irq_disable_time = OSL_LOCALTIME_NS();
2871*4882a593Smuzhiyun }
2872*4882a593Smuzhiyun dhdpcie_osinfo->oob_irq_enabled = enable;
2873*4882a593Smuzhiyun }
2874*4882a593Smuzhiyun DHD_OOB_IRQ_UNLOCK(&dhdpcie_osinfo->oob_irq_spinlock, flags);
2875*4882a593Smuzhiyun }
2876*4882a593Smuzhiyun
2877*4882a593Smuzhiyun #if defined(DHD_USE_SPIN_LOCK_BH) && !defined(DHD_USE_PCIE_OOB_THREADED_IRQ)
2878*4882a593Smuzhiyun #error "Cannot enable DHD_USE_SPIN_LOCK_BH without enabling DHD_USE_PCIE_OOB_THREADED_IRQ"
2879*4882a593Smuzhiyun #endif /* DHD_USE_SPIN_LOCK_BH && !DHD_USE_PCIE_OOB_THREADED_IRQ */
2880*4882a593Smuzhiyun
2881*4882a593Smuzhiyun #ifdef DHD_USE_PCIE_OOB_THREADED_IRQ
wlan_oob_irq_isr(int irq,void * data)2882*4882a593Smuzhiyun static irqreturn_t wlan_oob_irq_isr(int irq, void *data)
2883*4882a593Smuzhiyun {
2884*4882a593Smuzhiyun dhd_bus_t *bus = (dhd_bus_t *)data;
2885*4882a593Smuzhiyun DHD_TRACE(("%s: IRQ ISR\n", __FUNCTION__));
2886*4882a593Smuzhiyun bus->last_oob_irq_isr_time = OSL_LOCALTIME_NS();
2887*4882a593Smuzhiyun return IRQ_WAKE_THREAD;
2888*4882a593Smuzhiyun }
2889*4882a593Smuzhiyun #endif /* DHD_USE_PCIE_OOB_THREADED_IRQ */
2890*4882a593Smuzhiyun
wlan_oob_irq(int irq,void * data)2891*4882a593Smuzhiyun static irqreturn_t wlan_oob_irq(int irq, void *data)
2892*4882a593Smuzhiyun {
2893*4882a593Smuzhiyun dhd_bus_t *bus;
2894*4882a593Smuzhiyun bus = (dhd_bus_t *)data;
2895*4882a593Smuzhiyun dhdpcie_oob_intr_set(bus, FALSE);
2896*4882a593Smuzhiyun #ifdef DHD_USE_PCIE_OOB_THREADED_IRQ
2897*4882a593Smuzhiyun DHD_TRACE(("%s: IRQ Thread\n", __FUNCTION__));
2898*4882a593Smuzhiyun bus->last_oob_irq_thr_time = OSL_LOCALTIME_NS();
2899*4882a593Smuzhiyun #else
2900*4882a593Smuzhiyun DHD_TRACE(("%s: IRQ ISR\n", __FUNCTION__));
2901*4882a593Smuzhiyun bus->last_oob_irq_isr_time = OSL_LOCALTIME_NS();
2902*4882a593Smuzhiyun #endif /* DHD_USE_PCIE_OOB_THREADED_IRQ */
2903*4882a593Smuzhiyun
2904*4882a593Smuzhiyun if (bus->dhd->up == 0) {
2905*4882a593Smuzhiyun DHD_ERROR(("%s: ########### IRQ during dhd pub up is 0 ############\n",
2906*4882a593Smuzhiyun __FUNCTION__));
2907*4882a593Smuzhiyun }
2908*4882a593Smuzhiyun
2909*4882a593Smuzhiyun bus->oob_intr_count++;
2910*4882a593Smuzhiyun #ifdef DHD_WAKE_STATUS
2911*4882a593Smuzhiyun #ifdef DHD_PCIE_RUNTIMEPM
2912*4882a593Smuzhiyun /* This condition is for avoiding counting of wake up from Runtime PM */
2913*4882a593Smuzhiyun if (bus->chk_pm)
2914*4882a593Smuzhiyun #endif /* DHD_PCIE_RUNTIMPM */
2915*4882a593Smuzhiyun {
2916*4882a593Smuzhiyun bcmpcie_set_get_wake(bus, 1);
2917*4882a593Smuzhiyun }
2918*4882a593Smuzhiyun #endif /* DHD_WAKE_STATUS */
2919*4882a593Smuzhiyun #ifdef DHD_PCIE_RUNTIMEPM
2920*4882a593Smuzhiyun dhdpcie_runtime_bus_wake(bus->dhd, FALSE, wlan_oob_irq);
2921*4882a593Smuzhiyun #endif /* DHD_PCIE_RUNTIMPM */
2922*4882a593Smuzhiyun #ifdef DHD_PCIE_NATIVE_RUNTIMEPM
2923*4882a593Smuzhiyun dhd_bus_wakeup_work(bus->dhd);
2924*4882a593Smuzhiyun #endif /* DHD_PCIE_NATIVE_RUNTIMEPM */
2925*4882a593Smuzhiyun /* Hold wakelock if bus_low_power_state is
2926*4882a593Smuzhiyun * DHD_BUS_D3_INFORM_SENT OR DHD_BUS_D3_ACK_RECIEVED
2927*4882a593Smuzhiyun */
2928*4882a593Smuzhiyun if (bus->dhd->up && DHD_CHK_BUS_IN_LPS(bus)) {
2929*4882a593Smuzhiyun DHD_OS_OOB_IRQ_WAKE_LOCK_TIMEOUT(bus->dhd, OOB_WAKE_LOCK_TIMEOUT);
2930*4882a593Smuzhiyun }
2931*4882a593Smuzhiyun return IRQ_HANDLED;
2932*4882a593Smuzhiyun }
2933*4882a593Smuzhiyun
dhdpcie_oob_intr_register(dhd_bus_t * bus)2934*4882a593Smuzhiyun int dhdpcie_oob_intr_register(dhd_bus_t *bus)
2935*4882a593Smuzhiyun {
2936*4882a593Smuzhiyun int err = 0;
2937*4882a593Smuzhiyun dhdpcie_info_t *pch;
2938*4882a593Smuzhiyun dhdpcie_os_info_t *dhdpcie_osinfo;
2939*4882a593Smuzhiyun
2940*4882a593Smuzhiyun DHD_TRACE(("%s: Enter\n", __FUNCTION__));
2941*4882a593Smuzhiyun if (bus == NULL) {
2942*4882a593Smuzhiyun DHD_ERROR(("%s: bus is NULL\n", __FUNCTION__));
2943*4882a593Smuzhiyun return -EINVAL;
2944*4882a593Smuzhiyun }
2945*4882a593Smuzhiyun
2946*4882a593Smuzhiyun if (bus->dev == NULL) {
2947*4882a593Smuzhiyun DHD_ERROR(("%s: bus->dev is NULL\n", __FUNCTION__));
2948*4882a593Smuzhiyun return -EINVAL;
2949*4882a593Smuzhiyun }
2950*4882a593Smuzhiyun
2951*4882a593Smuzhiyun pch = pci_get_drvdata(bus->dev);
2952*4882a593Smuzhiyun if (pch == NULL) {
2953*4882a593Smuzhiyun DHD_ERROR(("%s: pch is NULL\n", __FUNCTION__));
2954*4882a593Smuzhiyun return -EINVAL;
2955*4882a593Smuzhiyun }
2956*4882a593Smuzhiyun
2957*4882a593Smuzhiyun dhdpcie_osinfo = (dhdpcie_os_info_t *)pch->os_cxt;
2958*4882a593Smuzhiyun if (dhdpcie_osinfo->oob_irq_registered) {
2959*4882a593Smuzhiyun DHD_ERROR(("%s: irq is already registered\n", __FUNCTION__));
2960*4882a593Smuzhiyun return -EBUSY;
2961*4882a593Smuzhiyun }
2962*4882a593Smuzhiyun
2963*4882a593Smuzhiyun if (dhdpcie_osinfo->oob_irq_num > 0) {
2964*4882a593Smuzhiyun printf("%s OOB irq=%d flags=0x%X\n", __FUNCTION__,
2965*4882a593Smuzhiyun (int)dhdpcie_osinfo->oob_irq_num,
2966*4882a593Smuzhiyun (int)dhdpcie_osinfo->oob_irq_flags);
2967*4882a593Smuzhiyun #ifdef DHD_USE_PCIE_OOB_THREADED_IRQ
2968*4882a593Smuzhiyun err = request_threaded_irq(dhdpcie_osinfo->oob_irq_num,
2969*4882a593Smuzhiyun wlan_oob_irq_isr, wlan_oob_irq,
2970*4882a593Smuzhiyun dhdpcie_osinfo->oob_irq_flags, "dhdpcie_host_wake",
2971*4882a593Smuzhiyun bus);
2972*4882a593Smuzhiyun #else
2973*4882a593Smuzhiyun err = request_irq(dhdpcie_osinfo->oob_irq_num, wlan_oob_irq,
2974*4882a593Smuzhiyun dhdpcie_osinfo->oob_irq_flags, "dhdpcie_host_wake",
2975*4882a593Smuzhiyun bus);
2976*4882a593Smuzhiyun #endif /* DHD_USE_THREADED_IRQ_PCIE_OOB */
2977*4882a593Smuzhiyun if (err) {
2978*4882a593Smuzhiyun DHD_ERROR(("%s: request_irq failed with %d\n",
2979*4882a593Smuzhiyun __FUNCTION__, err));
2980*4882a593Smuzhiyun return err;
2981*4882a593Smuzhiyun }
2982*4882a593Smuzhiyun #if defined(DISABLE_WOWLAN)
2983*4882a593Smuzhiyun printf("%s: disable_irq_wake\n", __FUNCTION__);
2984*4882a593Smuzhiyun dhdpcie_osinfo->oob_irq_wake_enabled = FALSE;
2985*4882a593Smuzhiyun #else
2986*4882a593Smuzhiyun printf("%s: enable_irq_wake\n", __FUNCTION__);
2987*4882a593Smuzhiyun err = enable_irq_wake(dhdpcie_osinfo->oob_irq_num);
2988*4882a593Smuzhiyun if (!err) {
2989*4882a593Smuzhiyun dhdpcie_osinfo->oob_irq_wake_enabled = TRUE;
2990*4882a593Smuzhiyun } else
2991*4882a593Smuzhiyun printf("%s: enable_irq_wake failed with %d\n", __FUNCTION__, err);
2992*4882a593Smuzhiyun #endif
2993*4882a593Smuzhiyun dhdpcie_osinfo->oob_irq_enabled = TRUE;
2994*4882a593Smuzhiyun }
2995*4882a593Smuzhiyun
2996*4882a593Smuzhiyun dhdpcie_osinfo->oob_irq_registered = TRUE;
2997*4882a593Smuzhiyun
2998*4882a593Smuzhiyun return 0;
2999*4882a593Smuzhiyun }
3000*4882a593Smuzhiyun
dhdpcie_oob_intr_unregister(dhd_bus_t * bus)3001*4882a593Smuzhiyun void dhdpcie_oob_intr_unregister(dhd_bus_t *bus)
3002*4882a593Smuzhiyun {
3003*4882a593Smuzhiyun int err = 0;
3004*4882a593Smuzhiyun dhdpcie_info_t *pch;
3005*4882a593Smuzhiyun dhdpcie_os_info_t *dhdpcie_osinfo;
3006*4882a593Smuzhiyun
3007*4882a593Smuzhiyun DHD_TRACE(("%s: Enter\n", __FUNCTION__));
3008*4882a593Smuzhiyun if (bus == NULL) {
3009*4882a593Smuzhiyun DHD_ERROR(("%s: bus is NULL\n", __FUNCTION__));
3010*4882a593Smuzhiyun return;
3011*4882a593Smuzhiyun }
3012*4882a593Smuzhiyun
3013*4882a593Smuzhiyun if (bus->dev == NULL) {
3014*4882a593Smuzhiyun DHD_ERROR(("%s: bus->dev is NULL\n", __FUNCTION__));
3015*4882a593Smuzhiyun return;
3016*4882a593Smuzhiyun }
3017*4882a593Smuzhiyun
3018*4882a593Smuzhiyun pch = pci_get_drvdata(bus->dev);
3019*4882a593Smuzhiyun if (pch == NULL) {
3020*4882a593Smuzhiyun DHD_ERROR(("%s: pch is NULL\n", __FUNCTION__));
3021*4882a593Smuzhiyun return;
3022*4882a593Smuzhiyun }
3023*4882a593Smuzhiyun
3024*4882a593Smuzhiyun dhdpcie_osinfo = (dhdpcie_os_info_t *)pch->os_cxt;
3025*4882a593Smuzhiyun if (!dhdpcie_osinfo->oob_irq_registered) {
3026*4882a593Smuzhiyun DHD_ERROR(("%s: irq is not registered\n", __FUNCTION__));
3027*4882a593Smuzhiyun return;
3028*4882a593Smuzhiyun }
3029*4882a593Smuzhiyun if (dhdpcie_osinfo->oob_irq_num > 0) {
3030*4882a593Smuzhiyun if (dhdpcie_osinfo->oob_irq_wake_enabled) {
3031*4882a593Smuzhiyun err = disable_irq_wake(dhdpcie_osinfo->oob_irq_num);
3032*4882a593Smuzhiyun if (!err) {
3033*4882a593Smuzhiyun dhdpcie_osinfo->oob_irq_wake_enabled = FALSE;
3034*4882a593Smuzhiyun }
3035*4882a593Smuzhiyun }
3036*4882a593Smuzhiyun if (dhdpcie_osinfo->oob_irq_enabled) {
3037*4882a593Smuzhiyun disable_irq(dhdpcie_osinfo->oob_irq_num);
3038*4882a593Smuzhiyun dhdpcie_osinfo->oob_irq_enabled = FALSE;
3039*4882a593Smuzhiyun }
3040*4882a593Smuzhiyun free_irq(dhdpcie_osinfo->oob_irq_num, bus);
3041*4882a593Smuzhiyun }
3042*4882a593Smuzhiyun dhdpcie_osinfo->oob_irq_registered = FALSE;
3043*4882a593Smuzhiyun }
3044*4882a593Smuzhiyun #endif /* BCMPCIE_OOB_HOST_WAKE */
3045*4882a593Smuzhiyun
3046*4882a593Smuzhiyun #ifdef PCIE_OOB
dhdpcie_oob_init(dhd_bus_t * bus)3047*4882a593Smuzhiyun void dhdpcie_oob_init(dhd_bus_t *bus)
3048*4882a593Smuzhiyun {
3049*4882a593Smuzhiyun /* XXX this should be passed in as a command line parameter */
3050*4882a593Smuzhiyun gpio_handle_val = get_handle(OOB_PORT);
3051*4882a593Smuzhiyun if (gpio_handle_val < 0)
3052*4882a593Smuzhiyun {
3053*4882a593Smuzhiyun DHD_ERROR(("%s: Could not get GPIO handle.\n", __FUNCTION__));
3054*4882a593Smuzhiyun ASSERT(FALSE);
3055*4882a593Smuzhiyun }
3056*4882a593Smuzhiyun
3057*4882a593Smuzhiyun gpio_direction = 0;
3058*4882a593Smuzhiyun ftdi_set_bitmode(gpio_handle_val, 0, BITMODE_BITBANG);
3059*4882a593Smuzhiyun
3060*4882a593Smuzhiyun /* Note BT core is also enabled here */
3061*4882a593Smuzhiyun gpio_port = 1 << BIT_WL_REG_ON | 1 << BIT_BT_REG_ON | 1 << DEVICE_WAKE;
3062*4882a593Smuzhiyun gpio_write_port(gpio_handle_val, gpio_port);
3063*4882a593Smuzhiyun
3064*4882a593Smuzhiyun gpio_direction = 1 << BIT_WL_REG_ON | 1 << BIT_BT_REG_ON | 1 << DEVICE_WAKE;
3065*4882a593Smuzhiyun ftdi_set_bitmode(gpio_handle_val, gpio_direction, BITMODE_BITBANG);
3066*4882a593Smuzhiyun
3067*4882a593Smuzhiyun bus->oob_enabled = TRUE;
3068*4882a593Smuzhiyun bus->oob_presuspend = FALSE;
3069*4882a593Smuzhiyun
3070*4882a593Smuzhiyun /* drive the Device_Wake GPIO low on startup */
3071*4882a593Smuzhiyun bus->device_wake_state = TRUE;
3072*4882a593Smuzhiyun dhd_bus_set_device_wake(bus, FALSE);
3073*4882a593Smuzhiyun dhd_bus_doorbell_timeout_reset(bus);
3074*4882a593Smuzhiyun
3075*4882a593Smuzhiyun }
3076*4882a593Smuzhiyun
3077*4882a593Smuzhiyun void
dhd_oob_set_bt_reg_on(struct dhd_bus * bus,bool val)3078*4882a593Smuzhiyun dhd_oob_set_bt_reg_on(struct dhd_bus *bus, bool val)
3079*4882a593Smuzhiyun {
3080*4882a593Smuzhiyun DHD_INFO(("Set Device_Wake to %d\n", val));
3081*4882a593Smuzhiyun if (val)
3082*4882a593Smuzhiyun {
3083*4882a593Smuzhiyun gpio_port = gpio_port | (1 << BIT_BT_REG_ON);
3084*4882a593Smuzhiyun gpio_write_port(gpio_handle_val, gpio_port);
3085*4882a593Smuzhiyun } else {
3086*4882a593Smuzhiyun gpio_port = gpio_port & (0xff ^ (1 << BIT_BT_REG_ON));
3087*4882a593Smuzhiyun gpio_write_port(gpio_handle_val, gpio_port);
3088*4882a593Smuzhiyun }
3089*4882a593Smuzhiyun }
3090*4882a593Smuzhiyun
3091*4882a593Smuzhiyun int
dhd_oob_get_bt_reg_on(struct dhd_bus * bus)3092*4882a593Smuzhiyun dhd_oob_get_bt_reg_on(struct dhd_bus *bus)
3093*4882a593Smuzhiyun {
3094*4882a593Smuzhiyun int ret;
3095*4882a593Smuzhiyun uint8 val;
3096*4882a593Smuzhiyun ret = gpio_read_port(gpio_handle_val, &val);
3097*4882a593Smuzhiyun
3098*4882a593Smuzhiyun if (ret < 0) {
3099*4882a593Smuzhiyun /* XXX handle error properly */
3100*4882a593Smuzhiyun DHD_ERROR(("gpio_read_port returns %d\n", ret));
3101*4882a593Smuzhiyun return ret;
3102*4882a593Smuzhiyun }
3103*4882a593Smuzhiyun
3104*4882a593Smuzhiyun if (val & (1 << BIT_BT_REG_ON))
3105*4882a593Smuzhiyun {
3106*4882a593Smuzhiyun ret = 1;
3107*4882a593Smuzhiyun } else {
3108*4882a593Smuzhiyun ret = 0;
3109*4882a593Smuzhiyun }
3110*4882a593Smuzhiyun
3111*4882a593Smuzhiyun return ret;
3112*4882a593Smuzhiyun }
3113*4882a593Smuzhiyun
3114*4882a593Smuzhiyun int
dhd_os_oob_set_device_wake(struct dhd_bus * bus,bool val)3115*4882a593Smuzhiyun dhd_os_oob_set_device_wake(struct dhd_bus *bus, bool val)
3116*4882a593Smuzhiyun {
3117*4882a593Smuzhiyun if (bus->device_wake_state != val)
3118*4882a593Smuzhiyun {
3119*4882a593Smuzhiyun DHD_INFO(("Set Device_Wake to %d\n", val));
3120*4882a593Smuzhiyun
3121*4882a593Smuzhiyun if (bus->oob_enabled && !bus->oob_presuspend)
3122*4882a593Smuzhiyun {
3123*4882a593Smuzhiyun if (val)
3124*4882a593Smuzhiyun {
3125*4882a593Smuzhiyun gpio_port = gpio_port | (1 << DEVICE_WAKE);
3126*4882a593Smuzhiyun gpio_write_port_non_block(gpio_handle_val, gpio_port);
3127*4882a593Smuzhiyun } else {
3128*4882a593Smuzhiyun gpio_port = gpio_port & (0xff ^ (1 << DEVICE_WAKE));
3129*4882a593Smuzhiyun gpio_write_port_non_block(gpio_handle_val, gpio_port);
3130*4882a593Smuzhiyun }
3131*4882a593Smuzhiyun }
3132*4882a593Smuzhiyun
3133*4882a593Smuzhiyun bus->device_wake_state = val;
3134*4882a593Smuzhiyun }
3135*4882a593Smuzhiyun return BCME_OK;
3136*4882a593Smuzhiyun }
3137*4882a593Smuzhiyun
3138*4882a593Smuzhiyun INLINE void
dhd_os_ib_set_device_wake(struct dhd_bus * bus,bool val)3139*4882a593Smuzhiyun dhd_os_ib_set_device_wake(struct dhd_bus *bus, bool val)
3140*4882a593Smuzhiyun {
3141*4882a593Smuzhiyun /* TODO: Currently Inband implementation of Device_Wake is not supported,
3142*4882a593Smuzhiyun * so this function is left empty later this can be used to support the same.
3143*4882a593Smuzhiyun */
3144*4882a593Smuzhiyun }
3145*4882a593Smuzhiyun #endif /* PCIE_OOB */
3146*4882a593Smuzhiyun
3147*4882a593Smuzhiyun #ifdef DHD_PCIE_RUNTIMEPM
dhd_runtimepm_state(dhd_pub_t * dhd)3148*4882a593Smuzhiyun bool dhd_runtimepm_state(dhd_pub_t *dhd)
3149*4882a593Smuzhiyun {
3150*4882a593Smuzhiyun dhd_bus_t *bus;
3151*4882a593Smuzhiyun unsigned long flags;
3152*4882a593Smuzhiyun bus = dhd->bus;
3153*4882a593Smuzhiyun
3154*4882a593Smuzhiyun DHD_GENERAL_LOCK(dhd, flags);
3155*4882a593Smuzhiyun bus->idlecount++;
3156*4882a593Smuzhiyun
3157*4882a593Smuzhiyun DHD_TRACE(("%s : Enter \n", __FUNCTION__));
3158*4882a593Smuzhiyun
3159*4882a593Smuzhiyun if (dhd_query_bus_erros(dhd)) {
3160*4882a593Smuzhiyun /* Becasue bus_error/dongle_trap ... etc,
3161*4882a593Smuzhiyun * driver don't allow enter suspend, return FALSE
3162*4882a593Smuzhiyun */
3163*4882a593Smuzhiyun DHD_GENERAL_UNLOCK(dhd, flags);
3164*4882a593Smuzhiyun return FALSE;
3165*4882a593Smuzhiyun }
3166*4882a593Smuzhiyun
3167*4882a593Smuzhiyun if ((bus->idletime > 0) && (bus->idlecount >= bus->idletime)) {
3168*4882a593Smuzhiyun bus->idlecount = 0;
3169*4882a593Smuzhiyun if (DHD_BUS_BUSY_CHECK_IDLE(dhd) && !DHD_BUS_CHECK_DOWN_OR_DOWN_IN_PROGRESS(dhd) &&
3170*4882a593Smuzhiyun !DHD_CHECK_CFG_IN_PROGRESS(dhd) && !dhd_os_check_wakelock_all(bus->dhd)) {
3171*4882a593Smuzhiyun DHD_RPM(("%s: DHD Idle state!! - idletime :%d, wdtick :%d \n",
3172*4882a593Smuzhiyun __FUNCTION__, bus->idletime, dhd_runtimepm_ms));
3173*4882a593Smuzhiyun bus->bus_wake = 0;
3174*4882a593Smuzhiyun DHD_BUS_BUSY_SET_RPM_SUSPEND_IN_PROGRESS(dhd);
3175*4882a593Smuzhiyun bus->runtime_resume_done = FALSE;
3176*4882a593Smuzhiyun /* stop all interface network queue. */
3177*4882a593Smuzhiyun dhd_bus_stop_queue(bus);
3178*4882a593Smuzhiyun DHD_GENERAL_UNLOCK(dhd, flags);
3179*4882a593Smuzhiyun /* RPM suspend is failed, return FALSE then re-trying */
3180*4882a593Smuzhiyun if (dhdpcie_set_suspend_resume(bus, TRUE)) {
3181*4882a593Smuzhiyun DHD_ERROR(("%s: exit with wakelock \n", __FUNCTION__));
3182*4882a593Smuzhiyun DHD_GENERAL_LOCK(dhd, flags);
3183*4882a593Smuzhiyun DHD_BUS_BUSY_CLEAR_RPM_SUSPEND_IN_PROGRESS(dhd);
3184*4882a593Smuzhiyun dhd_os_busbusy_wake(bus->dhd);
3185*4882a593Smuzhiyun bus->runtime_resume_done = TRUE;
3186*4882a593Smuzhiyun /* It can make stuck NET TX Queue without below */
3187*4882a593Smuzhiyun dhd_bus_start_queue(bus);
3188*4882a593Smuzhiyun DHD_GENERAL_UNLOCK(dhd, flags);
3189*4882a593Smuzhiyun if (bus->dhd->rx_pending_due_to_rpm) {
3190*4882a593Smuzhiyun /* Reschedule tasklet to process Rx frames */
3191*4882a593Smuzhiyun DHD_ERROR(("%s: Schedule DPC to process pending"
3192*4882a593Smuzhiyun " Rx packets\n", __FUNCTION__));
3193*4882a593Smuzhiyun /* irq will be enabled at the end of dpc */
3194*4882a593Smuzhiyun dhd_schedule_delayed_dpc_on_dpc_cpu(bus->dhd, 0);
3195*4882a593Smuzhiyun } else {
3196*4882a593Smuzhiyun /* enabling host irq deferred from system suspend */
3197*4882a593Smuzhiyun if (dhdpcie_irq_disabled(bus)) {
3198*4882a593Smuzhiyun dhdpcie_enable_irq(bus);
3199*4882a593Smuzhiyun /* increasing intrrupt count when it enabled */
3200*4882a593Smuzhiyun bus->resume_intr_enable_count++;
3201*4882a593Smuzhiyun }
3202*4882a593Smuzhiyun }
3203*4882a593Smuzhiyun smp_wmb();
3204*4882a593Smuzhiyun wake_up(&bus->rpm_queue);
3205*4882a593Smuzhiyun return FALSE;
3206*4882a593Smuzhiyun }
3207*4882a593Smuzhiyun
3208*4882a593Smuzhiyun DHD_GENERAL_LOCK(dhd, flags);
3209*4882a593Smuzhiyun DHD_BUS_BUSY_CLEAR_RPM_SUSPEND_IN_PROGRESS(dhd);
3210*4882a593Smuzhiyun DHD_BUS_BUSY_SET_RPM_SUSPEND_DONE(dhd);
3211*4882a593Smuzhiyun /* For making sure NET TX Queue active */
3212*4882a593Smuzhiyun dhd_bus_start_queue(bus);
3213*4882a593Smuzhiyun DHD_GENERAL_UNLOCK(dhd, flags);
3214*4882a593Smuzhiyun
3215*4882a593Smuzhiyun wait_event(bus->rpm_queue, bus->bus_wake);
3216*4882a593Smuzhiyun
3217*4882a593Smuzhiyun DHD_GENERAL_LOCK(dhd, flags);
3218*4882a593Smuzhiyun DHD_BUS_BUSY_CLEAR_RPM_SUSPEND_DONE(dhd);
3219*4882a593Smuzhiyun DHD_BUS_BUSY_SET_RPM_RESUME_IN_PROGRESS(dhd);
3220*4882a593Smuzhiyun DHD_GENERAL_UNLOCK(dhd, flags);
3221*4882a593Smuzhiyun
3222*4882a593Smuzhiyun dhdpcie_set_suspend_resume(bus, FALSE);
3223*4882a593Smuzhiyun
3224*4882a593Smuzhiyun DHD_GENERAL_LOCK(dhd, flags);
3225*4882a593Smuzhiyun DHD_BUS_BUSY_CLEAR_RPM_RESUME_IN_PROGRESS(dhd);
3226*4882a593Smuzhiyun dhd_os_busbusy_wake(bus->dhd);
3227*4882a593Smuzhiyun /* Inform the wake up context that Resume is over */
3228*4882a593Smuzhiyun bus->runtime_resume_done = TRUE;
3229*4882a593Smuzhiyun /* For making sure NET TX Queue active */
3230*4882a593Smuzhiyun dhd_bus_start_queue(bus);
3231*4882a593Smuzhiyun DHD_GENERAL_UNLOCK(dhd, flags);
3232*4882a593Smuzhiyun
3233*4882a593Smuzhiyun if (bus->dhd->rx_pending_due_to_rpm) {
3234*4882a593Smuzhiyun /* Reschedule tasklet to process Rx frames */
3235*4882a593Smuzhiyun DHD_ERROR(("%s: Schedule DPC to process pending Rx packets\n",
3236*4882a593Smuzhiyun __FUNCTION__));
3237*4882a593Smuzhiyun bus->rpm_sched_dpc_time = OSL_LOCALTIME_NS();
3238*4882a593Smuzhiyun dhd_sched_dpc(bus->dhd);
3239*4882a593Smuzhiyun }
3240*4882a593Smuzhiyun
3241*4882a593Smuzhiyun /* enabling host irq deferred from system suspend */
3242*4882a593Smuzhiyun if (dhdpcie_irq_disabled(bus)) {
3243*4882a593Smuzhiyun dhdpcie_enable_irq(bus);
3244*4882a593Smuzhiyun /* increasing intrrupt count when it enabled */
3245*4882a593Smuzhiyun bus->resume_intr_enable_count++;
3246*4882a593Smuzhiyun }
3247*4882a593Smuzhiyun
3248*4882a593Smuzhiyun smp_wmb();
3249*4882a593Smuzhiyun wake_up(&bus->rpm_queue);
3250*4882a593Smuzhiyun DHD_RPM(("%s : runtime resume ended \n", __FUNCTION__));
3251*4882a593Smuzhiyun return TRUE;
3252*4882a593Smuzhiyun } else {
3253*4882a593Smuzhiyun DHD_GENERAL_UNLOCK(dhd, flags);
3254*4882a593Smuzhiyun /* Since one of the contexts are busy (TX, IOVAR or RX)
3255*4882a593Smuzhiyun * we should not suspend
3256*4882a593Smuzhiyun */
3257*4882a593Smuzhiyun DHD_ERROR(("%s : bus is active with dhd_bus_busy_state = 0x%x\n",
3258*4882a593Smuzhiyun __FUNCTION__, dhd->dhd_bus_busy_state));
3259*4882a593Smuzhiyun return FALSE;
3260*4882a593Smuzhiyun }
3261*4882a593Smuzhiyun }
3262*4882a593Smuzhiyun
3263*4882a593Smuzhiyun DHD_GENERAL_UNLOCK(dhd, flags);
3264*4882a593Smuzhiyun return FALSE;
3265*4882a593Smuzhiyun } /* dhd_runtimepm_state */
3266*4882a593Smuzhiyun
3267*4882a593Smuzhiyun /*
3268*4882a593Smuzhiyun * dhd_runtime_bus_wake
3269*4882a593Smuzhiyun * TRUE - related with runtime pm context
3270*4882a593Smuzhiyun * FALSE - It isn't invloved in runtime pm context
3271*4882a593Smuzhiyun */
dhd_runtime_bus_wake(dhd_bus_t * bus,bool wait,void * func_addr)3272*4882a593Smuzhiyun bool dhd_runtime_bus_wake(dhd_bus_t *bus, bool wait, void *func_addr)
3273*4882a593Smuzhiyun {
3274*4882a593Smuzhiyun unsigned long flags;
3275*4882a593Smuzhiyun bus->idlecount = 0;
3276*4882a593Smuzhiyun DHD_TRACE(("%s : enter\n", __FUNCTION__));
3277*4882a593Smuzhiyun if (bus->dhd->up == FALSE) {
3278*4882a593Smuzhiyun DHD_INFO(("%s : dhd is not up\n", __FUNCTION__));
3279*4882a593Smuzhiyun return FALSE;
3280*4882a593Smuzhiyun }
3281*4882a593Smuzhiyun
3282*4882a593Smuzhiyun DHD_GENERAL_LOCK(bus->dhd, flags);
3283*4882a593Smuzhiyun if (DHD_BUS_BUSY_CHECK_RPM_ALL(bus->dhd)) {
3284*4882a593Smuzhiyun /* Wake up RPM state thread if it is suspend in progress or suspended */
3285*4882a593Smuzhiyun if (DHD_BUS_BUSY_CHECK_RPM_SUSPEND_IN_PROGRESS(bus->dhd) ||
3286*4882a593Smuzhiyun DHD_BUS_BUSY_CHECK_RPM_SUSPEND_DONE(bus->dhd)) {
3287*4882a593Smuzhiyun bus->bus_wake = 1;
3288*4882a593Smuzhiyun
3289*4882a593Smuzhiyun DHD_GENERAL_UNLOCK(bus->dhd, flags);
3290*4882a593Smuzhiyun
3291*4882a593Smuzhiyun if (dhd_msg_level & DHD_RPM_VAL)
3292*4882a593Smuzhiyun DHD_ERROR_RLMT(("%s: Runtime Resume is called in %pf\n", __FUNCTION__, func_addr));
3293*4882a593Smuzhiyun smp_wmb();
3294*4882a593Smuzhiyun wake_up(&bus->rpm_queue);
3295*4882a593Smuzhiyun /* No need to wake up the RPM state thread */
3296*4882a593Smuzhiyun } else if (DHD_BUS_BUSY_CHECK_RPM_RESUME_IN_PROGRESS(bus->dhd)) {
3297*4882a593Smuzhiyun DHD_GENERAL_UNLOCK(bus->dhd, flags);
3298*4882a593Smuzhiyun }
3299*4882a593Smuzhiyun
3300*4882a593Smuzhiyun /* If wait is TRUE, function with wait = TRUE will be wait in here */
3301*4882a593Smuzhiyun if (wait) {
3302*4882a593Smuzhiyun if (!wait_event_timeout(bus->rpm_queue, bus->runtime_resume_done,
3303*4882a593Smuzhiyun msecs_to_jiffies(RPM_WAKE_UP_TIMEOUT))) {
3304*4882a593Smuzhiyun DHD_ERROR(("%s: RPM_WAKE_UP_TIMEOUT error\n", __FUNCTION__));
3305*4882a593Smuzhiyun return FALSE;
3306*4882a593Smuzhiyun }
3307*4882a593Smuzhiyun } else {
3308*4882a593Smuzhiyun DHD_INFO(("%s: bus wakeup but no wait until resume done\n", __FUNCTION__));
3309*4882a593Smuzhiyun }
3310*4882a593Smuzhiyun /* If it is called from RPM context, it returns TRUE */
3311*4882a593Smuzhiyun return TRUE;
3312*4882a593Smuzhiyun }
3313*4882a593Smuzhiyun
3314*4882a593Smuzhiyun DHD_GENERAL_UNLOCK(bus->dhd, flags);
3315*4882a593Smuzhiyun
3316*4882a593Smuzhiyun return FALSE;
3317*4882a593Smuzhiyun }
3318*4882a593Smuzhiyun
dhdpcie_runtime_bus_wake(dhd_pub_t * dhdp,bool wait,void * func_addr)3319*4882a593Smuzhiyun bool dhdpcie_runtime_bus_wake(dhd_pub_t *dhdp, bool wait, void* func_addr)
3320*4882a593Smuzhiyun {
3321*4882a593Smuzhiyun dhd_bus_t *bus = dhdp->bus;
3322*4882a593Smuzhiyun return dhd_runtime_bus_wake(bus, wait, func_addr);
3323*4882a593Smuzhiyun }
3324*4882a593Smuzhiyun
dhdpcie_block_runtime_pm(dhd_pub_t * dhdp)3325*4882a593Smuzhiyun void dhdpcie_block_runtime_pm(dhd_pub_t *dhdp)
3326*4882a593Smuzhiyun {
3327*4882a593Smuzhiyun dhd_bus_t *bus = dhdp->bus;
3328*4882a593Smuzhiyun bus->idletime = 0;
3329*4882a593Smuzhiyun }
3330*4882a593Smuzhiyun
dhdpcie_is_resume_done(dhd_pub_t * dhdp)3331*4882a593Smuzhiyun bool dhdpcie_is_resume_done(dhd_pub_t *dhdp)
3332*4882a593Smuzhiyun {
3333*4882a593Smuzhiyun dhd_bus_t *bus = dhdp->bus;
3334*4882a593Smuzhiyun return bus->runtime_resume_done;
3335*4882a593Smuzhiyun }
3336*4882a593Smuzhiyun #endif /* DHD_PCIE_RUNTIMEPM */
3337*4882a593Smuzhiyun
dhd_bus_to_dev(dhd_bus_t * bus)3338*4882a593Smuzhiyun struct device * dhd_bus_to_dev(dhd_bus_t *bus)
3339*4882a593Smuzhiyun {
3340*4882a593Smuzhiyun struct pci_dev *pdev;
3341*4882a593Smuzhiyun pdev = bus->dev;
3342*4882a593Smuzhiyun
3343*4882a593Smuzhiyun if (pdev)
3344*4882a593Smuzhiyun return &pdev->dev;
3345*4882a593Smuzhiyun else
3346*4882a593Smuzhiyun return NULL;
3347*4882a593Smuzhiyun }
3348*4882a593Smuzhiyun
3349*4882a593Smuzhiyun #ifdef DHD_FW_COREDUMP
3350*4882a593Smuzhiyun int
dhd_dongle_mem_dump(void)3351*4882a593Smuzhiyun dhd_dongle_mem_dump(void)
3352*4882a593Smuzhiyun {
3353*4882a593Smuzhiyun if (!g_dhd_bus) {
3354*4882a593Smuzhiyun DHD_ERROR(("%s: Bus is NULL\n", __FUNCTION__));
3355*4882a593Smuzhiyun return -ENODEV;
3356*4882a593Smuzhiyun }
3357*4882a593Smuzhiyun
3358*4882a593Smuzhiyun dhd_bus_dump_console_buffer(g_dhd_bus);
3359*4882a593Smuzhiyun dhd_prot_debug_info_print(g_dhd_bus->dhd);
3360*4882a593Smuzhiyun
3361*4882a593Smuzhiyun g_dhd_bus->dhd->memdump_enabled = DUMP_MEMFILE_BUGON;
3362*4882a593Smuzhiyun g_dhd_bus->dhd->memdump_type = DUMP_TYPE_AP_ABNORMAL_ACCESS;
3363*4882a593Smuzhiyun
3364*4882a593Smuzhiyun #ifdef DHD_PCIE_RUNTIMEPM
3365*4882a593Smuzhiyun dhdpcie_runtime_bus_wake(g_dhd_bus->dhd, TRUE, __builtin_return_address(0));
3366*4882a593Smuzhiyun #endif /* DHD_PCIE_RUNTIMEPM */
3367*4882a593Smuzhiyun
3368*4882a593Smuzhiyun dhd_bus_mem_dump(g_dhd_bus->dhd);
3369*4882a593Smuzhiyun return 0;
3370*4882a593Smuzhiyun }
3371*4882a593Smuzhiyun #ifndef BCMDHD_MDRIVER
3372*4882a593Smuzhiyun EXPORT_SYMBOL(dhd_dongle_mem_dump);
3373*4882a593Smuzhiyun #endif
3374*4882a593Smuzhiyun #endif /* DHD_FW_COREDUMP */
3375*4882a593Smuzhiyun
3376*4882a593Smuzhiyun #ifdef CONFIG_ARCH_MSM
3377*4882a593Smuzhiyun void
dhd_bus_inform_ep_loaded_to_rc(dhd_pub_t * dhdp,bool up)3378*4882a593Smuzhiyun dhd_bus_inform_ep_loaded_to_rc(dhd_pub_t *dhdp, bool up)
3379*4882a593Smuzhiyun {
3380*4882a593Smuzhiyun sec_pcie_set_ep_driver_loaded(dhdp->bus->rc_dev, up);
3381*4882a593Smuzhiyun }
3382*4882a593Smuzhiyun #endif /* CONFIG_ARCH_MSM */
3383*4882a593Smuzhiyun
3384*4882a593Smuzhiyun bool
dhd_bus_check_driver_up(void)3385*4882a593Smuzhiyun dhd_bus_check_driver_up(void)
3386*4882a593Smuzhiyun {
3387*4882a593Smuzhiyun dhd_bus_t *bus;
3388*4882a593Smuzhiyun dhd_pub_t *dhdp;
3389*4882a593Smuzhiyun bool isup = FALSE;
3390*4882a593Smuzhiyun
3391*4882a593Smuzhiyun bus = (dhd_bus_t *)g_dhd_bus;
3392*4882a593Smuzhiyun if (!bus) {
3393*4882a593Smuzhiyun DHD_ERROR(("%s: bus is NULL\n", __FUNCTION__));
3394*4882a593Smuzhiyun return isup;
3395*4882a593Smuzhiyun }
3396*4882a593Smuzhiyun
3397*4882a593Smuzhiyun dhdp = bus->dhd;
3398*4882a593Smuzhiyun if (dhdp) {
3399*4882a593Smuzhiyun isup = dhdp->up;
3400*4882a593Smuzhiyun }
3401*4882a593Smuzhiyun
3402*4882a593Smuzhiyun return isup;
3403*4882a593Smuzhiyun }
3404*4882a593Smuzhiyun #ifndef BCMDHD_MDRIVER
3405*4882a593Smuzhiyun EXPORT_SYMBOL(dhd_bus_check_driver_up);
3406*4882a593Smuzhiyun #endif
3407