1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * 'Standard' SDIO HOST CONTROLLER driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2020, Broadcom.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Unless you and Broadcom execute a separate written software license
7*4882a593Smuzhiyun * agreement governing use of this software, this software is licensed to you
8*4882a593Smuzhiyun * under the terms of the GNU General Public License version 2 (the "GPL"),
9*4882a593Smuzhiyun * available at http://www.broadcom.com/licenses/GPLv2.php, with the
10*4882a593Smuzhiyun * following added to such license:
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * As a special exception, the copyright holders of this software give you
13*4882a593Smuzhiyun * permission to link this software with independent modules, and to copy and
14*4882a593Smuzhiyun * distribute the resulting executable under terms of your choice, provided that
15*4882a593Smuzhiyun * you also meet, for each linked independent module, the terms and conditions of
16*4882a593Smuzhiyun * the license of that module. An independent module is a module which is not
17*4882a593Smuzhiyun * derived from this software. The special exception does not apply to any
18*4882a593Smuzhiyun * modifications of the software.
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * <<Broadcom-WL-IPTag/Open:>>
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * $Id$
24*4882a593Smuzhiyun */
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <typedefs.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include <bcmdevs.h>
29*4882a593Smuzhiyun #include <bcmendian.h>
30*4882a593Smuzhiyun #include <bcmutils.h>
31*4882a593Smuzhiyun #include <osl.h>
32*4882a593Smuzhiyun #include <siutils.h>
33*4882a593Smuzhiyun #include <sdio.h> /* SDIO Device and Protocol Specs */
34*4882a593Smuzhiyun #include <sdioh.h> /* Standard SDIO Host Controller Specification */
35*4882a593Smuzhiyun #include <bcmsdbus.h> /* bcmsdh to/from specific controller APIs */
36*4882a593Smuzhiyun #include <sdiovar.h> /* ioctl/iovars */
37*4882a593Smuzhiyun #include <pcicfg.h>
38*4882a593Smuzhiyun #include <bcmsdstd.h>
39*4882a593Smuzhiyun /* XXX Quick NDIS hack */
40*4882a593Smuzhiyun #ifdef NDIS
41*4882a593Smuzhiyun #define inline __inline
42*4882a593Smuzhiyun #define PCI_CFG_VID 0
43*4882a593Smuzhiyun #define PCI_CFG_BAR0 0x10
44*4882a593Smuzhiyun #endif
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define SD_PAGE_BITS 12
47*4882a593Smuzhiyun #define SD_PAGE (1 << SD_PAGE_BITS)
48*4882a593Smuzhiyun #define SDSTD_MAX_TUNING_PHASE 5
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun * Upper GPIO 16 - 31 are available on J22
52*4882a593Smuzhiyun * J22.pin3 == gpio16, J22.pin5 == gpio17, etc.
53*4882a593Smuzhiyun * Lower GPIO 0 - 15 are available on J15 (WL_GPIO)
54*4882a593Smuzhiyun */
55*4882a593Smuzhiyun #define SDH_GPIO16 16
56*4882a593Smuzhiyun #define SDH_GPIO_ENABLE 0xffff
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #include <bcmsdstd.h>
59*4882a593Smuzhiyun #include <sbsdio.h> /* SDIOH (host controller) core hardware definitions */
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* Globals */
62*4882a593Smuzhiyun uint sd_msglevel = SDH_ERROR_VAL;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun uint sd_hiok = TRUE; /* Use hi-speed mode if available? */
65*4882a593Smuzhiyun uint sd_sdmode = SDIOH_MODE_SD4; /* Use SD4 mode by default */
66*4882a593Smuzhiyun uint sd_f2_blocksize = 64; /* Default blocksize */
67*4882a593Smuzhiyun uint sd_f1_blocksize = BLOCK_SIZE_4318; /* Default blocksize */
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define sd3_trace(x)
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* sd3ClkMode: 0-SDR12 [25MHz]
72*4882a593Smuzhiyun * 1-SDR25 [50MHz]+SHS=1
73*4882a593Smuzhiyun * 2-SDR50 [100MHz]+SSDR50=1
74*4882a593Smuzhiyun * 3-SDR104 [208MHz]+SSDR104=1
75*4882a593Smuzhiyun * 4-DDR50 [50MHz]+SDDR50=1
76*4882a593Smuzhiyun */
77*4882a593Smuzhiyun #define SD3CLKMODE_0_SDR12 (0)
78*4882a593Smuzhiyun #define SD3CLKMODE_1_SDR25 (1)
79*4882a593Smuzhiyun #define SD3CLKMODE_2_SDR50 (2)
80*4882a593Smuzhiyun #define SD3CLKMODE_3_SDR104 (3)
81*4882a593Smuzhiyun #define SD3CLKMODE_4_DDR50 (4)
82*4882a593Smuzhiyun #define SD3CLKMODE_DISABLED (-1)
83*4882a593Smuzhiyun #define SD3CLKMODE_AUTO (99)
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* values for global_UHSI_Supp : Means host and card caps match. */
86*4882a593Smuzhiyun #define HOST_SDR_UNSUPP (0)
87*4882a593Smuzhiyun #define HOST_SDR_12_25 (1)
88*4882a593Smuzhiyun #define HOST_SDR_50_104_DDR (2)
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* depends-on/affects sd3_autoselect_uhsi_max.
91*4882a593Smuzhiyun * see sd3_autoselect_uhsi_max
92*4882a593Smuzhiyun */
93*4882a593Smuzhiyun int sd_uhsimode = SD3CLKMODE_DISABLED;
94*4882a593Smuzhiyun uint sd_tuning_period = CAP3_RETUNING_TC_OTHER;
95*4882a593Smuzhiyun uint sd_delay_value = 500000;
96*4882a593Smuzhiyun /* Enables host to dongle glomming. Also increases the
97*4882a593Smuzhiyun * dma buffer size. This will increase the rx throughput
98*4882a593Smuzhiyun * as there will be lesser CMD53 transactions
99*4882a593Smuzhiyun */
100*4882a593Smuzhiyun #ifdef BCMSDIOH_TXGLOM
101*4882a593Smuzhiyun uint sd_txglom;
102*4882a593Smuzhiyun #ifdef LINUX
103*4882a593Smuzhiyun module_param(sd_txglom, uint, 0);
104*4882a593Smuzhiyun #endif
105*4882a593Smuzhiyun #endif /* BCMSDIOH_TXGLOM */
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun char dhd_sdiod_uhsi_ds_override[2] = {' '};
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun #define MAX_DTS_INDEX (3)
110*4882a593Smuzhiyun #define DRVSTRN_MAX_CHAR ('D')
111*4882a593Smuzhiyun #define DRVSTRN_IGNORE_CHAR (' ')
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun char DTS_vals[MAX_DTS_INDEX + 1] = {
114*4882a593Smuzhiyun 0x1, /* Driver Strength Type-A */
115*4882a593Smuzhiyun 0x0, /* Driver Strength Type-B */
116*4882a593Smuzhiyun 0x2, /* Driver Strength Type-C */
117*4882a593Smuzhiyun 0x3, /* Driver Strength Type-D */
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* depends-on/affects sd_uhsimode.
121*4882a593Smuzhiyun select MAX speed automatically based on caps of host and card.
122*4882a593Smuzhiyun If this is 1, sd_uhsimode will be ignored. If the sd_uhsimode is set
123*4882a593Smuzhiyun by the user specifically, this var becomes 0. default value: 0. [XXX:TBD: for future]
124*4882a593Smuzhiyun */
125*4882a593Smuzhiyun uint32 sd3_autoselect_uhsi_max = 0;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun #define MAX_TUNING_ITERS (40)
128*4882a593Smuzhiyun /* (150+10)millisecs total time; so dividing it for per-loop */
129*4882a593Smuzhiyun #define PER_TRY_TUNING_DELAY_MS (160/MAX_TUNING_ITERS)
130*4882a593Smuzhiyun #define CLKTUNING_MAX_BRR_RETRIES (1000) /* 1 ms: 1000 retries with 1 us delay per loop */
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* table analogous to preset value register.
133*4882a593Smuzhiyun * This is bcos current HC doesn't have preset value reg support.
134*4882a593Smuzhiyun * All has DrvStr as 'B' [val:0] and CLKGEN as 0.
135*4882a593Smuzhiyun */
136*4882a593Smuzhiyun static unsigned short presetval_sw_table[] = {
137*4882a593Smuzhiyun 0x0520, /* initialization: DrvStr:'B' [0]; CLKGen:0;
138*4882a593Smuzhiyun * SDCLKFreqSel: 520 [division: 320*2 = 640: ~400 KHz]
139*4882a593Smuzhiyun */
140*4882a593Smuzhiyun 0x0008, /* default speed:DrvStr:'B' [0]; CLKGen:0;
141*4882a593Smuzhiyun * SDCLKFreqSel: 8 [division: 6*2 = 12: ~25 MHz]
142*4882a593Smuzhiyun */
143*4882a593Smuzhiyun 0x0004, /* High speed: DrvStr:'B' [0]; CLKGen:0;
144*4882a593Smuzhiyun * SDCLKFreqSel: 4 [division: 3*2 = 6: ~50 MHz]
145*4882a593Smuzhiyun */
146*4882a593Smuzhiyun 0x0008, /* SDR12: DrvStr:'B' [0]; CLKGen:0;
147*4882a593Smuzhiyun * SDCLKFreqSel: 8 [division: 6*2 = 12: ~25 MHz]
148*4882a593Smuzhiyun */
149*4882a593Smuzhiyun 0x0004, /* SDR25: DrvStr:'B' [0]; CLKGen:0;
150*4882a593Smuzhiyun * SDCLKFreqSel: 4 [division: 3*2 = 6: ~50 MHz]
151*4882a593Smuzhiyun */
152*4882a593Smuzhiyun 0x0001, /* SDR50: DrvStr:'B' [0]; CLKGen:0;
153*4882a593Smuzhiyun * SDCLKFreqSel: 2 [division: 1*2 = 2: ~100 MHz]
154*4882a593Smuzhiyun */
155*4882a593Smuzhiyun 0x0001, /* SDR104: DrvStr:'B' [0]; CLKGen:0;
156*4882a593Smuzhiyun SDCLKFreqSel: 1 [no division: ~255/~208 MHz]
157*4882a593Smuzhiyun */
158*4882a593Smuzhiyun 0x0002 /* DDR50: DrvStr:'B' [0]; CLKGen:0;
159*4882a593Smuzhiyun SDCLKFreqSel: 4 [division: 3*2 = 6: ~50 MHz]
160*4882a593Smuzhiyun */
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* This is to have software overrides to the hardware. Info follows:
164*4882a593Smuzhiyun For override [1]: Preset registers: not supported
165*4882a593Smuzhiyun Voltage switch: not supported
166*4882a593Smuzhiyun Clock Tuning: not supported
167*4882a593Smuzhiyun */
168*4882a593Smuzhiyun bool sd3_sw_override1 = FALSE;
169*4882a593Smuzhiyun bool sd3_sw_read_magic_bytes = FALSE;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun #define SD3_TUNING_REQD(sd, sd_uhsimode) ((sd_uhsimode != SD3CLKMODE_DISABLED) && \
172*4882a593Smuzhiyun (sd->version == HOST_CONTR_VER_3) && \
173*4882a593Smuzhiyun ((sd_uhsimode == SD3CLKMODE_3_SDR104) || \
174*4882a593Smuzhiyun ((sd_uhsimode == SD3CLKMODE_2_SDR50) && \
175*4882a593Smuzhiyun (GFIELD(sd->caps3, CAP3_TUNING_SDR50)))))
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /* find next power of 2 */
178*4882a593Smuzhiyun #define NEXT_POW2(n) {n--; n |= n>>1; n |= n>>2; n |= n>>4; n++;}
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun #ifdef BCMSDYIELD
181*4882a593Smuzhiyun bool sd_yieldcpu = TRUE; /* Allow CPU yielding for buffer requests */
182*4882a593Smuzhiyun uint sd_minyield = 0; /* Minimum xfer size to allow CPU yield */
183*4882a593Smuzhiyun bool sd_forcerb = FALSE; /* Force sync readback in intrs_on/off */
184*4882a593Smuzhiyun #endif
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* XXX: Issues with CMD14 enter/exit sleep
187*4882a593Smuzhiyun * XXX: Temp fix for special CMD14 handling
188*4882a593Smuzhiyun */
189*4882a593Smuzhiyun #define F1_SLEEPCSR_ADDR 0x1001F
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun uint sd_divisor = 2; /* Default 48MHz/2 = 24MHz
192*4882a593Smuzhiyun :might get changed in code for 208
193*4882a593Smuzhiyun */
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun uint sd_power = 1; /* Default to SD Slot powered ON */
196*4882a593Smuzhiyun uint sd_3_power_save = 1; /* Default to SDIO 3.0 power save */
197*4882a593Smuzhiyun uint sd_clock = 1; /* Default to SD Clock turned ON */
198*4882a593Smuzhiyun uint sd_pci_slot = 0xFFFFffff; /* Used to force selection of a particular PCI slot */
199*4882a593Smuzhiyun uint8 sd_dma_mode = DMA_MODE_AUTO; /* Default to AUTO & program based on capability */
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* XXX Base timeout counter value on 48MHz (2^20 @ 48MHz => 21845us)
202*4882a593Smuzhiyun * Could adjust by adding sd_divisor (to maintain bit count) but really
203*4882a593Smuzhiyun * need something more elaborate to do that right. Still allows xfer
204*4882a593Smuzhiyun * of about 1000 bytes at 400KHz, so constant is ok.
205*4882a593Smuzhiyun * Timeout control N produces 2^(13+N) counter.
206*4882a593Smuzhiyun */
207*4882a593Smuzhiyun uint sd_toctl = 7;
208*4882a593Smuzhiyun static bool trap_errs = FALSE;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun static const char *dma_mode_description[] = { "PIO", "SDMA", "ADMA1", "32b ADMA2", "64b ADMA2" };
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /* Prototypes */
213*4882a593Smuzhiyun static bool sdstd_start_clock(sdioh_info_t *sd, uint16 divisor);
214*4882a593Smuzhiyun static uint16 sdstd_start_power(sdioh_info_t *sd, int volts_req);
215*4882a593Smuzhiyun static bool sdstd_bus_width(sdioh_info_t *sd, int width);
216*4882a593Smuzhiyun static int sdstd_set_highspeed_mode(sdioh_info_t *sd, bool HSMode);
217*4882a593Smuzhiyun static int sdstd_set_dma_mode(sdioh_info_t *sd, int8 dma_mode);
218*4882a593Smuzhiyun static int sdstd_card_enablefuncs(sdioh_info_t *sd);
219*4882a593Smuzhiyun static void sdstd_cmd_getrsp(sdioh_info_t *sd, uint32 *rsp_buffer, int count);
220*4882a593Smuzhiyun static int sdstd_cmd_issue(sdioh_info_t *sd, bool use_dma, uint32 cmd, uint32 arg);
221*4882a593Smuzhiyun static int sdstd_card_regread(sdioh_info_t *sd, int func, uint32 regaddr,
222*4882a593Smuzhiyun int regsize, uint32 *data);
223*4882a593Smuzhiyun static int sdstd_card_regwrite(sdioh_info_t *sd, int func, uint32 regaddr,
224*4882a593Smuzhiyun int regsize, uint32 data);
225*4882a593Smuzhiyun static int sdstd_driver_init(sdioh_info_t *sd);
226*4882a593Smuzhiyun static bool sdstd_reset(sdioh_info_t *sd, bool host_reset, bool client_reset);
227*4882a593Smuzhiyun static int sdstd_card_buf(sdioh_info_t *sd, int rw, int func, bool fifo,
228*4882a593Smuzhiyun uint32 addr, int nbytes, uint32 *data);
229*4882a593Smuzhiyun static int sdstd_abort(sdioh_info_t *sd, uint func);
230*4882a593Smuzhiyun static int sdstd_check_errs(sdioh_info_t *sdioh_info, uint32 cmd, uint32 arg);
231*4882a593Smuzhiyun static int set_client_block_size(sdioh_info_t *sd, int func, int blocksize);
232*4882a593Smuzhiyun static void sd_map_dma(sdioh_info_t * sd);
233*4882a593Smuzhiyun static void sd_unmap_dma(sdioh_info_t * sd);
234*4882a593Smuzhiyun static void sd_clear_adma_dscr_buf(sdioh_info_t *sd);
235*4882a593Smuzhiyun static void sd_fill_dma_data_buf(sdioh_info_t *sd, uint8 data);
236*4882a593Smuzhiyun static void sd_create_adma_descriptor(sdioh_info_t *sd,
237*4882a593Smuzhiyun uint32 index, uint32 addr_phys,
238*4882a593Smuzhiyun uint16 length, uint16 flags);
239*4882a593Smuzhiyun static void sd_dump_adma_dscr(sdioh_info_t *sd);
240*4882a593Smuzhiyun static void sdstd_dumpregs(sdioh_info_t *sd);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun static int sdstd_3_set_highspeed_uhsi_mode(sdioh_info_t *sd, int sd3ClkMode);
243*4882a593Smuzhiyun static int sdstd_3_sigvoltswitch_proc(sdioh_info_t *sd);
244*4882a593Smuzhiyun static int sdstd_3_get_matching_uhsi_clkmode(sdioh_info_t *sd,
245*4882a593Smuzhiyun int sd3_requested_clkmode);
246*4882a593Smuzhiyun static bool sdstd_3_get_matching_drvstrn(sdioh_info_t *sd,
247*4882a593Smuzhiyun int sd3_requested_clkmode, uint32 *drvstrn, uint16 *presetval);
248*4882a593Smuzhiyun static int sdstd_3_clock_wrapper(sdioh_info_t *sd);
249*4882a593Smuzhiyun static int sdstd_clock_wrapper(sdioh_info_t *sd);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun #ifdef BCMINTERNAL
252*4882a593Smuzhiyun #ifdef NOTUSED
253*4882a593Smuzhiyun static int parse_caps(uint32 caps_reg, char *buf, int len);
254*4882a593Smuzhiyun static int parse_state(uint32 state_reg, char *buf, int len);
255*4882a593Smuzhiyun static void cis_fetch(sdioh_info_t *sd, int func, char *data, int len);
256*4882a593Smuzhiyun #endif /* NOTUSED */
257*4882a593Smuzhiyun #endif /* BCMINTERNAL */
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun #ifdef BCMDBG
260*4882a593Smuzhiyun static void print_regs(sdioh_info_t *sd);
261*4882a593Smuzhiyun #endif
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /*
264*4882a593Smuzhiyun * Private register access routines.
265*4882a593Smuzhiyun */
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* 16 bit PCI regs */
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /* XXX This is a hack to satisfy the -Wmissing-prototypes warning */
270*4882a593Smuzhiyun extern uint16 sdstd_rreg16(sdioh_info_t *sd, uint reg);
271*4882a593Smuzhiyun uint16
sdstd_rreg16(sdioh_info_t * sd,uint reg)272*4882a593Smuzhiyun sdstd_rreg16(sdioh_info_t *sd, uint reg)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun volatile uint16 data = *(volatile uint16 *)(sd->mem_space + reg);
276*4882a593Smuzhiyun sd_ctrl(("16: R Reg 0x%02x, Data 0x%x\n", reg, data));
277*4882a593Smuzhiyun return data;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /* XXX This is a hack to satisfy the -Wmissing-prototypes warning */
281*4882a593Smuzhiyun extern void sdstd_wreg16(sdioh_info_t *sd, uint reg, uint16 data);
282*4882a593Smuzhiyun void
sdstd_wreg16(sdioh_info_t * sd,uint reg,uint16 data)283*4882a593Smuzhiyun sdstd_wreg16(sdioh_info_t *sd, uint reg, uint16 data)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun *(volatile uint16 *)(sd->mem_space + reg) = (uint16) data;
286*4882a593Smuzhiyun sd_ctrl(("16: W Reg 0x%02x, Data 0x%x\n", reg, data));
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun static void
sdstd_or_reg16(sdioh_info_t * sd,uint reg,uint16 val)290*4882a593Smuzhiyun sdstd_or_reg16(sdioh_info_t *sd, uint reg, uint16 val)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun volatile uint16 data = *(volatile uint16 *)(sd->mem_space + reg);
293*4882a593Smuzhiyun sd_ctrl(("16: OR Reg 0x%02x, Val 0x%x\n", reg, val));
294*4882a593Smuzhiyun data |= val;
295*4882a593Smuzhiyun *(volatile uint16 *)(sd->mem_space + reg) = (uint16)data;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun static void
sdstd_mod_reg16(sdioh_info_t * sd,uint reg,int16 mask,uint16 val)299*4882a593Smuzhiyun sdstd_mod_reg16(sdioh_info_t *sd, uint reg, int16 mask, uint16 val)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun volatile uint16 data = *(volatile uint16 *)(sd->mem_space + reg);
303*4882a593Smuzhiyun sd_ctrl(("16: MOD Reg 0x%02x, Mask 0x%x, Val 0x%x\n", reg, mask, val));
304*4882a593Smuzhiyun data &= ~mask;
305*4882a593Smuzhiyun data |= (val & mask);
306*4882a593Smuzhiyun *(volatile uint16 *)(sd->mem_space + reg) = (uint16)data;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /* 32 bit PCI regs */
310*4882a593Smuzhiyun static uint32
sdstd_rreg(sdioh_info_t * sd,uint reg)311*4882a593Smuzhiyun sdstd_rreg(sdioh_info_t *sd, uint reg)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun volatile uint32 data = *(volatile uint32 *)(sd->mem_space + reg);
314*4882a593Smuzhiyun sd_ctrl(("32: R Reg 0x%02x, Data 0x%x\n", reg, data));
315*4882a593Smuzhiyun return data;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun static inline void
sdstd_wreg(sdioh_info_t * sd,uint reg,uint32 data)318*4882a593Smuzhiyun sdstd_wreg(sdioh_info_t *sd, uint reg, uint32 data)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun *(volatile uint32 *)(sd->mem_space + reg) = (uint32)data;
321*4882a593Smuzhiyun sd_ctrl(("32: W Reg 0x%02x, Data 0x%x\n", reg, data));
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun #ifdef BCMINTERNAL
325*4882a593Smuzhiyun #ifdef NOTUSED
326*4882a593Smuzhiyun static void
sdstd_or_reg(sdioh_info_t * sd,uint reg,uint32 val)327*4882a593Smuzhiyun sdstd_or_reg(sdioh_info_t *sd, uint reg, uint32 val)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun volatile uint32 data = *(volatile uint32 *)(sd->mem_space + reg);
330*4882a593Smuzhiyun data |= val;
331*4882a593Smuzhiyun *(volatile uint32 *)(sd->mem_space + reg) = (volatile uint32)data;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun static void
sdstd_mod_reg(sdioh_info_t * sd,uint reg,uint32 mask,uint32 val)334*4882a593Smuzhiyun sdstd_mod_reg(sdioh_info_t *sd, uint reg, uint32 mask, uint32 val)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun volatile uint32 data = *(volatile uint32 *)(sd->mem_space + reg);
337*4882a593Smuzhiyun data &= ~mask;
338*4882a593Smuzhiyun data |= (val & mask);
339*4882a593Smuzhiyun *(volatile uint32 *)(sd->mem_space + reg) = (volatile uint32)data;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun #endif /* NOTUSED */
342*4882a593Smuzhiyun #endif /* BCMINTERNAL */
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun /* 8 bit PCI regs */
345*4882a593Smuzhiyun static inline void
sdstd_wreg8(sdioh_info_t * sd,uint reg,uint8 data)346*4882a593Smuzhiyun sdstd_wreg8(sdioh_info_t *sd, uint reg, uint8 data)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun *(volatile uint8 *)(sd->mem_space + reg) = (uint8)data;
349*4882a593Smuzhiyun sd_ctrl(("08: W Reg 0x%02x, Data 0x%x\n", reg, data));
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun static uint8
sdstd_rreg8(sdioh_info_t * sd,uint reg)352*4882a593Smuzhiyun sdstd_rreg8(sdioh_info_t *sd, uint reg)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun volatile uint8 data = *(volatile uint8 *)(sd->mem_space + reg);
355*4882a593Smuzhiyun sd_ctrl(("08: R Reg 0x%02x, Data 0x%x\n", reg, data));
356*4882a593Smuzhiyun return data;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun /*
360*4882a593Smuzhiyun * Private work routines
361*4882a593Smuzhiyun */
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun sdioh_info_t *glob_sd;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun /*
366*4882a593Smuzhiyun * Public entry points & extern's
367*4882a593Smuzhiyun */
368*4882a593Smuzhiyun extern sdioh_info_t *
sdioh_attach(osl_t * osh,void * bar0,uint irq)369*4882a593Smuzhiyun sdioh_attach(osl_t *osh, void *bar0, uint irq)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun sdioh_info_t *sd;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun sd_trace(("%s\n", __FUNCTION__));
374*4882a593Smuzhiyun if ((sd = (sdioh_info_t *)MALLOC(osh, sizeof(sdioh_info_t))) == NULL) {
375*4882a593Smuzhiyun sd_err(("sdioh_attach: out of memory, malloced %d bytes\n", MALLOCED(osh)));
376*4882a593Smuzhiyun return NULL;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun bzero((char *)sd, sizeof(sdioh_info_t));
379*4882a593Smuzhiyun glob_sd = sd;
380*4882a593Smuzhiyun sd->osh = osh;
381*4882a593Smuzhiyun if (sdstd_osinit(sd) != 0) {
382*4882a593Smuzhiyun sd_err(("%s:sdstd_osinit() failed\n", __FUNCTION__));
383*4882a593Smuzhiyun MFREE(sd->osh, sd, sizeof(sdioh_info_t));
384*4882a593Smuzhiyun return NULL;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun sd->mem_space = (volatile char *)sdstd_reg_map(osh, (ulong)bar0, SDIOH_REG_WINSZ);
387*4882a593Smuzhiyun sd_init_dma(sd);
388*4882a593Smuzhiyun sd->irq = irq;
389*4882a593Smuzhiyun if (sd->mem_space == NULL) {
390*4882a593Smuzhiyun sd_err(("%s:ioremap() failed\n", __FUNCTION__));
391*4882a593Smuzhiyun sdstd_osfree(sd);
392*4882a593Smuzhiyun MFREE(sd->osh, sd, sizeof(sdioh_info_t));
393*4882a593Smuzhiyun return NULL;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun sd_info(("%s:sd->mem_space = %p\n", __FUNCTION__, sd->mem_space));
396*4882a593Smuzhiyun sd->intr_handler = NULL;
397*4882a593Smuzhiyun sd->intr_handler_arg = NULL;
398*4882a593Smuzhiyun sd->intr_handler_valid = FALSE;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun /* Set defaults */
401*4882a593Smuzhiyun sd->sd_blockmode = TRUE;
402*4882a593Smuzhiyun sd->use_client_ints = TRUE;
403*4882a593Smuzhiyun sd->sd_dma_mode = sd_dma_mode;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /* XXX Haven't figured out how to make bytemode work with dma */
406*4882a593Smuzhiyun if (!sd->sd_blockmode)
407*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_NONE;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun if (sdstd_driver_init(sd) != SUCCESS) {
410*4882a593Smuzhiyun /* If host CPU was reset without resetting SD bus or
411*4882a593Smuzhiyun SD device, the device will still have its RCA but
412*4882a593Smuzhiyun driver no longer knows what it is (since driver has been restarted).
413*4882a593Smuzhiyun go through once to clear the RCA and a gain reassign it.
414*4882a593Smuzhiyun */
415*4882a593Smuzhiyun sd_info(("driver_init failed - Reset RCA and try again\n"));
416*4882a593Smuzhiyun if (sdstd_driver_init(sd) != SUCCESS) {
417*4882a593Smuzhiyun sd_err(("%s:driver_init() failed()\n", __FUNCTION__));
418*4882a593Smuzhiyun if (sd->mem_space) {
419*4882a593Smuzhiyun sdstd_reg_unmap(osh, (ulong)sd->mem_space, SDIOH_REG_WINSZ);
420*4882a593Smuzhiyun sd->mem_space = NULL;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun sdstd_osfree(sd);
423*4882a593Smuzhiyun MFREE(sd->osh, sd, sizeof(sdioh_info_t));
424*4882a593Smuzhiyun return (NULL);
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun /* XXX Needed for NDIS as its OSL checks for correct dma address width
429*4882a593Smuzhiyun * This value is normally set by wlc_attach() which has yet to run
430*4882a593Smuzhiyun */
431*4882a593Smuzhiyun OSL_DMADDRWIDTH(osh, 32);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun /* Always map DMA buffers, so we can switch between DMA modes. */
434*4882a593Smuzhiyun sd_map_dma(sd);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun if (sdstd_register_irq(sd, irq) != SUCCESS) {
437*4882a593Smuzhiyun sd_err(("%s: sdstd_register_irq() failed for irq = %d\n", __FUNCTION__, irq));
438*4882a593Smuzhiyun sdstd_free_irq(sd->irq, sd);
439*4882a593Smuzhiyun if (sd->mem_space) {
440*4882a593Smuzhiyun sdstd_reg_unmap(osh, (ulong)sd->mem_space, SDIOH_REG_WINSZ);
441*4882a593Smuzhiyun sd->mem_space = NULL;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun sdstd_osfree(sd);
445*4882a593Smuzhiyun MFREE(sd->osh, sd, sizeof(sdioh_info_t));
446*4882a593Smuzhiyun return (NULL);
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun sd_trace(("%s: Done\n", __FUNCTION__));
450*4882a593Smuzhiyun return sd;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_detach(osl_t * osh,sdioh_info_t * sd)454*4882a593Smuzhiyun sdioh_detach(osl_t *osh, sdioh_info_t *sd)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun sd_trace(("%s\n", __FUNCTION__));
457*4882a593Smuzhiyun if (sd) {
458*4882a593Smuzhiyun sd_unmap_dma(sd);
459*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrSignalEnable, 0);
460*4882a593Smuzhiyun if (sd->sd3_tuning_reqd == TRUE) {
461*4882a593Smuzhiyun sdstd_3_osclean_tuning(sd);
462*4882a593Smuzhiyun sd->sd3_tuning_reqd = FALSE;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun sd->sd3_tuning_disable = FALSE;
465*4882a593Smuzhiyun sd_trace(("%s: freeing irq %d\n", __FUNCTION__, sd->irq));
466*4882a593Smuzhiyun sdstd_free_irq(sd->irq, sd);
467*4882a593Smuzhiyun if (sd->card_init_done)
468*4882a593Smuzhiyun sdstd_reset(sd, 1, 1);
469*4882a593Smuzhiyun if (sd->mem_space) {
470*4882a593Smuzhiyun sdstd_reg_unmap(osh, (ulong)sd->mem_space, SDIOH_REG_WINSZ);
471*4882a593Smuzhiyun sd->mem_space = NULL;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun sdstd_osfree(sd);
475*4882a593Smuzhiyun MFREE(sd->osh, sd, sizeof(sdioh_info_t));
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun return SDIOH_API_RC_SUCCESS;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun /* Configure callback to client when we receive client interrupt */
481*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_interrupt_register(sdioh_info_t * sd,sdioh_cb_fn_t fn,void * argh)482*4882a593Smuzhiyun sdioh_interrupt_register(sdioh_info_t *sd, sdioh_cb_fn_t fn, void *argh)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun sd_trace(("%s: Entering\n", __FUNCTION__));
485*4882a593Smuzhiyun sd->intr_handler = fn;
486*4882a593Smuzhiyun sd->intr_handler_arg = argh;
487*4882a593Smuzhiyun sd->intr_handler_valid = TRUE;
488*4882a593Smuzhiyun return SDIOH_API_RC_SUCCESS;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_interrupt_deregister(sdioh_info_t * sd)492*4882a593Smuzhiyun sdioh_interrupt_deregister(sdioh_info_t *sd)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun sd_trace(("%s: Entering\n", __FUNCTION__));
495*4882a593Smuzhiyun sd->intr_handler_valid = FALSE;
496*4882a593Smuzhiyun sd->intr_handler = NULL;
497*4882a593Smuzhiyun sd->intr_handler_arg = NULL;
498*4882a593Smuzhiyun return SDIOH_API_RC_SUCCESS;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_interrupt_query(sdioh_info_t * sd,bool * onoff)502*4882a593Smuzhiyun sdioh_interrupt_query(sdioh_info_t *sd, bool *onoff)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun sd_trace(("%s: Entering\n", __FUNCTION__));
505*4882a593Smuzhiyun *onoff = sd->client_intr_enabled;
506*4882a593Smuzhiyun return SDIOH_API_RC_SUCCESS;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun #if defined(DHD_DEBUG) || defined(BCMDBG)
510*4882a593Smuzhiyun extern bool
sdioh_interrupt_pending(sdioh_info_t * sd)511*4882a593Smuzhiyun sdioh_interrupt_pending(sdioh_info_t *sd)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun uint16 intrstatus;
514*4882a593Smuzhiyun intrstatus = sdstd_rreg16(sd, SD_IntrStatus);
515*4882a593Smuzhiyun return !!(intrstatus & CLIENT_INTR);
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun #endif
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun uint
sdioh_query_iofnum(sdioh_info_t * sd)520*4882a593Smuzhiyun sdioh_query_iofnum(sdioh_info_t *sd)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun return sd->num_funcs;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun /* IOVar table */
526*4882a593Smuzhiyun enum {
527*4882a593Smuzhiyun IOV_MSGLEVEL = 1,
528*4882a593Smuzhiyun IOV_BLOCKMODE,
529*4882a593Smuzhiyun IOV_BLOCKSIZE,
530*4882a593Smuzhiyun IOV_DMA,
531*4882a593Smuzhiyun IOV_USEINTS,
532*4882a593Smuzhiyun IOV_NUMINTS,
533*4882a593Smuzhiyun IOV_NUMLOCALINTS,
534*4882a593Smuzhiyun IOV_HOSTREG,
535*4882a593Smuzhiyun IOV_DEVREG,
536*4882a593Smuzhiyun IOV_DIVISOR,
537*4882a593Smuzhiyun IOV_SDMODE,
538*4882a593Smuzhiyun IOV_HISPEED,
539*4882a593Smuzhiyun IOV_HCIREGS,
540*4882a593Smuzhiyun IOV_POWER,
541*4882a593Smuzhiyun IOV_POWER_SAVE,
542*4882a593Smuzhiyun IOV_YIELDCPU,
543*4882a593Smuzhiyun IOV_MINYIELD,
544*4882a593Smuzhiyun IOV_FORCERB,
545*4882a593Smuzhiyun IOV_CLOCK,
546*4882a593Smuzhiyun IOV_UHSIMOD,
547*4882a593Smuzhiyun IOV_TUNEMOD,
548*4882a593Smuzhiyun IOV_TUNEDIS
549*4882a593Smuzhiyun };
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun const bcm_iovar_t sdioh_iovars[] = {
552*4882a593Smuzhiyun {"sd_msglevel", IOV_MSGLEVEL, 0, 0, IOVT_UINT32, 0 },
553*4882a593Smuzhiyun {"sd_blockmode", IOV_BLOCKMODE, 0, 0, IOVT_BOOL, 0 },
554*4882a593Smuzhiyun {"sd_blocksize", IOV_BLOCKSIZE, 0, 0, IOVT_UINT32, 0 }, /* ((fn << 16) | size) */
555*4882a593Smuzhiyun {"sd_dma", IOV_DMA, 0, 0, IOVT_UINT32, 0 },
556*4882a593Smuzhiyun #ifdef BCMSDYIELD
557*4882a593Smuzhiyun {"sd_yieldcpu", IOV_YIELDCPU, 0, 0, IOVT_BOOL, 0 },
558*4882a593Smuzhiyun {"sd_minyield", IOV_MINYIELD, 0, 0, IOVT_UINT32, 0 },
559*4882a593Smuzhiyun {"sd_forcerb", IOV_FORCERB, 0, 0, IOVT_BOOL, 0 },
560*4882a593Smuzhiyun #endif
561*4882a593Smuzhiyun {"sd_ints", IOV_USEINTS, 0, 0, IOVT_BOOL, 0 },
562*4882a593Smuzhiyun {"sd_numints", IOV_NUMINTS, 0, 0, IOVT_UINT32, 0 },
563*4882a593Smuzhiyun {"sd_numlocalints", IOV_NUMLOCALINTS, 0, 0, IOVT_UINT32, 0 },
564*4882a593Smuzhiyun {"sd_hostreg", IOV_HOSTREG, 0, 0, IOVT_BUFFER, sizeof(sdreg_t) },
565*4882a593Smuzhiyun {"sd_devreg", IOV_DEVREG, 0, 0, IOVT_BUFFER, sizeof(sdreg_t) },
566*4882a593Smuzhiyun {"sd_divisor", IOV_DIVISOR, 0, 0, IOVT_UINT32, 0 },
567*4882a593Smuzhiyun {"sd_power", IOV_POWER, 0, 0, IOVT_UINT32, 0 },
568*4882a593Smuzhiyun {"sd_power_save", IOV_POWER_SAVE, 0, 0, IOVT_UINT32, 0 },
569*4882a593Smuzhiyun {"sd_clock", IOV_CLOCK, 0, 0, IOVT_UINT32, 0 },
570*4882a593Smuzhiyun {"sd_mode", IOV_SDMODE, 0, 0, IOVT_UINT32, 100},
571*4882a593Smuzhiyun {"sd_highspeed", IOV_HISPEED, 0, 0, IOVT_UINT32, 0},
572*4882a593Smuzhiyun {"sd_uhsimode", IOV_UHSIMOD, 0, 0, IOVT_UINT32, 0},
573*4882a593Smuzhiyun #ifdef BCMDBG
574*4882a593Smuzhiyun {"sd_hciregs", IOV_HCIREGS, 0, 0, IOVT_BUFFER, 0 },
575*4882a593Smuzhiyun #endif
576*4882a593Smuzhiyun {"tuning_mode", IOV_TUNEMOD, 0, 0, IOVT_UINT32, 0},
577*4882a593Smuzhiyun {"sd3_tuning_disable", IOV_TUNEDIS, 0, 0, IOVT_BOOL, 0},
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun {NULL, 0, 0, 0, 0, 0 }
580*4882a593Smuzhiyun };
sdstd_turn_on_clock(sdioh_info_t * sd)581*4882a593Smuzhiyun uint8 sdstd_turn_on_clock(sdioh_info_t *sd)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun sdstd_or_reg16(sd, SD_ClockCntrl, 0x4);
584*4882a593Smuzhiyun return 0;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
sdstd_turn_off_clock(sdioh_info_t * sd)587*4882a593Smuzhiyun uint8 sdstd_turn_off_clock(sdioh_info_t *sd)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun sdstd_wreg16(sd, SD_ClockCntrl, sdstd_rreg16(sd, SD_ClockCntrl) & ~((uint16)0x4));
590*4882a593Smuzhiyun return 0;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun int
sdioh_iovar_op(sdioh_info_t * si,const char * name,void * params,int plen,void * arg,uint len,bool set)594*4882a593Smuzhiyun sdioh_iovar_op(sdioh_info_t *si, const char *name,
595*4882a593Smuzhiyun void *params, int plen, void *arg, uint len, bool set)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun const bcm_iovar_t *vi = NULL;
598*4882a593Smuzhiyun int bcmerror = 0;
599*4882a593Smuzhiyun uint val_size;
600*4882a593Smuzhiyun int32 int_val = 0;
601*4882a593Smuzhiyun bool bool_val;
602*4882a593Smuzhiyun uint32 actionid;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun ASSERT(name);
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun /* Get must have return space; Set does not take qualifiers */
607*4882a593Smuzhiyun ASSERT(set || (arg && len));
608*4882a593Smuzhiyun ASSERT(!set || (!params && !plen));
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun sd_trace(("%s: Enter (%s %s)\n", __FUNCTION__, (set ? "set" : "get"), name));
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun if ((vi = bcm_iovar_lookup(sdioh_iovars, name)) == NULL) {
613*4882a593Smuzhiyun bcmerror = BCME_UNSUPPORTED;
614*4882a593Smuzhiyun goto exit;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun if ((bcmerror = bcm_iovar_lencheck(vi, arg, len, set)) != 0)
618*4882a593Smuzhiyun goto exit;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun /* XXX Copied from dhd, copied from wl; certainly overkill here? */
621*4882a593Smuzhiyun /* Set up params so get and set can share the convenience variables */
622*4882a593Smuzhiyun if (params == NULL) {
623*4882a593Smuzhiyun params = arg;
624*4882a593Smuzhiyun plen = len;
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun if (vi->type == IOVT_VOID)
628*4882a593Smuzhiyun val_size = 0;
629*4882a593Smuzhiyun else if (vi->type == IOVT_BUFFER)
630*4882a593Smuzhiyun val_size = len;
631*4882a593Smuzhiyun else
632*4882a593Smuzhiyun val_size = sizeof(int);
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun if (plen >= (int)sizeof(int_val))
635*4882a593Smuzhiyun bcopy(params, &int_val, sizeof(int_val));
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun bool_val = (int_val != 0) ? TRUE : FALSE;
638*4882a593Smuzhiyun BCM_REFERENCE(bool_val);
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun actionid = set ? IOV_SVAL(vi->varid) : IOV_GVAL(vi->varid);
641*4882a593Smuzhiyun switch (actionid) {
642*4882a593Smuzhiyun case IOV_GVAL(IOV_MSGLEVEL):
643*4882a593Smuzhiyun int_val = (int32)sd_msglevel;
644*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
645*4882a593Smuzhiyun break;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun case IOV_SVAL(IOV_MSGLEVEL):
648*4882a593Smuzhiyun sd_msglevel = int_val;
649*4882a593Smuzhiyun break;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun case IOV_GVAL(IOV_BLOCKMODE):
652*4882a593Smuzhiyun int_val = (int32)si->sd_blockmode;
653*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
654*4882a593Smuzhiyun break;
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun case IOV_SVAL(IOV_BLOCKMODE):
657*4882a593Smuzhiyun si->sd_blockmode = (bool)int_val;
658*4882a593Smuzhiyun /* Haven't figured out how to make non-block mode with DMA */
659*4882a593Smuzhiyun if (!si->sd_blockmode)
660*4882a593Smuzhiyun si->sd_dma_mode = DMA_MODE_NONE;
661*4882a593Smuzhiyun break;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun #ifdef BCMSDYIELD
664*4882a593Smuzhiyun case IOV_GVAL(IOV_YIELDCPU):
665*4882a593Smuzhiyun int_val = sd_yieldcpu;
666*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
667*4882a593Smuzhiyun break;
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun case IOV_SVAL(IOV_YIELDCPU):
670*4882a593Smuzhiyun sd_yieldcpu = (bool)int_val;
671*4882a593Smuzhiyun break;
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun case IOV_GVAL(IOV_MINYIELD):
674*4882a593Smuzhiyun int_val = sd_minyield;
675*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
676*4882a593Smuzhiyun break;
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun case IOV_SVAL(IOV_MINYIELD):
679*4882a593Smuzhiyun sd_minyield = (bool)int_val;
680*4882a593Smuzhiyun break;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun case IOV_GVAL(IOV_FORCERB):
683*4882a593Smuzhiyun int_val = sd_forcerb;
684*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
685*4882a593Smuzhiyun break;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun case IOV_SVAL(IOV_FORCERB):
688*4882a593Smuzhiyun sd_forcerb = (bool)int_val;
689*4882a593Smuzhiyun break;
690*4882a593Smuzhiyun #endif /* BCMSDYIELD */
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun case IOV_GVAL(IOV_BLOCKSIZE):
693*4882a593Smuzhiyun if ((uint32)int_val > si->num_funcs) {
694*4882a593Smuzhiyun bcmerror = BCME_BADARG;
695*4882a593Smuzhiyun break;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun int_val = (int32)si->client_block_size[int_val];
698*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
699*4882a593Smuzhiyun break;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun case IOV_SVAL(IOV_BLOCKSIZE):
702*4882a593Smuzhiyun {
703*4882a593Smuzhiyun uint func = ((uint32)int_val >> 16);
704*4882a593Smuzhiyun uint blksize = (uint16)int_val;
705*4882a593Smuzhiyun uint maxsize;
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun if (func > si->num_funcs) {
708*4882a593Smuzhiyun bcmerror = BCME_BADARG;
709*4882a593Smuzhiyun break;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun /* XXX These hardcoded sizes are a hack, remove after proper CIS parsing. */
713*4882a593Smuzhiyun switch (func) {
714*4882a593Smuzhiyun case 0: maxsize = 32; break;
715*4882a593Smuzhiyun case 1: maxsize = BLOCK_SIZE_4318; break;
716*4882a593Smuzhiyun case 2: maxsize = BLOCK_SIZE_4328; break;
717*4882a593Smuzhiyun default: maxsize = 0;
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun if (blksize > maxsize) {
720*4882a593Smuzhiyun bcmerror = BCME_BADARG;
721*4882a593Smuzhiyun break;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun if (!blksize) {
724*4882a593Smuzhiyun blksize = maxsize;
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun /* Now set it */
728*4882a593Smuzhiyun sdstd_lock(si);
729*4882a593Smuzhiyun bcmerror = set_client_block_size(si, func, blksize);
730*4882a593Smuzhiyun sdstd_unlock(si);
731*4882a593Smuzhiyun break;
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun case IOV_GVAL(IOV_DMA):
735*4882a593Smuzhiyun int_val = (int32)si->sd_dma_mode;
736*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
737*4882a593Smuzhiyun break;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun case IOV_SVAL(IOV_DMA):
740*4882a593Smuzhiyun si->sd_dma_mode = (char)int_val;
741*4882a593Smuzhiyun sdstd_set_dma_mode(si, si->sd_dma_mode);
742*4882a593Smuzhiyun break;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun case IOV_GVAL(IOV_USEINTS):
745*4882a593Smuzhiyun int_val = (int32)si->use_client_ints;
746*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
747*4882a593Smuzhiyun break;
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun case IOV_SVAL(IOV_USEINTS):
750*4882a593Smuzhiyun si->use_client_ints = (bool)int_val;
751*4882a593Smuzhiyun if (si->use_client_ints)
752*4882a593Smuzhiyun si->intmask |= CLIENT_INTR;
753*4882a593Smuzhiyun else
754*4882a593Smuzhiyun si->intmask &= ~CLIENT_INTR;
755*4882a593Smuzhiyun break;
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun case IOV_GVAL(IOV_DIVISOR):
758*4882a593Smuzhiyun int_val = (uint32)sd_divisor;
759*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
760*4882a593Smuzhiyun break;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun case IOV_SVAL(IOV_DIVISOR):
763*4882a593Smuzhiyun sd_divisor = int_val;
764*4882a593Smuzhiyun if (!sdstd_start_clock(si, (uint16)sd_divisor)) {
765*4882a593Smuzhiyun sd_err(("set clock failed!\n"));
766*4882a593Smuzhiyun bcmerror = BCME_ERROR;
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun break;
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun case IOV_GVAL(IOV_POWER):
771*4882a593Smuzhiyun int_val = (uint32)sd_power;
772*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
773*4882a593Smuzhiyun break;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun case IOV_GVAL(IOV_POWER_SAVE):
776*4882a593Smuzhiyun int_val = (uint32)sd_3_power_save;
777*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
778*4882a593Smuzhiyun break;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun case IOV_SVAL(IOV_POWER):
781*4882a593Smuzhiyun sd_power = int_val;
782*4882a593Smuzhiyun if (sd_power == 1) {
783*4882a593Smuzhiyun if (sdstd_driver_init(si) != SUCCESS) {
784*4882a593Smuzhiyun sd_err(("set SD Slot power failed!\n"));
785*4882a593Smuzhiyun bcmerror = BCME_ERROR;
786*4882a593Smuzhiyun } else {
787*4882a593Smuzhiyun sd_err(("SD Slot Powered ON.\n"));
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun } else {
790*4882a593Smuzhiyun uint8 pwr = 0;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun pwr = SFIELD(pwr, PWR_BUS_EN, 0);
793*4882a593Smuzhiyun sdstd_wreg8(si, SD_PwrCntrl, pwr); /* Set Voltage level */
794*4882a593Smuzhiyun sd_err(("SD Slot Powered OFF.\n"));
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun break;
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun case IOV_SVAL(IOV_POWER_SAVE):
799*4882a593Smuzhiyun sd_3_power_save = int_val;
800*4882a593Smuzhiyun break;
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun case IOV_GVAL(IOV_CLOCK):
803*4882a593Smuzhiyun int_val = (uint32)sd_clock;
804*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
805*4882a593Smuzhiyun break;
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun case IOV_SVAL(IOV_CLOCK):
808*4882a593Smuzhiyun sd_clock = int_val;
809*4882a593Smuzhiyun if (sd_clock == 1) {
810*4882a593Smuzhiyun sd_info(("SD Clock turned ON.\n"));
811*4882a593Smuzhiyun if (!sdstd_start_clock(si, (uint16)sd_divisor)) {
812*4882a593Smuzhiyun sd_err(("sdstd_start_clock failed\n"));
813*4882a593Smuzhiyun bcmerror = BCME_ERROR;
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun } else {
816*4882a593Smuzhiyun /* turn off HC clock */
817*4882a593Smuzhiyun sdstd_wreg16(si, SD_ClockCntrl,
818*4882a593Smuzhiyun sdstd_rreg16(si, SD_ClockCntrl) & ~((uint16)0x4));
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun sd_info(("SD Clock turned OFF.\n"));
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun break;
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun case IOV_GVAL(IOV_SDMODE):
825*4882a593Smuzhiyun int_val = (uint32)sd_sdmode;
826*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
827*4882a593Smuzhiyun break;
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun case IOV_SVAL(IOV_SDMODE):
830*4882a593Smuzhiyun sd_sdmode = int_val;
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun if (!sdstd_bus_width(si, sd_sdmode)) {
833*4882a593Smuzhiyun sd_err(("sdstd_bus_width failed\n"));
834*4882a593Smuzhiyun bcmerror = BCME_ERROR;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun break;
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun case IOV_GVAL(IOV_HISPEED):
839*4882a593Smuzhiyun int_val = (uint32)sd_hiok;
840*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
841*4882a593Smuzhiyun break;
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun case IOV_SVAL(IOV_HISPEED):
844*4882a593Smuzhiyun sd_hiok = int_val;
845*4882a593Smuzhiyun bcmerror = sdstd_set_highspeed_mode(si, (bool)sd_hiok);
846*4882a593Smuzhiyun break;
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun case IOV_GVAL(IOV_UHSIMOD):
849*4882a593Smuzhiyun sd3_trace(("%s: Get UHSI: \n", __FUNCTION__));
850*4882a593Smuzhiyun int_val = (int)sd_uhsimode;
851*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
852*4882a593Smuzhiyun break;
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun case IOV_SVAL(IOV_UHSIMOD):
855*4882a593Smuzhiyun {
856*4882a593Smuzhiyun int oldval = sd_uhsimode; /* save old, working value */
857*4882a593Smuzhiyun sd3_trace(("%s: Set UHSI: \n", __FUNCTION__));
858*4882a593Smuzhiyun /* check if UHSI is supported by card/host */
859*4882a593Smuzhiyun if (!(si->card_UHSI_voltage_Supported && si->host_UHSISupported)) {
860*4882a593Smuzhiyun sd_err(("%s:UHSI not suppoted!\n", __FUNCTION__));
861*4882a593Smuzhiyun bcmerror = BCME_UNSUPPORTED;
862*4882a593Smuzhiyun break;
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun /* check for valid values */
865*4882a593Smuzhiyun if (!((int_val == SD3CLKMODE_AUTO) ||
866*4882a593Smuzhiyun (int_val == SD3CLKMODE_DISABLED) ||
867*4882a593Smuzhiyun ((int_val >= SD3CLKMODE_0_SDR12) &&
868*4882a593Smuzhiyun (int_val <= SD3CLKMODE_4_DDR50)))) {
869*4882a593Smuzhiyun sd_err(("%s:CLK: bad arg!\n", __FUNCTION__));
870*4882a593Smuzhiyun bcmerror = BCME_BADARG;
871*4882a593Smuzhiyun break;
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun sd_uhsimode = int_val;
875*4882a593Smuzhiyun if (SUCCESS != sdstd_3_clock_wrapper(si)) {
876*4882a593Smuzhiyun sd_err(("%s:Error in setting uhsi clkmode:%d,"
877*4882a593Smuzhiyun "restoring back to %d\n", __FUNCTION__,
878*4882a593Smuzhiyun sd_uhsimode, oldval));
879*4882a593Smuzhiyun /* try to set back the old one */
880*4882a593Smuzhiyun sd_uhsimode = oldval;
881*4882a593Smuzhiyun if (SUCCESS != sdstd_3_clock_wrapper(si)) {
882*4882a593Smuzhiyun sd_err(("%s:Error in setting uhsi to old mode;"
883*4882a593Smuzhiyun "ignoring:\n", __FUNCTION__));
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun break;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun #ifdef DHD_DEBUG
889*4882a593Smuzhiyun case IOV_SVAL(IOV_TUNEMOD):
890*4882a593Smuzhiyun {
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun if( int_val == SD_DHD_DISABLE_PERIODIC_TUNING) { /* do tuning single time */
893*4882a593Smuzhiyun sd3_trace(("Start tuning from Iovar\n"));
894*4882a593Smuzhiyun si->sd3_tuning_reqd = TRUE;
895*4882a593Smuzhiyun sdstd_enable_disable_periodic_timer(si, int_val);
896*4882a593Smuzhiyun sdstd_lock(si);
897*4882a593Smuzhiyun sdstd_3_clk_tuning(si, sdstd_3_get_uhsi_clkmode(si));
898*4882a593Smuzhiyun sdstd_unlock(si);
899*4882a593Smuzhiyun si->sd3_tuning_reqd = FALSE;
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun if (int_val == SD_DHD_ENABLE_PERIODIC_TUNING) {
902*4882a593Smuzhiyun sd3_trace(("Enabling automatic tuning\n"));
903*4882a593Smuzhiyun si->sd3_tuning_reqd = TRUE;
904*4882a593Smuzhiyun sdstd_enable_disable_periodic_timer(si, int_val);
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun break;
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun #endif /* debugging purpose */
909*4882a593Smuzhiyun case IOV_GVAL(IOV_NUMINTS):
910*4882a593Smuzhiyun int_val = (int32)si->intrcount;
911*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
912*4882a593Smuzhiyun break;
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun case IOV_GVAL(IOV_NUMLOCALINTS):
915*4882a593Smuzhiyun int_val = (int32)si->local_intrcount;
916*4882a593Smuzhiyun bcopy(&int_val, arg, val_size);
917*4882a593Smuzhiyun break;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun case IOV_GVAL(IOV_HOSTREG):
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun /* XXX Should copy for alignment reasons */
922*4882a593Smuzhiyun sdreg_t *sd_ptr = (sdreg_t *)params;
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun if (sd_ptr->offset < SD_SysAddr || sd_ptr->offset > SD3_WL_BT_reset_register) {
925*4882a593Smuzhiyun sd_err(("%s: bad offset 0x%x\n", __FUNCTION__, sd_ptr->offset));
926*4882a593Smuzhiyun bcmerror = BCME_BADARG;
927*4882a593Smuzhiyun break;
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun sd_trace(("%s: rreg%d at offset %d\n", __FUNCTION__,
931*4882a593Smuzhiyun (sd_ptr->offset & 1) ? 8 : ((sd_ptr->offset & 2) ? 16 : 32),
932*4882a593Smuzhiyun sd_ptr->offset));
933*4882a593Smuzhiyun if (sd_ptr->offset & 1)
934*4882a593Smuzhiyun int_val = sdstd_rreg8(si, sd_ptr->offset);
935*4882a593Smuzhiyun else if (sd_ptr->offset & 2)
936*4882a593Smuzhiyun int_val = sdstd_rreg16(si, sd_ptr->offset);
937*4882a593Smuzhiyun else
938*4882a593Smuzhiyun int_val = sdstd_rreg(si, sd_ptr->offset);
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun bcopy(&int_val, arg, sizeof(int_val));
941*4882a593Smuzhiyun break;
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun case IOV_SVAL(IOV_HOSTREG):
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun /* XXX Should copy for alignment reasons */
947*4882a593Smuzhiyun sdreg_t *sd_ptr = (sdreg_t *)params;
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun if (sd_ptr->offset < SD_SysAddr || sd_ptr->offset > SD3_WL_BT_reset_register) {
950*4882a593Smuzhiyun sd_err(("%s: bad offset 0x%x\n", __FUNCTION__, sd_ptr->offset));
951*4882a593Smuzhiyun bcmerror = BCME_BADARG;
952*4882a593Smuzhiyun break;
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun sd_trace(("%s: wreg%d value 0x%08x at offset %d\n", __FUNCTION__, sd_ptr->value,
956*4882a593Smuzhiyun (sd_ptr->offset & 1) ? 8 : ((sd_ptr->offset & 2) ? 16 : 32),
957*4882a593Smuzhiyun sd_ptr->offset));
958*4882a593Smuzhiyun if (sd_ptr->offset & 1)
959*4882a593Smuzhiyun sdstd_wreg8(si, sd_ptr->offset, (uint8)sd_ptr->value);
960*4882a593Smuzhiyun else if (sd_ptr->offset & 2)
961*4882a593Smuzhiyun sdstd_wreg16(si, sd_ptr->offset, (uint16)sd_ptr->value);
962*4882a593Smuzhiyun else
963*4882a593Smuzhiyun sdstd_wreg(si, sd_ptr->offset, (uint32)sd_ptr->value);
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun break;
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun case IOV_GVAL(IOV_DEVREG):
969*4882a593Smuzhiyun {
970*4882a593Smuzhiyun /* XXX Should copy for alignment reasons */
971*4882a593Smuzhiyun sdreg_t *sd_ptr = (sdreg_t *)params;
972*4882a593Smuzhiyun uint8 data;
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun if (sdioh_cfg_read(si, sd_ptr->func, sd_ptr->offset, &data)) {
975*4882a593Smuzhiyun bcmerror = BCME_SDIO_ERROR;
976*4882a593Smuzhiyun break;
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun int_val = (int)data;
980*4882a593Smuzhiyun bcopy(&int_val, arg, sizeof(int_val));
981*4882a593Smuzhiyun break;
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun case IOV_SVAL(IOV_DEVREG):
985*4882a593Smuzhiyun {
986*4882a593Smuzhiyun /* XXX Should copy for alignment reasons */
987*4882a593Smuzhiyun sdreg_t *sd_ptr = (sdreg_t *)params;
988*4882a593Smuzhiyun uint8 data = (uint8)sd_ptr->value;
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun if (sdioh_cfg_write(si, sd_ptr->func, sd_ptr->offset, &data)) {
991*4882a593Smuzhiyun bcmerror = BCME_SDIO_ERROR;
992*4882a593Smuzhiyun break;
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun break;
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun #ifdef BCMDBG
998*4882a593Smuzhiyun case IOV_GVAL(IOV_HCIREGS):
999*4882a593Smuzhiyun {
1000*4882a593Smuzhiyun struct bcmstrbuf b;
1001*4882a593Smuzhiyun bcm_binit(&b, arg, len);
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun sdstd_lock(si);
1004*4882a593Smuzhiyun bcm_bprintf(&b, "IntrStatus: 0x%04x ErrorIntrStatus 0x%04x\n",
1005*4882a593Smuzhiyun sdstd_rreg16(si, SD_IntrStatus),
1006*4882a593Smuzhiyun sdstd_rreg16(si, SD_ErrorIntrStatus));
1007*4882a593Smuzhiyun bcm_bprintf(&b, "IntrStatusEnable: 0x%04x ErrorIntrStatusEnable 0x%04x\n",
1008*4882a593Smuzhiyun sdstd_rreg16(si, SD_IntrStatusEnable),
1009*4882a593Smuzhiyun sdstd_rreg16(si, SD_ErrorIntrStatusEnable));
1010*4882a593Smuzhiyun bcm_bprintf(&b, "IntrSignalEnable: 0x%04x ErrorIntrSignalEnable 0x%04x\n",
1011*4882a593Smuzhiyun sdstd_rreg16(si, SD_IntrSignalEnable),
1012*4882a593Smuzhiyun sdstd_rreg16(si, SD_ErrorIntrSignalEnable));
1013*4882a593Smuzhiyun print_regs(si);
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun sdstd_unlock(si);
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun if (!b.size)
1018*4882a593Smuzhiyun bcmerror = BCME_BUFTOOSHORT;
1019*4882a593Smuzhiyun break;
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun #endif /* BCMDBG */
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun case IOV_SVAL(IOV_TUNEDIS):
1024*4882a593Smuzhiyun si->sd3_tuning_disable = (bool)int_val;
1025*4882a593Smuzhiyun break;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun default:
1028*4882a593Smuzhiyun bcmerror = BCME_UNSUPPORTED;
1029*4882a593Smuzhiyun break;
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun exit:
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun /* XXX Remove protective lock after clients all clean... */
1034*4882a593Smuzhiyun return bcmerror;
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_cfg_read(sdioh_info_t * sd,uint fnc_num,uint32 addr,uint8 * data)1038*4882a593Smuzhiyun sdioh_cfg_read(sdioh_info_t *sd, uint fnc_num, uint32 addr, uint8 *data)
1039*4882a593Smuzhiyun {
1040*4882a593Smuzhiyun SDIOH_API_RC status;
1041*4882a593Smuzhiyun /* No lock needed since sdioh_request_byte does locking */
1042*4882a593Smuzhiyun status = sdioh_request_byte(sd, SDIOH_READ, fnc_num, addr, data);
1043*4882a593Smuzhiyun return status;
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_cfg_write(sdioh_info_t * sd,uint fnc_num,uint32 addr,uint8 * data)1047*4882a593Smuzhiyun sdioh_cfg_write(sdioh_info_t *sd, uint fnc_num, uint32 addr, uint8 *data)
1048*4882a593Smuzhiyun {
1049*4882a593Smuzhiyun /* No lock needed since sdioh_request_byte does locking */
1050*4882a593Smuzhiyun SDIOH_API_RC status;
1051*4882a593Smuzhiyun status = sdioh_request_byte(sd, SDIOH_WRITE, fnc_num, addr, data);
1052*4882a593Smuzhiyun return status;
1053*4882a593Smuzhiyun }
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_cis_read(sdioh_info_t * sd,uint func,uint8 * cisd,uint32 length)1056*4882a593Smuzhiyun sdioh_cis_read(sdioh_info_t *sd, uint func, uint8 *cisd, uint32 length)
1057*4882a593Smuzhiyun {
1058*4882a593Smuzhiyun uint32 count;
1059*4882a593Smuzhiyun int offset;
1060*4882a593Smuzhiyun uint32 foo;
1061*4882a593Smuzhiyun uint8 *cis = cisd;
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun sd_trace(("%s: Func = %d\n", __FUNCTION__, func));
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun if (!sd->func_cis_ptr[func]) {
1066*4882a593Smuzhiyun bzero(cis, length);
1067*4882a593Smuzhiyun return SDIOH_API_RC_FAIL;
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun sdstd_lock(sd);
1071*4882a593Smuzhiyun *cis = 0;
1072*4882a593Smuzhiyun for (count = 0; count < length; count++) {
1073*4882a593Smuzhiyun offset = sd->func_cis_ptr[func] + count;
1074*4882a593Smuzhiyun if (sdstd_card_regread(sd, 0, offset, 1, &foo)) {
1075*4882a593Smuzhiyun sd_err(("%s: regread failed: Can't read CIS\n", __FUNCTION__));
1076*4882a593Smuzhiyun sdstd_unlock(sd);
1077*4882a593Smuzhiyun return SDIOH_API_RC_FAIL;
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun *cis = (uint8)(foo & 0xff);
1080*4882a593Smuzhiyun cis++;
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun sdstd_unlock(sd);
1083*4882a593Smuzhiyun return SDIOH_API_RC_SUCCESS;
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_request_byte(sdioh_info_t * sd,uint rw,uint func,uint regaddr,uint8 * byte)1087*4882a593Smuzhiyun sdioh_request_byte(sdioh_info_t *sd, uint rw, uint func, uint regaddr, uint8 *byte)
1088*4882a593Smuzhiyun {
1089*4882a593Smuzhiyun int status = SDIOH_API_RC_SUCCESS;
1090*4882a593Smuzhiyun uint32 cmd_arg;
1091*4882a593Smuzhiyun uint32 rsp5;
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun sdstd_lock(sd);
1094*4882a593Smuzhiyun if (rw == SDIOH_READ)
1095*4882a593Smuzhiyun sdstd_3_check_and_do_tuning(sd, CHECK_TUNING_PRE_DATA);
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun /* Change to DATA_TRANSFER_ONGOING , protection against tuning tasklet */
1098*4882a593Smuzhiyun sdstd_3_set_data_state(sd, DATA_TRANSFER_ONGOING);
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun #ifdef BCMDBG
1101*4882a593Smuzhiyun if (sdstd_rreg16 (sd, SD_ErrorIntrStatus) != 0) {
1102*4882a593Smuzhiyun sd_err(("%s: Entering: ErririntrStatus 0x%x, intstat = 0x%x\n",
1103*4882a593Smuzhiyun __FUNCTION__, sdstd_rreg16(sd, SD_ErrorIntrStatus),
1104*4882a593Smuzhiyun sdstd_rreg16(sd, SD_IntrStatus)));
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun #endif
1107*4882a593Smuzhiyun cmd_arg = 0;
1108*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_FUNCTION, func);
1109*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_REG_ADDR, regaddr);
1110*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_RW_FLAG, rw == SDIOH_READ ? 0 : 1);
1111*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_RAW, 0);
1112*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_DATA, rw == SDIOH_READ ? 0 : *byte);
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun if ((status = sdstd_cmd_issue(sd, USE_DMA(sd), SDIOH_CMD_52, cmd_arg)) != SUCCESS) {
1115*4882a593Smuzhiyun /* Change to DATA_TRANSFER_IDLE */
1116*4882a593Smuzhiyun sdstd_3_set_data_state(sd, DATA_TRANSFER_IDLE);
1117*4882a593Smuzhiyun sdstd_unlock(sd);
1118*4882a593Smuzhiyun return status;
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun sdstd_cmd_getrsp(sd, &rsp5, 1);
1122*4882a593Smuzhiyun if (sdstd_rreg16 (sd, SD_ErrorIntrStatus) != 0) {
1123*4882a593Smuzhiyun sd_err(("%s: 1: ErrorintrStatus 0x%x\n",
1124*4882a593Smuzhiyun __FUNCTION__, sdstd_rreg16(sd, SD_ErrorIntrStatus)));
1125*4882a593Smuzhiyun status = SDIOH_API_RC_FAIL;
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun if (GFIELD(rsp5, RSP5_FLAGS) != 0x10) {
1128*4882a593Smuzhiyun /* PR 101351: sdiod_aos sleep followed by immediate wakeup
1129*4882a593Smuzhiyun * before sdiod_aos takes over has a problem.
1130*4882a593Smuzhiyun * While exiting sleep with CMD14, device returning 0x00
1131*4882a593Smuzhiyun * Don't flag as error for now for 0x1001f.
1132*4882a593Smuzhiyun */
1133*4882a593Smuzhiyun if (GFIELD(cmd_arg, CMD52_REG_ADDR) != F1_SLEEPCSR_ADDR) {
1134*4882a593Smuzhiyun sd_err(("%s: rsp5 flags is 0x%x\t %d \n",
1135*4882a593Smuzhiyun __FUNCTION__, GFIELD(rsp5, RSP5_FLAGS), func));
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun status = SDIOH_API_RC_FAIL;
1138*4882a593Smuzhiyun }
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun if (GFIELD(rsp5, RSP5_STUFF)) {
1141*4882a593Smuzhiyun sd_err(("%s: rsp5 stuff is 0x%x: should be 0\n",
1142*4882a593Smuzhiyun __FUNCTION__, GFIELD(rsp5, RSP5_STUFF)));
1143*4882a593Smuzhiyun status = SDIOH_API_RC_FAIL;
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun if (rw == SDIOH_READ)
1147*4882a593Smuzhiyun *byte = GFIELD(rsp5, RSP5_DATA);
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun /* Change to DATA_TRANSFER_IDLE */
1150*4882a593Smuzhiyun sdstd_3_set_data_state(sd, DATA_TRANSFER_IDLE);
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun /* check if we have to do tuning; if so, start */
1153*4882a593Smuzhiyun sdstd_3_check_and_do_tuning(sd, CHECK_TUNING_POST_DATA);
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun sdstd_unlock(sd);
1156*4882a593Smuzhiyun return status;
1157*4882a593Smuzhiyun }
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_request_word(sdioh_info_t * sd,uint cmd_type,uint rw,uint func,uint addr,uint32 * word,uint nbytes)1160*4882a593Smuzhiyun sdioh_request_word(sdioh_info_t *sd, uint cmd_type, uint rw, uint func, uint addr,
1161*4882a593Smuzhiyun uint32 *word, uint nbytes)
1162*4882a593Smuzhiyun {
1163*4882a593Smuzhiyun int status;
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun sdstd_lock(sd);
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun sdstd_3_check_and_do_tuning(sd, CHECK_TUNING_PRE_DATA);
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun /* Change to DATA_TRANSFER_ONGOING , protection against tuning tasklet */
1170*4882a593Smuzhiyun sdstd_3_set_data_state(sd, DATA_TRANSFER_ONGOING);
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun if (rw == SDIOH_READ) {
1173*4882a593Smuzhiyun status = sdstd_card_regread(sd, func, addr, nbytes, word);
1174*4882a593Smuzhiyun } else {
1175*4882a593Smuzhiyun status = sdstd_card_regwrite(sd, func, addr, nbytes, *word);
1176*4882a593Smuzhiyun }
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun /* Change to DATA_TRANSFER_IDLE */
1179*4882a593Smuzhiyun sdstd_3_set_data_state(sd, DATA_TRANSFER_IDLE);
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun /* check if we have to do tuning; if so, start */
1182*4882a593Smuzhiyun sdstd_3_check_and_do_tuning(sd, CHECK_TUNING_POST_DATA);
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun sdstd_unlock(sd);
1185*4882a593Smuzhiyun return (status == SUCCESS ? SDIOH_API_RC_SUCCESS : SDIOH_API_RC_FAIL);
1186*4882a593Smuzhiyun }
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun #ifdef BCMSDIOH_TXGLOM
1189*4882a593Smuzhiyun void
sdioh_glom_post(sdioh_info_t * sd,uint8 * frame,void * pkt,uint len)1190*4882a593Smuzhiyun sdioh_glom_post(sdioh_info_t *sd, uint8 *frame, void *pkt, uint len)
1191*4882a593Smuzhiyun {
1192*4882a593Smuzhiyun BCM_REFERENCE(pkt);
1193*4882a593Smuzhiyun sd->glom_info.dma_buf_arr[sd->glom_info.count] = frame;
1194*4882a593Smuzhiyun sd->glom_info.nbytes[sd->glom_info.count] = len;
1195*4882a593Smuzhiyun /* Convert the frame addr to phy addr for DMA in case of host controller version3 */
1196*4882a593Smuzhiyun if (sd->txglom_mode == SDPCM_TXGLOM_MDESC) {
1197*4882a593Smuzhiyun sd->glom_info.dma_phys_arr[sd->glom_info.count] = DMA_MAP(sd->osh,
1198*4882a593Smuzhiyun frame,
1199*4882a593Smuzhiyun len,
1200*4882a593Smuzhiyun DMA_TX, 0, 0);
1201*4882a593Smuzhiyun }
1202*4882a593Smuzhiyun sd->glom_info.count++;
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun void
sdioh_glom_clear(sdioh_info_t * sd)1206*4882a593Smuzhiyun sdioh_glom_clear(sdioh_info_t *sd)
1207*4882a593Smuzhiyun {
1208*4882a593Smuzhiyun int i;
1209*4882a593Smuzhiyun /* DMA_MAP is done per frame only if host controller version is 3 */
1210*4882a593Smuzhiyun if (sd->txglom_mode == SDPCM_TXGLOM_MDESC) {
1211*4882a593Smuzhiyun for (i = 0; i < sd->glom_info.count; i++) {
1212*4882a593Smuzhiyun DMA_UNMAP(sd->osh,
1213*4882a593Smuzhiyun sd->glom_info.dma_phys_arr[i],
1214*4882a593Smuzhiyun sd->glom_info.nbytes[i],
1215*4882a593Smuzhiyun DMA_TX, 0, 0);
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun sd->glom_info.count = 0;
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun uint
sdioh_set_mode(sdioh_info_t * sd,uint mode)1222*4882a593Smuzhiyun sdioh_set_mode(sdioh_info_t *sd, uint mode)
1223*4882a593Smuzhiyun {
1224*4882a593Smuzhiyun if (mode == SDPCM_TXGLOM_CPY)
1225*4882a593Smuzhiyun sd->txglom_mode = mode;
1226*4882a593Smuzhiyun else if ((mode == SDPCM_TXGLOM_MDESC) && (sd->version == HOST_CONTR_VER_3))
1227*4882a593Smuzhiyun sd->txglom_mode = mode;
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun return (sd->txglom_mode);
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun bool
sdioh_glom_enabled(void)1233*4882a593Smuzhiyun sdioh_glom_enabled(void)
1234*4882a593Smuzhiyun {
1235*4882a593Smuzhiyun return sd_txglom;
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun #endif /* BCMSDIOH_TXGLOM */
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_request_buffer(sdioh_info_t * sd,uint pio_dma,uint fix_inc,uint rw,uint func,uint addr,uint reg_width,uint buflen_u,uint8 * buffer,void * pkt)1240*4882a593Smuzhiyun sdioh_request_buffer(sdioh_info_t *sd, uint pio_dma, uint fix_inc, uint rw, uint func,
1241*4882a593Smuzhiyun uint addr, uint reg_width, uint buflen_u, uint8 *buffer, void *pkt)
1242*4882a593Smuzhiyun {
1243*4882a593Smuzhiyun uint8 is_ddr50 = FALSE;
1244*4882a593Smuzhiyun int len;
1245*4882a593Smuzhiyun int buflen = (int)buflen_u;
1246*4882a593Smuzhiyun bool fifo = (fix_inc == SDIOH_DATA_FIX);
1247*4882a593Smuzhiyun uint8 *localbuf = NULL, *tmpbuf = NULL;
1248*4882a593Smuzhiyun bool local_blockmode = sd->sd_blockmode;
1249*4882a593Smuzhiyun SDIOH_API_RC status = SDIOH_API_RC_SUCCESS;
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun sdstd_lock(sd);
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun is_ddr50 = (sd_uhsimode == SD3CLKMODE_4_DDR50) ? TRUE : FALSE;
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun sdstd_3_check_and_do_tuning(sd, CHECK_TUNING_PRE_DATA);
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun /* Change to DATA_TRANSFER_ONGOING , protection against tuning tasklet */
1258*4882a593Smuzhiyun sdstd_3_set_data_state(sd, DATA_TRANSFER_ONGOING);
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun ASSERT(reg_width == 4);
1261*4882a593Smuzhiyun ASSERT(buflen_u < (1 << 30));
1262*4882a593Smuzhiyun ASSERT(sd->client_block_size[func]);
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun #ifdef BCMSDIOH_TXGLOM
1265*4882a593Smuzhiyun if (sd_txglom) {
1266*4882a593Smuzhiyun while (pkt) {
1267*4882a593Smuzhiyun sdioh_glom_post(sd, PKTDATA(sd->osh, pkt), pkt, PKTLEN(sd->osh, pkt));
1268*4882a593Smuzhiyun pkt = PKTNEXT(sd->osh, pkt);
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun #endif
1272*4882a593Smuzhiyun sd_data(("%s: %c len %d r_cnt %d t_cnt %d, pkt @0x%p\n",
1273*4882a593Smuzhiyun __FUNCTION__, rw == SDIOH_READ ? 'R' : 'W',
1274*4882a593Smuzhiyun buflen_u, sd->r_cnt, sd->t_cnt, pkt));
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun /* Break buffer down into blocksize chunks:
1277*4882a593Smuzhiyun * Bytemode: 1 block at a time.
1278*4882a593Smuzhiyun * Blockmode: Multiples of blocksizes at a time w/ max of SD_PAGE.
1279*4882a593Smuzhiyun * Both: leftovers are handled last (will be sent via bytemode).
1280*4882a593Smuzhiyun */
1281*4882a593Smuzhiyun while (buflen > 0) {
1282*4882a593Smuzhiyun if (local_blockmode) {
1283*4882a593Smuzhiyun int max_tran_size = SD_PAGE;
1284*4882a593Smuzhiyun #ifdef BCMSDIOH_TXGLOM
1285*4882a593Smuzhiyun /* There is no alignment requirement for HC3 */
1286*4882a593Smuzhiyun if ((sd->version == HOST_CONTR_VER_3) && sd_txglom)
1287*4882a593Smuzhiyun max_tran_size = SD_PAGE * 4;
1288*4882a593Smuzhiyun #endif
1289*4882a593Smuzhiyun /* Max xfer is Page size */
1290*4882a593Smuzhiyun len = MIN(max_tran_size, buflen);
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun /* Round down to a block boundry */
1293*4882a593Smuzhiyun if (buflen > sd->client_block_size[func])
1294*4882a593Smuzhiyun len = (len/sd->client_block_size[func]) *
1295*4882a593Smuzhiyun sd->client_block_size[func];
1296*4882a593Smuzhiyun /* XXX Arasan trashes 3-byte transfers, WAR to add one byte extra. */
1297*4882a593Smuzhiyun /* XXX In Case of SDIO3.0 DDR50 mode if no of bytes to be
1298*4882a593Smuzhiyun * transferred is odd append one more byte to make it even.
1299*4882a593Smuzhiyun * Check If odd bytes can come for SDIO_FUNC_2 also.
1300*4882a593Smuzhiyun */
1301*4882a593Smuzhiyun if ((func == SDIO_FUNC_1) && (((len % 4) == 3) || (((len % 2) == 1) &&
1302*4882a593Smuzhiyun (is_ddr50))) && ((rw == SDIOH_WRITE) || (rw == SDIOH_READ))) {
1303*4882a593Smuzhiyun sd_err(("%s: Rounding up buffer to mod4 length.\n", __FUNCTION__));
1304*4882a593Smuzhiyun len++;
1305*4882a593Smuzhiyun tmpbuf = buffer;
1306*4882a593Smuzhiyun if ((localbuf = (uint8 *)MALLOC(sd->osh, len)) == NULL) {
1307*4882a593Smuzhiyun sd_err(("out of memory, malloced %d bytes\n",
1308*4882a593Smuzhiyun MALLOCED(sd->osh)));
1309*4882a593Smuzhiyun status = SDIOH_API_RC_FAIL;
1310*4882a593Smuzhiyun goto done;
1311*4882a593Smuzhiyun }
1312*4882a593Smuzhiyun bcopy(buffer, localbuf, len);
1313*4882a593Smuzhiyun buffer = localbuf;
1314*4882a593Smuzhiyun }
1315*4882a593Smuzhiyun } else {
1316*4882a593Smuzhiyun /* Byte mode: One block at a time */
1317*4882a593Smuzhiyun len = MIN(sd->client_block_size[func], buflen);
1318*4882a593Smuzhiyun }
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun if (sdstd_card_buf(sd, rw, func, fifo, addr, len, (uint32 *)buffer) != SUCCESS) {
1321*4882a593Smuzhiyun status = SDIOH_API_RC_FAIL;
1322*4882a593Smuzhiyun }
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun /* XXX Restore len and buffer pointer WAR'ed for Arasan 3-byte transfer problem */
1325*4882a593Smuzhiyun /* XXX WAR for SDIO3.0 DDR50 mode. */
1326*4882a593Smuzhiyun if (local_blockmode && localbuf) {
1327*4882a593Smuzhiyun MFREE(sd->osh, localbuf, len);
1328*4882a593Smuzhiyun len--;
1329*4882a593Smuzhiyun buffer = tmpbuf;
1330*4882a593Smuzhiyun sd_err(("%s: Restoring back buffer ptr and len.\n", __FUNCTION__));
1331*4882a593Smuzhiyun }
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun if (status == SDIOH_API_RC_FAIL) {
1334*4882a593Smuzhiyun goto done;
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun buffer += len;
1338*4882a593Smuzhiyun buflen -= len;
1339*4882a593Smuzhiyun if (!fifo)
1340*4882a593Smuzhiyun addr += len;
1341*4882a593Smuzhiyun #ifdef BCMSDIOH_TXGLOM
1342*4882a593Smuzhiyun /* This loop should not come in case of glommed pkts as it is send in
1343*4882a593Smuzhiyun * multiple of blocks or total pkt size less than a block
1344*4882a593Smuzhiyun */
1345*4882a593Smuzhiyun if (sd->glom_info.count != 0)
1346*4882a593Smuzhiyun buflen = 0;
1347*4882a593Smuzhiyun #endif
1348*4882a593Smuzhiyun }
1349*4882a593Smuzhiyun done:
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun /* Change to DATA_TRANSFER_IDLE */
1352*4882a593Smuzhiyun sdstd_3_set_data_state(sd, DATA_TRANSFER_IDLE);
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun /* check if we have to do tuning; if so, start */
1355*4882a593Smuzhiyun sdstd_3_check_and_do_tuning(sd, CHECK_TUNING_POST_DATA);
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun sdstd_unlock(sd);
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun #ifdef BCMSDIOH_TXGLOM
1360*4882a593Smuzhiyun if (sd_txglom)
1361*4882a593Smuzhiyun sdioh_glom_clear(sd);
1362*4882a593Smuzhiyun #endif
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun return status;
1365*4882a593Smuzhiyun }
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_gpioouten(sdioh_info_t * sd,uint32 gpio)1368*4882a593Smuzhiyun sdioh_gpioouten(sdioh_info_t *sd, uint32 gpio)
1369*4882a593Smuzhiyun {
1370*4882a593Smuzhiyun uint offset = 0;
1371*4882a593Smuzhiyun uint16 val;
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun /* check if upper bank */
1374*4882a593Smuzhiyun if (gpio >= SDH_GPIO16) {
1375*4882a593Smuzhiyun gpio -= SDH_GPIO16;
1376*4882a593Smuzhiyun offset = 2;
1377*4882a593Smuzhiyun }
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun val = sdstd_rreg16(sd, SD_GPIO_OE + offset);
1380*4882a593Smuzhiyun val |= (1 << gpio);
1381*4882a593Smuzhiyun sdstd_wreg16(sd, SD_GPIO_OE + offset, val);
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun return SDIOH_API_RC_SUCCESS;
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_gpioout(sdioh_info_t * sd,uint32 gpio,bool enab)1387*4882a593Smuzhiyun sdioh_gpioout(sdioh_info_t *sd, uint32 gpio, bool enab)
1388*4882a593Smuzhiyun {
1389*4882a593Smuzhiyun uint offset = 0;
1390*4882a593Smuzhiyun uint16 val;
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun /* check if upper bank */
1393*4882a593Smuzhiyun if (gpio >= SDH_GPIO16) {
1394*4882a593Smuzhiyun gpio -= SDH_GPIO16;
1395*4882a593Smuzhiyun offset = 2;
1396*4882a593Smuzhiyun }
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun val = sdstd_rreg16(sd, SD_GPIO_Reg + offset);
1399*4882a593Smuzhiyun if (enab == TRUE)
1400*4882a593Smuzhiyun val |= (1 << gpio);
1401*4882a593Smuzhiyun else
1402*4882a593Smuzhiyun val &= ~(1 << gpio);
1403*4882a593Smuzhiyun sdstd_wreg16(sd, SD_GPIO_Reg + offset, val);
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun return SDIOH_API_RC_SUCCESS;
1406*4882a593Smuzhiyun }
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun extern bool
sdioh_gpioin(sdioh_info_t * sd,uint32 gpio)1409*4882a593Smuzhiyun sdioh_gpioin(sdioh_info_t *sd, uint32 gpio)
1410*4882a593Smuzhiyun {
1411*4882a593Smuzhiyun uint offset = 0;
1412*4882a593Smuzhiyun uint16 val;
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun /* check if upper bank */
1415*4882a593Smuzhiyun if (gpio >= SDH_GPIO16) {
1416*4882a593Smuzhiyun gpio -= SDH_GPIO16;
1417*4882a593Smuzhiyun offset = 2;
1418*4882a593Smuzhiyun }
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun val = sdstd_rreg16(sd, SD_GPIO_Reg + offset);
1421*4882a593Smuzhiyun val = (val >> gpio) & 1;
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun return (val == 1);
1424*4882a593Smuzhiyun }
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_gpio_init(sdioh_info_t * sd)1427*4882a593Smuzhiyun sdioh_gpio_init(sdioh_info_t *sd)
1428*4882a593Smuzhiyun {
1429*4882a593Smuzhiyun uint rev;
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun rev = sdstd_rreg16(sd, SD_HostControllerVersion) >> 8;
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun /* Only P206 (fpga rev >= 16) supports gpio */
1434*4882a593Smuzhiyun if (rev < 16) {
1435*4882a593Smuzhiyun sd_err(("%s: gpio not supported in rev %d \n", __FUNCTION__, rev));
1436*4882a593Smuzhiyun return SDIOH_API_RC_FAIL;
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun sdstd_wreg16(sd, SD_GPIO_Enable, SDH_GPIO_ENABLE);
1440*4882a593Smuzhiyun sdstd_wreg16(sd, SD_GPIO_Enable + 2, SDH_GPIO_ENABLE);
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun /* Default to input */
1443*4882a593Smuzhiyun sdstd_wreg16(sd, SD_GPIO_OE, 0);
1444*4882a593Smuzhiyun sdstd_wreg16(sd, SD_GPIO_OE + 2, 0);
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun return SDIOH_API_RC_SUCCESS;
1447*4882a593Smuzhiyun }
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_sleep(sdioh_info_t * sd,bool enab)1450*4882a593Smuzhiyun sdioh_sleep(sdioh_info_t *sd, bool enab)
1451*4882a593Smuzhiyun {
1452*4882a593Smuzhiyun SDIOH_API_RC status;
1453*4882a593Smuzhiyun uint32 cmd_arg = 0, rsp1 = 0;
1454*4882a593Smuzhiyun int retry = 100;
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun sdstd_lock(sd);
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD14_RCA, sd->card_rca);
1459*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD14_SLEEP, enab);
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun /*
1462*4882a593Smuzhiyun * For ExitSleep:
1463*4882a593Smuzhiyun * 1) Repeat CMD14 until R1 is received
1464*4882a593Smuzhiyun * 2) Send CMD7
1465*4882a593Smuzhiyun */
1466*4882a593Smuzhiyun status = SDIOH_API_RC_FAIL;
1467*4882a593Smuzhiyun while (retry-- > 0) {
1468*4882a593Smuzhiyun if ((sdstd_cmd_issue(sd, USE_DMA(sd), SDIOH_CMD_14, cmd_arg)) == SUCCESS) {
1469*4882a593Smuzhiyun status = SDIOH_API_RC_SUCCESS;
1470*4882a593Smuzhiyun break;
1471*4882a593Smuzhiyun }
1472*4882a593Smuzhiyun OSL_DELAY(1400);
1473*4882a593Smuzhiyun }
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun if (status == SDIOH_API_RC_FAIL) {
1476*4882a593Smuzhiyun sd_err(("%s: CMD14: failed! enable:%d\n", __FUNCTION__, enab));
1477*4882a593Smuzhiyun goto exit;
1478*4882a593Smuzhiyun }
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun sdstd_cmd_getrsp(sd, &rsp1, 1);
1481*4882a593Smuzhiyun sd_info(("%s: CMD14 OK: cmd_resp:0x%x\n", __FUNCTION__, rsp1));
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun /* ExitSleep: Send CMD7 After R1 */
1484*4882a593Smuzhiyun if (enab == FALSE) {
1485*4882a593Smuzhiyun /* Select the card */
1486*4882a593Smuzhiyun cmd_arg = SFIELD(0, CMD7_RCA, sd->card_rca);
1487*4882a593Smuzhiyun if ((status = sdstd_cmd_issue(sd, USE_DMA(sd), SDIOH_CMD_7, cmd_arg)) != SUCCESS) {
1488*4882a593Smuzhiyun sd_err(("%s: CMD14 send CMD7 failed!\n", __FUNCTION__));
1489*4882a593Smuzhiyun status = SDIOH_API_RC_FAIL;
1490*4882a593Smuzhiyun goto exit;
1491*4882a593Smuzhiyun }
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun sdstd_cmd_getrsp(sd, &rsp1, 1);
1494*4882a593Smuzhiyun if (rsp1 != SDIOH_CMD7_EXP_STATUS) {
1495*4882a593Smuzhiyun sd_err(("%s: CMD7 response error. Response = 0x%x!\n",
1496*4882a593Smuzhiyun __FUNCTION__, rsp1));
1497*4882a593Smuzhiyun status = SDIOH_API_RC_FAIL;
1498*4882a593Smuzhiyun goto exit;
1499*4882a593Smuzhiyun }
1500*4882a593Smuzhiyun }
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun exit:
1503*4882a593Smuzhiyun sdstd_unlock(sd);
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun return status;
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun /* XXX Copied guts of request_byte and cmd_issue. Might make sense to fold this into
1509*4882a593Smuzhiyun * those by passing another parameter indicating command type (abort). [But maybe
1510*4882a593Smuzhiyun * keeping it separate is better -- if called internally on command failure it's less
1511*4882a593Smuzhiyun * recursion to wrap your head around?]
1512*4882a593Smuzhiyun */
1513*4882a593Smuzhiyun static int
sdstd_abort(sdioh_info_t * sd,uint func)1514*4882a593Smuzhiyun sdstd_abort(sdioh_info_t *sd, uint func)
1515*4882a593Smuzhiyun {
1516*4882a593Smuzhiyun int err = 0;
1517*4882a593Smuzhiyun int retries;
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun uint16 cmd_reg;
1520*4882a593Smuzhiyun uint32 cmd_arg;
1521*4882a593Smuzhiyun uint32 rsp5;
1522*4882a593Smuzhiyun uint8 rflags;
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun uint16 int_reg = 0;
1525*4882a593Smuzhiyun uint16 plain_intstatus;
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun /* Argument is write to F0 (CCCR) IOAbort with function number */
1528*4882a593Smuzhiyun cmd_arg = 0;
1529*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_FUNCTION, SDIO_FUNC_0);
1530*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_REG_ADDR, SDIOD_CCCR_IOABORT);
1531*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_RW_FLAG, SD_IO_OP_WRITE);
1532*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_RAW, 0);
1533*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_DATA, func);
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun /* Command is CMD52 write */
1536*4882a593Smuzhiyun cmd_reg = 0;
1537*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_RESP_TYPE, RESP_TYPE_48_BUSY);
1538*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_CRC_EN, 1);
1539*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX_EN, 1);
1540*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_DATA_EN, 0);
1541*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_TYPE, CMD_TYPE_ABORT);
1542*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX, SDIOH_CMD_52);
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun /* XXX Copied from cmd_issue(), but no SPI response handling! */
1545*4882a593Smuzhiyun if (sd->sd_mode == SDIOH_MODE_SPI) {
1546*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_CRC_EN, 0);
1547*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX_EN, 0);
1548*4882a593Smuzhiyun }
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun /* Wait for CMD_INHIBIT to go away as per spec section 3.6.1.1 */
1551*4882a593Smuzhiyun /* XXX For a single-threaded driver, what circumstances would result
1552*4882a593Smuzhiyun * in cmd_inhibit being on but going off in a short time? Experiment
1553*4882a593Smuzhiyun * shows a HW command timeout doesn't leave inhibit on, so maybe a SW
1554*4882a593Smuzhiyun * timeout? Then that command should be responsible for clearing...
1555*4882a593Smuzhiyun */
1556*4882a593Smuzhiyun retries = RETRIES_SMALL;
1557*4882a593Smuzhiyun while (GFIELD(sdstd_rreg(sd, SD_PresentState), PRES_CMD_INHIBIT)) {
1558*4882a593Smuzhiyun if (retries == RETRIES_SMALL)
1559*4882a593Smuzhiyun sd_err(("%s: Waiting for Command Inhibit, state 0x%08x\n",
1560*4882a593Smuzhiyun __FUNCTION__, sdstd_rreg(sd, SD_PresentState)));
1561*4882a593Smuzhiyun if (!--retries) {
1562*4882a593Smuzhiyun sd_err(("%s: Command Inhibit timeout, state 0x%08x\n",
1563*4882a593Smuzhiyun __FUNCTION__, sdstd_rreg(sd, SD_PresentState)));
1564*4882a593Smuzhiyun if (trap_errs)
1565*4882a593Smuzhiyun ASSERT(0);
1566*4882a593Smuzhiyun err = BCME_SDIO_ERROR;
1567*4882a593Smuzhiyun goto done;
1568*4882a593Smuzhiyun }
1569*4882a593Smuzhiyun }
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun /* Clear errors from any previous commands */
1572*4882a593Smuzhiyun if ((plain_intstatus = sdstd_rreg16(sd, SD_ErrorIntrStatus)) != 0) {
1573*4882a593Smuzhiyun sd_err(("abort: clearing errstat 0x%04x\n", plain_intstatus));
1574*4882a593Smuzhiyun sdstd_wreg16(sd, SD_ErrorIntrStatus, plain_intstatus);
1575*4882a593Smuzhiyun }
1576*4882a593Smuzhiyun plain_intstatus = sdstd_rreg16(sd, SD_IntrStatus);
1577*4882a593Smuzhiyun if (plain_intstatus & ~(SFIELD(0, INTSTAT_CARD_INT, 1))) {
1578*4882a593Smuzhiyun sd_err(("abort: intstatus 0x%04x\n", plain_intstatus));
1579*4882a593Smuzhiyun if (GFIELD(plain_intstatus, INTSTAT_CMD_COMPLETE)) {
1580*4882a593Smuzhiyun sd_err(("SDSTD_ABORT: CMD COMPLETE SET BEFORE COMMAND GIVEN!!!\n"));
1581*4882a593Smuzhiyun }
1582*4882a593Smuzhiyun if (GFIELD(plain_intstatus, INTSTAT_CARD_REMOVAL)) {
1583*4882a593Smuzhiyun sd_err(("SDSTD_ABORT: INTSTAT_CARD_REMOVAL\n"));
1584*4882a593Smuzhiyun err = BCME_NODEVICE;
1585*4882a593Smuzhiyun goto done;
1586*4882a593Smuzhiyun }
1587*4882a593Smuzhiyun }
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun /* Issue the command */
1590*4882a593Smuzhiyun sdstd_wreg(sd, SD_Arg0, cmd_arg);
1591*4882a593Smuzhiyun sdstd_wreg16(sd, SD_Command, cmd_reg);
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun /* In interrupt mode return, expect later CMD_COMPLETE interrupt */
1594*4882a593Smuzhiyun if (!sd->polled_mode)
1595*4882a593Smuzhiyun return err;
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun /* Otherwise, wait for the command to complete */
1598*4882a593Smuzhiyun retries = RETRIES_LARGE;
1599*4882a593Smuzhiyun do {
1600*4882a593Smuzhiyun int_reg = sdstd_rreg16(sd, SD_IntrStatus);
1601*4882a593Smuzhiyun } while (--retries &&
1602*4882a593Smuzhiyun (GFIELD(int_reg, INTSTAT_ERROR_INT) == 0) &&
1603*4882a593Smuzhiyun (GFIELD(int_reg, INTSTAT_CMD_COMPLETE) == 0));
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun /* If command completion fails, do a cmd reset and note the error */
1606*4882a593Smuzhiyun if (!retries) {
1607*4882a593Smuzhiyun sd_err(("%s: CMD_COMPLETE timeout: intr 0x%04x err 0x%04x state 0x%08x\n",
1608*4882a593Smuzhiyun __FUNCTION__, int_reg,
1609*4882a593Smuzhiyun sdstd_rreg16(sd, SD_ErrorIntrStatus),
1610*4882a593Smuzhiyun sdstd_rreg(sd, SD_PresentState)));
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun sdstd_wreg8(sd, SD_SoftwareReset, SFIELD(0, SW_RESET_CMD, 1));
1613*4882a593Smuzhiyun retries = RETRIES_LARGE;
1614*4882a593Smuzhiyun do {
1615*4882a593Smuzhiyun sd_trace(("%s: waiting for CMD line reset\n", __FUNCTION__));
1616*4882a593Smuzhiyun } while ((GFIELD(sdstd_rreg8(sd, SD_SoftwareReset),
1617*4882a593Smuzhiyun SW_RESET_CMD)) && retries--);
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun if (!retries) {
1620*4882a593Smuzhiyun sd_err(("%s: Timeout waiting for CMD line reset\n", __FUNCTION__));
1621*4882a593Smuzhiyun }
1622*4882a593Smuzhiyun
1623*4882a593Smuzhiyun if (trap_errs)
1624*4882a593Smuzhiyun ASSERT(0);
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun err = BCME_SDIO_ERROR;
1627*4882a593Smuzhiyun }
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun /* Clear Command Complete interrupt */
1630*4882a593Smuzhiyun int_reg = SFIELD(0, INTSTAT_CMD_COMPLETE, 1);
1631*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatus, int_reg);
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun /* Check for Errors */
1634*4882a593Smuzhiyun if ((plain_intstatus = sdstd_rreg16 (sd, SD_ErrorIntrStatus)) != 0) {
1635*4882a593Smuzhiyun sd_err(("%s: ErrorintrStatus: 0x%x, "
1636*4882a593Smuzhiyun "(intrstatus = 0x%x, present state 0x%x) clearing\n",
1637*4882a593Smuzhiyun __FUNCTION__, plain_intstatus,
1638*4882a593Smuzhiyun sdstd_rreg16(sd, SD_IntrStatus),
1639*4882a593Smuzhiyun sdstd_rreg(sd, SD_PresentState)));
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun sdstd_wreg16(sd, SD_ErrorIntrStatus, plain_intstatus);
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun sdstd_wreg8(sd, SD_SoftwareReset, SFIELD(0, SW_RESET_DAT, 1));
1644*4882a593Smuzhiyun retries = RETRIES_LARGE;
1645*4882a593Smuzhiyun do {
1646*4882a593Smuzhiyun sd_trace(("%s: waiting for DAT line reset\n", __FUNCTION__));
1647*4882a593Smuzhiyun } while ((GFIELD(sdstd_rreg8(sd, SD_SoftwareReset),
1648*4882a593Smuzhiyun SW_RESET_DAT)) && retries--);
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun if (!retries) {
1651*4882a593Smuzhiyun sd_err(("%s: Timeout waiting for DAT line reset\n", __FUNCTION__));
1652*4882a593Smuzhiyun }
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun if (trap_errs)
1655*4882a593Smuzhiyun ASSERT(0);
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun /* ABORT is dataless, only cmd errs count */
1658*4882a593Smuzhiyun /* XXX But what about busy timeout? Response valid? */
1659*4882a593Smuzhiyun if (plain_intstatus & ERRINT_CMD_ERRS)
1660*4882a593Smuzhiyun err = BCME_SDIO_ERROR;
1661*4882a593Smuzhiyun }
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun /* If command failed don't bother looking at response */
1664*4882a593Smuzhiyun if (err)
1665*4882a593Smuzhiyun goto done;
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun /* Otherwise, check the response */
1668*4882a593Smuzhiyun sdstd_cmd_getrsp(sd, &rsp5, 1);
1669*4882a593Smuzhiyun rflags = GFIELD(rsp5, RSP5_FLAGS);
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun if (rflags & SD_RSP_R5_ERRBITS) {
1672*4882a593Smuzhiyun sd_err(("%s: R5 flags include errbits: 0x%02x\n", __FUNCTION__, rflags));
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun /* The CRC error flag applies to the previous command */
1675*4882a593Smuzhiyun if (rflags & (SD_RSP_R5_ERRBITS & ~SD_RSP_R5_COM_CRC_ERROR)) {
1676*4882a593Smuzhiyun err = BCME_SDIO_ERROR;
1677*4882a593Smuzhiyun goto done;
1678*4882a593Smuzhiyun }
1679*4882a593Smuzhiyun }
1680*4882a593Smuzhiyun
1681*4882a593Smuzhiyun if (((rflags & (SD_RSP_R5_IO_CURRENTSTATE0 | SD_RSP_R5_IO_CURRENTSTATE1)) != 0x10) &&
1682*4882a593Smuzhiyun ((rflags & (SD_RSP_R5_IO_CURRENTSTATE0 | SD_RSP_R5_IO_CURRENTSTATE1)) != 0x20)) {
1683*4882a593Smuzhiyun sd_err(("%s: R5 flags has bad state: 0x%02x\n", __FUNCTION__, rflags));
1684*4882a593Smuzhiyun err = BCME_SDIO_ERROR;
1685*4882a593Smuzhiyun goto done;
1686*4882a593Smuzhiyun }
1687*4882a593Smuzhiyun
1688*4882a593Smuzhiyun if (GFIELD(rsp5, RSP5_STUFF)) {
1689*4882a593Smuzhiyun sd_err(("%s: rsp5 stuff is 0x%x: should be 0\n",
1690*4882a593Smuzhiyun __FUNCTION__, GFIELD(rsp5, RSP5_STUFF)));
1691*4882a593Smuzhiyun err = BCME_SDIO_ERROR;
1692*4882a593Smuzhiyun goto done;
1693*4882a593Smuzhiyun }
1694*4882a593Smuzhiyun
1695*4882a593Smuzhiyun done:
1696*4882a593Smuzhiyun if (err == BCME_NODEVICE)
1697*4882a593Smuzhiyun return err;
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun /* XXX As per spec 3.7.1 (and to be safe) do the resets here */
1700*4882a593Smuzhiyun sdstd_wreg8(sd, SD_SoftwareReset,
1701*4882a593Smuzhiyun SFIELD(SFIELD(0, SW_RESET_DAT, 1), SW_RESET_CMD, 1));
1702*4882a593Smuzhiyun
1703*4882a593Smuzhiyun retries = RETRIES_LARGE;
1704*4882a593Smuzhiyun do {
1705*4882a593Smuzhiyun rflags = sdstd_rreg8(sd, SD_SoftwareReset);
1706*4882a593Smuzhiyun if (!GFIELD(rflags, SW_RESET_DAT) && !GFIELD(rflags, SW_RESET_CMD))
1707*4882a593Smuzhiyun break;
1708*4882a593Smuzhiyun } while (--retries);
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun if (!retries) {
1711*4882a593Smuzhiyun sd_err(("%s: Timeout waiting for DAT/CMD reset: 0x%02x\n",
1712*4882a593Smuzhiyun __FUNCTION__, rflags));
1713*4882a593Smuzhiyun err = BCME_SDIO_ERROR;
1714*4882a593Smuzhiyun }
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun return err;
1717*4882a593Smuzhiyun }
1718*4882a593Smuzhiyun
1719*4882a593Smuzhiyun extern int
sdioh_abort(sdioh_info_t * sd,uint fnum)1720*4882a593Smuzhiyun sdioh_abort(sdioh_info_t *sd, uint fnum)
1721*4882a593Smuzhiyun {
1722*4882a593Smuzhiyun int ret;
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun sdstd_lock(sd);
1725*4882a593Smuzhiyun ret = sdstd_abort(sd, fnum);
1726*4882a593Smuzhiyun sdstd_unlock(sd);
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun return ret;
1729*4882a593Smuzhiyun }
1730*4882a593Smuzhiyun
1731*4882a593Smuzhiyun int
sdioh_start(sdioh_info_t * sd,int stage)1732*4882a593Smuzhiyun sdioh_start(sdioh_info_t *sd, int stage)
1733*4882a593Smuzhiyun {
1734*4882a593Smuzhiyun return SUCCESS;
1735*4882a593Smuzhiyun }
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun int
sdioh_stop(sdioh_info_t * sd)1738*4882a593Smuzhiyun sdioh_stop(sdioh_info_t *sd)
1739*4882a593Smuzhiyun {
1740*4882a593Smuzhiyun return SUCCESS;
1741*4882a593Smuzhiyun }
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun int
sdioh_waitlockfree(sdioh_info_t * sd)1744*4882a593Smuzhiyun sdioh_waitlockfree(sdioh_info_t *sd)
1745*4882a593Smuzhiyun {
1746*4882a593Smuzhiyun sdstd_waitlockfree(sd);
1747*4882a593Smuzhiyun return SUCCESS;
1748*4882a593Smuzhiyun }
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun static int
sdstd_check_errs(sdioh_info_t * sdioh_info,uint32 cmd,uint32 arg)1751*4882a593Smuzhiyun sdstd_check_errs(sdioh_info_t *sdioh_info, uint32 cmd, uint32 arg)
1752*4882a593Smuzhiyun {
1753*4882a593Smuzhiyun uint16 regval;
1754*4882a593Smuzhiyun uint retries;
1755*4882a593Smuzhiyun uint function = 0;
1756*4882a593Smuzhiyun
1757*4882a593Smuzhiyun /* If no errors, we're done */
1758*4882a593Smuzhiyun if ((regval = sdstd_rreg16(sdioh_info, SD_ErrorIntrStatus)) == 0)
1759*4882a593Smuzhiyun return SUCCESS;
1760*4882a593Smuzhiyun
1761*4882a593Smuzhiyun #ifdef BCMQT
1762*4882a593Smuzhiyun if (regval == 0xFFFF) {
1763*4882a593Smuzhiyun /* XXX - Getting bogus errors under QT
1764*4882a593Smuzhiyun * XXX - Not sure why; Just ignore for now
1765*4882a593Smuzhiyun */
1766*4882a593Smuzhiyun sd_err(("%s: Bogus SD_ErrorIntrStatus: 0x%x????\n", __FUNCTION__, regval));
1767*4882a593Smuzhiyun sdstd_wreg16(sdioh_info, SD_ErrorIntrStatus, regval);
1768*4882a593Smuzhiyun return SUCCESS;
1769*4882a593Smuzhiyun }
1770*4882a593Smuzhiyun #endif
1771*4882a593Smuzhiyun
1772*4882a593Smuzhiyun sd_info(("%s: ErrorIntrStatus 0x%04x (clearing), IntrStatus 0x%04x PresentState 0x%08x\n",
1773*4882a593Smuzhiyun __FUNCTION__, regval, sdstd_rreg16(sdioh_info, SD_IntrStatus),
1774*4882a593Smuzhiyun sdstd_rreg(sdioh_info, SD_PresentState)));
1775*4882a593Smuzhiyun sdstd_wreg16(sdioh_info, SD_ErrorIntrStatus, regval);
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun if (cmd == SDIOH_CMD_14) {
1778*4882a593Smuzhiyun if (regval & ERRINT_CMD_TIMEOUT_BIT) {
1779*4882a593Smuzhiyun /* PR 101351: sdiod_aos sleep followed by immediate wakeup
1780*4882a593Smuzhiyun * before sdiod_aos takes over has a problem.
1781*4882a593Smuzhiyun * Getting command timeouts while exiting sleep
1782*4882a593Smuzhiyun * with CMD14. Ignore this error due to this PR.
1783*4882a593Smuzhiyun */
1784*4882a593Smuzhiyun regval &= ~ERRINT_CMD_TIMEOUT_BIT;
1785*4882a593Smuzhiyun }
1786*4882a593Smuzhiyun }
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun /* On command error, issue CMD reset */
1789*4882a593Smuzhiyun if (regval & ERRINT_CMD_ERRS) {
1790*4882a593Smuzhiyun sd_trace(("%s: issuing CMD reset\n", __FUNCTION__));
1791*4882a593Smuzhiyun sdstd_wreg8(sdioh_info, SD_SoftwareReset, SFIELD(0, SW_RESET_CMD, 1));
1792*4882a593Smuzhiyun for (retries = RETRIES_LARGE; retries; retries--)
1793*4882a593Smuzhiyun if (!(GFIELD(sdstd_rreg8(sdioh_info, SD_SoftwareReset), SW_RESET_CMD)))
1794*4882a593Smuzhiyun break;
1795*4882a593Smuzhiyun if (!retries) {
1796*4882a593Smuzhiyun sd_err(("%s: Timeout waiting for CMD line reset\n", __FUNCTION__));
1797*4882a593Smuzhiyun }
1798*4882a593Smuzhiyun }
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun /* On data error, issue DAT reset */
1801*4882a593Smuzhiyun if (regval & ERRINT_DATA_ERRS) {
1802*4882a593Smuzhiyun if (regval & ERRINT_ADMA_BIT)
1803*4882a593Smuzhiyun sd_err(("%s:ADMAError: status:0x%x\n",
1804*4882a593Smuzhiyun __FUNCTION__, sdstd_rreg(sdioh_info, SD_ADMA_ErrStatus)));
1805*4882a593Smuzhiyun sd_trace(("%s: issuing DAT reset\n", __FUNCTION__));
1806*4882a593Smuzhiyun sdstd_wreg8(sdioh_info, SD_SoftwareReset, SFIELD(0, SW_RESET_DAT, 1));
1807*4882a593Smuzhiyun for (retries = RETRIES_LARGE; retries; retries--)
1808*4882a593Smuzhiyun if (!(GFIELD(sdstd_rreg8(sdioh_info, SD_SoftwareReset), SW_RESET_DAT)))
1809*4882a593Smuzhiyun break;
1810*4882a593Smuzhiyun if (!retries) {
1811*4882a593Smuzhiyun sd_err(("%s: Timeout waiting for DAT line reset\n", __FUNCTION__));
1812*4882a593Smuzhiyun }
1813*4882a593Smuzhiyun }
1814*4882a593Smuzhiyun
1815*4882a593Smuzhiyun /* For an IO command (CMD52 or CMD53) issue an abort to the appropriate function */
1816*4882a593Smuzhiyun if (cmd == SDIOH_CMD_53)
1817*4882a593Smuzhiyun function = GFIELD(arg, CMD53_FUNCTION);
1818*4882a593Smuzhiyun else if (cmd == SDIOH_CMD_52) {
1819*4882a593Smuzhiyun /* PR 101351: sdiod_aos sleep followed by immediate wakeup
1820*4882a593Smuzhiyun * before sdiod_aos takes over has a problem.
1821*4882a593Smuzhiyun */
1822*4882a593Smuzhiyun if (GFIELD(arg, CMD52_REG_ADDR) != F1_SLEEPCSR_ADDR)
1823*4882a593Smuzhiyun function = GFIELD(arg, CMD52_FUNCTION);
1824*4882a593Smuzhiyun }
1825*4882a593Smuzhiyun if (function) {
1826*4882a593Smuzhiyun sd_trace(("%s: requesting abort for function %d after cmd %d\n",
1827*4882a593Smuzhiyun __FUNCTION__, function, cmd));
1828*4882a593Smuzhiyun sdstd_abort(sdioh_info, function);
1829*4882a593Smuzhiyun }
1830*4882a593Smuzhiyun
1831*4882a593Smuzhiyun if (trap_errs)
1832*4882a593Smuzhiyun ASSERT(0);
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun return ERROR;
1835*4882a593Smuzhiyun }
1836*4882a593Smuzhiyun
1837*4882a593Smuzhiyun #ifdef BCMINTERNAL
1838*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_test_diag(sdioh_info_t * sd)1839*4882a593Smuzhiyun sdioh_test_diag(sdioh_info_t *sd)
1840*4882a593Smuzhiyun {
1841*4882a593Smuzhiyun sd_err(("%s: Implement me\n", __FUNCTION__));
1842*4882a593Smuzhiyun return (0);
1843*4882a593Smuzhiyun }
1844*4882a593Smuzhiyun #endif /* BCMINTERNAL */
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun /*
1847*4882a593Smuzhiyun * Private/Static work routines
1848*4882a593Smuzhiyun */
1849*4882a593Smuzhiyun static bool
sdstd_reset(sdioh_info_t * sd,bool host_reset,bool client_reset)1850*4882a593Smuzhiyun sdstd_reset(sdioh_info_t *sd, bool host_reset, bool client_reset)
1851*4882a593Smuzhiyun {
1852*4882a593Smuzhiyun int retries = RETRIES_LARGE;
1853*4882a593Smuzhiyun uchar regval;
1854*4882a593Smuzhiyun
1855*4882a593Smuzhiyun if (!sd)
1856*4882a593Smuzhiyun return TRUE;
1857*4882a593Smuzhiyun
1858*4882a593Smuzhiyun sdstd_lock(sd);
1859*4882a593Smuzhiyun /* Reset client card */
1860*4882a593Smuzhiyun if (client_reset && (sd->adapter_slot != -1)) {
1861*4882a593Smuzhiyun if (sdstd_card_regwrite(sd, 0, SDIOD_CCCR_IOABORT, 1, 0x8) != SUCCESS)
1862*4882a593Smuzhiyun sd_err(("%s: Cannot write to card reg 0x%x\n",
1863*4882a593Smuzhiyun __FUNCTION__, SDIOD_CCCR_IOABORT));
1864*4882a593Smuzhiyun else
1865*4882a593Smuzhiyun sd->card_rca = 0;
1866*4882a593Smuzhiyun }
1867*4882a593Smuzhiyun
1868*4882a593Smuzhiyun /* Reset host controller */
1869*4882a593Smuzhiyun if (host_reset) {
1870*4882a593Smuzhiyun regval = SFIELD(0, SW_RESET_ALL, 1);
1871*4882a593Smuzhiyun sdstd_wreg8(sd, SD_SoftwareReset, regval);
1872*4882a593Smuzhiyun do {
1873*4882a593Smuzhiyun sd_trace(("%s: waiting for reset\n", __FUNCTION__));
1874*4882a593Smuzhiyun } while ((sdstd_rreg8(sd, SD_SoftwareReset) & regval) && retries--);
1875*4882a593Smuzhiyun
1876*4882a593Smuzhiyun if (!retries) {
1877*4882a593Smuzhiyun sd_err(("%s: Timeout waiting for host reset\n", __FUNCTION__));
1878*4882a593Smuzhiyun sdstd_unlock(sd);
1879*4882a593Smuzhiyun return (FALSE);
1880*4882a593Smuzhiyun }
1881*4882a593Smuzhiyun
1882*4882a593Smuzhiyun /* A reset should reset bus back to 1 bit mode */
1883*4882a593Smuzhiyun sd->sd_mode = SDIOH_MODE_SD1;
1884*4882a593Smuzhiyun sdstd_set_dma_mode(sd, sd->sd_dma_mode);
1885*4882a593Smuzhiyun }
1886*4882a593Smuzhiyun sdstd_unlock(sd);
1887*4882a593Smuzhiyun return TRUE;
1888*4882a593Smuzhiyun }
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun /* Disable device interrupt */
1891*4882a593Smuzhiyun void
sdstd_devintr_off(sdioh_info_t * sd)1892*4882a593Smuzhiyun sdstd_devintr_off(sdioh_info_t *sd)
1893*4882a593Smuzhiyun {
1894*4882a593Smuzhiyun sd_trace(("%s: %d\n", __FUNCTION__, sd->use_client_ints));
1895*4882a593Smuzhiyun if (sd->use_client_ints) {
1896*4882a593Smuzhiyun sd->intmask &= ~CLIENT_INTR;
1897*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrSignalEnable, sd->intmask);
1898*4882a593Smuzhiyun sdstd_rreg16(sd, SD_IntrSignalEnable); /* Sync readback */
1899*4882a593Smuzhiyun }
1900*4882a593Smuzhiyun }
1901*4882a593Smuzhiyun
1902*4882a593Smuzhiyun /* Enable device interrupt */
1903*4882a593Smuzhiyun void
sdstd_devintr_on(sdioh_info_t * sd)1904*4882a593Smuzhiyun sdstd_devintr_on(sdioh_info_t *sd)
1905*4882a593Smuzhiyun {
1906*4882a593Smuzhiyun ASSERT(sd->lockcount == 0);
1907*4882a593Smuzhiyun sd_trace(("%s: %d\n", __FUNCTION__, sd->use_client_ints));
1908*4882a593Smuzhiyun if (sd->use_client_ints) {
1909*4882a593Smuzhiyun if (sd->version < HOST_CONTR_VER_3) {
1910*4882a593Smuzhiyun uint16 status = sdstd_rreg16(sd, SD_IntrStatusEnable);
1911*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatusEnable, SFIELD(status, INTSTAT_CARD_INT, 0));
1912*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatusEnable, status);
1913*4882a593Smuzhiyun }
1914*4882a593Smuzhiyun
1915*4882a593Smuzhiyun sd->intmask |= CLIENT_INTR;
1916*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrSignalEnable, sd->intmask);
1917*4882a593Smuzhiyun sdstd_rreg16(sd, SD_IntrSignalEnable); /* Sync readback */
1918*4882a593Smuzhiyun }
1919*4882a593Smuzhiyun }
1920*4882a593Smuzhiyun
1921*4882a593Smuzhiyun #ifdef BCMSDYIELD
1922*4882a593Smuzhiyun /* Enable/disable other interrupts */
1923*4882a593Smuzhiyun void
sdstd_intrs_on(sdioh_info_t * sd,uint16 norm,uint16 err)1924*4882a593Smuzhiyun sdstd_intrs_on(sdioh_info_t *sd, uint16 norm, uint16 err)
1925*4882a593Smuzhiyun {
1926*4882a593Smuzhiyun if (err) {
1927*4882a593Smuzhiyun norm = SFIELD(norm, INTSTAT_ERROR_INT, 1);
1928*4882a593Smuzhiyun sdstd_wreg16(sd, SD_ErrorIntrSignalEnable, err);
1929*4882a593Smuzhiyun }
1930*4882a593Smuzhiyun
1931*4882a593Smuzhiyun sd->intmask |= norm;
1932*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrSignalEnable, sd->intmask);
1933*4882a593Smuzhiyun if (sd_forcerb)
1934*4882a593Smuzhiyun sdstd_rreg16(sd, SD_IntrSignalEnable); /* Sync readback */
1935*4882a593Smuzhiyun }
1936*4882a593Smuzhiyun
1937*4882a593Smuzhiyun void
sdstd_intrs_off(sdioh_info_t * sd,uint16 norm,uint16 err)1938*4882a593Smuzhiyun sdstd_intrs_off(sdioh_info_t *sd, uint16 norm, uint16 err)
1939*4882a593Smuzhiyun {
1940*4882a593Smuzhiyun if (err) {
1941*4882a593Smuzhiyun norm = SFIELD(norm, INTSTAT_ERROR_INT, 1);
1942*4882a593Smuzhiyun sdstd_wreg16(sd, SD_ErrorIntrSignalEnable, 0);
1943*4882a593Smuzhiyun }
1944*4882a593Smuzhiyun
1945*4882a593Smuzhiyun sd->intmask &= ~norm;
1946*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrSignalEnable, sd->intmask);
1947*4882a593Smuzhiyun if (sd_forcerb)
1948*4882a593Smuzhiyun sdstd_rreg16(sd, SD_IntrSignalEnable); /* Sync readback */
1949*4882a593Smuzhiyun }
1950*4882a593Smuzhiyun #endif /* BCMSDYIELD */
1951*4882a593Smuzhiyun
1952*4882a593Smuzhiyun static int
sdstd_host_init(sdioh_info_t * sd)1953*4882a593Smuzhiyun sdstd_host_init(sdioh_info_t *sd)
1954*4882a593Smuzhiyun {
1955*4882a593Smuzhiyun int num_slots, full_slot;
1956*4882a593Smuzhiyun uint8 reg8;
1957*4882a593Smuzhiyun uint32 card_ins;
1958*4882a593Smuzhiyun int slot, first_bar = 0;
1959*4882a593Smuzhiyun bool detect_slots = FALSE;
1960*4882a593Smuzhiyun #ifdef _WIN32
1961*4882a593Smuzhiyun NDIS_PHYSICAL_ADDRESS bar;
1962*4882a593Smuzhiyun #else
1963*4882a593Smuzhiyun uint bar;
1964*4882a593Smuzhiyun #endif
1965*4882a593Smuzhiyun
1966*4882a593Smuzhiyun /* Check for Arasan ID */
1967*4882a593Smuzhiyun if ((OSL_PCI_READ_CONFIG(sd->osh, PCI_CFG_VID, 4) & 0xFFFF) == VENDOR_SI_IMAGE) {
1968*4882a593Smuzhiyun sd_info(("%s: Found Arasan Standard SDIO Host Controller\n", __FUNCTION__));
1969*4882a593Smuzhiyun sd->controller_type = SDIOH_TYPE_ARASAN_HDK;
1970*4882a593Smuzhiyun detect_slots = TRUE;
1971*4882a593Smuzhiyun /* Controller supports SDMA, so turn it on here. */
1972*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_SDMA;
1973*4882a593Smuzhiyun } else if ((OSL_PCI_READ_CONFIG(sd->osh, PCI_CFG_VID, 4) & 0xFFFF) == VENDOR_BROADCOM) {
1974*4882a593Smuzhiyun sd_info(("%s: Found Broadcom 27xx Standard SDIO Host Controller\n", __FUNCTION__));
1975*4882a593Smuzhiyun sd->controller_type = SDIOH_TYPE_BCM27XX;
1976*4882a593Smuzhiyun detect_slots = FALSE;
1977*4882a593Smuzhiyun } else if ((OSL_PCI_READ_CONFIG(sd->osh, PCI_CFG_VID, 4) & 0xFFFF) == VENDOR_TI) {
1978*4882a593Smuzhiyun sd_info(("%s: Found TI PCIxx21 Standard SDIO Host Controller\n", __FUNCTION__));
1979*4882a593Smuzhiyun sd->controller_type = SDIOH_TYPE_TI_PCIXX21;
1980*4882a593Smuzhiyun detect_slots = TRUE;
1981*4882a593Smuzhiyun } else if ((OSL_PCI_READ_CONFIG(sd->osh, PCI_CFG_VID, 4) & 0xFFFF) == VENDOR_RICOH) {
1982*4882a593Smuzhiyun sd_info(("%s: Ricoh Co Ltd R5C822 SD/SDIO/MMC/MS/MSPro Host Adapter\n",
1983*4882a593Smuzhiyun __FUNCTION__));
1984*4882a593Smuzhiyun sd->controller_type = SDIOH_TYPE_RICOH_R5C822;
1985*4882a593Smuzhiyun detect_slots = TRUE;
1986*4882a593Smuzhiyun } else if ((OSL_PCI_READ_CONFIG(sd->osh, PCI_CFG_VID, 4) & 0xFFFF) == VENDOR_JMICRON) {
1987*4882a593Smuzhiyun sd_info(("%s: JMicron Standard SDIO Host Controller\n",
1988*4882a593Smuzhiyun __FUNCTION__));
1989*4882a593Smuzhiyun sd->controller_type = SDIOH_TYPE_JMICRON;
1990*4882a593Smuzhiyun detect_slots = TRUE;
1991*4882a593Smuzhiyun #ifdef BCMINTERNAL
1992*4882a593Smuzhiyun } else if ((OSL_PCI_READ_CONFIG(sd->osh, PCI_CFG_VID, 4) & 0xFFFF) == VENDOR_JINVANI) {
1993*4882a593Smuzhiyun sd_info(("%s: Found Jinvani Standard SDIO Host Controller\n", __FUNCTION__));
1994*4882a593Smuzhiyun detect_slots = FALSE;
1995*4882a593Smuzhiyun sd->controller_type = SDIOH_TYPE_JINVANI_GOLD;
1996*4882a593Smuzhiyun #endif /* BCMINTERNAL */
1997*4882a593Smuzhiyun } else {
1998*4882a593Smuzhiyun return ERROR;
1999*4882a593Smuzhiyun }
2000*4882a593Smuzhiyun
2001*4882a593Smuzhiyun /*
2002*4882a593Smuzhiyun * Determine num of slots
2003*4882a593Smuzhiyun * Search each slot
2004*4882a593Smuzhiyun */
2005*4882a593Smuzhiyun
2006*4882a593Smuzhiyun first_bar = OSL_PCI_READ_CONFIG(sd->osh, SD_SlotInfo, 4) & 0x7;
2007*4882a593Smuzhiyun num_slots = (OSL_PCI_READ_CONFIG(sd->osh, SD_SlotInfo, 4) & 0xff) >> 4;
2008*4882a593Smuzhiyun num_slots &= 7;
2009*4882a593Smuzhiyun num_slots++; /* map bits to num slots according to spec */
2010*4882a593Smuzhiyun
2011*4882a593Smuzhiyun /* XXX Since the sdio20h core does not present the proper SD_SlotInfo
2012*4882a593Smuzhiyun * register at PCI config space offset 0x40, fake it here. Also,
2013*4882a593Smuzhiyun * set the BAR0 window to point to the sdio20h core.
2014*4882a593Smuzhiyun */
2015*4882a593Smuzhiyun if (OSL_PCI_READ_CONFIG(sd->osh, PCI_CFG_VID, 4) ==
2016*4882a593Smuzhiyun ((SDIOH_FPGA_ID << 16) | VENDOR_BROADCOM)) {
2017*4882a593Smuzhiyun sd_err(("%s: Found Broadcom Standard SDIO Host Controller FPGA\n", __FUNCTION__));
2018*4882a593Smuzhiyun /* Set BAR0 Window to SDIOSTH core */
2019*4882a593Smuzhiyun OSL_PCI_WRITE_CONFIG(sd->osh, PCI_BAR0_WIN, 4, 0x18001000);
2020*4882a593Smuzhiyun
2021*4882a593Smuzhiyun /* Set defaults particular to this controller. */
2022*4882a593Smuzhiyun detect_slots = TRUE;
2023*4882a593Smuzhiyun num_slots = 1;
2024*4882a593Smuzhiyun first_bar = 0;
2025*4882a593Smuzhiyun
2026*4882a593Smuzhiyun /* Controller supports ADMA2, so turn it on here. */
2027*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_ADMA2;
2028*4882a593Smuzhiyun }
2029*4882a593Smuzhiyun
2030*4882a593Smuzhiyun /* Map in each slot on the board and query it to see if a
2031*4882a593Smuzhiyun * card is inserted. Use the first populated slot found.
2032*4882a593Smuzhiyun */
2033*4882a593Smuzhiyun if (sd->mem_space) {
2034*4882a593Smuzhiyun sdstd_reg_unmap(sd->osh, (ulong)sd->mem_space, SDIOH_REG_WINSZ);
2035*4882a593Smuzhiyun sd->mem_space = NULL;
2036*4882a593Smuzhiyun }
2037*4882a593Smuzhiyun
2038*4882a593Smuzhiyun full_slot = -1;
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun for (slot = 0; slot < num_slots; slot++) {
2041*4882a593Smuzhiyun /* XXX :Ugly define, is there a better way */
2042*4882a593Smuzhiyun #ifdef _WIN32
2043*4882a593Smuzhiyun bar.HighPart = 0;
2044*4882a593Smuzhiyun bar.LowPart = OSL_PCI_READ_CONFIG(sd->osh, PCI_CFG_BAR0
2045*4882a593Smuzhiyun + (4*(slot + first_bar)), 4);
2046*4882a593Smuzhiyun sd->mem_space = (volatile char *)sdstd_reg_map(sd->osh,
2047*4882a593Smuzhiyun (int32)&bar, SDIOH_REG_WINSZ);
2048*4882a593Smuzhiyun #else
2049*4882a593Smuzhiyun bar = OSL_PCI_READ_CONFIG(sd->osh, PCI_CFG_BAR0 + (4*(slot + first_bar)), 4);
2050*4882a593Smuzhiyun sd->mem_space = (volatile char *)sdstd_reg_map(sd->osh,
2051*4882a593Smuzhiyun (uintptr)bar, SDIOH_REG_WINSZ);
2052*4882a593Smuzhiyun #endif
2053*4882a593Smuzhiyun
2054*4882a593Smuzhiyun sd->adapter_slot = -1;
2055*4882a593Smuzhiyun
2056*4882a593Smuzhiyun if (detect_slots) {
2057*4882a593Smuzhiyun card_ins = GFIELD(sdstd_rreg(sd, SD_PresentState), PRES_CARD_PRESENT);
2058*4882a593Smuzhiyun } else {
2059*4882a593Smuzhiyun card_ins = TRUE;
2060*4882a593Smuzhiyun }
2061*4882a593Smuzhiyun
2062*4882a593Smuzhiyun if (card_ins) {
2063*4882a593Smuzhiyun sd_info(("%s: SDIO slot %d: Full\n", __FUNCTION__, slot));
2064*4882a593Smuzhiyun if (full_slot < 0)
2065*4882a593Smuzhiyun full_slot = slot;
2066*4882a593Smuzhiyun } else {
2067*4882a593Smuzhiyun sd_info(("%s: SDIO slot %d: Empty\n", __FUNCTION__, slot));
2068*4882a593Smuzhiyun }
2069*4882a593Smuzhiyun
2070*4882a593Smuzhiyun if (sd->mem_space) {
2071*4882a593Smuzhiyun sdstd_reg_unmap(sd->osh, (ulong)sd->mem_space, SDIOH_REG_WINSZ);
2072*4882a593Smuzhiyun sd->mem_space = NULL;
2073*4882a593Smuzhiyun }
2074*4882a593Smuzhiyun }
2075*4882a593Smuzhiyun
2076*4882a593Smuzhiyun if (full_slot < 0) {
2077*4882a593Smuzhiyun sd_err(("No slots on SDIO controller are populated\n"));
2078*4882a593Smuzhiyun return -1;
2079*4882a593Smuzhiyun }
2080*4882a593Smuzhiyun
2081*4882a593Smuzhiyun /* XXX :Ugly define, is there a better way */
2082*4882a593Smuzhiyun #ifdef _WIN32
2083*4882a593Smuzhiyun bar.HighPart = 0;
2084*4882a593Smuzhiyun bar.LowPart = OSL_PCI_READ_CONFIG(sd->osh, PCI_CFG_BAR0 + (4*(full_slot + first_bar)), 4);
2085*4882a593Smuzhiyun sd->mem_space = (volatile char *)sdstd_reg_map(sd->osh, (int32)&bar, SDIOH_REG_WINSZ);
2086*4882a593Smuzhiyun #else
2087*4882a593Smuzhiyun bar = OSL_PCI_READ_CONFIG(sd->osh, PCI_CFG_BAR0 + (4*(full_slot + first_bar)), 4);
2088*4882a593Smuzhiyun sd->mem_space = (volatile char *)sdstd_reg_map(sd->osh, (uintptr)bar, SDIOH_REG_WINSZ);
2089*4882a593Smuzhiyun #endif
2090*4882a593Smuzhiyun
2091*4882a593Smuzhiyun sd_err(("Using slot %d at BAR%d [0x%08x] mem_space 0x%p\n",
2092*4882a593Smuzhiyun full_slot,
2093*4882a593Smuzhiyun (full_slot + first_bar),
2094*4882a593Smuzhiyun OSL_PCI_READ_CONFIG(sd->osh, PCI_CFG_BAR0 + (4*(full_slot + first_bar)), 4),
2095*4882a593Smuzhiyun sd->mem_space));
2096*4882a593Smuzhiyun
2097*4882a593Smuzhiyun sd->adapter_slot = full_slot;
2098*4882a593Smuzhiyun
2099*4882a593Smuzhiyun sd->version = sdstd_rreg16(sd, SD_HostControllerVersion) & 0xFF;
2100*4882a593Smuzhiyun switch (sd->version) {
2101*4882a593Smuzhiyun case 0:
2102*4882a593Smuzhiyun sd_err(("Host Controller version 1.0, Vendor Revision: 0x%02x\n",
2103*4882a593Smuzhiyun sdstd_rreg16(sd, SD_HostControllerVersion) >> 8));
2104*4882a593Smuzhiyun break;
2105*4882a593Smuzhiyun case 1:
2106*4882a593Smuzhiyun sd_err(("Host Controller version 2.0, Vendor Revision: 0x%02x\n",
2107*4882a593Smuzhiyun sdstd_rreg16(sd, SD_HostControllerVersion) >> 8));
2108*4882a593Smuzhiyun break;
2109*4882a593Smuzhiyun case 2:
2110*4882a593Smuzhiyun sd_err(("Host Controller version 3.0, Vendor Revision: 0x%02x\n",
2111*4882a593Smuzhiyun sdstd_rreg16(sd, SD_HostControllerVersion) >> 8));
2112*4882a593Smuzhiyun break;
2113*4882a593Smuzhiyun default:
2114*4882a593Smuzhiyun sd_err(("%s: Host Controller version 0x%02x not supported.\n",
2115*4882a593Smuzhiyun __FUNCTION__, sd->version));
2116*4882a593Smuzhiyun break;
2117*4882a593Smuzhiyun }
2118*4882a593Smuzhiyun
2119*4882a593Smuzhiyun sd->caps = sdstd_rreg(sd, SD_Capabilities); /* Cache this for later use */
2120*4882a593Smuzhiyun /* MSB 32 bits of caps supported in sdio 3.0 */
2121*4882a593Smuzhiyun sd->caps3 = sdstd_rreg(sd, SD_Capabilities3); /* Cache this for later use */
2122*4882a593Smuzhiyun sd3_trace(("sd3: %s: caps: 0x%x; MCCap:0x%x\n", __FUNCTION__, sd->caps, sd->curr_caps));
2123*4882a593Smuzhiyun sd3_trace(("sd3: %s: caps3: 0x%x\n", __FUNCTION__, sd->caps3));
2124*4882a593Smuzhiyun sd->curr_caps = sdstd_rreg(sd, SD_MaxCurCap);
2125*4882a593Smuzhiyun
2126*4882a593Smuzhiyun sd_info(("%s: caps: 0x%x; MCCap:0x%x\n", __FUNCTION__, sd->caps, sd->curr_caps));
2127*4882a593Smuzhiyun
2128*4882a593Smuzhiyun sdstd_set_dma_mode(sd, sd->sd_dma_mode);
2129*4882a593Smuzhiyun
2130*4882a593Smuzhiyun #if defined(BCMINTERNAL)
2131*4882a593Smuzhiyun if (OSL_PCI_READ_CONFIG(sd->osh, PCI_CFG_VID, 4) ==
2132*4882a593Smuzhiyun ((SDIOH_FPGA_ID << 16) | VENDOR_BROADCOM)) {
2133*4882a593Smuzhiyun sd_err(("* * * SDIO20H FPGA Build Date: 0x%04x\n", sdstd_rreg(sd, 0x110)));
2134*4882a593Smuzhiyun }
2135*4882a593Smuzhiyun
2136*4882a593Smuzhiyun if (GFIELD(sd->caps, CAP_MAXBLOCK) == 0x3) {
2137*4882a593Smuzhiyun sd_info(("SD HOST CAPS: Max block size is INVALID\n"));
2138*4882a593Smuzhiyun } else {
2139*4882a593Smuzhiyun sd_info(("SD HOST CAPS: Max block size is %d bytes\n",
2140*4882a593Smuzhiyun 512 << GFIELD(sd->caps, CAP_MAXBLOCK)));
2141*4882a593Smuzhiyun }
2142*4882a593Smuzhiyun
2143*4882a593Smuzhiyun sd_info(("SD HOST CAPS: 64-bit DMA is %ssupported.\n",
2144*4882a593Smuzhiyun GFIELD(sd->caps, CAP_64BIT_HOST) ? "" : "not "));
2145*4882a593Smuzhiyun sd_info(("SD HOST CAPS: Suspend/Resume is %ssupported.\n",
2146*4882a593Smuzhiyun GFIELD(sd->caps, CAP_SUSPEND) ? "" : "not "));
2147*4882a593Smuzhiyun
2148*4882a593Smuzhiyun sd_err(("SD HOST CAPS: SD Host supports "));
2149*4882a593Smuzhiyun if (GFIELD(sd->caps, CAP_VOLT_3_3)) {
2150*4882a593Smuzhiyun sd_err(("3.3V"));
2151*4882a593Smuzhiyun if (GFIELD(sd->curr_caps, CAP_CURR_3_3)) {
2152*4882a593Smuzhiyun sd_err(("@%dmA\n", 4*GFIELD(sd->curr_caps, CAP_CURR_3_3)));
2153*4882a593Smuzhiyun }
2154*4882a593Smuzhiyun }
2155*4882a593Smuzhiyun if (GFIELD(sd->caps, CAP_VOLT_3_0)) {
2156*4882a593Smuzhiyun sd_err((", 3.0V"));
2157*4882a593Smuzhiyun if (GFIELD(sd->curr_caps, CAP_CURR_3_0)) {
2158*4882a593Smuzhiyun sd_err(("@%dmA\n", 4*GFIELD(sd->curr_caps, CAP_CURR_3_0)));
2159*4882a593Smuzhiyun }
2160*4882a593Smuzhiyun }
2161*4882a593Smuzhiyun if (GFIELD(sd->caps, CAP_VOLT_1_8)) {
2162*4882a593Smuzhiyun sd_err((", 1.8V"));
2163*4882a593Smuzhiyun if (GFIELD(sd->curr_caps, CAP_CURR_1_8)) {
2164*4882a593Smuzhiyun sd_err(("@%dmA\n", 4*GFIELD(sd->curr_caps, CAP_CURR_1_8)));
2165*4882a593Smuzhiyun }
2166*4882a593Smuzhiyun }
2167*4882a593Smuzhiyun sd_err(("\n"));
2168*4882a593Smuzhiyun #endif /* defined(BCMINTERNAL) */
2169*4882a593Smuzhiyun
2170*4882a593Smuzhiyun sdstd_reset(sd, 1, 0);
2171*4882a593Smuzhiyun
2172*4882a593Smuzhiyun /* Read SD4/SD1 mode */
2173*4882a593Smuzhiyun if ((reg8 = sdstd_rreg8(sd, SD_HostCntrl))) {
2174*4882a593Smuzhiyun if (reg8 & SD4_MODE) {
2175*4882a593Smuzhiyun sd_err(("%s: Host cntrlr already in 4 bit mode: 0x%x\n",
2176*4882a593Smuzhiyun __FUNCTION__, reg8));
2177*4882a593Smuzhiyun }
2178*4882a593Smuzhiyun }
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun /* Default power on mode is SD1 */
2181*4882a593Smuzhiyun sd->sd_mode = SDIOH_MODE_SD1;
2182*4882a593Smuzhiyun sd->polled_mode = TRUE;
2183*4882a593Smuzhiyun sd->host_init_done = TRUE;
2184*4882a593Smuzhiyun sd->card_init_done = FALSE;
2185*4882a593Smuzhiyun sd->adapter_slot = full_slot;
2186*4882a593Smuzhiyun
2187*4882a593Smuzhiyun /* XXX: If sd_uhsimode is disabled, which means that, use the HC in SDIO 2.0 mode. */
2188*4882a593Smuzhiyun if (sd_uhsimode == SD3CLKMODE_DISABLED) {
2189*4882a593Smuzhiyun sd->version = HOST_CONTR_VER_2;
2190*4882a593Smuzhiyun sd3_trace(("%s:forcing to SDIO HC 2.0\n", __FUNCTION__));
2191*4882a593Smuzhiyun }
2192*4882a593Smuzhiyun
2193*4882a593Smuzhiyun if (sd->version == HOST_CONTR_VER_3) {
2194*4882a593Smuzhiyun /* read host ctrl 2 */
2195*4882a593Smuzhiyun uint16 reg16 = 0;
2196*4882a593Smuzhiyun sd3_trace(("sd3: %s: HC3: reading additional regs\n", __FUNCTION__));
2197*4882a593Smuzhiyun
2198*4882a593Smuzhiyun reg16 = sdstd_rreg16(sd, SD3_HostCntrl2);
2199*4882a593Smuzhiyun
2200*4882a593Smuzhiyun sd_info(("%s: HCtrl: 0x%x; HCtrl2:0x%x\n", __FUNCTION__, reg8, reg16));
2201*4882a593Smuzhiyun BCM_REFERENCE(reg16);
2202*4882a593Smuzhiyun
2203*4882a593Smuzhiyun /* if HC supports 1.8V and one of the SDR/DDR modes, hc uhci support is PRESENT */
2204*4882a593Smuzhiyun if ((GFIELD(sd->caps, CAP_VOLT_1_8)) &&
2205*4882a593Smuzhiyun (GFIELD(sd->caps3, CAP3_SDR50_SUP) ||
2206*4882a593Smuzhiyun GFIELD(sd->caps3, CAP3_SDR104_SUP) ||
2207*4882a593Smuzhiyun GFIELD(sd->caps3, CAP3_DDR50_SUP)))
2208*4882a593Smuzhiyun sd->host_UHSISupported = 1;
2209*4882a593Smuzhiyun }
2210*4882a593Smuzhiyun
2211*4882a593Smuzhiyun #ifdef BCMQT
2212*4882a593Smuzhiyun {
2213*4882a593Smuzhiyun uint32 intmask;
2214*4882a593Smuzhiyun
2215*4882a593Smuzhiyun /* FIX: force interrupts with QT sdio20 host */
2216*4882a593Smuzhiyun /* pci cw [expr $def(configbase) +0x95] 1 2 */
2217*4882a593Smuzhiyun intmask = OSL_PCI_READ_CONFIG(sd->osh, PCI_INT_MASK, 4);
2218*4882a593Smuzhiyun intmask |= 0x0200;
2219*4882a593Smuzhiyun OSL_PCI_WRITE_CONFIG(sd->osh, PCI_INT_MASK, 4, intmask);
2220*4882a593Smuzhiyun }
2221*4882a593Smuzhiyun #endif
2222*4882a593Smuzhiyun return (SUCCESS);
2223*4882a593Smuzhiyun }
2224*4882a593Smuzhiyun #define CMD5_RETRIES 200
2225*4882a593Smuzhiyun static int
get_ocr(sdioh_info_t * sd,uint32 * cmd_arg,uint32 * cmd_rsp)2226*4882a593Smuzhiyun get_ocr(sdioh_info_t *sd, uint32 *cmd_arg, uint32 *cmd_rsp)
2227*4882a593Smuzhiyun {
2228*4882a593Smuzhiyun int retries, status;
2229*4882a593Smuzhiyun
2230*4882a593Smuzhiyun /* Get the Card's Operation Condition. Occasionally the board
2231*4882a593Smuzhiyun * takes a while to become ready
2232*4882a593Smuzhiyun */
2233*4882a593Smuzhiyun retries = CMD5_RETRIES;
2234*4882a593Smuzhiyun do {
2235*4882a593Smuzhiyun *cmd_rsp = 0;
2236*4882a593Smuzhiyun if ((status = sdstd_cmd_issue(sd, USE_DMA(sd), SDIOH_CMD_5, *cmd_arg))
2237*4882a593Smuzhiyun != SUCCESS) {
2238*4882a593Smuzhiyun sd_err(("%s: CMD5 failed\n", __FUNCTION__));
2239*4882a593Smuzhiyun return status;
2240*4882a593Smuzhiyun }
2241*4882a593Smuzhiyun sdstd_cmd_getrsp(sd, cmd_rsp, 1);
2242*4882a593Smuzhiyun if (!GFIELD(*cmd_rsp, RSP4_CARD_READY))
2243*4882a593Smuzhiyun sd_trace(("%s: Waiting for card to become ready\n", __FUNCTION__));
2244*4882a593Smuzhiyun } while ((!GFIELD(*cmd_rsp, RSP4_CARD_READY)) && --retries);
2245*4882a593Smuzhiyun if (!retries)
2246*4882a593Smuzhiyun return ERROR;
2247*4882a593Smuzhiyun
2248*4882a593Smuzhiyun return (SUCCESS);
2249*4882a593Smuzhiyun }
2250*4882a593Smuzhiyun
2251*4882a593Smuzhiyun static int
sdstd_client_init(sdioh_info_t * sd)2252*4882a593Smuzhiyun sdstd_client_init(sdioh_info_t *sd)
2253*4882a593Smuzhiyun {
2254*4882a593Smuzhiyun uint32 cmd_arg, cmd_rsp;
2255*4882a593Smuzhiyun int status;
2256*4882a593Smuzhiyun uint8 fn_ints;
2257*4882a593Smuzhiyun uint32 regdata;
2258*4882a593Smuzhiyun uint16 powerstat = 0;
2259*4882a593Smuzhiyun
2260*4882a593Smuzhiyun #ifdef BCMINTERNAL
2261*4882a593Smuzhiyun #ifdef NOTUSED
2262*4882a593Smuzhiyun /* Handy routine to dump capabilities. */
2263*4882a593Smuzhiyun static char caps_buf[500];
2264*4882a593Smuzhiyun parse_caps(sd->caps, caps_buf, 500);
2265*4882a593Smuzhiyun sd_err((caps_buf));
2266*4882a593Smuzhiyun #endif /* NOTUSED */
2267*4882a593Smuzhiyun #endif /* BCMINTERNAL */
2268*4882a593Smuzhiyun
2269*4882a593Smuzhiyun sd_trace(("%s: Powering up slot %d\n", __FUNCTION__, sd->adapter_slot));
2270*4882a593Smuzhiyun
2271*4882a593Smuzhiyun /* Clear any pending ints */
2272*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatus, 0x1fff);
2273*4882a593Smuzhiyun sdstd_wreg16(sd, SD_ErrorIntrStatus, 0x0fff);
2274*4882a593Smuzhiyun
2275*4882a593Smuzhiyun /* Enable both Normal and Error Status. This does not enable
2276*4882a593Smuzhiyun * interrupts, it only enables the status bits to
2277*4882a593Smuzhiyun * become 'live'
2278*4882a593Smuzhiyun */
2279*4882a593Smuzhiyun
2280*4882a593Smuzhiyun if (!sd->host_UHSISupported)
2281*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatusEnable, 0x1ff);
2282*4882a593Smuzhiyun else
2283*4882a593Smuzhiyun {
2284*4882a593Smuzhiyun /* INT_x interrupts, but DO NOT enable signalling [enable retuning
2285*4882a593Smuzhiyun * will happen later]
2286*4882a593Smuzhiyun */
2287*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatusEnable, 0x0fff);
2288*4882a593Smuzhiyun }
2289*4882a593Smuzhiyun sdstd_wreg16(sd, SD_ErrorIntrStatusEnable, 0xffff);
2290*4882a593Smuzhiyun
2291*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrSignalEnable, 0); /* Disable ints for now. */
2292*4882a593Smuzhiyun
2293*4882a593Smuzhiyun if (sd->host_UHSISupported) {
2294*4882a593Smuzhiyun /* when HC is started for SDIO 3.0 mode, start in lowest voltage mode first. */
2295*4882a593Smuzhiyun powerstat = sdstd_start_power(sd, 1);
2296*4882a593Smuzhiyun if (SDIO_OCR_READ_FAIL == powerstat) {
2297*4882a593Smuzhiyun /* This could be because the device is 3.3V, and possible does
2298*4882a593Smuzhiyun * not have sdio3.0 support. So, try in highest voltage
2299*4882a593Smuzhiyun */
2300*4882a593Smuzhiyun sd_err(("sdstd_start_power: legacy device: trying highest voltage\n"));
2301*4882a593Smuzhiyun sd_err(("%s failed\n", __FUNCTION__));
2302*4882a593Smuzhiyun return ERROR;
2303*4882a593Smuzhiyun } else if (TRUE != powerstat) {
2304*4882a593Smuzhiyun sd_err(("sdstd_start_power failed\n"));
2305*4882a593Smuzhiyun return ERROR;
2306*4882a593Smuzhiyun }
2307*4882a593Smuzhiyun } else
2308*4882a593Smuzhiyun /* XXX legacy driver: start in highest voltage mode first.
2309*4882a593Smuzhiyun * CAUTION: trying to start a legacy dhd with sdio3.0HC and sdio3.0 device could
2310*4882a593Smuzhiyun * burn the sdio3.0device if the device has started in 1.8V.
2311*4882a593Smuzhiyun */
2312*4882a593Smuzhiyun if (TRUE != sdstd_start_power(sd, 0)) {
2313*4882a593Smuzhiyun sd_err(("sdstd_start_power failed\n"));
2314*4882a593Smuzhiyun return ERROR;
2315*4882a593Smuzhiyun }
2316*4882a593Smuzhiyun
2317*4882a593Smuzhiyun if (sd->num_funcs == 0) {
2318*4882a593Smuzhiyun sd_err(("%s: No IO funcs!\n", __FUNCTION__));
2319*4882a593Smuzhiyun return ERROR;
2320*4882a593Smuzhiyun }
2321*4882a593Smuzhiyun
2322*4882a593Smuzhiyun /* In SPI mode, issue CMD0 first */
2323*4882a593Smuzhiyun if (sd->sd_mode == SDIOH_MODE_SPI) {
2324*4882a593Smuzhiyun cmd_arg = 0;
2325*4882a593Smuzhiyun if ((status = sdstd_cmd_issue(sd, USE_DMA(sd), SDIOH_CMD_0, cmd_arg))
2326*4882a593Smuzhiyun != SUCCESS) {
2327*4882a593Smuzhiyun sd_err(("BCMSDIOH: cardinit: CMD0 failed!\n"));
2328*4882a593Smuzhiyun return status;
2329*4882a593Smuzhiyun }
2330*4882a593Smuzhiyun }
2331*4882a593Smuzhiyun
2332*4882a593Smuzhiyun if (sd->sd_mode != SDIOH_MODE_SPI) {
2333*4882a593Smuzhiyun uint16 rsp6_status;
2334*4882a593Smuzhiyun
2335*4882a593Smuzhiyun /* Card is operational. Ask it to send an RCA */
2336*4882a593Smuzhiyun cmd_arg = 0;
2337*4882a593Smuzhiyun if ((status = sdstd_cmd_issue(sd, USE_DMA(sd), SDIOH_CMD_3, cmd_arg))
2338*4882a593Smuzhiyun != SUCCESS) {
2339*4882a593Smuzhiyun sd_err(("%s: CMD3 failed!\n", __FUNCTION__));
2340*4882a593Smuzhiyun return status;
2341*4882a593Smuzhiyun }
2342*4882a593Smuzhiyun
2343*4882a593Smuzhiyun /* Verify the card status returned with the cmd response */
2344*4882a593Smuzhiyun sdstd_cmd_getrsp(sd, &cmd_rsp, 1);
2345*4882a593Smuzhiyun rsp6_status = GFIELD(cmd_rsp, RSP6_STATUS);
2346*4882a593Smuzhiyun if (GFIELD(rsp6_status, RSP6STAT_COM_CRC_ERROR) ||
2347*4882a593Smuzhiyun GFIELD(rsp6_status, RSP6STAT_ILLEGAL_CMD) ||
2348*4882a593Smuzhiyun GFIELD(rsp6_status, RSP6STAT_ERROR)) {
2349*4882a593Smuzhiyun sd_err(("%s: CMD3 response error. Response = 0x%x!\n",
2350*4882a593Smuzhiyun __FUNCTION__, rsp6_status));
2351*4882a593Smuzhiyun return ERROR;
2352*4882a593Smuzhiyun }
2353*4882a593Smuzhiyun
2354*4882a593Smuzhiyun /* Save the Card's RCA */
2355*4882a593Smuzhiyun sd->card_rca = GFIELD(cmd_rsp, RSP6_IO_RCA);
2356*4882a593Smuzhiyun sd_info(("RCA is 0x%x\n", sd->card_rca));
2357*4882a593Smuzhiyun
2358*4882a593Smuzhiyun if (rsp6_status)
2359*4882a593Smuzhiyun sd_err(("raw status is 0x%x\n", rsp6_status));
2360*4882a593Smuzhiyun
2361*4882a593Smuzhiyun /* Select the card */
2362*4882a593Smuzhiyun cmd_arg = SFIELD(0, CMD7_RCA, sd->card_rca);
2363*4882a593Smuzhiyun if ((status = sdstd_cmd_issue(sd, USE_DMA(sd), SDIOH_CMD_7, cmd_arg))
2364*4882a593Smuzhiyun != SUCCESS) {
2365*4882a593Smuzhiyun sd_err(("%s: CMD7 failed!\n", __FUNCTION__));
2366*4882a593Smuzhiyun return status;
2367*4882a593Smuzhiyun }
2368*4882a593Smuzhiyun sdstd_cmd_getrsp(sd, &cmd_rsp, 1);
2369*4882a593Smuzhiyun if (cmd_rsp != SDIOH_CMD7_EXP_STATUS) {
2370*4882a593Smuzhiyun sd_err(("%s: CMD7 response error. Response = 0x%x!\n",
2371*4882a593Smuzhiyun __FUNCTION__, cmd_rsp));
2372*4882a593Smuzhiyun return ERROR;
2373*4882a593Smuzhiyun }
2374*4882a593Smuzhiyun }
2375*4882a593Smuzhiyun
2376*4882a593Smuzhiyun /* Disable default/power-up device Card Detect (CD) pull up resistor on DAT3
2377*4882a593Smuzhiyun * via CCCR bus interface control register. Set CD disable bit while leaving
2378*4882a593Smuzhiyun * others alone.
2379*4882a593Smuzhiyun */
2380*4882a593Smuzhiyun if (sdstd_card_regread (sd, 0, SDIOD_CCCR_BICTRL, 1, ®data) != SUCCESS) {
2381*4882a593Smuzhiyun sd_err(("Disabling card detect: read of device CCCR BICTRL register failed\n"));
2382*4882a593Smuzhiyun return ERROR;
2383*4882a593Smuzhiyun }
2384*4882a593Smuzhiyun regdata |= BUS_CARD_DETECT_DIS;
2385*4882a593Smuzhiyun
2386*4882a593Smuzhiyun if (sdstd_card_regwrite (sd, 0, SDIOD_CCCR_BICTRL, 1, regdata) != SUCCESS) {
2387*4882a593Smuzhiyun sd_err(("Disabling card detect: write of device CCCR BICTRL register failed\n"));
2388*4882a593Smuzhiyun return ERROR;
2389*4882a593Smuzhiyun }
2390*4882a593Smuzhiyun
2391*4882a593Smuzhiyun sdstd_card_enablefuncs(sd);
2392*4882a593Smuzhiyun
2393*4882a593Smuzhiyun if (!sdstd_bus_width(sd, sd_sdmode)) {
2394*4882a593Smuzhiyun sd_err(("sdstd_bus_width failed\n"));
2395*4882a593Smuzhiyun return ERROR;
2396*4882a593Smuzhiyun }
2397*4882a593Smuzhiyun
2398*4882a593Smuzhiyun set_client_block_size(sd, 1, sd_f1_blocksize);
2399*4882a593Smuzhiyun fn_ints = INTR_CTL_FUNC1_EN;
2400*4882a593Smuzhiyun
2401*4882a593Smuzhiyun if (sd->num_funcs >= 2) {
2402*4882a593Smuzhiyun /* XXX Device side can't handle 512 yet */
2403*4882a593Smuzhiyun set_client_block_size(sd, 2, sd_f2_blocksize /* BLOCK_SIZE_4328 */);
2404*4882a593Smuzhiyun fn_ints |= INTR_CTL_FUNC2_EN;
2405*4882a593Smuzhiyun }
2406*4882a593Smuzhiyun
2407*4882a593Smuzhiyun /* Enable/Disable Client interrupts */
2408*4882a593Smuzhiyun /* Turn on here but disable at host controller? */
2409*4882a593Smuzhiyun if (sdstd_card_regwrite(sd, 0, SDIOD_CCCR_INTEN, 1,
2410*4882a593Smuzhiyun (fn_ints | INTR_CTL_MASTER_EN)) != SUCCESS) {
2411*4882a593Smuzhiyun sd_err(("%s: Could not enable ints in CCCR\n", __FUNCTION__));
2412*4882a593Smuzhiyun return ERROR;
2413*4882a593Smuzhiyun }
2414*4882a593Smuzhiyun
2415*4882a593Smuzhiyun if (sd_uhsimode != SD3CLKMODE_DISABLED) {
2416*4882a593Smuzhiyun /* Switch to High-speed clocking mode if both host and device support it */
2417*4882a593Smuzhiyun if (sdstd_3_clock_wrapper(sd) != SUCCESS) {
2418*4882a593Smuzhiyun sd_err(("sdstd_3_clock_wrapper failed\n"));
2419*4882a593Smuzhiyun return ERROR;
2420*4882a593Smuzhiyun }
2421*4882a593Smuzhiyun } else
2422*4882a593Smuzhiyun {
2423*4882a593Smuzhiyun if (sdstd_clock_wrapper(sd)) {
2424*4882a593Smuzhiyun sd_err(("sdstd_start_clock failed\n"));
2425*4882a593Smuzhiyun return ERROR;
2426*4882a593Smuzhiyun }
2427*4882a593Smuzhiyun }
2428*4882a593Smuzhiyun sd->card_init_done = TRUE;
2429*4882a593Smuzhiyun
2430*4882a593Smuzhiyun return SUCCESS;
2431*4882a593Smuzhiyun }
2432*4882a593Smuzhiyun
2433*4882a593Smuzhiyun static int
sdstd_clock_wrapper(sdioh_info_t * sd)2434*4882a593Smuzhiyun sdstd_clock_wrapper(sdioh_info_t *sd)
2435*4882a593Smuzhiyun {
2436*4882a593Smuzhiyun sd_trace(("%s:Enter\n", __FUNCTION__));
2437*4882a593Smuzhiyun /* After configuring for High-Speed mode, set the desired clock rate. */
2438*4882a593Smuzhiyun sdstd_set_highspeed_mode(sd, (bool)sd_hiok);
2439*4882a593Smuzhiyun
2440*4882a593Smuzhiyun if (FALSE == sdstd_start_clock(sd, (uint16)sd_divisor)) {
2441*4882a593Smuzhiyun sd_err(("sdstd_start_clock failed\n"));
2442*4882a593Smuzhiyun return ERROR;
2443*4882a593Smuzhiyun }
2444*4882a593Smuzhiyun return SUCCESS;
2445*4882a593Smuzhiyun }
2446*4882a593Smuzhiyun
2447*4882a593Smuzhiyun static int
sdstd_3_clock_wrapper(sdioh_info_t * sd)2448*4882a593Smuzhiyun sdstd_3_clock_wrapper(sdioh_info_t *sd)
2449*4882a593Smuzhiyun {
2450*4882a593Smuzhiyun int retclk = 0;
2451*4882a593Smuzhiyun sd_info(("%s: Enter\n", __FUNCTION__));
2452*4882a593Smuzhiyun if (sd->card_UHSI_voltage_Supported) {
2453*4882a593Smuzhiyun /* check if clk config requested is supported by both host and target. */
2454*4882a593Smuzhiyun retclk = sdstd_3_get_matching_uhsi_clkmode(sd, sd_uhsimode);
2455*4882a593Smuzhiyun
2456*4882a593Smuzhiyun /* if no match for requested caps, try to get the max match possible */
2457*4882a593Smuzhiyun if (retclk == -1) {
2458*4882a593Smuzhiyun /* if auto enabled */
2459*4882a593Smuzhiyun if (sd3_autoselect_uhsi_max == 1) {
2460*4882a593Smuzhiyun retclk = sdstd_3_get_matching_uhsi_clkmode(sd, SD3CLKMODE_AUTO);
2461*4882a593Smuzhiyun /* still NO match */
2462*4882a593Smuzhiyun if (retclk == -1) {
2463*4882a593Smuzhiyun /* NO match with HC and card capabilities. Now try the
2464*4882a593Smuzhiyun * High speed/legacy mode if possible.
2465*4882a593Smuzhiyun */
2466*4882a593Smuzhiyun
2467*4882a593Smuzhiyun sd_err(("%s: Not able to set requested clock\n",
2468*4882a593Smuzhiyun __FUNCTION__));
2469*4882a593Smuzhiyun return ERROR;
2470*4882a593Smuzhiyun }
2471*4882a593Smuzhiyun } else {
2472*4882a593Smuzhiyun /* means user doesn't want auto clock. So return ERROR */
2473*4882a593Smuzhiyun sd_err(("%s: Not able to set requested clock, Try"
2474*4882a593Smuzhiyun "auto mode\n", __FUNCTION__));
2475*4882a593Smuzhiyun return ERROR;
2476*4882a593Smuzhiyun }
2477*4882a593Smuzhiyun }
2478*4882a593Smuzhiyun
2479*4882a593Smuzhiyun if (retclk != -1) {
2480*4882a593Smuzhiyun /* set the current clk to be selected clock */
2481*4882a593Smuzhiyun sd_uhsimode = retclk;
2482*4882a593Smuzhiyun
2483*4882a593Smuzhiyun if (BCME_OK != sdstd_3_set_highspeed_uhsi_mode(sd, sd_uhsimode)) {
2484*4882a593Smuzhiyun sd_err(("%s: Not able to set requested clock\n", __FUNCTION__));
2485*4882a593Smuzhiyun return ERROR;
2486*4882a593Smuzhiyun }
2487*4882a593Smuzhiyun } else {
2488*4882a593Smuzhiyun /* try legacy mode */
2489*4882a593Smuzhiyun if (SUCCESS != sdstd_clock_wrapper(sd)) {
2490*4882a593Smuzhiyun sd_err(("sdstd_start_clock failed\n"));
2491*4882a593Smuzhiyun return ERROR;
2492*4882a593Smuzhiyun }
2493*4882a593Smuzhiyun }
2494*4882a593Smuzhiyun } else {
2495*4882a593Smuzhiyun sd_info(("%s: Legacy Mode Clock\n", __FUNCTION__));
2496*4882a593Smuzhiyun /* try legacy mode */
2497*4882a593Smuzhiyun if (SUCCESS != sdstd_clock_wrapper(sd)) {
2498*4882a593Smuzhiyun sd_err(("%s sdstd_clock_wrapper failed\n", __FUNCTION__));
2499*4882a593Smuzhiyun return ERROR;
2500*4882a593Smuzhiyun }
2501*4882a593Smuzhiyun }
2502*4882a593Smuzhiyun return SUCCESS;
2503*4882a593Smuzhiyun }
2504*4882a593Smuzhiyun
2505*4882a593Smuzhiyun int
sdstd_3_clk_tuning(sdioh_info_t * sd,uint32 sd3ClkMode)2506*4882a593Smuzhiyun sdstd_3_clk_tuning(sdioh_info_t *sd, uint32 sd3ClkMode)
2507*4882a593Smuzhiyun {
2508*4882a593Smuzhiyun int status, lcount = 0, brr_count = 0;
2509*4882a593Smuzhiyun uint16 val1 = 0, bufready = 0;
2510*4882a593Smuzhiyun uint32 val2 = 0;
2511*4882a593Smuzhiyun uint8 phase_info_local = 0;
2512*4882a593Smuzhiyun
2513*4882a593Smuzhiyun sd3_trace(("sd3: %s: Enter\n", __FUNCTION__));
2514*4882a593Smuzhiyun /* if (NOT SDR104) OR
2515*4882a593Smuzhiyun * (SDR_50 AND sdr50_tuning_reqd is NOT enabled)
2516*4882a593Smuzhiyun * return success, as tuning not reqd.
2517*4882a593Smuzhiyun */
2518*4882a593Smuzhiyun if (!sd->sd3_tuning_reqd) {
2519*4882a593Smuzhiyun sd_info(("%s: Tuning NOT reqd!\n", __FUNCTION__));
2520*4882a593Smuzhiyun return SUCCESS;
2521*4882a593Smuzhiyun }
2522*4882a593Smuzhiyun
2523*4882a593Smuzhiyun /* execute tuning procedure */
2524*4882a593Smuzhiyun
2525*4882a593Smuzhiyun /* enable Buffer ready status. [donot enable the interrupt right now] */
2526*4882a593Smuzhiyun /* Execute tuning */
2527*4882a593Smuzhiyun sd_trace(("sd3: %s: Execute tuning\n", __FUNCTION__));
2528*4882a593Smuzhiyun val1 = sdstd_rreg16(sd, SD3_HostCntrl2);
2529*4882a593Smuzhiyun val1 = SFIELD(val1, HOSTCtrl2_EXEC_TUNING, 1);
2530*4882a593Smuzhiyun sdstd_wreg16(sd, SD3_HostCntrl2, val1);
2531*4882a593Smuzhiyun
2532*4882a593Smuzhiyun do {
2533*4882a593Smuzhiyun sd3_trace(("sd3: %s: cmd19 issue\n", __FUNCTION__));
2534*4882a593Smuzhiyun /* Issue cmd19 */
2535*4882a593Smuzhiyun if ((status = sdstd_cmd_issue(sd, USE_DMA(sd), SDIOH_CMD_19, 0))
2536*4882a593Smuzhiyun != SUCCESS) {
2537*4882a593Smuzhiyun sd_err(("%s: CMD19 failed\n", __FUNCTION__));
2538*4882a593Smuzhiyun val1 = sdstd_rreg16(sd, SD3_HostCntrl2);
2539*4882a593Smuzhiyun val1 = SFIELD(val1, HOSTCtrl2_EXEC_TUNING, 0);
2540*4882a593Smuzhiyun val1 = SFIELD(val1, HOSTCtrl2_SAMPCLK_SEL, 0);
2541*4882a593Smuzhiyun sdstd_wreg16(sd, SD3_HostCntrl2, val1);
2542*4882a593Smuzhiyun return status;
2543*4882a593Smuzhiyun }
2544*4882a593Smuzhiyun
2545*4882a593Smuzhiyun /* wait for buffer read ready */
2546*4882a593Smuzhiyun brr_count = 0;
2547*4882a593Smuzhiyun do {
2548*4882a593Smuzhiyun bufready = sdstd_rreg16(sd, SD_IntrStatus);
2549*4882a593Smuzhiyun
2550*4882a593Smuzhiyun if (GFIELD(bufready, INTSTAT_BUF_READ_READY))
2551*4882a593Smuzhiyun break;
2552*4882a593Smuzhiyun
2553*4882a593Smuzhiyun /* delay after checking bufready becuase INTSTAT_BUF_READ_READY
2554*4882a593Smuzhiyun might have been most likely set already in the first check
2555*4882a593Smuzhiyun */
2556*4882a593Smuzhiyun OSL_DELAY(1);
2557*4882a593Smuzhiyun } while (++brr_count < CLKTUNING_MAX_BRR_RETRIES);
2558*4882a593Smuzhiyun
2559*4882a593Smuzhiyun /* buffer read ready timedout */
2560*4882a593Smuzhiyun if (brr_count == CLKTUNING_MAX_BRR_RETRIES) {
2561*4882a593Smuzhiyun sd_err(("%s: TUNINGFAILED: BRR response timedout!\n",
2562*4882a593Smuzhiyun __FUNCTION__));
2563*4882a593Smuzhiyun val1 = sdstd_rreg16(sd, SD3_HostCntrl2);
2564*4882a593Smuzhiyun val1 = SFIELD(val1, HOSTCtrl2_EXEC_TUNING, 0);
2565*4882a593Smuzhiyun val1 = SFIELD(val1, HOSTCtrl2_SAMPCLK_SEL, 0);
2566*4882a593Smuzhiyun sdstd_wreg16(sd, SD3_HostCntrl2, val1);
2567*4882a593Smuzhiyun return ERROR;
2568*4882a593Smuzhiyun }
2569*4882a593Smuzhiyun
2570*4882a593Smuzhiyun /* In response to CMD19 card will send 64 magic bytes.
2571*4882a593Smuzhiyun * Current Aizyc HC h/w doesn't auto clear those bytes.
2572*4882a593Smuzhiyun * So read 64 bytes send by card.
2573*4882a593Smuzhiyun * Aizyc need to implement in hw to do an auto clear.
2574*4882a593Smuzhiyun */
2575*4882a593Smuzhiyun if (sd3_sw_read_magic_bytes == TRUE)
2576*4882a593Smuzhiyun {
2577*4882a593Smuzhiyun uint8 l_cnt_1 = 0;
2578*4882a593Smuzhiyun uint32 l_val_1 = 0;
2579*4882a593Smuzhiyun for (l_cnt_1 = 0; l_cnt_1 < 16; l_cnt_1++) {
2580*4882a593Smuzhiyun l_val_1 = sdstd_rreg(sd, SD_BufferDataPort0);
2581*4882a593Smuzhiyun sd_trace(("%s:l_val_1 = 0x%x", __FUNCTION__, l_val_1));
2582*4882a593Smuzhiyun }
2583*4882a593Smuzhiyun BCM_REFERENCE(l_val_1);
2584*4882a593Smuzhiyun }
2585*4882a593Smuzhiyun
2586*4882a593Smuzhiyun /* clear BuffReadReady int */
2587*4882a593Smuzhiyun bufready = SFIELD(bufready, INTSTAT_BUF_READ_READY, 1);
2588*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatus, bufready);
2589*4882a593Smuzhiyun
2590*4882a593Smuzhiyun /* wait before continuing */
2591*4882a593Smuzhiyun /* OSL_DELAY(PER_TRY_TUNING_DELAY_MS * 1000); */ /* Not required */
2592*4882a593Smuzhiyun
2593*4882a593Smuzhiyun /* check execute tuning bit */
2594*4882a593Smuzhiyun val1 = sdstd_rreg16(sd, SD3_HostCntrl2);
2595*4882a593Smuzhiyun if (!GFIELD(val1, HOSTCtrl2_EXEC_TUNING)) {
2596*4882a593Smuzhiyun /* done tuning, break from loop */
2597*4882a593Smuzhiyun break;
2598*4882a593Smuzhiyun }
2599*4882a593Smuzhiyun
2600*4882a593Smuzhiyun /* max tuning iterations exceeded */
2601*4882a593Smuzhiyun if (lcount++ > MAX_TUNING_ITERS) {
2602*4882a593Smuzhiyun sd_err(("%s: TUNINGFAILED: Max tuning iterations"
2603*4882a593Smuzhiyun "exceeded!\n", __FUNCTION__));
2604*4882a593Smuzhiyun val1 = sdstd_rreg16(sd, SD3_HostCntrl2);
2605*4882a593Smuzhiyun val1 = SFIELD(val1, HOSTCtrl2_EXEC_TUNING, 0);
2606*4882a593Smuzhiyun val1 = SFIELD(val1, HOSTCtrl2_SAMPCLK_SEL, 0);
2607*4882a593Smuzhiyun sdstd_wreg16(sd, SD3_HostCntrl2, val1);
2608*4882a593Smuzhiyun return ERROR;
2609*4882a593Smuzhiyun }
2610*4882a593Smuzhiyun } while (1);
2611*4882a593Smuzhiyun
2612*4882a593Smuzhiyun val2 = sdstd_rreg(sd, SD3_Tuning_Info_Register);
2613*4882a593Smuzhiyun phase_info_local = ((val2>>15)& 0x7);
2614*4882a593Smuzhiyun sd_info(("Phase passed info: 0x%x\n", (val2>>8)& 0x3F));
2615*4882a593Smuzhiyun sd_info(("Phase selected post tune: 0x%x\n", phase_info_local));
2616*4882a593Smuzhiyun
2617*4882a593Smuzhiyun if (phase_info_local > SDSTD_MAX_TUNING_PHASE) {
2618*4882a593Smuzhiyun sd_err(("!!Phase selected:%x\n", phase_info_local));
2619*4882a593Smuzhiyun }
2620*4882a593Smuzhiyun
2621*4882a593Smuzhiyun /* check sampling clk select */
2622*4882a593Smuzhiyun val1 = sdstd_rreg16(sd, SD3_HostCntrl2);
2623*4882a593Smuzhiyun if (!GFIELD(val1, HOSTCtrl2_SAMPCLK_SEL)) {
2624*4882a593Smuzhiyun /* error in selecting clk */
2625*4882a593Smuzhiyun sd_err(("%s: TUNINGFAILED: SamplClkSel failed!\n", __FUNCTION__));
2626*4882a593Smuzhiyun val1 = sdstd_rreg16(sd, SD3_HostCntrl2);
2627*4882a593Smuzhiyun val1 = SFIELD(val1, HOSTCtrl2_EXEC_TUNING, 0);
2628*4882a593Smuzhiyun val1 = SFIELD(val1, HOSTCtrl2_SAMPCLK_SEL, 0);
2629*4882a593Smuzhiyun sdstd_wreg16(sd, SD3_HostCntrl2, val1);
2630*4882a593Smuzhiyun return ERROR;
2631*4882a593Smuzhiyun }
2632*4882a593Smuzhiyun /* done: */
2633*4882a593Smuzhiyun sd_info(("%s: TUNING Success!\n", __FUNCTION__));
2634*4882a593Smuzhiyun return SUCCESS;
2635*4882a593Smuzhiyun }
2636*4882a593Smuzhiyun
2637*4882a593Smuzhiyun void
sdstd_3_enable_retuning_int(sdioh_info_t * sd)2638*4882a593Smuzhiyun sdstd_3_enable_retuning_int(sdioh_info_t *sd)
2639*4882a593Smuzhiyun {
2640*4882a593Smuzhiyun uint16 raw_int;
2641*4882a593Smuzhiyun unsigned long flags;
2642*4882a593Smuzhiyun
2643*4882a593Smuzhiyun sdstd_os_lock_irqsave(sd, &flags);
2644*4882a593Smuzhiyun raw_int = sdstd_rreg16(sd, SD_IntrSignalEnable);
2645*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrSignalEnable, (raw_int | HC_INTR_RETUNING));
2646*4882a593Smuzhiyun /* Enable retuning status */
2647*4882a593Smuzhiyun raw_int = sdstd_rreg16(sd, SD_IntrStatusEnable);
2648*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatusEnable, (raw_int | HC_INTR_RETUNING));
2649*4882a593Smuzhiyun sdstd_os_unlock_irqrestore(sd, &flags);
2650*4882a593Smuzhiyun }
2651*4882a593Smuzhiyun
2652*4882a593Smuzhiyun void
sdstd_3_disable_retuning_int(sdioh_info_t * sd)2653*4882a593Smuzhiyun sdstd_3_disable_retuning_int(sdioh_info_t *sd)
2654*4882a593Smuzhiyun {
2655*4882a593Smuzhiyun uint16 raw_int;
2656*4882a593Smuzhiyun unsigned long flags;
2657*4882a593Smuzhiyun
2658*4882a593Smuzhiyun sdstd_os_lock_irqsave(sd, &flags);
2659*4882a593Smuzhiyun sd->intmask &= ~HC_INTR_RETUNING;
2660*4882a593Smuzhiyun raw_int = sdstd_rreg16(sd, SD_IntrSignalEnable);
2661*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrSignalEnable, (raw_int & (~HC_INTR_RETUNING)));
2662*4882a593Smuzhiyun /* Disable retuning status */
2663*4882a593Smuzhiyun raw_int = sdstd_rreg16(sd, SD_IntrStatusEnable);
2664*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatusEnable, (raw_int & (~HC_INTR_RETUNING)));
2665*4882a593Smuzhiyun sdstd_os_unlock_irqrestore(sd, &flags);
2666*4882a593Smuzhiyun }
2667*4882a593Smuzhiyun
2668*4882a593Smuzhiyun bool
sdstd_3_is_retuning_int_set(sdioh_info_t * sd)2669*4882a593Smuzhiyun sdstd_3_is_retuning_int_set(sdioh_info_t *sd)
2670*4882a593Smuzhiyun {
2671*4882a593Smuzhiyun uint16 raw_int;
2672*4882a593Smuzhiyun
2673*4882a593Smuzhiyun raw_int = sdstd_rreg16(sd, SD_IntrStatus);
2674*4882a593Smuzhiyun
2675*4882a593Smuzhiyun if (GFIELD(raw_int, INTSTAT_RETUNING_INT))
2676*4882a593Smuzhiyun return TRUE;
2677*4882a593Smuzhiyun
2678*4882a593Smuzhiyun return FALSE;
2679*4882a593Smuzhiyun }
2680*4882a593Smuzhiyun
2681*4882a593Smuzhiyun /*
2682*4882a593Smuzhiyun Assumption: sd3ClkMode is checked to be present in both host/card
2683*4882a593Smuzhiyun capabilities before entering this function. VALID values for sd3ClkMode
2684*4882a593Smuzhiyun in this function: SD3CLKMODE_2, 3, 4 [0 and 1 NOT supported as
2685*4882a593Smuzhiyun they are legacy] For that, need to call
2686*4882a593Smuzhiyun sdstd_3_get_matching_uhsi_clkmode()
2687*4882a593Smuzhiyun */
2688*4882a593Smuzhiyun static int
sdstd_3_set_highspeed_uhsi_mode(sdioh_info_t * sd,int sd3ClkMode)2689*4882a593Smuzhiyun sdstd_3_set_highspeed_uhsi_mode(sdioh_info_t *sd, int sd3ClkMode)
2690*4882a593Smuzhiyun {
2691*4882a593Smuzhiyun uint32 drvstrn;
2692*4882a593Smuzhiyun int status;
2693*4882a593Smuzhiyun uint8 hc_reg8;
2694*4882a593Smuzhiyun uint16 val1 = 0, presetval = 0;
2695*4882a593Smuzhiyun uint32 regdata;
2696*4882a593Smuzhiyun
2697*4882a593Smuzhiyun sd3_trace(("sd3: %s:enter:clkmode:%d\n", __FUNCTION__, sd3ClkMode));
2698*4882a593Smuzhiyun
2699*4882a593Smuzhiyun hc_reg8 = sdstd_rreg8(sd, SD_HostCntrl);
2700*4882a593Smuzhiyun
2701*4882a593Smuzhiyun if (HOST_SDR_UNSUPP == sd->global_UHSI_Supp) {
2702*4882a593Smuzhiyun sd_err(("%s:Trying to set clk with unsupported global support\n", __FUNCTION__));
2703*4882a593Smuzhiyun return BCME_ERROR;
2704*4882a593Smuzhiyun }
2705*4882a593Smuzhiyun
2706*4882a593Smuzhiyun /* get [double check, as this is already done in
2707*4882a593Smuzhiyun sdstd_3_get_matching_uhsi_clkmode] drvstrn
2708*4882a593Smuzhiyun */
2709*4882a593Smuzhiyun if (!sdstd_3_get_matching_drvstrn(sd, sd3ClkMode, &drvstrn, &presetval)) {
2710*4882a593Smuzhiyun sd_err(("%s:DRVStrn mismatch!: card strn:0x%x; HC preset"
2711*4882a593Smuzhiyun "val:0x%x\n", __FUNCTION__, drvstrn, presetval));
2712*4882a593Smuzhiyun return BCME_SDIO_ERROR;
2713*4882a593Smuzhiyun }
2714*4882a593Smuzhiyun
2715*4882a593Smuzhiyun /* also set driver type select in CCCR */
2716*4882a593Smuzhiyun if ((status = sdstd_card_regwrite(sd, 0, SDIOD_CCCR_DRIVER_STRENGTH,
2717*4882a593Smuzhiyun 1, drvstrn)) != BCME_OK) {
2718*4882a593Smuzhiyun sd_err(("%s:Setting SDIOD_CCCR_DRIVER_STRENGTH in card Failed!\n", __FUNCTION__));
2719*4882a593Smuzhiyun return BCME_SDIO_ERROR;
2720*4882a593Smuzhiyun }
2721*4882a593Smuzhiyun
2722*4882a593Smuzhiyun /* ********** change Bus speed select in device */
2723*4882a593Smuzhiyun if ((status = sdstd_card_regread(sd, 0, SDIOD_CCCR_SPEED_CONTROL,
2724*4882a593Smuzhiyun 1, ®data)) != SUCCESS) {
2725*4882a593Smuzhiyun sd_err(("%s:FAILED 1\n", __FUNCTION__));
2726*4882a593Smuzhiyun return BCME_SDIO_ERROR;
2727*4882a593Smuzhiyun }
2728*4882a593Smuzhiyun sd_info(("Attempting to change BSS.current val:0x%x\n", regdata));
2729*4882a593Smuzhiyun
2730*4882a593Smuzhiyun if (regdata & SDIO_SPEED_SHS) {
2731*4882a593Smuzhiyun sd_info(("Device supports High-Speed mode.\n"));
2732*4882a593Smuzhiyun /* clear existing BSS */
2733*4882a593Smuzhiyun regdata &= ~0xE;
2734*4882a593Smuzhiyun
2735*4882a593Smuzhiyun regdata |= (sd3ClkMode << 1);
2736*4882a593Smuzhiyun
2737*4882a593Smuzhiyun sd_info(("Writing %08x to Card at %08x\n",
2738*4882a593Smuzhiyun regdata, SDIOD_CCCR_SPEED_CONTROL));
2739*4882a593Smuzhiyun if ((status = sdstd_card_regwrite(sd, 0, SDIOD_CCCR_SPEED_CONTROL,
2740*4882a593Smuzhiyun 1, regdata)) != BCME_OK) {
2741*4882a593Smuzhiyun sd_err(("%s:FAILED 2\n", __FUNCTION__));
2742*4882a593Smuzhiyun return BCME_SDIO_ERROR;
2743*4882a593Smuzhiyun }
2744*4882a593Smuzhiyun
2745*4882a593Smuzhiyun if ((status = sdstd_card_regread(sd, 0, SDIOD_CCCR_SPEED_CONTROL,
2746*4882a593Smuzhiyun 1, ®data)) != BCME_OK) {
2747*4882a593Smuzhiyun sd_err(("%s:FAILED 3\n", __FUNCTION__));
2748*4882a593Smuzhiyun return BCME_SDIO_ERROR;
2749*4882a593Smuzhiyun }
2750*4882a593Smuzhiyun
2751*4882a593Smuzhiyun sd_info(("Read %08x from Card at %08x\n", regdata, SDIOD_CCCR_SPEED_CONTROL));
2752*4882a593Smuzhiyun }
2753*4882a593Smuzhiyun else {
2754*4882a593Smuzhiyun sd_err(("Device does not support High-Speed Mode.\n"));
2755*4882a593Smuzhiyun }
2756*4882a593Smuzhiyun
2757*4882a593Smuzhiyun /* SD Clock Enable = 0 */
2758*4882a593Smuzhiyun sdstd_wreg16(sd, SD_ClockCntrl,
2759*4882a593Smuzhiyun sdstd_rreg16(sd, SD_ClockCntrl) & ~((uint16)0x4));
2760*4882a593Smuzhiyun
2761*4882a593Smuzhiyun /* set to HighSpeed mode */
2762*4882a593Smuzhiyun /* TBD: is these to change SD_HostCntrl reqd for UHSI? */
2763*4882a593Smuzhiyun hc_reg8 = SFIELD(hc_reg8, HOST_HI_SPEED_EN, 1);
2764*4882a593Smuzhiyun sdstd_wreg8(sd, SD_HostCntrl, hc_reg8);
2765*4882a593Smuzhiyun
2766*4882a593Smuzhiyun /* set UHS Mode select in HC2 and also set preset */
2767*4882a593Smuzhiyun val1 = sdstd_rreg16(sd, SD3_HostCntrl2);
2768*4882a593Smuzhiyun val1 = SFIELD(val1, HOSTCtrl2_UHSMODE_SEL, sd3ClkMode);
2769*4882a593Smuzhiyun if (TRUE != sd3_sw_override1) {
2770*4882a593Smuzhiyun val1 = SFIELD(val1, HOSTCtrl2_PRESVAL_EN, 1);
2771*4882a593Smuzhiyun } else {
2772*4882a593Smuzhiyun /* set hC registers manually using the retreived values */
2773*4882a593Smuzhiyun /* *set drvstrn */
2774*4882a593Smuzhiyun val1 = SFIELD(val1, HOSTCtrl2_DRIVSTRENGTH_SEL,
2775*4882a593Smuzhiyun GFIELD(presetval, PRESET_DRIVR_SELECT));
2776*4882a593Smuzhiyun val1 = SFIELD(val1, HOSTCtrl2_PRESVAL_EN, 0);
2777*4882a593Smuzhiyun }
2778*4882a593Smuzhiyun
2779*4882a593Smuzhiyun /* finally write Hcontrol2 */
2780*4882a593Smuzhiyun sdstd_wreg16(sd, SD3_HostCntrl2, val1);
2781*4882a593Smuzhiyun
2782*4882a593Smuzhiyun sd_err(("%s:HostCtrl2 final value:0x%x\n", __FUNCTION__, val1));
2783*4882a593Smuzhiyun
2784*4882a593Smuzhiyun /* start clock : clk will be enabled inside. */
2785*4882a593Smuzhiyun if (FALSE == sdstd_start_clock(sd, GFIELD(presetval, PRESET_CLK_DIV))) {
2786*4882a593Smuzhiyun sd_err(("sdstd_start_clock failed\n"));
2787*4882a593Smuzhiyun return ERROR;
2788*4882a593Smuzhiyun }
2789*4882a593Smuzhiyun
2790*4882a593Smuzhiyun /* execute first tuning procedure */
2791*4882a593Smuzhiyun if (!sd3_sw_override1) {
2792*4882a593Smuzhiyun if (SD3_TUNING_REQD(sd, sd3ClkMode)) {
2793*4882a593Smuzhiyun sd_err(("%s: Tuning start..\n", __FUNCTION__));
2794*4882a593Smuzhiyun sd->sd3_tuning_reqd = TRUE;
2795*4882a593Smuzhiyun /* TBD: first time: enabling INT's could be problem? */
2796*4882a593Smuzhiyun sdstd_3_start_tuning(sd);
2797*4882a593Smuzhiyun }
2798*4882a593Smuzhiyun else
2799*4882a593Smuzhiyun sd->sd3_tuning_reqd = FALSE;
2800*4882a593Smuzhiyun }
2801*4882a593Smuzhiyun
2802*4882a593Smuzhiyun return BCME_OK;
2803*4882a593Smuzhiyun }
2804*4882a593Smuzhiyun
2805*4882a593Smuzhiyun /* Check & do tuning if required */
sdstd_3_check_and_do_tuning(sdioh_info_t * sd,int tuning_param)2806*4882a593Smuzhiyun void sdstd_3_check_and_do_tuning(sdioh_info_t *sd, int tuning_param)
2807*4882a593Smuzhiyun {
2808*4882a593Smuzhiyun int retries = 0;
2809*4882a593Smuzhiyun
2810*4882a593Smuzhiyun if (!sd->sd3_tuning_disable && sd->sd3_tuning_reqd) {
2811*4882a593Smuzhiyun sd3_trace(("sd3: %s: tuning reqd\n", __FUNCTION__));
2812*4882a593Smuzhiyun if (tuning_param == CHECK_TUNING_PRE_DATA) {
2813*4882a593Smuzhiyun if (sd->sd3_tun_state == TUNING_ONGOING) {
2814*4882a593Smuzhiyun retries = RETRIES_SMALL;
2815*4882a593Smuzhiyun /* check if tuning is already going on */
2816*4882a593Smuzhiyun while ((GFIELD(sdstd_rreg(sd, SD3_HostCntrl2),
2817*4882a593Smuzhiyun HOSTCtrl2_EXEC_TUNING)) && retries--) {
2818*4882a593Smuzhiyun if (retries == RETRIES_SMALL)
2819*4882a593Smuzhiyun sd_err(("%s: Waiting for Tuning to complete\n",
2820*4882a593Smuzhiyun __FUNCTION__));
2821*4882a593Smuzhiyun }
2822*4882a593Smuzhiyun
2823*4882a593Smuzhiyun if (!retries) {
2824*4882a593Smuzhiyun sd_err(("%s: Tuning wait timeout\n", __FUNCTION__));
2825*4882a593Smuzhiyun if (trap_errs)
2826*4882a593Smuzhiyun ASSERT(0);
2827*4882a593Smuzhiyun }
2828*4882a593Smuzhiyun } else if (sd->sd3_tun_state == TUNING_START) {
2829*4882a593Smuzhiyun /* check and start tuning if required. */
2830*4882a593Smuzhiyun sd3_trace(("sd3 : %s : Doing Tuning before Data Transfer\n",
2831*4882a593Smuzhiyun __FUNCTION__));
2832*4882a593Smuzhiyun sdstd_3_start_tuning(sd);
2833*4882a593Smuzhiyun }
2834*4882a593Smuzhiyun } else if (tuning_param == CHECK_TUNING_POST_DATA) {
2835*4882a593Smuzhiyun if (sd->sd3_tun_state == TUNING_START_AFTER_DAT) {
2836*4882a593Smuzhiyun sd3_trace(("sd3: %s: tuning start\n", __FUNCTION__));
2837*4882a593Smuzhiyun /* check and start tuning if required. */
2838*4882a593Smuzhiyun sdstd_3_start_tuning(sd);
2839*4882a593Smuzhiyun }
2840*4882a593Smuzhiyun }
2841*4882a593Smuzhiyun }
2842*4882a593Smuzhiyun }
2843*4882a593Smuzhiyun /* Need to run this function in interrupt-disabled context */
sdstd_3_check_and_set_retuning(sdioh_info_t * sd)2844*4882a593Smuzhiyun bool sdstd_3_check_and_set_retuning(sdioh_info_t *sd)
2845*4882a593Smuzhiyun {
2846*4882a593Smuzhiyun sd3_trace(("sd3: %s:\n", __FUNCTION__));
2847*4882a593Smuzhiyun
2848*4882a593Smuzhiyun /* if already initiated, just return without anything */
2849*4882a593Smuzhiyun if ((sd->sd3_tun_state == TUNING_START) ||
2850*4882a593Smuzhiyun (sd->sd3_tun_state == TUNING_ONGOING) ||
2851*4882a593Smuzhiyun (sd->sd3_tun_state == TUNING_START_AFTER_DAT)) {
2852*4882a593Smuzhiyun /* do nothing */
2853*4882a593Smuzhiyun return FALSE;
2854*4882a593Smuzhiyun }
2855*4882a593Smuzhiyun
2856*4882a593Smuzhiyun if (sd->sd3_dat_state == DATA_TRANSFER_IDLE) {
2857*4882a593Smuzhiyun sd->sd3_tun_state = TUNING_START; /* tuning to be started by the tasklet */
2858*4882a593Smuzhiyun return TRUE;
2859*4882a593Smuzhiyun } else {
2860*4882a593Smuzhiyun /* tuning to be started after finishing the existing data transfer */
2861*4882a593Smuzhiyun sd->sd3_tun_state = TUNING_START_AFTER_DAT;
2862*4882a593Smuzhiyun }
2863*4882a593Smuzhiyun return FALSE;
2864*4882a593Smuzhiyun }
2865*4882a593Smuzhiyun
sdstd_3_get_data_state(sdioh_info_t * sd)2866*4882a593Smuzhiyun int sdstd_3_get_data_state(sdioh_info_t *sd)
2867*4882a593Smuzhiyun {
2868*4882a593Smuzhiyun return sd->sd3_dat_state;
2869*4882a593Smuzhiyun }
2870*4882a593Smuzhiyun
sdstd_3_set_data_state(sdioh_info_t * sd,int state)2871*4882a593Smuzhiyun void sdstd_3_set_data_state(sdioh_info_t *sd, int state)
2872*4882a593Smuzhiyun {
2873*4882a593Smuzhiyun sd->sd3_dat_state = state;
2874*4882a593Smuzhiyun }
2875*4882a593Smuzhiyun
sdstd_3_get_tune_state(sdioh_info_t * sd)2876*4882a593Smuzhiyun int sdstd_3_get_tune_state(sdioh_info_t *sd)
2877*4882a593Smuzhiyun {
2878*4882a593Smuzhiyun return sd->sd3_tun_state;
2879*4882a593Smuzhiyun }
2880*4882a593Smuzhiyun
sdstd_3_set_tune_state(sdioh_info_t * sd,int state)2881*4882a593Smuzhiyun void sdstd_3_set_tune_state(sdioh_info_t *sd, int state)
2882*4882a593Smuzhiyun {
2883*4882a593Smuzhiyun sd->sd3_tun_state = state;
2884*4882a593Smuzhiyun }
2885*4882a593Smuzhiyun
sdstd_3_get_tuning_exp(sdioh_info_t * sd)2886*4882a593Smuzhiyun uint8 sdstd_3_get_tuning_exp(sdioh_info_t *sd)
2887*4882a593Smuzhiyun {
2888*4882a593Smuzhiyun if (sd_tuning_period == CAP3_RETUNING_TC_OTHER) {
2889*4882a593Smuzhiyun return GFIELD(sd->caps3, CAP3_RETUNING_TC);
2890*4882a593Smuzhiyun } else {
2891*4882a593Smuzhiyun return (uint8)sd_tuning_period;
2892*4882a593Smuzhiyun }
2893*4882a593Smuzhiyun }
2894*4882a593Smuzhiyun
sdstd_3_get_uhsi_clkmode(sdioh_info_t * sd)2895*4882a593Smuzhiyun uint32 sdstd_3_get_uhsi_clkmode(sdioh_info_t *sd)
2896*4882a593Smuzhiyun {
2897*4882a593Smuzhiyun return sd_uhsimode;
2898*4882a593Smuzhiyun }
2899*4882a593Smuzhiyun
2900*4882a593Smuzhiyun /* check, to see if the card supports driver_type corr to the driver_type
2901*4882a593Smuzhiyun in preset value, which will be selected by requested UHSI mode
2902*4882a593Smuzhiyun input:
2903*4882a593Smuzhiyun clk mode: valid values: SD3CLKMODE_2_SDR50, SD3CLKMODE_3_SDR104,
2904*4882a593Smuzhiyun SD3CLKMODE_4_DDR50, SD3CLKMODE_AUTO
2905*4882a593Smuzhiyun outputs:
2906*4882a593Smuzhiyun return_val: TRUE; if a matching drvstrn for the given clkmode is
2907*4882a593Smuzhiyun found in both HC and card. otherwise, FALSE.
2908*4882a593Smuzhiyun [other outputs below valid ONLY if return_val is TRUE]
2909*4882a593Smuzhiyun drvstrn : driver strength read from CCCR.
2910*4882a593Smuzhiyun presetval: value of preset reg, corr to the clkmode.
2911*4882a593Smuzhiyun */
2912*4882a593Smuzhiyun static bool
sdstd_3_get_matching_drvstrn(sdioh_info_t * sd,int sd3_requested_clkmode,uint32 * drvstrn,uint16 * presetval)2913*4882a593Smuzhiyun sdstd_3_get_matching_drvstrn(sdioh_info_t *sd, int sd3_requested_clkmode,
2914*4882a593Smuzhiyun uint32 *drvstrn, uint16 *presetval)
2915*4882a593Smuzhiyun {
2916*4882a593Smuzhiyun int status;
2917*4882a593Smuzhiyun uint8 presetreg;
2918*4882a593Smuzhiyun uint8 cccr_reqd_dtype_mask = 1;
2919*4882a593Smuzhiyun
2920*4882a593Smuzhiyun sd3_trace(("sd3: %s:\n", __FUNCTION__));
2921*4882a593Smuzhiyun
2922*4882a593Smuzhiyun if (sd3_requested_clkmode != SD3CLKMODE_AUTO) {
2923*4882a593Smuzhiyun /* CARD: get the card driver strength from cccr */
2924*4882a593Smuzhiyun if ((status = sdstd_card_regread(sd, 0, SDIOD_CCCR_DRIVER_STRENGTH,
2925*4882a593Smuzhiyun 1, drvstrn)) != BCME_OK) {
2926*4882a593Smuzhiyun sd_err(("%s:Reading SDIOD_CCCR_DRIVER_STRENGTH from card"
2927*4882a593Smuzhiyun "Failed!\n", __FUNCTION__));
2928*4882a593Smuzhiyun return FALSE;
2929*4882a593Smuzhiyun }
2930*4882a593Smuzhiyun if (TRUE != sd3_sw_override1) {
2931*4882a593Smuzhiyun /* HOSTC: get the addr of preset register indexed by the clkmode */
2932*4882a593Smuzhiyun presetreg = SD3_PresetValStart +
2933*4882a593Smuzhiyun (2*sd3_requested_clkmode + 6);
2934*4882a593Smuzhiyun *presetval = sdstd_rreg16(sd, presetreg);
2935*4882a593Smuzhiyun } else {
2936*4882a593Smuzhiyun /* Note: +3 for mapping between SD3CLKMODE_xxx and presetval_sw_table */
2937*4882a593Smuzhiyun *presetval = presetval_sw_table[sd3_requested_clkmode + 3];
2938*4882a593Smuzhiyun }
2939*4882a593Smuzhiyun sd_err(("%s:reqCLK: %d, presetval: 0x%x\n",
2940*4882a593Smuzhiyun __FUNCTION__, sd3_requested_clkmode, *presetval));
2941*4882a593Smuzhiyun
2942*4882a593Smuzhiyun cccr_reqd_dtype_mask <<= GFIELD(*presetval, PRESET_DRIVR_SELECT);
2943*4882a593Smuzhiyun
2944*4882a593Smuzhiyun /* compare/match */
2945*4882a593Smuzhiyun if (!(cccr_reqd_dtype_mask & GFIELD(*drvstrn, SDIO_BUS_DRVR_TYPE_CAP))) {
2946*4882a593Smuzhiyun sd_err(("%s:cccr_reqd_dtype_mask and SDIO_BUS_DRVR_TYPE_CAP"
2947*4882a593Smuzhiyun "not matching!:reqd:0x%x, cap:0x%x\n", __FUNCTION__,
2948*4882a593Smuzhiyun cccr_reqd_dtype_mask, GFIELD(*drvstrn, SDIO_BUS_DRVR_TYPE_CAP)));
2949*4882a593Smuzhiyun return FALSE;
2950*4882a593Smuzhiyun } else {
2951*4882a593Smuzhiyun /* check if drive strength override is required. If so, first setit */
2952*4882a593Smuzhiyun if (*dhd_sdiod_uhsi_ds_override != DRVSTRN_IGNORE_CHAR) {
2953*4882a593Smuzhiyun int ds_offset = 0;
2954*4882a593Smuzhiyun uint32 temp = 0;
2955*4882a593Smuzhiyun
2956*4882a593Smuzhiyun /* drvstrn to reflect the preset val: this is default */
2957*4882a593Smuzhiyun *drvstrn = GFIELD(*presetval, PRESET_DRIVR_SELECT);
2958*4882a593Smuzhiyun
2959*4882a593Smuzhiyun /* now check override */
2960*4882a593Smuzhiyun ds_offset = (((int)DRVSTRN_MAX_CHAR -
2961*4882a593Smuzhiyun (int)(*dhd_sdiod_uhsi_ds_override)));
2962*4882a593Smuzhiyun if ((ds_offset >= 0) && (ds_offset <= MAX_DTS_INDEX)) {
2963*4882a593Smuzhiyun ds_offset = MAX_DTS_INDEX - ds_offset;
2964*4882a593Smuzhiyun sd_err(("%s:Drive strength override: %c, offset: "
2965*4882a593Smuzhiyun "%d, val: %d\n", __FUNCTION__,
2966*4882a593Smuzhiyun *dhd_sdiod_uhsi_ds_override,
2967*4882a593Smuzhiyun ds_offset, DTS_vals[ds_offset]));
2968*4882a593Smuzhiyun temp = SFIELD(*drvstrn, SDIO_BUS_DRVR_TYPE_SEL,
2969*4882a593Smuzhiyun DTS_vals[ds_offset]);
2970*4882a593Smuzhiyun sd_err(("%s:DrvStrn orig: 0x%x, modif: 0x%x\n",
2971*4882a593Smuzhiyun __FUNCTION__, *drvstrn, temp));
2972*4882a593Smuzhiyun *drvstrn = temp;
2973*4882a593Smuzhiyun } else {
2974*4882a593Smuzhiyun /* else case is default: use preset val */
2975*4882a593Smuzhiyun sd_err(("%s:override invalid: DrvStrn is from "
2976*4882a593Smuzhiyun "preset: 0x%x\n",
2977*4882a593Smuzhiyun __FUNCTION__, *drvstrn));
2978*4882a593Smuzhiyun }
2979*4882a593Smuzhiyun } else {
2980*4882a593Smuzhiyun sd_err(("%s:DrvStrn is from preset: 0x%x\n",
2981*4882a593Smuzhiyun __FUNCTION__, *drvstrn));
2982*4882a593Smuzhiyun }
2983*4882a593Smuzhiyun }
2984*4882a593Smuzhiyun } else {
2985*4882a593Smuzhiyun /* TBD check for sd3_requested_clkmode : -1 also. */
2986*4882a593Smuzhiyun sd_err(("%s: Automode not supported!\n", __FUNCTION__));
2987*4882a593Smuzhiyun return FALSE;
2988*4882a593Smuzhiyun }
2989*4882a593Smuzhiyun return TRUE;
2990*4882a593Smuzhiyun }
2991*4882a593Smuzhiyun
2992*4882a593Smuzhiyun /* Returns a matching UHSI clk speed is found. If not, returns -1.
2993*4882a593Smuzhiyun Also, if sd3_requested_clkmode is -1, finds the closest max match clk and returns.
2994*4882a593Smuzhiyun */
2995*4882a593Smuzhiyun static int
sdstd_3_get_matching_uhsi_clkmode(sdioh_info_t * sd,int sd3_requested_clkmode)2996*4882a593Smuzhiyun sdstd_3_get_matching_uhsi_clkmode(sdioh_info_t *sd, int sd3_requested_clkmode)
2997*4882a593Smuzhiyun {
2998*4882a593Smuzhiyun uint32 card_val_uhsisupp;
2999*4882a593Smuzhiyun uint8 speedmask = 1;
3000*4882a593Smuzhiyun uint32 drvstrn;
3001*4882a593Smuzhiyun uint16 presetval;
3002*4882a593Smuzhiyun int status;
3003*4882a593Smuzhiyun
3004*4882a593Smuzhiyun sd3_trace(("sd3: %s:\n", __FUNCTION__));
3005*4882a593Smuzhiyun
3006*4882a593Smuzhiyun sd->global_UHSI_Supp = HOST_SDR_UNSUPP;
3007*4882a593Smuzhiyun
3008*4882a593Smuzhiyun /* for legacy/25MHz/50MHz bus speeds, no checks done here */
3009*4882a593Smuzhiyun if ((sd3_requested_clkmode == SD3CLKMODE_0_SDR12) ||
3010*4882a593Smuzhiyun (sd3_requested_clkmode == SD3CLKMODE_1_SDR25)) {
3011*4882a593Smuzhiyun sd->global_UHSI_Supp = HOST_SDR_12_25;
3012*4882a593Smuzhiyun return sd3_requested_clkmode;
3013*4882a593Smuzhiyun }
3014*4882a593Smuzhiyun /* get cap of card */
3015*4882a593Smuzhiyun if ((status = sdstd_card_regread(sd, 0, SDIOD_CCCR_UHSI_SUPPORT,
3016*4882a593Smuzhiyun 1, &card_val_uhsisupp)) != BCME_OK) {
3017*4882a593Smuzhiyun sd_err(("%s:SDIOD_CCCR_UHSI_SUPPORT query failed!\n", __FUNCTION__));
3018*4882a593Smuzhiyun return -1;
3019*4882a593Smuzhiyun }
3020*4882a593Smuzhiyun sd_info(("%s:Read %08x from Card at %08x\n", __FUNCTION__,
3021*4882a593Smuzhiyun card_val_uhsisupp, SDIOD_CCCR_UHSI_SUPPORT));
3022*4882a593Smuzhiyun
3023*4882a593Smuzhiyun if (sd3_requested_clkmode != SD3CLKMODE_AUTO) {
3024*4882a593Smuzhiyun /* Note: it is assumed that, following are executed when (sd3ClkMode >= 2) */
3025*4882a593Smuzhiyun speedmask <<= (sd3_requested_clkmode - SD3CLKMODE_2_SDR50);
3026*4882a593Smuzhiyun
3027*4882a593Smuzhiyun /* check first about 3.0 HS CLK modes */
3028*4882a593Smuzhiyun if (!(GFIELD(sd->caps3, CAP3_30CLKCAP) & speedmask)) {
3029*4882a593Smuzhiyun sd_err(("%s:HC does not support req 3.0 UHSI mode."
3030*4882a593Smuzhiyun "requested:%d; capable:0x%x\n", __FUNCTION__,
3031*4882a593Smuzhiyun sd3_requested_clkmode, GFIELD(sd->caps3, CAP3_30CLKCAP)));
3032*4882a593Smuzhiyun return -1;
3033*4882a593Smuzhiyun }
3034*4882a593Smuzhiyun
3035*4882a593Smuzhiyun /* check first about 3.0 CARD CLK modes */
3036*4882a593Smuzhiyun if (!(GFIELD(card_val_uhsisupp, SDIO_BUS_SPEED_UHSICAP) & speedmask)) {
3037*4882a593Smuzhiyun sd_err(("%s:Card does not support req 3.0 UHSI mode. requested:%d;"
3038*4882a593Smuzhiyun "capable:0x%x\n", __FUNCTION__, sd3_requested_clkmode,
3039*4882a593Smuzhiyun GFIELD(card_val_uhsisupp, SDIO_BUS_SPEED_UHSICAP)));
3040*4882a593Smuzhiyun return -1;
3041*4882a593Smuzhiyun }
3042*4882a593Smuzhiyun
3043*4882a593Smuzhiyun /* check, to see if the card supports driver_type corr to the
3044*4882a593Smuzhiyun driver_type in preset value, which will be selected by
3045*4882a593Smuzhiyun requested UHSI mode
3046*4882a593Smuzhiyun */
3047*4882a593Smuzhiyun if (!sdstd_3_get_matching_drvstrn(sd, sd3_requested_clkmode,
3048*4882a593Smuzhiyun &drvstrn, &presetval)) {
3049*4882a593Smuzhiyun sd_err(("%s:DRVStrn mismatch!: card strn:0x%x; HC preset"
3050*4882a593Smuzhiyun "val:0x%x\n", __FUNCTION__, drvstrn, presetval));
3051*4882a593Smuzhiyun return -1;
3052*4882a593Smuzhiyun }
3053*4882a593Smuzhiyun /* success path. change the support variable accordingly */
3054*4882a593Smuzhiyun sd->global_UHSI_Supp = HOST_SDR_50_104_DDR;
3055*4882a593Smuzhiyun return sd3_requested_clkmode;
3056*4882a593Smuzhiyun } else {
3057*4882a593Smuzhiyun /* auto clk selection: get the highest clock capable by both card and HC */
3058*4882a593Smuzhiyun /* TBD TOBE DONE */
3059*4882a593Smuzhiyun /* sd->global_UHSI_Supp = TRUE; on success */
3060*4882a593Smuzhiyun return -1;
3061*4882a593Smuzhiyun }
3062*4882a593Smuzhiyun }
3063*4882a593Smuzhiyun
3064*4882a593Smuzhiyun static int
sdstd_3_sigvoltswitch_proc(sdioh_info_t * sd)3065*4882a593Smuzhiyun sdstd_3_sigvoltswitch_proc(sdioh_info_t *sd)
3066*4882a593Smuzhiyun {
3067*4882a593Smuzhiyun int status;
3068*4882a593Smuzhiyun uint32 cmd_rsp = 0, presst;
3069*4882a593Smuzhiyun uint16 val1 = 0;
3070*4882a593Smuzhiyun
3071*4882a593Smuzhiyun sd3_trace(("sd3: %s:\n", __FUNCTION__));
3072*4882a593Smuzhiyun
3073*4882a593Smuzhiyun /* Issue cmd11 */
3074*4882a593Smuzhiyun if ((status = sdstd_cmd_issue(sd, USE_DMA(sd), SDIOH_CMD_11, 0))
3075*4882a593Smuzhiyun != SUCCESS) {
3076*4882a593Smuzhiyun sd_err(("%s: CMD11 failed\n", __FUNCTION__));
3077*4882a593Smuzhiyun return status;
3078*4882a593Smuzhiyun }
3079*4882a593Smuzhiyun
3080*4882a593Smuzhiyun /* check response */
3081*4882a593Smuzhiyun sdstd_cmd_getrsp(sd, &cmd_rsp, 1);
3082*4882a593Smuzhiyun if (
3083*4882a593Smuzhiyun GFIELD(cmd_rsp, RSP1_ERROR) || /* bit 19 */
3084*4882a593Smuzhiyun GFIELD(cmd_rsp, RSP1_ILLEGAL_CMD) || /* bit 22 */
3085*4882a593Smuzhiyun GFIELD(cmd_rsp, RSP1_COM_CRC_ERROR) || /* bit 23 */
3086*4882a593Smuzhiyun GFIELD(cmd_rsp, RSP1_CARD_LOCKED) /* bit 25 */ ) {
3087*4882a593Smuzhiyun sd_err(("%s: FAIL:CMD11: cmd_resp:0x%x\n", __FUNCTION__, cmd_rsp));
3088*4882a593Smuzhiyun return ERROR;
3089*4882a593Smuzhiyun }
3090*4882a593Smuzhiyun
3091*4882a593Smuzhiyun /* SD Clock Enable = 0 */
3092*4882a593Smuzhiyun sdstd_wreg16(sd, SD_ClockCntrl,
3093*4882a593Smuzhiyun sdstd_rreg16(sd, SD_ClockCntrl) & ~((uint16)0x4));
3094*4882a593Smuzhiyun
3095*4882a593Smuzhiyun /* check DAT[3..0] using Present State Reg. If not 0, error */
3096*4882a593Smuzhiyun presst = sdstd_rreg(sd, SD_PresentState);
3097*4882a593Smuzhiyun if (0 != GFIELD(presst, PRES_DAT_SIGNAL)) {
3098*4882a593Smuzhiyun sd_err(("%s: FAIL: PRESTT:0x%x\n", __FUNCTION__, presst));
3099*4882a593Smuzhiyun return ERROR;
3100*4882a593Smuzhiyun }
3101*4882a593Smuzhiyun
3102*4882a593Smuzhiyun /* turn 1.8V sig enable in HC2 */
3103*4882a593Smuzhiyun val1 = sdstd_rreg16(sd, SD3_HostCntrl2);
3104*4882a593Smuzhiyun val1 = SFIELD(val1, HOSTCtrl2_1_8SIG_EN, 1);
3105*4882a593Smuzhiyun sdstd_wreg16(sd, SD3_HostCntrl2, val1);
3106*4882a593Smuzhiyun
3107*4882a593Smuzhiyun /* wait 5ms */
3108*4882a593Smuzhiyun OSL_DELAY(5000);
3109*4882a593Smuzhiyun
3110*4882a593Smuzhiyun /* check 1.8V sig enable in HC2. if cleared, error */
3111*4882a593Smuzhiyun val1 = sdstd_rreg16(sd, SD3_HostCntrl2);
3112*4882a593Smuzhiyun
3113*4882a593Smuzhiyun if (!GFIELD(val1, HOSTCtrl2_1_8SIG_EN)) {
3114*4882a593Smuzhiyun sd_err(("%s: FAIL: HC2:1.8V_En:0x%x\n", __FUNCTION__, val1));
3115*4882a593Smuzhiyun return ERROR;
3116*4882a593Smuzhiyun }
3117*4882a593Smuzhiyun
3118*4882a593Smuzhiyun /* SD Clock Enable = 1 */
3119*4882a593Smuzhiyun val1 = sdstd_rreg16(sd, SD_ClockCntrl);
3120*4882a593Smuzhiyun sdstd_wreg16(sd, SD_ClockCntrl, val1 | 0x4);
3121*4882a593Smuzhiyun
3122*4882a593Smuzhiyun /* wait 1ms */
3123*4882a593Smuzhiyun OSL_DELAY(1000);
3124*4882a593Smuzhiyun
3125*4882a593Smuzhiyun /* check DAT[3..0] using Present State Reg. If not 0b1111, error */
3126*4882a593Smuzhiyun presst = sdstd_rreg(sd, SD_PresentState);
3127*4882a593Smuzhiyun if (0xf != GFIELD(presst, PRES_DAT_SIGNAL)) {
3128*4882a593Smuzhiyun sd_err(("%s: FAIL: PRESTT_FINAL:0x%x\n", __FUNCTION__, presst));
3129*4882a593Smuzhiyun return ERROR;
3130*4882a593Smuzhiyun }
3131*4882a593Smuzhiyun
3132*4882a593Smuzhiyun return (SUCCESS);
3133*4882a593Smuzhiyun }
3134*4882a593Smuzhiyun
3135*4882a593Smuzhiyun static int
sdstd_set_highspeed_mode(sdioh_info_t * sd,bool HSMode)3136*4882a593Smuzhiyun sdstd_set_highspeed_mode(sdioh_info_t *sd, bool HSMode)
3137*4882a593Smuzhiyun {
3138*4882a593Smuzhiyun uint32 regdata;
3139*4882a593Smuzhiyun int status;
3140*4882a593Smuzhiyun uint8 reg8;
3141*4882a593Smuzhiyun
3142*4882a593Smuzhiyun uint32 drvstrn;
3143*4882a593Smuzhiyun
3144*4882a593Smuzhiyun reg8 = sdstd_rreg8(sd, SD_HostCntrl);
3145*4882a593Smuzhiyun
3146*4882a593Smuzhiyun #ifdef BCMINTERNAL
3147*4882a593Smuzhiyun /* The Jinvani SD Gold Host forces the highest clock rate in high-speed mode */
3148*4882a593Smuzhiyun /* Only enable high-speed mode if the SD clock divisor is 1. */
3149*4882a593Smuzhiyun if (sd->controller_type == SDIOH_TYPE_JINVANI_GOLD) {
3150*4882a593Smuzhiyun if (sd_divisor != 1) {
3151*4882a593Smuzhiyun HSMode = FALSE;
3152*4882a593Smuzhiyun }
3153*4882a593Smuzhiyun }
3154*4882a593Smuzhiyun #endif /* BCMINTERNAL */
3155*4882a593Smuzhiyun
3156*4882a593Smuzhiyun if (HSMode == TRUE) {
3157*4882a593Smuzhiyun if (sd_hiok && (GFIELD(sd->caps, CAP_HIGHSPEED)) == 0) {
3158*4882a593Smuzhiyun sd_err(("Host Controller does not support hi-speed mode.\n"));
3159*4882a593Smuzhiyun return BCME_ERROR;
3160*4882a593Smuzhiyun }
3161*4882a593Smuzhiyun
3162*4882a593Smuzhiyun sd_info(("Attempting to enable High-Speed mode.\n"));
3163*4882a593Smuzhiyun
3164*4882a593Smuzhiyun if ((status = sdstd_card_regread(sd, 0, SDIOD_CCCR_SPEED_CONTROL,
3165*4882a593Smuzhiyun 1, ®data)) != SUCCESS) {
3166*4882a593Smuzhiyun return BCME_SDIO_ERROR;
3167*4882a593Smuzhiyun }
3168*4882a593Smuzhiyun if (regdata & SDIO_SPEED_SHS) {
3169*4882a593Smuzhiyun sd_info(("Device supports High-Speed mode.\n"));
3170*4882a593Smuzhiyun
3171*4882a593Smuzhiyun regdata |= SDIO_SPEED_EHS;
3172*4882a593Smuzhiyun
3173*4882a593Smuzhiyun sd_info(("Writing %08x to Card at %08x\n",
3174*4882a593Smuzhiyun regdata, SDIOD_CCCR_SPEED_CONTROL));
3175*4882a593Smuzhiyun if ((status = sdstd_card_regwrite(sd, 0, SDIOD_CCCR_SPEED_CONTROL,
3176*4882a593Smuzhiyun 1, regdata)) != BCME_OK) {
3177*4882a593Smuzhiyun return BCME_SDIO_ERROR;
3178*4882a593Smuzhiyun }
3179*4882a593Smuzhiyun
3180*4882a593Smuzhiyun if ((status = sdstd_card_regread(sd, 0, SDIOD_CCCR_SPEED_CONTROL,
3181*4882a593Smuzhiyun 1, ®data)) != BCME_OK) {
3182*4882a593Smuzhiyun return BCME_SDIO_ERROR;
3183*4882a593Smuzhiyun }
3184*4882a593Smuzhiyun
3185*4882a593Smuzhiyun sd_info(("Read %08x to Card at %08x\n", regdata, SDIOD_CCCR_SPEED_CONTROL));
3186*4882a593Smuzhiyun
3187*4882a593Smuzhiyun reg8 = SFIELD(reg8, HOST_HI_SPEED_EN, 1);
3188*4882a593Smuzhiyun
3189*4882a593Smuzhiyun sd_err(("High-speed clocking mode enabled.\n"));
3190*4882a593Smuzhiyun }
3191*4882a593Smuzhiyun else {
3192*4882a593Smuzhiyun sd_err(("Device does not support High-Speed Mode.\n"));
3193*4882a593Smuzhiyun reg8 = SFIELD(reg8, HOST_HI_SPEED_EN, 0);
3194*4882a593Smuzhiyun }
3195*4882a593Smuzhiyun } else {
3196*4882a593Smuzhiyun /* Force off device bit */
3197*4882a593Smuzhiyun if ((status = sdstd_card_regread(sd, 0, SDIOD_CCCR_SPEED_CONTROL,
3198*4882a593Smuzhiyun 1, ®data)) != BCME_OK) {
3199*4882a593Smuzhiyun return status;
3200*4882a593Smuzhiyun }
3201*4882a593Smuzhiyun if (regdata & SDIO_SPEED_EHS) {
3202*4882a593Smuzhiyun regdata &= ~SDIO_SPEED_EHS;
3203*4882a593Smuzhiyun if ((status = sdstd_card_regwrite(sd, 0, SDIOD_CCCR_SPEED_CONTROL,
3204*4882a593Smuzhiyun 1, regdata)) != BCME_OK) {
3205*4882a593Smuzhiyun return status;
3206*4882a593Smuzhiyun }
3207*4882a593Smuzhiyun }
3208*4882a593Smuzhiyun
3209*4882a593Smuzhiyun sd_err(("High-speed clocking mode disabled.\n"));
3210*4882a593Smuzhiyun reg8 = SFIELD(reg8, HOST_HI_SPEED_EN, 0);
3211*4882a593Smuzhiyun }
3212*4882a593Smuzhiyun
3213*4882a593Smuzhiyun if ((sd->host_UHSISupported) && (sd->card_UHSI_voltage_Supported)) {
3214*4882a593Smuzhiyun /* also set the default driver strength in the card/HC [this is reqd because,
3215*4882a593Smuzhiyun if earlier we selected any other drv_strn, we need to reset it]
3216*4882a593Smuzhiyun */
3217*4882a593Smuzhiyun /* get the card driver strength from cccr */
3218*4882a593Smuzhiyun if ((status = sdstd_card_regread(sd, 0, SDIOD_CCCR_DRIVER_STRENGTH,
3219*4882a593Smuzhiyun 1, &drvstrn)) != BCME_OK) {
3220*4882a593Smuzhiyun sd_err(("%s:Reading SDIOD_CCCR_DRIVER_STRENGTH from card"
3221*4882a593Smuzhiyun "Failed!\n", __FUNCTION__));
3222*4882a593Smuzhiyun return BCME_SDIO_ERROR;
3223*4882a593Smuzhiyun }
3224*4882a593Smuzhiyun
3225*4882a593Smuzhiyun /* reset card drv strn */
3226*4882a593Smuzhiyun drvstrn = SFIELD(drvstrn, SDIO_BUS_DRVR_TYPE_SEL, 0);
3227*4882a593Smuzhiyun
3228*4882a593Smuzhiyun /* set card drv strn */
3229*4882a593Smuzhiyun if ((status = sdstd_card_regwrite(sd, 0, SDIOD_CCCR_DRIVER_STRENGTH,
3230*4882a593Smuzhiyun 1, drvstrn)) != BCME_OK) {
3231*4882a593Smuzhiyun sd_err(("%s:Setting SDIOD_CCCR_DRIVER_STRENGTH in"
3232*4882a593Smuzhiyun "card Failed!\n", __FUNCTION__));
3233*4882a593Smuzhiyun return BCME_SDIO_ERROR;
3234*4882a593Smuzhiyun }
3235*4882a593Smuzhiyun }
3236*4882a593Smuzhiyun
3237*4882a593Smuzhiyun sdstd_wreg8(sd, SD_HostCntrl, reg8);
3238*4882a593Smuzhiyun
3239*4882a593Smuzhiyun return BCME_OK;
3240*4882a593Smuzhiyun }
3241*4882a593Smuzhiyun
3242*4882a593Smuzhiyun /* Select DMA Mode:
3243*4882a593Smuzhiyun * If dma_mode == DMA_MODE_AUTO, pick the "best" mode.
3244*4882a593Smuzhiyun * Otherwise, pick the selected mode if supported.
3245*4882a593Smuzhiyun * If not supported, use PIO mode.
3246*4882a593Smuzhiyun */
3247*4882a593Smuzhiyun static int
sdstd_set_dma_mode(sdioh_info_t * sd,int8 dma_mode)3248*4882a593Smuzhiyun sdstd_set_dma_mode(sdioh_info_t *sd, int8 dma_mode)
3249*4882a593Smuzhiyun {
3250*4882a593Smuzhiyun uint8 reg8, dma_sel_bits = SDIOH_SDMA_MODE;
3251*4882a593Smuzhiyun int8 prev_dma_mode = sd->sd_dma_mode;
3252*4882a593Smuzhiyun
3253*4882a593Smuzhiyun switch (prev_dma_mode) {
3254*4882a593Smuzhiyun case DMA_MODE_AUTO:
3255*4882a593Smuzhiyun sd_dma(("%s: Selecting best DMA mode supported by controller.\n",
3256*4882a593Smuzhiyun __FUNCTION__));
3257*4882a593Smuzhiyun if (GFIELD(sd->caps, CAP_ADMA2)) {
3258*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_ADMA2;
3259*4882a593Smuzhiyun dma_sel_bits = SDIOH_ADMA2_MODE;
3260*4882a593Smuzhiyun } else if (GFIELD(sd->caps, CAP_ADMA1)) {
3261*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_ADMA1;
3262*4882a593Smuzhiyun dma_sel_bits = SDIOH_ADMA1_MODE;
3263*4882a593Smuzhiyun } else if (GFIELD(sd->caps, CAP_DMA)) {
3264*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_SDMA;
3265*4882a593Smuzhiyun } else {
3266*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_NONE;
3267*4882a593Smuzhiyun }
3268*4882a593Smuzhiyun break;
3269*4882a593Smuzhiyun case DMA_MODE_NONE:
3270*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_NONE;
3271*4882a593Smuzhiyun break;
3272*4882a593Smuzhiyun case DMA_MODE_SDMA:
3273*4882a593Smuzhiyun if (GFIELD(sd->caps, CAP_DMA)) {
3274*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_SDMA;
3275*4882a593Smuzhiyun } else {
3276*4882a593Smuzhiyun sd_err(("%s: SDMA not supported by controller.\n", __FUNCTION__));
3277*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_NONE;
3278*4882a593Smuzhiyun }
3279*4882a593Smuzhiyun break;
3280*4882a593Smuzhiyun case DMA_MODE_ADMA1:
3281*4882a593Smuzhiyun if (GFIELD(sd->caps, CAP_ADMA1)) {
3282*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_ADMA1;
3283*4882a593Smuzhiyun dma_sel_bits = SDIOH_ADMA1_MODE;
3284*4882a593Smuzhiyun } else {
3285*4882a593Smuzhiyun sd_err(("%s: ADMA1 not supported by controller.\n", __FUNCTION__));
3286*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_NONE;
3287*4882a593Smuzhiyun }
3288*4882a593Smuzhiyun break;
3289*4882a593Smuzhiyun case DMA_MODE_ADMA2:
3290*4882a593Smuzhiyun if (GFIELD(sd->caps, CAP_ADMA2)) {
3291*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_ADMA2;
3292*4882a593Smuzhiyun dma_sel_bits = SDIOH_ADMA2_MODE;
3293*4882a593Smuzhiyun } else {
3294*4882a593Smuzhiyun sd_err(("%s: ADMA2 not supported by controller.\n", __FUNCTION__));
3295*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_NONE;
3296*4882a593Smuzhiyun }
3297*4882a593Smuzhiyun break;
3298*4882a593Smuzhiyun case DMA_MODE_ADMA2_64:
3299*4882a593Smuzhiyun sd_err(("%s: 64b ADMA2 not supported by driver.\n", __FUNCTION__));
3300*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_NONE;
3301*4882a593Smuzhiyun break;
3302*4882a593Smuzhiyun default:
3303*4882a593Smuzhiyun sd_err(("%s: Unsupported DMA Mode %d requested.\n", __FUNCTION__,
3304*4882a593Smuzhiyun prev_dma_mode));
3305*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_NONE;
3306*4882a593Smuzhiyun break;
3307*4882a593Smuzhiyun }
3308*4882a593Smuzhiyun
3309*4882a593Smuzhiyun /* clear SysAddr, only used for SDMA */
3310*4882a593Smuzhiyun sdstd_wreg(sd, SD_SysAddr, 0);
3311*4882a593Smuzhiyun
3312*4882a593Smuzhiyun sd_err(("%s: %s mode selected.\n", __FUNCTION__, dma_mode_description[sd->sd_dma_mode]));
3313*4882a593Smuzhiyun
3314*4882a593Smuzhiyun reg8 = sdstd_rreg8(sd, SD_HostCntrl);
3315*4882a593Smuzhiyun reg8 = SFIELD(reg8, HOST_DMA_SEL, dma_sel_bits);
3316*4882a593Smuzhiyun sdstd_wreg8(sd, SD_HostCntrl, reg8);
3317*4882a593Smuzhiyun sd_dma(("%s: SD_HostCntrl=0x%02x\n", __FUNCTION__, reg8));
3318*4882a593Smuzhiyun
3319*4882a593Smuzhiyun return BCME_OK;
3320*4882a593Smuzhiyun }
3321*4882a593Smuzhiyun
3322*4882a593Smuzhiyun #ifdef BCMDBG
3323*4882a593Smuzhiyun void
print_regs(sdioh_info_t * sd)3324*4882a593Smuzhiyun print_regs(sdioh_info_t *sd)
3325*4882a593Smuzhiyun {
3326*4882a593Smuzhiyun uint8 reg8 = 0;
3327*4882a593Smuzhiyun uint16 reg16 = 0;
3328*4882a593Smuzhiyun uint32 reg32 = 0;
3329*4882a593Smuzhiyun uint8 presetreg;
3330*4882a593Smuzhiyun int i;
3331*4882a593Smuzhiyun
3332*4882a593Smuzhiyun reg8 = sdstd_rreg8(sd, SD_BlockSize);
3333*4882a593Smuzhiyun printf("REGS: SD_BlockSize [004h]:0x%x\n", reg8);
3334*4882a593Smuzhiyun
3335*4882a593Smuzhiyun reg8 = sdstd_rreg8(sd, SD_BlockCount);
3336*4882a593Smuzhiyun printf("REGS: SD_BlockCount [006h]:0x%x\n", reg8);
3337*4882a593Smuzhiyun
3338*4882a593Smuzhiyun reg8 = sdstd_rreg8(sd, SD_BlockSize);
3339*4882a593Smuzhiyun printf("REGS: SD_BlockSize [004h]:0x%x\n", reg8);
3340*4882a593Smuzhiyun
3341*4882a593Smuzhiyun reg8 = sdstd_rreg8(sd, SD_TransferMode);
3342*4882a593Smuzhiyun printf("REGS: SD_TransferMode [00Ch]:0x%x\n", reg8);
3343*4882a593Smuzhiyun
3344*4882a593Smuzhiyun reg8 = sdstd_rreg8(sd, SD_HostCntrl);
3345*4882a593Smuzhiyun printf("REGS: SD_HostCntrl [028h]:0x%x\n", reg8);
3346*4882a593Smuzhiyun
3347*4882a593Smuzhiyun reg32 = sdstd_rreg(sd, SD_PresentState);
3348*4882a593Smuzhiyun printf("REGS: SD_PresentState [024h]:0x%x\n", reg32);
3349*4882a593Smuzhiyun
3350*4882a593Smuzhiyun reg8 = sdstd_rreg8(sd, SD_PwrCntrl);
3351*4882a593Smuzhiyun printf("REGS: SD_PwrCntrl [029h]:0x%x\n", reg8);
3352*4882a593Smuzhiyun
3353*4882a593Smuzhiyun reg8 = sdstd_rreg8(sd, SD_BlockGapCntrl);
3354*4882a593Smuzhiyun printf("REGS: SD_BlockGapCntrl [02Ah]:0x%x\n", reg8);
3355*4882a593Smuzhiyun
3356*4882a593Smuzhiyun reg8 = sdstd_rreg8(sd, SD_WakeupCntrl);
3357*4882a593Smuzhiyun printf("REGS: SD_WakeupCntrl [02Bh]:0x%x\n", reg8);
3358*4882a593Smuzhiyun
3359*4882a593Smuzhiyun reg16 = sdstd_rreg16(sd, SD_ClockCntrl);
3360*4882a593Smuzhiyun printf("REGS: SD_ClockCntrl [02Ch]:0x%x\n", reg16);
3361*4882a593Smuzhiyun
3362*4882a593Smuzhiyun reg8 = sdstd_rreg8(sd, SD_TimeoutCntrl);
3363*4882a593Smuzhiyun printf("REGS: SD_TimeoutCntrl [02Eh]:0x%x\n", reg8);
3364*4882a593Smuzhiyun
3365*4882a593Smuzhiyun reg8 = sdstd_rreg8(sd, SD_SoftwareReset);
3366*4882a593Smuzhiyun printf("REGS: SD_SoftwareReset [02Fh]:0x%x\n", reg8);
3367*4882a593Smuzhiyun
3368*4882a593Smuzhiyun reg16 = sdstd_rreg16(sd, SD_IntrStatus);
3369*4882a593Smuzhiyun printf("REGS: SD_IntrStatus [030h]:0x%x\n", reg16);
3370*4882a593Smuzhiyun
3371*4882a593Smuzhiyun reg16 = sdstd_rreg16(sd, SD_ErrorIntrStatus);
3372*4882a593Smuzhiyun printf("REGS: SD_ErrorIntrStatus [032h]:0x%x\n", reg16);
3373*4882a593Smuzhiyun
3374*4882a593Smuzhiyun reg16 = sdstd_rreg16(sd, SD_IntrStatusEnable);
3375*4882a593Smuzhiyun printf("REGS: SD_IntrStatusEnable [034h]:0x%x\n", reg16);
3376*4882a593Smuzhiyun
3377*4882a593Smuzhiyun reg16 = sdstd_rreg16(sd, SD_ErrorIntrStatusEnable);
3378*4882a593Smuzhiyun printf("REGS: SD_ErrorIntrStatusEnable [036h]:0x%x\n", reg16);
3379*4882a593Smuzhiyun
3380*4882a593Smuzhiyun reg16 = sdstd_rreg16(sd, SD_IntrSignalEnable);
3381*4882a593Smuzhiyun printf("REGS: SD_IntrSignalEnable [038h]:0x%x\n", reg16);
3382*4882a593Smuzhiyun
3383*4882a593Smuzhiyun reg16 = sdstd_rreg16(sd, SD_ErrorIntrSignalEnable);
3384*4882a593Smuzhiyun printf("REGS: SD_ErrorIntrSignalEnable [03Ah]:0x%x\n", reg16);
3385*4882a593Smuzhiyun
3386*4882a593Smuzhiyun reg32 = sdstd_rreg(sd, SD_Capabilities);
3387*4882a593Smuzhiyun printf("REGS: SD_Capabilities [040h]:0x%x\n", reg32);
3388*4882a593Smuzhiyun
3389*4882a593Smuzhiyun reg32 = sdstd_rreg(sd, SD_MaxCurCap);
3390*4882a593Smuzhiyun printf("REGS: SD_MaxCurCap [04Ah]:0x%x\n", reg32);
3391*4882a593Smuzhiyun
3392*4882a593Smuzhiyun reg32 = sdstd_rreg(sd, SD_Capabilities3);
3393*4882a593Smuzhiyun printf("REGS: SD_Capabilities3 [044h]:0x%x\n", reg32);
3394*4882a593Smuzhiyun
3395*4882a593Smuzhiyun reg16 = sdstd_rreg16(sd, SD3_HostCntrl2);
3396*4882a593Smuzhiyun printf("REGS: SD3_HostCntrl2 [03Eh]:0x%x\n", reg16);
3397*4882a593Smuzhiyun
3398*4882a593Smuzhiyun for (i = 0; i < 8; i++) {
3399*4882a593Smuzhiyun presetreg = SD3_PresetValStart + i*2;
3400*4882a593Smuzhiyun printf("REGS: Presetvalreg:ix[%d]:0x%x, val=0x%x\n", i,
3401*4882a593Smuzhiyun presetreg, sdstd_rreg16(sd, presetreg));
3402*4882a593Smuzhiyun }
3403*4882a593Smuzhiyun
3404*4882a593Smuzhiyun reg16 = sdstd_rreg16(sd, SD_SlotInterruptStatus);
3405*4882a593Smuzhiyun printf("REGS: SD_SlotInterruptStatus [0FCh]:0x%x\n", reg16);
3406*4882a593Smuzhiyun
3407*4882a593Smuzhiyun reg16 = sdstd_rreg16(sd, SD_HostControllerVersion);
3408*4882a593Smuzhiyun printf("REGS: SD_HostControllerVersion [0FEh]:0x%x\n", reg16);
3409*4882a593Smuzhiyun }
3410*4882a593Smuzhiyun #endif /* BCMDBG */
3411*4882a593Smuzhiyun
3412*4882a593Smuzhiyun #ifdef BCMINTERNAL
3413*4882a593Smuzhiyun #ifdef NOTUSED
3414*4882a593Smuzhiyun static int
parse_state(uint32 state,char * buf,int len)3415*4882a593Smuzhiyun parse_state(uint32 state, char *buf, int len)
3416*4882a593Smuzhiyun {
3417*4882a593Smuzhiyun char *data = buf;
3418*4882a593Smuzhiyun
3419*4882a593Smuzhiyun sd_err(("Parsing state 0x%x\n", state));
3420*4882a593Smuzhiyun if (!len) {
3421*4882a593Smuzhiyun return (0);
3422*4882a593Smuzhiyun }
3423*4882a593Smuzhiyun
3424*4882a593Smuzhiyun data += sprintf(data, "cmd_inhibit %d\n", GFIELD(state, PRES_CMD_INHIBIT));
3425*4882a593Smuzhiyun data += sprintf(data, "dat_inhibit %d\n", GFIELD(state, PRES_DAT_INHIBIT));
3426*4882a593Smuzhiyun data += sprintf(data, "dat_busy %d\n", GFIELD(state, PRES_DAT_BUSY));
3427*4882a593Smuzhiyun data += sprintf(data, "write_active %d\n", GFIELD(state, PRES_WRITE_ACTIVE));
3428*4882a593Smuzhiyun data += sprintf(data, "read_active %d\n", GFIELD(state, PRES_READ_ACTIVE));
3429*4882a593Smuzhiyun data += sprintf(data, "write_data_rdy %d\n", GFIELD(state, PRES_WRITE_DATA_RDY));
3430*4882a593Smuzhiyun data += sprintf(data, "read_data_rdy %d\n", GFIELD(state, PRES_READ_DATA_RDY));
3431*4882a593Smuzhiyun data += sprintf(data, "card_present %d\n", GFIELD(state, PRES_CARD_PRESENT));
3432*4882a593Smuzhiyun data += sprintf(data, "card_stable %d\n", GFIELD(state, PRES_CARD_STABLE));
3433*4882a593Smuzhiyun data += sprintf(data, "card_present_raw %d\n", GFIELD(state, PRES_CARD_PRESENT_RAW));
3434*4882a593Smuzhiyun data += sprintf(data, "write_enabled %d\n", GFIELD(state, PRES_WRITE_ENABLED));
3435*4882a593Smuzhiyun data += sprintf(data, "cmd_signal %d\n", GFIELD(state, PRES_CMD_SIGNAL));
3436*4882a593Smuzhiyun
3437*4882a593Smuzhiyun return (data - buf);
3438*4882a593Smuzhiyun }
3439*4882a593Smuzhiyun
3440*4882a593Smuzhiyun static int
parse_caps(uint32 cap,char * buf,int len)3441*4882a593Smuzhiyun parse_caps(uint32 cap, char *buf, int len)
3442*4882a593Smuzhiyun {
3443*4882a593Smuzhiyun int block = 0xbeef;
3444*4882a593Smuzhiyun char *data = buf;
3445*4882a593Smuzhiyun
3446*4882a593Smuzhiyun data += sprintf(data, "TimeOut Clock Freq:\t%d\n", GFIELD(cap, CAP_TO_CLKFREQ));
3447*4882a593Smuzhiyun data += sprintf(data, "TimeOut Clock Unit:\t%d\n", GFIELD(cap, CAP_TO_CLKUNIT));
3448*4882a593Smuzhiyun data += sprintf(data, "Base Clock:\t\t%d\n", GFIELD(cap, CAP_BASECLK));
3449*4882a593Smuzhiyun switch (GFIELD(cap, CAP_MAXBLOCK)) {
3450*4882a593Smuzhiyun case 0: block = 512; break;
3451*4882a593Smuzhiyun case 1: block = 1024; break;
3452*4882a593Smuzhiyun case 2: block = 2048; break;
3453*4882a593Smuzhiyun case 3: block = 0; break;
3454*4882a593Smuzhiyun }
3455*4882a593Smuzhiyun data += sprintf(data, "Max Block Size:\t\t%d\n", block);
3456*4882a593Smuzhiyun data += sprintf(data, "Support High Speed:\t%d\n", GFIELD(cap, CAP_HIGHSPEED));
3457*4882a593Smuzhiyun data += sprintf(data, "Support DMA:\t\t%d\n", GFIELD(cap, CAP_DMA));
3458*4882a593Smuzhiyun data += sprintf(data, "Support Suspend:\t%d\n", GFIELD(cap, CAP_SUSPEND));
3459*4882a593Smuzhiyun data += sprintf(data, "Support 3.3 Volts:\t%d\n", GFIELD(cap, CAP_VOLT_3_3));
3460*4882a593Smuzhiyun data += sprintf(data, "Support 3.0 Volts:\t%d\n", GFIELD(cap, CAP_VOLT_3_0));
3461*4882a593Smuzhiyun data += sprintf(data, "Support 1.8 Volts:\t%d\n", GFIELD(cap, CAP_VOLT_1_8));
3462*4882a593Smuzhiyun return (data - buf);
3463*4882a593Smuzhiyun }
3464*4882a593Smuzhiyun #endif /* NOTUSED */
3465*4882a593Smuzhiyun #endif /* BCMINTERNAL */
3466*4882a593Smuzhiyun
3467*4882a593Smuzhiyun /* XXX Per SDIO Host Controller Spec section 3.2.1
3468*4882a593Smuzhiyun Note: for 2.x HC, new_sd_divisor should be a power of 2, but for 3.0
3469*4882a593Smuzhiyun HC, new_sd_divisor should be a multiple of 2.
3470*4882a593Smuzhiyun */
3471*4882a593Smuzhiyun bool
sdstd_start_clock(sdioh_info_t * sd,uint16 new_sd_divisor)3472*4882a593Smuzhiyun sdstd_start_clock(sdioh_info_t *sd, uint16 new_sd_divisor)
3473*4882a593Smuzhiyun {
3474*4882a593Smuzhiyun uint rc, count;
3475*4882a593Smuzhiyun uint16 divisor;
3476*4882a593Smuzhiyun uint16 regdata;
3477*4882a593Smuzhiyun uint16 val1;
3478*4882a593Smuzhiyun
3479*4882a593Smuzhiyun sd3_trace(("%s: starting clk\n", __FUNCTION__));
3480*4882a593Smuzhiyun /* turn off HC clock */
3481*4882a593Smuzhiyun sdstd_wreg16(sd, SD_ClockCntrl,
3482*4882a593Smuzhiyun sdstd_rreg16(sd, SD_ClockCntrl) & ~((uint16)0x4)); /* Disable the HC clock */
3483*4882a593Smuzhiyun
3484*4882a593Smuzhiyun /* Set divisor */
3485*4882a593Smuzhiyun if (sd->host_UHSISupported) {
3486*4882a593Smuzhiyun #ifdef BCMDBG
3487*4882a593Smuzhiyun if ((new_sd_divisor != 1) && /* 1 is a valid value */
3488*4882a593Smuzhiyun ((new_sd_divisor & (0x1)) || /* check for multiple of 2 */
3489*4882a593Smuzhiyun (new_sd_divisor == 0) ||
3490*4882a593Smuzhiyun (new_sd_divisor > 0x3ff))) {
3491*4882a593Smuzhiyun sd_err(("3.0: Invalid clock divisor target: %d\n", new_sd_divisor));
3492*4882a593Smuzhiyun return FALSE;
3493*4882a593Smuzhiyun }
3494*4882a593Smuzhiyun #endif
3495*4882a593Smuzhiyun divisor = (new_sd_divisor >> 1);
3496*4882a593Smuzhiyun } else
3497*4882a593Smuzhiyun {
3498*4882a593Smuzhiyun #ifdef BCMDBG
3499*4882a593Smuzhiyun if ((new_sd_divisor & (new_sd_divisor-1)) ||
3500*4882a593Smuzhiyun (new_sd_divisor == 0)) {
3501*4882a593Smuzhiyun sd_err(("Invalid clock divisor target: %d\n", new_sd_divisor));
3502*4882a593Smuzhiyun return FALSE;
3503*4882a593Smuzhiyun }
3504*4882a593Smuzhiyun #endif
3505*4882a593Smuzhiyun /* new logic: if divisor > 256, restrict to 256 */
3506*4882a593Smuzhiyun if (new_sd_divisor > 256)
3507*4882a593Smuzhiyun new_sd_divisor = 256;
3508*4882a593Smuzhiyun divisor = (new_sd_divisor >> 1) << 8;
3509*4882a593Smuzhiyun }
3510*4882a593Smuzhiyun #ifdef BCMINTERNAL
3511*4882a593Smuzhiyun if (sd->controller_type == SDIOH_TYPE_JINVANI_GOLD) {
3512*4882a593Smuzhiyun divisor = (new_sd_divisor >> 2) << 8;
3513*4882a593Smuzhiyun }
3514*4882a593Smuzhiyun #endif /* BCMINTERNAL */
3515*4882a593Smuzhiyun
3516*4882a593Smuzhiyun sd_info(("Clock control is 0x%x\n", sdstd_rreg16(sd, SD_ClockCntrl)));
3517*4882a593Smuzhiyun if (sd->host_UHSISupported) {
3518*4882a593Smuzhiyun /* *get preset value and shift so that.
3519*4882a593Smuzhiyun * bits 0-7 are in 15-8 and 9-8 are in 7-6 of clkctrl
3520*4882a593Smuzhiyun */
3521*4882a593Smuzhiyun val1 = divisor << 2;
3522*4882a593Smuzhiyun val1 &= 0x0ffc;
3523*4882a593Smuzhiyun val1 |= divisor >> 8;
3524*4882a593Smuzhiyun val1 <<= 6;
3525*4882a593Smuzhiyun printf("divisor:%x;val1:%x\n", divisor, val1);
3526*4882a593Smuzhiyun sdstd_mod_reg16(sd, SD_ClockCntrl, 0xffC0, val1);
3527*4882a593Smuzhiyun } else
3528*4882a593Smuzhiyun {
3529*4882a593Smuzhiyun sdstd_mod_reg16(sd, SD_ClockCntrl, 0xff00, divisor);
3530*4882a593Smuzhiyun }
3531*4882a593Smuzhiyun
3532*4882a593Smuzhiyun sd_err(("%s: Using clock divisor of %d (regval 0x%04x)\n", __FUNCTION__,
3533*4882a593Smuzhiyun new_sd_divisor, divisor));
3534*4882a593Smuzhiyun if (new_sd_divisor > 0)
3535*4882a593Smuzhiyun sd_err(("%s:now, divided clk is: %d Hz\n",
3536*4882a593Smuzhiyun __FUNCTION__, GFIELD(sd->caps, CAP_BASECLK)*1000000/new_sd_divisor));
3537*4882a593Smuzhiyun else
3538*4882a593Smuzhiyun sd_err(("Using Primary Clock Freq of %d MHz\n", GFIELD(sd->caps, CAP_BASECLK)));
3539*4882a593Smuzhiyun sd_info(("Primary Clock Freq = %d MHz\n", GFIELD(sd->caps, CAP_BASECLK)));
3540*4882a593Smuzhiyun if (GFIELD(sd->caps, CAP_TO_CLKFREQ) == 50) {
3541*4882a593Smuzhiyun sd_info(("%s: Resulting SDIO clock is %d %s\n", __FUNCTION__,
3542*4882a593Smuzhiyun ((50 % new_sd_divisor) ? (50000 / new_sd_divisor) : (50 / new_sd_divisor)),
3543*4882a593Smuzhiyun ((50 % new_sd_divisor) ? "KHz" : "MHz")));
3544*4882a593Smuzhiyun } else if (GFIELD(sd->caps, CAP_TO_CLKFREQ) == 48) {
3545*4882a593Smuzhiyun sd_info(("%s: Resulting SDIO clock is %d %s\n", __FUNCTION__,
3546*4882a593Smuzhiyun ((48 % new_sd_divisor) ? (48000 / new_sd_divisor) : (48 / new_sd_divisor)),
3547*4882a593Smuzhiyun ((48 % new_sd_divisor) ? "KHz" : "MHz")));
3548*4882a593Smuzhiyun } else if (GFIELD(sd->caps, CAP_TO_CLKFREQ) == 33) {
3549*4882a593Smuzhiyun sd_info(("%s: Resulting SDIO clock is %d %s\n", __FUNCTION__,
3550*4882a593Smuzhiyun ((33 % new_sd_divisor) ? (33000 / new_sd_divisor) : (33 / new_sd_divisor)),
3551*4882a593Smuzhiyun ((33 % new_sd_divisor) ? "KHz" : "MHz")));
3552*4882a593Smuzhiyun } else if (GFIELD(sd->caps, CAP_TO_CLKFREQ) == 31) {
3553*4882a593Smuzhiyun sd_info(("%s: Resulting SDIO clock is %d %s\n", __FUNCTION__,
3554*4882a593Smuzhiyun ((31 % new_sd_divisor) ? (31000 / new_sd_divisor) : (31 / new_sd_divisor)),
3555*4882a593Smuzhiyun ((31 % new_sd_divisor) ? "KHz" : "MHz")));
3556*4882a593Smuzhiyun } else if (GFIELD(sd->caps, CAP_TO_CLKFREQ) == 8) {
3557*4882a593Smuzhiyun sd_info(("%s: Resulting SDIO clock is %d %s\n", __FUNCTION__,
3558*4882a593Smuzhiyun ((8 % new_sd_divisor) ? (8000 / new_sd_divisor) : (8 / new_sd_divisor)),
3559*4882a593Smuzhiyun ((8 % new_sd_divisor) ? "KHz" : "MHz")));
3560*4882a593Smuzhiyun } else if (sd->controller_type == SDIOH_TYPE_BCM27XX) {
3561*4882a593Smuzhiyun /* XXX - BCM 27XX Standard Host Controller returns 0 for CLKFREQ */
3562*4882a593Smuzhiyun } else {
3563*4882a593Smuzhiyun sd_err(("Need to determine divisor for %d MHz clocks\n",
3564*4882a593Smuzhiyun GFIELD(sd->caps, CAP_BASECLK)));
3565*4882a593Smuzhiyun sd_err(("Consult SD Host Controller Spec: Clock Control Register\n"));
3566*4882a593Smuzhiyun return (FALSE);
3567*4882a593Smuzhiyun }
3568*4882a593Smuzhiyun
3569*4882a593Smuzhiyun sdstd_or_reg16(sd, SD_ClockCntrl, 0x1); /* Enable the clock */
3570*4882a593Smuzhiyun
3571*4882a593Smuzhiyun /* Wait for clock to stabilize */
3572*4882a593Smuzhiyun rc = (sdstd_rreg16(sd, SD_ClockCntrl) & 2);
3573*4882a593Smuzhiyun count = 0;
3574*4882a593Smuzhiyun while (!rc) {
3575*4882a593Smuzhiyun OSL_DELAY(1);
3576*4882a593Smuzhiyun sd_info(("Waiting for clock to become stable 0x%x\n", rc));
3577*4882a593Smuzhiyun rc = (sdstd_rreg16(sd, SD_ClockCntrl) & 2);
3578*4882a593Smuzhiyun count++;
3579*4882a593Smuzhiyun if (count > 10000) {
3580*4882a593Smuzhiyun sd_err(("%s:Clocks failed to stabilize after %u attempts\n",
3581*4882a593Smuzhiyun __FUNCTION__, count));
3582*4882a593Smuzhiyun return (FALSE);
3583*4882a593Smuzhiyun }
3584*4882a593Smuzhiyun }
3585*4882a593Smuzhiyun /* Turn on clock */
3586*4882a593Smuzhiyun sdstd_or_reg16(sd, SD_ClockCntrl, 0x4);
3587*4882a593Smuzhiyun
3588*4882a593Smuzhiyun OSL_DELAY(20);
3589*4882a593Smuzhiyun
3590*4882a593Smuzhiyun /* Set timeout control (adjust default value based on divisor).
3591*4882a593Smuzhiyun * Disabling timeout interrupts during setting is advised by host spec.
3592*4882a593Smuzhiyun */
3593*4882a593Smuzhiyun #ifdef BCMQT
3594*4882a593Smuzhiyun if (GFIELD(sd->caps, CAP_BASECLK) < 50)
3595*4882a593Smuzhiyun #endif
3596*4882a593Smuzhiyun {
3597*4882a593Smuzhiyun uint toval;
3598*4882a593Smuzhiyun
3599*4882a593Smuzhiyun toval = sd_toctl;
3600*4882a593Smuzhiyun divisor = new_sd_divisor;
3601*4882a593Smuzhiyun
3602*4882a593Smuzhiyun while (toval && !(divisor & 1)) {
3603*4882a593Smuzhiyun toval -= 1;
3604*4882a593Smuzhiyun divisor >>= 1;
3605*4882a593Smuzhiyun }
3606*4882a593Smuzhiyun
3607*4882a593Smuzhiyun regdata = sdstd_rreg16(sd, SD_ErrorIntrStatusEnable);
3608*4882a593Smuzhiyun sdstd_wreg16(sd, SD_ErrorIntrStatusEnable, (regdata & ~ERRINT_DATA_TIMEOUT_BIT));
3609*4882a593Smuzhiyun sdstd_wreg8(sd, SD_TimeoutCntrl, (uint8)toval);
3610*4882a593Smuzhiyun sdstd_wreg16(sd, SD_ErrorIntrStatusEnable, regdata);
3611*4882a593Smuzhiyun }
3612*4882a593Smuzhiyun #ifdef BCMQT
3613*4882a593Smuzhiyun else {
3614*4882a593Smuzhiyun sd_info(("%s: REsetting err int control\n", __FUNCTION__));
3615*4882a593Smuzhiyun /* XXX: turn off timeout INT, it resets clk ctrl bit */
3616*4882a593Smuzhiyun regdata = sdstd_rreg16(sd, SD_ErrorIntrStatusEnable);
3617*4882a593Smuzhiyun sdstd_wreg16(sd, SD_ErrorIntrStatusEnable, (regdata & ~ERRINT_DATA_TIMEOUT_BIT));
3618*4882a593Smuzhiyun }
3619*4882a593Smuzhiyun #endif
3620*4882a593Smuzhiyun OSL_DELAY(2);
3621*4882a593Smuzhiyun
3622*4882a593Smuzhiyun sd_info(("Final Clock control is 0x%x\n", sdstd_rreg16(sd, SD_ClockCntrl)));
3623*4882a593Smuzhiyun
3624*4882a593Smuzhiyun return TRUE;
3625*4882a593Smuzhiyun }
3626*4882a593Smuzhiyun
3627*4882a593Smuzhiyun /* XXX Per SDIO Host Controller Spec 3.3
3628*4882a593Smuzhiyun * volts_req:
3629*4882a593Smuzhiyun * 0 means default: select highest voltage.
3630*4882a593Smuzhiyun * 1 means 1.8V
3631*4882a593Smuzhiyun * 2 means 3.0V
3632*4882a593Smuzhiyun * 3 means 3.3V
3633*4882a593Smuzhiyun * returns
3634*4882a593Smuzhiyun * TRUE: no error
3635*4882a593Smuzhiyun * FALSE: general error
3636*4882a593Smuzhiyun * SDIO_OCR_READ_FAIL: ocr reading failure. Now the HC has to try in other available voltages.
3637*4882a593Smuzhiyun */
3638*4882a593Smuzhiyun uint16
sdstd_start_power(sdioh_info_t * sd,int volts_req)3639*4882a593Smuzhiyun sdstd_start_power(sdioh_info_t *sd, int volts_req)
3640*4882a593Smuzhiyun {
3641*4882a593Smuzhiyun char *s;
3642*4882a593Smuzhiyun uint32 cmd_arg;
3643*4882a593Smuzhiyun uint32 cmd_rsp;
3644*4882a593Smuzhiyun uint8 pwr = 0;
3645*4882a593Smuzhiyun int volts = 0;
3646*4882a593Smuzhiyun uint16 val1;
3647*4882a593Smuzhiyun uint16 init_divider = 0;
3648*4882a593Smuzhiyun uint8 baseclk = 0;
3649*4882a593Smuzhiyun bool selhighest = (volts_req == 0) ? TRUE : FALSE;
3650*4882a593Smuzhiyun
3651*4882a593Smuzhiyun /* reset the card uhsi volt support to false */
3652*4882a593Smuzhiyun sd->card_UHSI_voltage_Supported = FALSE;
3653*4882a593Smuzhiyun
3654*4882a593Smuzhiyun /* Ensure a power on reset by turning off bus power in case it happened to
3655*4882a593Smuzhiyun * be on already. (This might happen if driver doesn't unload/clean up correctly,
3656*4882a593Smuzhiyun * crash, etc.) Leave off for 100ms to make sure the power off isn't
3657*4882a593Smuzhiyun * ignored/filtered by the device. Note we can't skip this step if the power is
3658*4882a593Smuzhiyun * off already since we don't know how long it has been off before starting
3659*4882a593Smuzhiyun * the driver.
3660*4882a593Smuzhiyun */
3661*4882a593Smuzhiyun sdstd_wreg8(sd, SD_PwrCntrl, 0);
3662*4882a593Smuzhiyun sd_info(("Turning off VDD/bus power briefly (100ms) to ensure reset\n"));
3663*4882a593Smuzhiyun OSL_DELAY(100000);
3664*4882a593Smuzhiyun
3665*4882a593Smuzhiyun /* For selecting highest available voltage, start from lowest and iterate */
3666*4882a593Smuzhiyun if (!volts_req)
3667*4882a593Smuzhiyun volts_req = 1;
3668*4882a593Smuzhiyun
3669*4882a593Smuzhiyun s = NULL;
3670*4882a593Smuzhiyun
3671*4882a593Smuzhiyun if (volts_req == 1) {
3672*4882a593Smuzhiyun if (GFIELD(sd->caps, CAP_VOLT_1_8)) {
3673*4882a593Smuzhiyun volts = 5;
3674*4882a593Smuzhiyun s = "1.8";
3675*4882a593Smuzhiyun if (FALSE == selhighest)
3676*4882a593Smuzhiyun goto voltsel;
3677*4882a593Smuzhiyun else
3678*4882a593Smuzhiyun volts_req++;
3679*4882a593Smuzhiyun } else {
3680*4882a593Smuzhiyun sd_err(("HC doesn't support voltage! trying higher voltage: %d\n", volts));
3681*4882a593Smuzhiyun volts_req++;
3682*4882a593Smuzhiyun }
3683*4882a593Smuzhiyun }
3684*4882a593Smuzhiyun
3685*4882a593Smuzhiyun if (volts_req == 2) {
3686*4882a593Smuzhiyun if (GFIELD(sd->caps, CAP_VOLT_3_0)) {
3687*4882a593Smuzhiyun volts = 6;
3688*4882a593Smuzhiyun s = "3.0";
3689*4882a593Smuzhiyun if (FALSE == selhighest)
3690*4882a593Smuzhiyun goto voltsel;
3691*4882a593Smuzhiyun else volts_req++;
3692*4882a593Smuzhiyun } else {
3693*4882a593Smuzhiyun sd_err(("HC doesn't support voltage! trying higher voltage: %d\n", volts));
3694*4882a593Smuzhiyun volts_req++;
3695*4882a593Smuzhiyun }
3696*4882a593Smuzhiyun }
3697*4882a593Smuzhiyun
3698*4882a593Smuzhiyun if (volts_req == 3) {
3699*4882a593Smuzhiyun if (GFIELD(sd->caps, CAP_VOLT_3_3)) {
3700*4882a593Smuzhiyun volts = 7;
3701*4882a593Smuzhiyun s = "3.3";
3702*4882a593Smuzhiyun } else {
3703*4882a593Smuzhiyun if ((FALSE == selhighest) || (volts == 0)) {
3704*4882a593Smuzhiyun sd_err(("HC doesn't support any voltage! error!\n"));
3705*4882a593Smuzhiyun return FALSE;
3706*4882a593Smuzhiyun }
3707*4882a593Smuzhiyun }
3708*4882a593Smuzhiyun }
3709*4882a593Smuzhiyun
3710*4882a593Smuzhiyun /* XXX
3711*4882a593Smuzhiyun * if UHSI is NOT supported, check for other voltages also. This is a safety measure
3712*4882a593Smuzhiyun * for embedded devices also, so that HC starts in lower power first. If this
3713*4882a593Smuzhiyun * function fails, the caller may disable UHSISupported
3714*4882a593Smuzhiyun * and call start power again to check support in higher voltages.
3715*4882a593Smuzhiyun */
3716*4882a593Smuzhiyun
3717*4882a593Smuzhiyun voltsel:
3718*4882a593Smuzhiyun pwr = SFIELD(pwr, PWR_VOLTS, volts);
3719*4882a593Smuzhiyun pwr = SFIELD(pwr, PWR_BUS_EN, 1);
3720*4882a593Smuzhiyun sdstd_wreg8(sd, SD_PwrCntrl, pwr); /* Set Voltage level */
3721*4882a593Smuzhiyun sd_info(("Setting Bus Power to %s Volts\n", s));
3722*4882a593Smuzhiyun BCM_REFERENCE(s);
3723*4882a593Smuzhiyun
3724*4882a593Smuzhiyun /*
3725*4882a593Smuzhiyun * PR101766 : BRCM SDIO3.0 card is an embedded SD device. It is not a SD card.
3726*4882a593Smuzhiyun * VDDIO signalling will be tied to 1.8v level on all SDIO3.0 based boards.
3727*4882a593Smuzhiyun * So program the HC to drive VDDIO at 1.8v level.
3728*4882a593Smuzhiyun */
3729*4882a593Smuzhiyun if ((sd->version == HOST_CONTR_VER_3) && (volts == 5)) {
3730*4882a593Smuzhiyun val1 = sdstd_rreg16(sd, SD3_HostCntrl2);
3731*4882a593Smuzhiyun val1 = SFIELD(val1, HOSTCtrl2_1_8SIG_EN, 1);
3732*4882a593Smuzhiyun sdstd_wreg16(sd, SD3_HostCntrl2, val1);
3733*4882a593Smuzhiyun }
3734*4882a593Smuzhiyun
3735*4882a593Smuzhiyun /* Wait for 500ms for power to stabilize. Some designs have reset IC's
3736*4882a593Smuzhiyun * which can hold reset low for close to 300ms. In addition there can
3737*4882a593Smuzhiyun * be ramp time for VDD and/or VDDIO which might be provided from a LDO.
3738*4882a593Smuzhiyun * For these reasons we need a pretty conservative delay here to have
3739*4882a593Smuzhiyun * predictable reset behavior in the face of an unknown design.
3740*4882a593Smuzhiyun */
3741*4882a593Smuzhiyun OSL_DELAY(500000);
3742*4882a593Smuzhiyun
3743*4882a593Smuzhiyun baseclk = GFIELD(sd->caps, CAP_BASECLK);
3744*4882a593Smuzhiyun sd_info(("%s:baseclk: %d MHz\n", __FUNCTION__, baseclk));
3745*4882a593Smuzhiyun /* for 3.0, find divisor */
3746*4882a593Smuzhiyun if (sd->host_UHSISupported) {
3747*4882a593Smuzhiyun /* ToDo : Dynamic modification of preset value table based on base clk */
3748*4882a593Smuzhiyun sd3_trace(("sd3: %s: checking divisor\n", __FUNCTION__));
3749*4882a593Smuzhiyun if (GFIELD(sd->caps3, CAP3_CLK_MULT) != 0) {
3750*4882a593Smuzhiyun sd_err(("%s:Possible error: CLK Mul 1 CLOCKING NOT supported!\n",
3751*4882a593Smuzhiyun __FUNCTION__));
3752*4882a593Smuzhiyun return FALSE;
3753*4882a593Smuzhiyun } else {
3754*4882a593Smuzhiyun /* calculate dividor, which leads to 400KHz. */
3755*4882a593Smuzhiyun init_divider = baseclk*10/4; /* baseclk*1000000/(400000); */
3756*4882a593Smuzhiyun /* make it a multiple of 2. */
3757*4882a593Smuzhiyun init_divider += (init_divider & 0x1);
3758*4882a593Smuzhiyun sd_err(("%s:divider used for init:%d\n",
3759*4882a593Smuzhiyun __FUNCTION__, init_divider));
3760*4882a593Smuzhiyun }
3761*4882a593Smuzhiyun } else {
3762*4882a593Smuzhiyun /* Note: sd_divisor assumes that SDIO Base CLK is 50MHz. */
3763*4882a593Smuzhiyun int final_freq_based_on_div = 50/sd_divisor;
3764*4882a593Smuzhiyun if (baseclk > 50)
3765*4882a593Smuzhiyun sd_divisor = baseclk/final_freq_based_on_div;
3766*4882a593Smuzhiyun /* TBD: merge both SDIO 2.0 and 3.0 to share same divider logic */
3767*4882a593Smuzhiyun init_divider = baseclk*10/4; /* baseclk*1000000/(400000); */
3768*4882a593Smuzhiyun /* find next power of 2 */
3769*4882a593Smuzhiyun NEXT_POW2(init_divider);
3770*4882a593Smuzhiyun sd_err(("%s:NONUHSI: divider used for init:%d\n",
3771*4882a593Smuzhiyun __FUNCTION__, init_divider));
3772*4882a593Smuzhiyun }
3773*4882a593Smuzhiyun
3774*4882a593Smuzhiyun /* Start at ~400KHz clock rate for initialization */
3775*4882a593Smuzhiyun if (!sdstd_start_clock(sd, init_divider)) {
3776*4882a593Smuzhiyun sd_err(("%s: sdstd_start_clock failed\n", __FUNCTION__));
3777*4882a593Smuzhiyun return FALSE;
3778*4882a593Smuzhiyun }
3779*4882a593Smuzhiyun
3780*4882a593Smuzhiyun /* Get the Card's Operation Condition. Occasionally the board
3781*4882a593Smuzhiyun * takes a while to become ready
3782*4882a593Smuzhiyun */
3783*4882a593Smuzhiyun cmd_arg = 0;
3784*4882a593Smuzhiyun cmd_rsp = 0;
3785*4882a593Smuzhiyun if (get_ocr(sd, &cmd_arg, &cmd_rsp) != SUCCESS) {
3786*4882a593Smuzhiyun sd_err(("%s: Failed to get OCR bailing\n", __FUNCTION__));
3787*4882a593Smuzhiyun /* No need to reset as not sure in what state the card is. */
3788*4882a593Smuzhiyun return SDIO_OCR_READ_FAIL;
3789*4882a593Smuzhiyun }
3790*4882a593Smuzhiyun
3791*4882a593Smuzhiyun sd_info(("cmd_rsp = 0x%x\n", cmd_rsp));
3792*4882a593Smuzhiyun sd_info(("mem_present = %d\n", GFIELD(cmd_rsp, RSP4_MEM_PRESENT)));
3793*4882a593Smuzhiyun sd_info(("num_funcs = %d\n", GFIELD(cmd_rsp, RSP4_NUM_FUNCS)));
3794*4882a593Smuzhiyun sd_info(("card_ready = %d\n", GFIELD(cmd_rsp, RSP4_CARD_READY)));
3795*4882a593Smuzhiyun sd_info(("OCR = 0x%x\n", GFIELD(cmd_rsp, RSP4_IO_OCR)));
3796*4882a593Smuzhiyun
3797*4882a593Smuzhiyun /* Verify that the card supports I/O mode */
3798*4882a593Smuzhiyun if (GFIELD(cmd_rsp, RSP4_NUM_FUNCS) == 0) {
3799*4882a593Smuzhiyun sd_err(("%s: Card does not support I/O\n", __FUNCTION__));
3800*4882a593Smuzhiyun return ERROR;
3801*4882a593Smuzhiyun }
3802*4882a593Smuzhiyun sd->num_funcs = GFIELD(cmd_rsp, RSP4_NUM_FUNCS);
3803*4882a593Smuzhiyun
3804*4882a593Smuzhiyun /* Examine voltage: Arasan only supports 3.3 volts,
3805*4882a593Smuzhiyun * so look for 3.2-3.3 Volts and also 3.3-3.4 volts.
3806*4882a593Smuzhiyun */
3807*4882a593Smuzhiyun
3808*4882a593Smuzhiyun /* XXX Pg 10 SDIO spec v1.10 */
3809*4882a593Smuzhiyun if ((GFIELD(cmd_rsp, RSP4_IO_OCR) & (0x3 << 20)) == 0) {
3810*4882a593Smuzhiyun sd_err(("This client does not support 3.3 volts!\n"));
3811*4882a593Smuzhiyun return ERROR;
3812*4882a593Smuzhiyun }
3813*4882a593Smuzhiyun sd_info(("Leaving bus power at 3.3 Volts\n"));
3814*4882a593Smuzhiyun
3815*4882a593Smuzhiyun cmd_arg = SFIELD(0, CMD5_OCR, 0xfff000);
3816*4882a593Smuzhiyun /* if HC uhsi supported and card voltage set is 3.3V then switch to 1.8V */
3817*4882a593Smuzhiyun if ((sd->host_UHSISupported) && (volts == 5)) {
3818*4882a593Smuzhiyun /* set S18R also */
3819*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD5_S18R, 1);
3820*4882a593Smuzhiyun }
3821*4882a593Smuzhiyun cmd_rsp = 0;
3822*4882a593Smuzhiyun get_ocr(sd, &cmd_arg, &cmd_rsp);
3823*4882a593Smuzhiyun sd_info(("OCR = 0x%x\n", GFIELD(cmd_rsp, RSP4_IO_OCR)));
3824*4882a593Smuzhiyun
3825*4882a593Smuzhiyun if ((sd->host_UHSISupported)) {
3826*4882a593Smuzhiyun /* card responded with s18A => card supports sdio3.0,do tuning proc */
3827*4882a593Smuzhiyun if (GFIELD(cmd_rsp, RSP4_S18A) == 1) {
3828*4882a593Smuzhiyun if (sdstd_3_sigvoltswitch_proc(sd)) {
3829*4882a593Smuzhiyun /* continue with legacy way of working */
3830*4882a593Smuzhiyun sd_err(("%s: voltage switch not done. error, stopping\n",
3831*4882a593Smuzhiyun __FUNCTION__));
3832*4882a593Smuzhiyun /* How to gracefully proceced here? */
3833*4882a593Smuzhiyun return FALSE;
3834*4882a593Smuzhiyun } else {
3835*4882a593Smuzhiyun sd->card_UHSI_voltage_Supported = TRUE;
3836*4882a593Smuzhiyun sd_err(("%s: voltage switch SUCCESS!\n", __FUNCTION__));
3837*4882a593Smuzhiyun }
3838*4882a593Smuzhiyun } else {
3839*4882a593Smuzhiyun /* This could happen for 2 cases.
3840*4882a593Smuzhiyun * 1) means card is NOT sdio3.0 . Note that
3841*4882a593Smuzhiyun * card_UHSI_voltage_Supported is already false.
3842*4882a593Smuzhiyun * 2) card is sdio3.0 but it is already in 1.8V.
3843*4882a593Smuzhiyun * But now, how to change host controller's voltage?
3844*4882a593Smuzhiyun * In this case we need to do the following.
3845*4882a593Smuzhiyun * sd->card_UHSI_voltage_Supported = TRUE;
3846*4882a593Smuzhiyun * turn 1.8V sig enable in HC2
3847*4882a593Smuzhiyun * val1 = sdstd_rreg16(sd, SD3_HostCntrl2);
3848*4882a593Smuzhiyun * val1 = SFIELD(val1, HOSTCtrl2_1_8SIG_EN, 1);
3849*4882a593Smuzhiyun * sdstd_wreg16(sd, SD3_HostCntrl2, val1);
3850*4882a593Smuzhiyun */
3851*4882a593Smuzhiyun sd_info(("%s: Not sdio3.0: host_UHSISupported: %d; HC volts=%d\n",
3852*4882a593Smuzhiyun __FUNCTION__, sd->host_UHSISupported, volts));
3853*4882a593Smuzhiyun }
3854*4882a593Smuzhiyun } else {
3855*4882a593Smuzhiyun sd_info(("%s: Legacy [non sdio3.0] HC\n", __FUNCTION__));
3856*4882a593Smuzhiyun }
3857*4882a593Smuzhiyun
3858*4882a593Smuzhiyun return TRUE;
3859*4882a593Smuzhiyun }
3860*4882a593Smuzhiyun
3861*4882a593Smuzhiyun bool
sdstd_bus_width(sdioh_info_t * sd,int new_mode)3862*4882a593Smuzhiyun sdstd_bus_width(sdioh_info_t *sd, int new_mode)
3863*4882a593Smuzhiyun {
3864*4882a593Smuzhiyun uint32 regdata;
3865*4882a593Smuzhiyun int status;
3866*4882a593Smuzhiyun uint8 reg8;
3867*4882a593Smuzhiyun
3868*4882a593Smuzhiyun sd_trace(("%s\n", __FUNCTION__));
3869*4882a593Smuzhiyun if (sd->sd_mode == new_mode) {
3870*4882a593Smuzhiyun sd_info(("%s: Already at width %d\n", __FUNCTION__, new_mode));
3871*4882a593Smuzhiyun /* Could exit, but continue just in case... */
3872*4882a593Smuzhiyun }
3873*4882a593Smuzhiyun
3874*4882a593Smuzhiyun /* Set client side via reg 0x7 in CCCR */
3875*4882a593Smuzhiyun if ((status = sdstd_card_regread (sd, 0, SDIOD_CCCR_BICTRL, 1, ®data)) != SUCCESS)
3876*4882a593Smuzhiyun return (bool)status;
3877*4882a593Smuzhiyun regdata &= ~BUS_SD_DATA_WIDTH_MASK;
3878*4882a593Smuzhiyun if (new_mode == SDIOH_MODE_SD4) {
3879*4882a593Smuzhiyun sd_info(("Changing to SD4 Mode\n"));
3880*4882a593Smuzhiyun regdata |= SD4_MODE;
3881*4882a593Smuzhiyun } else if (new_mode == SDIOH_MODE_SD1) {
3882*4882a593Smuzhiyun sd_info(("Changing to SD1 Mode\n"));
3883*4882a593Smuzhiyun } else {
3884*4882a593Smuzhiyun sd_err(("SPI Mode not supported by Standard Host Controller\n"));
3885*4882a593Smuzhiyun }
3886*4882a593Smuzhiyun
3887*4882a593Smuzhiyun if ((status = sdstd_card_regwrite (sd, 0, SDIOD_CCCR_BICTRL, 1, regdata)) != SUCCESS)
3888*4882a593Smuzhiyun return (bool)status;
3889*4882a593Smuzhiyun
3890*4882a593Smuzhiyun if (sd->host_UHSISupported) {
3891*4882a593Smuzhiyun uint32 card_asyncint = 0;
3892*4882a593Smuzhiyun uint16 host_asyncint = 0;
3893*4882a593Smuzhiyun
3894*4882a593Smuzhiyun if ((status = sdstd_card_regread (sd, 0, SDIOD_CCCR_INTR_EXTN, 1,
3895*4882a593Smuzhiyun &card_asyncint)) != SUCCESS) {
3896*4882a593Smuzhiyun sd_err(("%s:INTR EXT getting failed!, ignoring\n", __FUNCTION__));
3897*4882a593Smuzhiyun } else {
3898*4882a593Smuzhiyun host_asyncint = sdstd_rreg16(sd, SD3_HostCntrl2);
3899*4882a593Smuzhiyun
3900*4882a593Smuzhiyun /* check if supported by host and card */
3901*4882a593Smuzhiyun if ((regdata & SD4_MODE) &&
3902*4882a593Smuzhiyun (GFIELD(card_asyncint, SDIO_BUS_ASYNCINT_CAP)) &&
3903*4882a593Smuzhiyun (GFIELD(sd->caps, CAP_ASYNCINT_SUP))) {
3904*4882a593Smuzhiyun /* set enable async int in card */
3905*4882a593Smuzhiyun card_asyncint = SFIELD(card_asyncint, SDIO_BUS_ASYNCINT_SEL, 1);
3906*4882a593Smuzhiyun
3907*4882a593Smuzhiyun if ((status = sdstd_card_regwrite (sd, 0,
3908*4882a593Smuzhiyun SDIOD_CCCR_INTR_EXTN, 1, card_asyncint)) != SUCCESS)
3909*4882a593Smuzhiyun sd_err(("%s:INTR EXT setting failed!, ignoring\n",
3910*4882a593Smuzhiyun __FUNCTION__));
3911*4882a593Smuzhiyun else {
3912*4882a593Smuzhiyun /* set enable async int in host */
3913*4882a593Smuzhiyun host_asyncint = SFIELD(host_asyncint,
3914*4882a593Smuzhiyun HOSTCtrl2_ASYINT_EN, 1);
3915*4882a593Smuzhiyun sdstd_wreg16(sd, SD3_HostCntrl2, host_asyncint);
3916*4882a593Smuzhiyun }
3917*4882a593Smuzhiyun } else {
3918*4882a593Smuzhiyun sd_err(("%s:INTR EXT NOT supported by either host or"
3919*4882a593Smuzhiyun "card!, ignoring\n", __FUNCTION__));
3920*4882a593Smuzhiyun }
3921*4882a593Smuzhiyun }
3922*4882a593Smuzhiyun }
3923*4882a593Smuzhiyun
3924*4882a593Smuzhiyun /* Set host side via Host reg */
3925*4882a593Smuzhiyun reg8 = sdstd_rreg8(sd, SD_HostCntrl) & ~SD4_MODE;
3926*4882a593Smuzhiyun if (new_mode == SDIOH_MODE_SD4)
3927*4882a593Smuzhiyun reg8 |= SD4_MODE;
3928*4882a593Smuzhiyun sdstd_wreg8(sd, SD_HostCntrl, reg8);
3929*4882a593Smuzhiyun
3930*4882a593Smuzhiyun sd->sd_mode = new_mode;
3931*4882a593Smuzhiyun
3932*4882a593Smuzhiyun return TRUE;
3933*4882a593Smuzhiyun }
3934*4882a593Smuzhiyun
3935*4882a593Smuzhiyun static int
sdstd_driver_init(sdioh_info_t * sd)3936*4882a593Smuzhiyun sdstd_driver_init(sdioh_info_t *sd)
3937*4882a593Smuzhiyun {
3938*4882a593Smuzhiyun sd_trace(("%s\n", __FUNCTION__));
3939*4882a593Smuzhiyun sd->sd3_tuning_reqd = FALSE;
3940*4882a593Smuzhiyun sd->sd3_tuning_disable = FALSE;
3941*4882a593Smuzhiyun if ((sdstd_host_init(sd)) != SUCCESS) {
3942*4882a593Smuzhiyun return ERROR;
3943*4882a593Smuzhiyun }
3944*4882a593Smuzhiyun
3945*4882a593Smuzhiyun /* Give WL_reset before sending CMD5 to dongle for Revx SDIO3 HC's */
3946*4882a593Smuzhiyun if ((sd->controller_type == SDIOH_TYPE_RICOH_R5C822) && (sd->version == HOST_CONTR_VER_3))
3947*4882a593Smuzhiyun {
3948*4882a593Smuzhiyun sdstd_wreg16(sd, SD3_WL_BT_reset_register, 0x8);
3949*4882a593Smuzhiyun OSL_DELAY(sd_delay_value);
3950*4882a593Smuzhiyun sdstd_wreg16(sd, SD3_WL_BT_reset_register, 0x0);
3951*4882a593Smuzhiyun OSL_DELAY(500000);
3952*4882a593Smuzhiyun }
3953*4882a593Smuzhiyun
3954*4882a593Smuzhiyun if (sdstd_client_init(sd) != SUCCESS) {
3955*4882a593Smuzhiyun return ERROR;
3956*4882a593Smuzhiyun }
3957*4882a593Smuzhiyun
3958*4882a593Smuzhiyun /* if the global cap matched and is SDR 104/50 [if 50 it is reqd] enable tuning. */
3959*4882a593Smuzhiyun if ((TRUE != sd3_sw_override1) && SD3_TUNING_REQD(sd, sd_uhsimode)) {
3960*4882a593Smuzhiyun sd->sd3_tuning_reqd = TRUE;
3961*4882a593Smuzhiyun
3962*4882a593Smuzhiyun /* init OS structs for tuning */
3963*4882a593Smuzhiyun sdstd_3_osinit_tuning(sd);
3964*4882a593Smuzhiyun
3965*4882a593Smuzhiyun /* enable HC tuning interrupt OR timer based on tuning method */
3966*4882a593Smuzhiyun if (GFIELD(sd->caps3, CAP3_RETUNING_MODES)) {
3967*4882a593Smuzhiyun /* enable both RTReq and timer */
3968*4882a593Smuzhiyun sd->intmask |= HC_INTR_RETUNING;
3969*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrSignalEnable, sd->intmask);
3970*4882a593Smuzhiyun #ifdef BCMSDYIELD
3971*4882a593Smuzhiyun if (sd_forcerb)
3972*4882a593Smuzhiyun sdstd_rreg16(sd, SD_IntrSignalEnable); /* Sync readback */
3973*4882a593Smuzhiyun #endif /* BCMSDYIELD */
3974*4882a593Smuzhiyun }
3975*4882a593Smuzhiyun }
3976*4882a593Smuzhiyun
3977*4882a593Smuzhiyun return SUCCESS;
3978*4882a593Smuzhiyun }
3979*4882a593Smuzhiyun
3980*4882a593Smuzhiyun static int
sdstd_get_cisaddr(sdioh_info_t * sd,uint32 regaddr)3981*4882a593Smuzhiyun sdstd_get_cisaddr(sdioh_info_t *sd, uint32 regaddr)
3982*4882a593Smuzhiyun {
3983*4882a593Smuzhiyun /* read 24 bits and return valid 17 bit addr */
3984*4882a593Smuzhiyun int i;
3985*4882a593Smuzhiyun uint32 scratch, regdata;
3986*4882a593Smuzhiyun uint8 *ptr = (uint8 *)&scratch;
3987*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
3988*4882a593Smuzhiyun if ((sdstd_card_regread (sd, 0, regaddr, 1, ®data)) != SUCCESS)
3989*4882a593Smuzhiyun sd_err(("%s: Can't read!\n", __FUNCTION__));
3990*4882a593Smuzhiyun
3991*4882a593Smuzhiyun *ptr++ = (uint8) regdata;
3992*4882a593Smuzhiyun regaddr++;
3993*4882a593Smuzhiyun }
3994*4882a593Smuzhiyun /* Only the lower 17-bits are valid */
3995*4882a593Smuzhiyun scratch = ltoh32(scratch);
3996*4882a593Smuzhiyun scratch &= 0x0001FFFF;
3997*4882a593Smuzhiyun return (scratch);
3998*4882a593Smuzhiyun }
3999*4882a593Smuzhiyun
4000*4882a593Smuzhiyun static int
sdstd_card_enablefuncs(sdioh_info_t * sd)4001*4882a593Smuzhiyun sdstd_card_enablefuncs(sdioh_info_t *sd)
4002*4882a593Smuzhiyun {
4003*4882a593Smuzhiyun int status;
4004*4882a593Smuzhiyun uint32 regdata;
4005*4882a593Smuzhiyun uint32 fbraddr;
4006*4882a593Smuzhiyun uint8 func;
4007*4882a593Smuzhiyun
4008*4882a593Smuzhiyun sd_trace(("%s\n", __FUNCTION__));
4009*4882a593Smuzhiyun
4010*4882a593Smuzhiyun /* Get the Card's common CIS address */
4011*4882a593Smuzhiyun sd->com_cis_ptr = sdstd_get_cisaddr(sd, SDIOD_CCCR_CISPTR_0);
4012*4882a593Smuzhiyun sd->func_cis_ptr[0] = sd->com_cis_ptr;
4013*4882a593Smuzhiyun sd_info(("%s: Card's Common CIS Ptr = 0x%x\n", __FUNCTION__, sd->com_cis_ptr));
4014*4882a593Smuzhiyun
4015*4882a593Smuzhiyun /* Get the Card's function CIS (for each function) */
4016*4882a593Smuzhiyun for (fbraddr = SDIOD_FBR_STARTADDR, func = 1;
4017*4882a593Smuzhiyun func <= sd->num_funcs; func++, fbraddr += SDIOD_FBR_SIZE) {
4018*4882a593Smuzhiyun sd->func_cis_ptr[func] = sdstd_get_cisaddr(sd, SDIOD_FBR_CISPTR_0 + fbraddr);
4019*4882a593Smuzhiyun sd_info(("%s: Function %d CIS Ptr = 0x%x\n",
4020*4882a593Smuzhiyun __FUNCTION__, func, sd->func_cis_ptr[func]));
4021*4882a593Smuzhiyun }
4022*4882a593Smuzhiyun
4023*4882a593Smuzhiyun /* Enable function 1 on the card */
4024*4882a593Smuzhiyun regdata = SDIO_FUNC_ENABLE_1;
4025*4882a593Smuzhiyun if ((status = sdstd_card_regwrite(sd, 0, SDIOD_CCCR_IOEN, 1, regdata)) != SUCCESS)
4026*4882a593Smuzhiyun return status;
4027*4882a593Smuzhiyun
4028*4882a593Smuzhiyun return SUCCESS;
4029*4882a593Smuzhiyun }
4030*4882a593Smuzhiyun
4031*4882a593Smuzhiyun /* Read client card reg */
4032*4882a593Smuzhiyun static int
sdstd_card_regread(sdioh_info_t * sd,int func,uint32 regaddr,int regsize,uint32 * data)4033*4882a593Smuzhiyun sdstd_card_regread(sdioh_info_t *sd, int func, uint32 regaddr, int regsize, uint32 *data)
4034*4882a593Smuzhiyun {
4035*4882a593Smuzhiyun int status;
4036*4882a593Smuzhiyun uint32 cmd_arg;
4037*4882a593Smuzhiyun uint32 rsp5;
4038*4882a593Smuzhiyun
4039*4882a593Smuzhiyun #ifdef BCMDBG
4040*4882a593Smuzhiyun if (sdstd_rreg16 (sd, SD_ErrorIntrStatus) != 0) {
4041*4882a593Smuzhiyun sd_err(("%s: Entering: ErrorintrStatus 0x%x, intstat = 0x%x\n",
4042*4882a593Smuzhiyun __FUNCTION__, sdstd_rreg16(sd, SD_ErrorIntrStatus),
4043*4882a593Smuzhiyun sdstd_rreg16(sd, SD_IntrStatus)));
4044*4882a593Smuzhiyun }
4045*4882a593Smuzhiyun #endif
4046*4882a593Smuzhiyun
4047*4882a593Smuzhiyun cmd_arg = 0;
4048*4882a593Smuzhiyun
4049*4882a593Smuzhiyun if ((func == 0) || (regsize == 1)) {
4050*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_FUNCTION, func);
4051*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_REG_ADDR, regaddr);
4052*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_RW_FLAG, SDIOH_XFER_TYPE_READ);
4053*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_RAW, 0);
4054*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_DATA, 0);
4055*4882a593Smuzhiyun
4056*4882a593Smuzhiyun if ((status = sdstd_cmd_issue(sd, USE_DMA(sd), SDIOH_CMD_52, cmd_arg))
4057*4882a593Smuzhiyun != SUCCESS)
4058*4882a593Smuzhiyun return status;
4059*4882a593Smuzhiyun
4060*4882a593Smuzhiyun sdstd_cmd_getrsp(sd, &rsp5, 1);
4061*4882a593Smuzhiyun if (sdstd_rreg16(sd, SD_ErrorIntrStatus) != 0) {
4062*4882a593Smuzhiyun sd_err(("%s: 1: ErrorintrStatus 0x%x\n",
4063*4882a593Smuzhiyun __FUNCTION__, sdstd_rreg16(sd, SD_ErrorIntrStatus)));
4064*4882a593Smuzhiyun }
4065*4882a593Smuzhiyun
4066*4882a593Smuzhiyun if (GFIELD(rsp5, RSP5_FLAGS) != 0x10)
4067*4882a593Smuzhiyun sd_err(("%s: rsp5 flags is 0x%x\t %d\n",
4068*4882a593Smuzhiyun __FUNCTION__, GFIELD(rsp5, RSP5_FLAGS), func));
4069*4882a593Smuzhiyun
4070*4882a593Smuzhiyun if (GFIELD(rsp5, RSP5_STUFF))
4071*4882a593Smuzhiyun sd_err(("%s: rsp5 stuff is 0x%x: should be 0\n",
4072*4882a593Smuzhiyun __FUNCTION__, GFIELD(rsp5, RSP5_STUFF)));
4073*4882a593Smuzhiyun *data = GFIELD(rsp5, RSP5_DATA);
4074*4882a593Smuzhiyun
4075*4882a593Smuzhiyun sd_data(("%s: Resp data(0x%x)\n", __FUNCTION__, *data));
4076*4882a593Smuzhiyun } else {
4077*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_BYTE_BLK_CNT, regsize);
4078*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_OP_CODE, 1); /* XXX SDIO spec v 1.10, Sec 5.3 */
4079*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_BLK_MODE, 0);
4080*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_FUNCTION, func);
4081*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_REG_ADDR, regaddr);
4082*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_RW_FLAG, SDIOH_XFER_TYPE_READ);
4083*4882a593Smuzhiyun
4084*4882a593Smuzhiyun sd->data_xfer_count = regsize;
4085*4882a593Smuzhiyun
4086*4882a593Smuzhiyun /* sdstd_cmd_issue() returns with the command complete bit
4087*4882a593Smuzhiyun * in the ISR already cleared
4088*4882a593Smuzhiyun */
4089*4882a593Smuzhiyun if ((status = sdstd_cmd_issue(sd, USE_DMA(sd), SDIOH_CMD_53, cmd_arg))
4090*4882a593Smuzhiyun != SUCCESS)
4091*4882a593Smuzhiyun return status;
4092*4882a593Smuzhiyun
4093*4882a593Smuzhiyun sdstd_cmd_getrsp(sd, &rsp5, 1);
4094*4882a593Smuzhiyun
4095*4882a593Smuzhiyun if (GFIELD(rsp5, RSP5_FLAGS) != 0x10)
4096*4882a593Smuzhiyun sd_err(("%s: rsp5 flags is 0x%x\t %d\n",
4097*4882a593Smuzhiyun __FUNCTION__, GFIELD(rsp5, RSP5_FLAGS), func));
4098*4882a593Smuzhiyun
4099*4882a593Smuzhiyun if (GFIELD(rsp5, RSP5_STUFF))
4100*4882a593Smuzhiyun sd_err(("%s: rsp5 stuff is 0x%x: should be 0\n",
4101*4882a593Smuzhiyun __FUNCTION__, GFIELD(rsp5, RSP5_STUFF)));
4102*4882a593Smuzhiyun
4103*4882a593Smuzhiyun if (sd->polled_mode) {
4104*4882a593Smuzhiyun volatile uint16 int_reg;
4105*4882a593Smuzhiyun int retries = RETRIES_LARGE;
4106*4882a593Smuzhiyun
4107*4882a593Smuzhiyun /* Wait for Read Buffer to become ready */
4108*4882a593Smuzhiyun do {
4109*4882a593Smuzhiyun sdstd_os_yield(sd);
4110*4882a593Smuzhiyun int_reg = sdstd_rreg16(sd, SD_IntrStatus);
4111*4882a593Smuzhiyun } while (--retries && (GFIELD(int_reg, INTSTAT_BUF_READ_READY) == 0));
4112*4882a593Smuzhiyun
4113*4882a593Smuzhiyun if (!retries) {
4114*4882a593Smuzhiyun sd_err(("%s: Timeout on Buf_Read_Ready: "
4115*4882a593Smuzhiyun "intStat: 0x%x errint: 0x%x PresentState 0x%x\n",
4116*4882a593Smuzhiyun __FUNCTION__, int_reg,
4117*4882a593Smuzhiyun sdstd_rreg16(sd, SD_ErrorIntrStatus),
4118*4882a593Smuzhiyun sdstd_rreg(sd, SD_PresentState)));
4119*4882a593Smuzhiyun sdstd_check_errs(sd, SDIOH_CMD_53, cmd_arg);
4120*4882a593Smuzhiyun return (ERROR);
4121*4882a593Smuzhiyun }
4122*4882a593Smuzhiyun
4123*4882a593Smuzhiyun /* Have Buffer Ready, so clear it and read the data */
4124*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatus, SFIELD(0, INTSTAT_BUF_READ_READY, 1));
4125*4882a593Smuzhiyun if (regsize == 2)
4126*4882a593Smuzhiyun *data = sdstd_rreg16(sd, SD_BufferDataPort0);
4127*4882a593Smuzhiyun else
4128*4882a593Smuzhiyun *data = sdstd_rreg(sd, SD_BufferDataPort0);
4129*4882a593Smuzhiyun
4130*4882a593Smuzhiyun sd_data(("%s: Resp data(0x%x)\n", __FUNCTION__, *data));
4131*4882a593Smuzhiyun /* Check Status.
4132*4882a593Smuzhiyun * After the data is read, the Transfer Complete bit should be on
4133*4882a593Smuzhiyun */
4134*4882a593Smuzhiyun retries = RETRIES_LARGE;
4135*4882a593Smuzhiyun do {
4136*4882a593Smuzhiyun int_reg = sdstd_rreg16(sd, SD_IntrStatus);
4137*4882a593Smuzhiyun } while (--retries && (GFIELD(int_reg, INTSTAT_XFER_COMPLETE) == 0));
4138*4882a593Smuzhiyun
4139*4882a593Smuzhiyun /* Check for any errors from the data phase */
4140*4882a593Smuzhiyun if (sdstd_check_errs(sd, SDIOH_CMD_53, cmd_arg))
4141*4882a593Smuzhiyun return ERROR;
4142*4882a593Smuzhiyun
4143*4882a593Smuzhiyun if (!retries) {
4144*4882a593Smuzhiyun sd_err(("%s: Timeout on xfer complete: "
4145*4882a593Smuzhiyun "intr 0x%04x err 0x%04x state 0x%08x\n",
4146*4882a593Smuzhiyun __FUNCTION__, int_reg,
4147*4882a593Smuzhiyun sdstd_rreg16(sd, SD_ErrorIntrStatus),
4148*4882a593Smuzhiyun sdstd_rreg(sd, SD_PresentState)));
4149*4882a593Smuzhiyun return (ERROR);
4150*4882a593Smuzhiyun }
4151*4882a593Smuzhiyun
4152*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatus, SFIELD(0, INTSTAT_XFER_COMPLETE, 1));
4153*4882a593Smuzhiyun }
4154*4882a593Smuzhiyun }
4155*4882a593Smuzhiyun if (sd->polled_mode) {
4156*4882a593Smuzhiyun if (regsize == 2)
4157*4882a593Smuzhiyun *data &= 0xffff;
4158*4882a593Smuzhiyun }
4159*4882a593Smuzhiyun return SUCCESS;
4160*4882a593Smuzhiyun }
4161*4882a593Smuzhiyun
4162*4882a593Smuzhiyun bool
check_client_intr(sdioh_info_t * sd)4163*4882a593Smuzhiyun check_client_intr(sdioh_info_t *sd)
4164*4882a593Smuzhiyun {
4165*4882a593Smuzhiyun uint16 raw_int, cur_int, old_int;
4166*4882a593Smuzhiyun
4167*4882a593Smuzhiyun raw_int = sdstd_rreg16(sd, SD_IntrStatus);
4168*4882a593Smuzhiyun cur_int = raw_int & sd->intmask;
4169*4882a593Smuzhiyun
4170*4882a593Smuzhiyun if (!cur_int) {
4171*4882a593Smuzhiyun /* Not an error -- might share interrupts... */
4172*4882a593Smuzhiyun return FALSE;
4173*4882a593Smuzhiyun }
4174*4882a593Smuzhiyun
4175*4882a593Smuzhiyun if (GFIELD(cur_int, INTSTAT_CARD_INT)) {
4176*4882a593Smuzhiyun unsigned long flags;
4177*4882a593Smuzhiyun
4178*4882a593Smuzhiyun sdstd_os_lock_irqsave(sd, &flags);
4179*4882a593Smuzhiyun old_int = sdstd_rreg16(sd, SD_IntrStatusEnable);
4180*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatusEnable, SFIELD(old_int, INTSTAT_CARD_INT, 0));
4181*4882a593Smuzhiyun sdstd_os_unlock_irqrestore(sd, &flags);
4182*4882a593Smuzhiyun
4183*4882a593Smuzhiyun if (sd->client_intr_enabled && sd->use_client_ints) {
4184*4882a593Smuzhiyun sd->intrcount++;
4185*4882a593Smuzhiyun ASSERT(sd->intr_handler);
4186*4882a593Smuzhiyun ASSERT(sd->intr_handler_arg);
4187*4882a593Smuzhiyun (sd->intr_handler)(sd->intr_handler_arg);
4188*4882a593Smuzhiyun } else {
4189*4882a593Smuzhiyun sd_err(("%s: Not ready for intr: enabled %d, handler %p\n",
4190*4882a593Smuzhiyun __FUNCTION__, sd->client_intr_enabled, sd->intr_handler));
4191*4882a593Smuzhiyun }
4192*4882a593Smuzhiyun sdstd_os_lock_irqsave(sd, &flags);
4193*4882a593Smuzhiyun old_int = sdstd_rreg16(sd, SD_IntrStatusEnable);
4194*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatusEnable, SFIELD(old_int, INTSTAT_CARD_INT, 1));
4195*4882a593Smuzhiyun sdstd_os_unlock_irqrestore(sd, &flags);
4196*4882a593Smuzhiyun } else {
4197*4882a593Smuzhiyun /* Local interrupt: disable, set flag, and save intrstatus */
4198*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrSignalEnable, 0);
4199*4882a593Smuzhiyun sdstd_wreg16(sd, SD_ErrorIntrSignalEnable, 0);
4200*4882a593Smuzhiyun sd->local_intrcount++;
4201*4882a593Smuzhiyun sd->got_hcint = TRUE;
4202*4882a593Smuzhiyun sd->last_intrstatus = cur_int;
4203*4882a593Smuzhiyun }
4204*4882a593Smuzhiyun
4205*4882a593Smuzhiyun return TRUE;
4206*4882a593Smuzhiyun }
4207*4882a593Smuzhiyun
4208*4882a593Smuzhiyun void
sdstd_spinbits(sdioh_info_t * sd,uint16 norm,uint16 err)4209*4882a593Smuzhiyun sdstd_spinbits(sdioh_info_t *sd, uint16 norm, uint16 err)
4210*4882a593Smuzhiyun {
4211*4882a593Smuzhiyun uint16 int_reg, err_reg;
4212*4882a593Smuzhiyun int retries = RETRIES_LARGE;
4213*4882a593Smuzhiyun
4214*4882a593Smuzhiyun do {
4215*4882a593Smuzhiyun int_reg = sdstd_rreg16(sd, SD_IntrStatus);
4216*4882a593Smuzhiyun err_reg = sdstd_rreg16(sd, SD_ErrorIntrStatus);
4217*4882a593Smuzhiyun } while (--retries && !(int_reg & norm) && !(err_reg & err));
4218*4882a593Smuzhiyun
4219*4882a593Smuzhiyun norm |= sd->intmask;
4220*4882a593Smuzhiyun if (err_reg & err)
4221*4882a593Smuzhiyun norm = SFIELD(norm, INTSTAT_ERROR_INT, 1);
4222*4882a593Smuzhiyun sd->last_intrstatus = int_reg & norm;
4223*4882a593Smuzhiyun }
4224*4882a593Smuzhiyun
4225*4882a593Smuzhiyun /* write a client register */
4226*4882a593Smuzhiyun static int
sdstd_card_regwrite(sdioh_info_t * sd,int func,uint32 regaddr,int regsize,uint32 data)4227*4882a593Smuzhiyun sdstd_card_regwrite(sdioh_info_t *sd, int func, uint32 regaddr, int regsize, uint32 data)
4228*4882a593Smuzhiyun {
4229*4882a593Smuzhiyun int status;
4230*4882a593Smuzhiyun uint32 cmd_arg, rsp5, flags;
4231*4882a593Smuzhiyun
4232*4882a593Smuzhiyun cmd_arg = 0;
4233*4882a593Smuzhiyun
4234*4882a593Smuzhiyun if ((func == 0) || (regsize == 1)) {
4235*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_FUNCTION, func);
4236*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_REG_ADDR, regaddr);
4237*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_RW_FLAG, SDIOH_XFER_TYPE_WRITE);
4238*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_RAW, 0);
4239*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD52_DATA, data & 0xff);
4240*4882a593Smuzhiyun if ((status = sdstd_cmd_issue(sd, USE_DMA(sd), SDIOH_CMD_52, cmd_arg))
4241*4882a593Smuzhiyun != SUCCESS)
4242*4882a593Smuzhiyun return status;
4243*4882a593Smuzhiyun
4244*4882a593Smuzhiyun sdstd_cmd_getrsp(sd, &rsp5, 1);
4245*4882a593Smuzhiyun flags = GFIELD(rsp5, RSP5_FLAGS);
4246*4882a593Smuzhiyun if (flags && (flags != 0x10))
4247*4882a593Smuzhiyun sd_err(("%s: rsp5.rsp5.flags = 0x%x, expecting 0x10\n",
4248*4882a593Smuzhiyun __FUNCTION__, flags));
4249*4882a593Smuzhiyun }
4250*4882a593Smuzhiyun else {
4251*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_BYTE_BLK_CNT, regsize);
4252*4882a593Smuzhiyun /* XXX SDIO spec v 1.10, Sec 5.3 Not FIFO */
4253*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_OP_CODE, 1);
4254*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_BLK_MODE, 0);
4255*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_FUNCTION, func);
4256*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_REG_ADDR, regaddr);
4257*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_RW_FLAG, SDIOH_XFER_TYPE_WRITE);
4258*4882a593Smuzhiyun
4259*4882a593Smuzhiyun sd->data_xfer_count = regsize;
4260*4882a593Smuzhiyun
4261*4882a593Smuzhiyun /* sdstd_cmd_issue() returns with the command complete bit
4262*4882a593Smuzhiyun * in the ISR already cleared
4263*4882a593Smuzhiyun */
4264*4882a593Smuzhiyun if ((status = sdstd_cmd_issue(sd, USE_DMA(sd), SDIOH_CMD_53, cmd_arg))
4265*4882a593Smuzhiyun != SUCCESS)
4266*4882a593Smuzhiyun return status;
4267*4882a593Smuzhiyun
4268*4882a593Smuzhiyun sdstd_cmd_getrsp(sd, &rsp5, 1);
4269*4882a593Smuzhiyun
4270*4882a593Smuzhiyun if (GFIELD(rsp5, RSP5_FLAGS) != 0x10)
4271*4882a593Smuzhiyun sd_err(("%s: rsp5 flags = 0x%x, expecting 0x10\n",
4272*4882a593Smuzhiyun __FUNCTION__, GFIELD(rsp5, RSP5_FLAGS)));
4273*4882a593Smuzhiyun if (GFIELD(rsp5, RSP5_STUFF))
4274*4882a593Smuzhiyun sd_err(("%s: rsp5 stuff is 0x%x: expecting 0\n",
4275*4882a593Smuzhiyun __FUNCTION__, GFIELD(rsp5, RSP5_STUFF)));
4276*4882a593Smuzhiyun
4277*4882a593Smuzhiyun if (sd->polled_mode) {
4278*4882a593Smuzhiyun uint16 int_reg;
4279*4882a593Smuzhiyun int retries = RETRIES_LARGE;
4280*4882a593Smuzhiyun
4281*4882a593Smuzhiyun /* Wait for Write Buffer to become ready */
4282*4882a593Smuzhiyun do {
4283*4882a593Smuzhiyun int_reg = sdstd_rreg16(sd, SD_IntrStatus);
4284*4882a593Smuzhiyun } while (--retries && (GFIELD(int_reg, INTSTAT_BUF_WRITE_READY) == 0));
4285*4882a593Smuzhiyun
4286*4882a593Smuzhiyun if (!retries) {
4287*4882a593Smuzhiyun sd_err(("%s: Timeout on Buf_Write_Ready: intStat: 0x%x "
4288*4882a593Smuzhiyun "errint: 0x%x PresentState 0x%x\n",
4289*4882a593Smuzhiyun __FUNCTION__, int_reg,
4290*4882a593Smuzhiyun sdstd_rreg16(sd, SD_ErrorIntrStatus),
4291*4882a593Smuzhiyun sdstd_rreg(sd, SD_PresentState)));
4292*4882a593Smuzhiyun sdstd_check_errs(sd, SDIOH_CMD_53, cmd_arg);
4293*4882a593Smuzhiyun return (ERROR);
4294*4882a593Smuzhiyun }
4295*4882a593Smuzhiyun /* Clear Write Buf Ready bit */
4296*4882a593Smuzhiyun int_reg = 0;
4297*4882a593Smuzhiyun int_reg = SFIELD(int_reg, INTSTAT_BUF_WRITE_READY, 1);
4298*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatus, int_reg);
4299*4882a593Smuzhiyun
4300*4882a593Smuzhiyun /* At this point we have Buffer Ready, so write the data */
4301*4882a593Smuzhiyun if (regsize == 2)
4302*4882a593Smuzhiyun sdstd_wreg16(sd, SD_BufferDataPort0, (uint16) data);
4303*4882a593Smuzhiyun else
4304*4882a593Smuzhiyun sdstd_wreg(sd, SD_BufferDataPort0, data);
4305*4882a593Smuzhiyun
4306*4882a593Smuzhiyun /* Wait for Transfer Complete */
4307*4882a593Smuzhiyun retries = RETRIES_LARGE;
4308*4882a593Smuzhiyun do {
4309*4882a593Smuzhiyun int_reg = sdstd_rreg16(sd, SD_IntrStatus);
4310*4882a593Smuzhiyun } while (--retries && (GFIELD(int_reg, INTSTAT_XFER_COMPLETE) == 0));
4311*4882a593Smuzhiyun
4312*4882a593Smuzhiyun /* Check for any errors from the data phase */
4313*4882a593Smuzhiyun if (sdstd_check_errs(sd, SDIOH_CMD_53, cmd_arg))
4314*4882a593Smuzhiyun return ERROR;
4315*4882a593Smuzhiyun
4316*4882a593Smuzhiyun if (retries == 0) {
4317*4882a593Smuzhiyun sd_err(("%s: Timeout for xfer complete; State = 0x%x, "
4318*4882a593Smuzhiyun "intr state=0x%x, Errintstatus 0x%x rcnt %d, tcnt %d\n",
4319*4882a593Smuzhiyun __FUNCTION__, sdstd_rreg(sd, SD_PresentState),
4320*4882a593Smuzhiyun int_reg, sdstd_rreg16(sd, SD_ErrorIntrStatus),
4321*4882a593Smuzhiyun sd->r_cnt, sd->t_cnt));
4322*4882a593Smuzhiyun }
4323*4882a593Smuzhiyun /* Clear the status bits */
4324*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatus, SFIELD(int_reg, INTSTAT_CARD_INT, 0));
4325*4882a593Smuzhiyun }
4326*4882a593Smuzhiyun }
4327*4882a593Smuzhiyun return SUCCESS;
4328*4882a593Smuzhiyun }
4329*4882a593Smuzhiyun
4330*4882a593Smuzhiyun void
sdstd_cmd_getrsp(sdioh_info_t * sd,uint32 * rsp_buffer,int count)4331*4882a593Smuzhiyun sdstd_cmd_getrsp(sdioh_info_t *sd, uint32 *rsp_buffer, int count /* num 32 bit words */)
4332*4882a593Smuzhiyun {
4333*4882a593Smuzhiyun int rsp_count;
4334*4882a593Smuzhiyun int respaddr = SD_Response0;
4335*4882a593Smuzhiyun
4336*4882a593Smuzhiyun if (count > 4)
4337*4882a593Smuzhiyun count = 4;
4338*4882a593Smuzhiyun
4339*4882a593Smuzhiyun for (rsp_count = 0; rsp_count < count; rsp_count++) {
4340*4882a593Smuzhiyun *rsp_buffer++ = sdstd_rreg(sd, respaddr);
4341*4882a593Smuzhiyun respaddr += 4;
4342*4882a593Smuzhiyun }
4343*4882a593Smuzhiyun }
4344*4882a593Smuzhiyun
4345*4882a593Smuzhiyun /*
4346*4882a593Smuzhiyun Note: options: 0 - default
4347*4882a593Smuzhiyun 1 - tuning option: Means that, this cmd issue is as a part
4348*4882a593Smuzhiyun of tuning. So no need to check the start tuning function.
4349*4882a593Smuzhiyun */
4350*4882a593Smuzhiyun static int
sdstd_cmd_issue(sdioh_info_t * sdioh_info,bool use_dma,uint32 cmd,uint32 arg)4351*4882a593Smuzhiyun sdstd_cmd_issue(sdioh_info_t *sdioh_info, bool use_dma, uint32 cmd, uint32 arg)
4352*4882a593Smuzhiyun {
4353*4882a593Smuzhiyun uint16 cmd_reg;
4354*4882a593Smuzhiyun int retries;
4355*4882a593Smuzhiyun uint32 cmd_arg;
4356*4882a593Smuzhiyun uint16 xfer_reg = 0;
4357*4882a593Smuzhiyun
4358*4882a593Smuzhiyun #ifdef BCMDBG
4359*4882a593Smuzhiyun if (sdstd_rreg16(sdioh_info, SD_ErrorIntrStatus) != 0) {
4360*4882a593Smuzhiyun sd_err(("%s: Entering: ErrorIntrStatus 0x%x, Expecting 0\n",
4361*4882a593Smuzhiyun __FUNCTION__, sdstd_rreg16(sdioh_info, SD_ErrorIntrStatus)));
4362*4882a593Smuzhiyun }
4363*4882a593Smuzhiyun #endif
4364*4882a593Smuzhiyun
4365*4882a593Smuzhiyun if ((sdioh_info->sd_mode == SDIOH_MODE_SPI) &&
4366*4882a593Smuzhiyun ((cmd == SDIOH_CMD_3) || (cmd == SDIOH_CMD_7) || (cmd == SDIOH_CMD_15))) {
4367*4882a593Smuzhiyun sd_err(("%s: Cmd %d is not for SPI\n", __FUNCTION__, cmd));
4368*4882a593Smuzhiyun return ERROR;
4369*4882a593Smuzhiyun }
4370*4882a593Smuzhiyun
4371*4882a593Smuzhiyun retries = RETRIES_SMALL;
4372*4882a593Smuzhiyun while ((GFIELD(sdstd_rreg(sdioh_info, SD_PresentState), PRES_CMD_INHIBIT)) && --retries) {
4373*4882a593Smuzhiyun if (retries == RETRIES_SMALL)
4374*4882a593Smuzhiyun sd_err(("%s: Waiting for Command Inhibit cmd = %d 0x%x\n",
4375*4882a593Smuzhiyun __FUNCTION__, cmd, sdstd_rreg(sdioh_info, SD_PresentState)));
4376*4882a593Smuzhiyun }
4377*4882a593Smuzhiyun if (!retries) {
4378*4882a593Smuzhiyun sd_err(("%s: Command Inhibit timeout\n", __FUNCTION__));
4379*4882a593Smuzhiyun if (trap_errs)
4380*4882a593Smuzhiyun ASSERT(0);
4381*4882a593Smuzhiyun return ERROR;
4382*4882a593Smuzhiyun }
4383*4882a593Smuzhiyun
4384*4882a593Smuzhiyun cmd_reg = 0;
4385*4882a593Smuzhiyun switch (cmd) {
4386*4882a593Smuzhiyun case SDIOH_CMD_0: /* Set Card to Idle State - No Response */
4387*4882a593Smuzhiyun sd_data(("%s: CMD%d\n", __FUNCTION__, cmd));
4388*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_RESP_TYPE, RESP_TYPE_NONE);
4389*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_CRC_EN, 0);
4390*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX_EN, 0);
4391*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_DATA_EN, 0);
4392*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_TYPE, CMD_TYPE_NORMAL);
4393*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX, cmd);
4394*4882a593Smuzhiyun break;
4395*4882a593Smuzhiyun
4396*4882a593Smuzhiyun case SDIOH_CMD_3: /* Ask card to send RCA - Response R6 */
4397*4882a593Smuzhiyun sd_data(("%s: CMD%d\n", __FUNCTION__, cmd));
4398*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_RESP_TYPE, RESP_TYPE_48);
4399*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_CRC_EN, 0);
4400*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX_EN, 0);
4401*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_DATA_EN, 0);
4402*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_TYPE, CMD_TYPE_NORMAL);
4403*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX, cmd);
4404*4882a593Smuzhiyun break;
4405*4882a593Smuzhiyun
4406*4882a593Smuzhiyun case SDIOH_CMD_5: /* Send Operation condition - Response R4 */
4407*4882a593Smuzhiyun sd_data(("%s: CMD%d\n", __FUNCTION__, cmd));
4408*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_RESP_TYPE, RESP_TYPE_48);
4409*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_CRC_EN, 0);
4410*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX_EN, 0);
4411*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_DATA_EN, 0);
4412*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_TYPE, CMD_TYPE_NORMAL);
4413*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX, cmd);
4414*4882a593Smuzhiyun break;
4415*4882a593Smuzhiyun
4416*4882a593Smuzhiyun case SDIOH_CMD_7: /* Select card - Response R1 */
4417*4882a593Smuzhiyun sd_data(("%s: CMD%d\n", __FUNCTION__, cmd));
4418*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_RESP_TYPE, RESP_TYPE_48);
4419*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_CRC_EN, 1);
4420*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX_EN, 1);
4421*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_DATA_EN, 0);
4422*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_TYPE, CMD_TYPE_NORMAL);
4423*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX, cmd);
4424*4882a593Smuzhiyun break;
4425*4882a593Smuzhiyun
4426*4882a593Smuzhiyun case SDIOH_CMD_14: /* eSD Sleep - Response R1 */
4427*4882a593Smuzhiyun case SDIOH_CMD_11: /* Select card - Response R1 */
4428*4882a593Smuzhiyun sd_data(("%s: CMD%d\n", __FUNCTION__, cmd));
4429*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_RESP_TYPE, RESP_TYPE_48);
4430*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_CRC_EN, 1);
4431*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX_EN, 1);
4432*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_DATA_EN, 0);
4433*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_TYPE, CMD_TYPE_NORMAL);
4434*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX, cmd);
4435*4882a593Smuzhiyun break;
4436*4882a593Smuzhiyun
4437*4882a593Smuzhiyun case SDIOH_CMD_15: /* Set card to inactive state - Response None */
4438*4882a593Smuzhiyun sd_data(("%s: CMD%d\n", __FUNCTION__, cmd));
4439*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_RESP_TYPE, RESP_TYPE_NONE);
4440*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_CRC_EN, 0);
4441*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX_EN, 0);
4442*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_DATA_EN, 0);
4443*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_TYPE, CMD_TYPE_NORMAL);
4444*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX, cmd);
4445*4882a593Smuzhiyun break;
4446*4882a593Smuzhiyun
4447*4882a593Smuzhiyun case SDIOH_CMD_19: /* clock tuning - Response R1 */
4448*4882a593Smuzhiyun sd_data(("%s: CMD%d\n", __FUNCTION__, cmd));
4449*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_RESP_TYPE, RESP_TYPE_48);
4450*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_CRC_EN, 1);
4451*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX_EN, 1);
4452*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_DATA_EN, 1);
4453*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_TYPE, CMD_TYPE_NORMAL);
4454*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX, cmd);
4455*4882a593Smuzhiyun /* Host controller reads 64 byte magic pattern from card
4456*4882a593Smuzhiyun * Hence Direction = 1 ( READ )
4457*4882a593Smuzhiyun */
4458*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_DATA_DIRECTION, 1);
4459*4882a593Smuzhiyun break;
4460*4882a593Smuzhiyun
4461*4882a593Smuzhiyun case SDIOH_CMD_52: /* IO R/W Direct (single byte) - Response R5 */
4462*4882a593Smuzhiyun
4463*4882a593Smuzhiyun sd_data(("%s: CMD52 func(%d) addr(0x%x) %s data(0x%x)\n",
4464*4882a593Smuzhiyun __FUNCTION__,
4465*4882a593Smuzhiyun GFIELD(arg, CMD52_FUNCTION),
4466*4882a593Smuzhiyun GFIELD(arg, CMD52_REG_ADDR),
4467*4882a593Smuzhiyun GFIELD(arg, CMD52_RW_FLAG) ? "W" : "R",
4468*4882a593Smuzhiyun GFIELD(arg, CMD52_DATA)));
4469*4882a593Smuzhiyun
4470*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_RESP_TYPE, RESP_TYPE_48);
4471*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_CRC_EN, 1);
4472*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX_EN, 1);
4473*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_DATA_EN, 0);
4474*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_TYPE, CMD_TYPE_NORMAL);
4475*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX, cmd);
4476*4882a593Smuzhiyun break;
4477*4882a593Smuzhiyun
4478*4882a593Smuzhiyun case SDIOH_CMD_53: /* IO R/W Extended (multiple bytes/blocks) */
4479*4882a593Smuzhiyun
4480*4882a593Smuzhiyun sd_data(("%s: CMD53 func(%d) addr(0x%x) %s mode(%s) cnt(%d), %s\n",
4481*4882a593Smuzhiyun __FUNCTION__,
4482*4882a593Smuzhiyun GFIELD(arg, CMD53_FUNCTION),
4483*4882a593Smuzhiyun GFIELD(arg, CMD53_REG_ADDR),
4484*4882a593Smuzhiyun GFIELD(arg, CMD53_RW_FLAG) ? "W" : "R",
4485*4882a593Smuzhiyun GFIELD(arg, CMD53_BLK_MODE) ? "Block" : "Byte",
4486*4882a593Smuzhiyun GFIELD(arg, CMD53_BYTE_BLK_CNT),
4487*4882a593Smuzhiyun GFIELD(arg, CMD53_OP_CODE) ? "Incrementing addr" : "Single addr"));
4488*4882a593Smuzhiyun
4489*4882a593Smuzhiyun cmd_arg = arg;
4490*4882a593Smuzhiyun xfer_reg = 0;
4491*4882a593Smuzhiyun
4492*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_RESP_TYPE, RESP_TYPE_48);
4493*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_CRC_EN, 1);
4494*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX_EN, 1);
4495*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_DATA_EN, 1);
4496*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_TYPE, CMD_TYPE_NORMAL);
4497*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX, cmd);
4498*4882a593Smuzhiyun
4499*4882a593Smuzhiyun use_dma = USE_DMA(sdioh_info) && GFIELD(cmd_arg, CMD53_BLK_MODE);
4500*4882a593Smuzhiyun
4501*4882a593Smuzhiyun if (GFIELD(cmd_arg, CMD53_BLK_MODE)) {
4502*4882a593Smuzhiyun uint16 blocksize;
4503*4882a593Smuzhiyun uint16 blockcount;
4504*4882a593Smuzhiyun int func;
4505*4882a593Smuzhiyun
4506*4882a593Smuzhiyun ASSERT(sdioh_info->sd_blockmode);
4507*4882a593Smuzhiyun
4508*4882a593Smuzhiyun func = GFIELD(cmd_arg, CMD53_FUNCTION);
4509*4882a593Smuzhiyun blocksize = MIN((int)sdioh_info->data_xfer_count,
4510*4882a593Smuzhiyun sdioh_info->client_block_size[func]);
4511*4882a593Smuzhiyun blockcount = GFIELD(cmd_arg, CMD53_BYTE_BLK_CNT);
4512*4882a593Smuzhiyun
4513*4882a593Smuzhiyun /* data_xfer_cnt is already setup so that for multiblock mode,
4514*4882a593Smuzhiyun * it is the entire buffer length. For non-block or single block,
4515*4882a593Smuzhiyun * it is < 64 bytes
4516*4882a593Smuzhiyun */
4517*4882a593Smuzhiyun if (use_dma) {
4518*4882a593Smuzhiyun switch (sdioh_info->sd_dma_mode) {
4519*4882a593Smuzhiyun case DMA_MODE_SDMA:
4520*4882a593Smuzhiyun sd_dma(("%s: SDMA: SysAddr reg was 0x%x now 0x%x\n",
4521*4882a593Smuzhiyun __FUNCTION__, sdstd_rreg(sdioh_info, SD_SysAddr),
4522*4882a593Smuzhiyun (uint32)sdioh_info->dma_phys));
4523*4882a593Smuzhiyun sdstd_wreg(sdioh_info, SD_SysAddr, sdioh_info->dma_phys);
4524*4882a593Smuzhiyun break;
4525*4882a593Smuzhiyun case DMA_MODE_ADMA1:
4526*4882a593Smuzhiyun case DMA_MODE_ADMA2:
4527*4882a593Smuzhiyun sd_dma(("%s: ADMA: Using ADMA\n", __FUNCTION__));
4528*4882a593Smuzhiyun #ifdef BCMSDIOH_TXGLOM
4529*4882a593Smuzhiyun /* multi-descriptor is currently used only for hc3 */
4530*4882a593Smuzhiyun if ((sdioh_info->glom_info.count != 0) &&
4531*4882a593Smuzhiyun (sdioh_info->txglom_mode == SDPCM_TXGLOM_MDESC)) {
4532*4882a593Smuzhiyun uint32 i = 0;
4533*4882a593Smuzhiyun for (i = 0;
4534*4882a593Smuzhiyun i < sdioh_info->glom_info.count-1;
4535*4882a593Smuzhiyun i++) {
4536*4882a593Smuzhiyun glom_buf_t *glom_info;
4537*4882a593Smuzhiyun glom_info = &(sdioh_info->glom_info);
4538*4882a593Smuzhiyun sd_create_adma_descriptor(sdioh_info,
4539*4882a593Smuzhiyun i,
4540*4882a593Smuzhiyun glom_info->dma_phys_arr[i],
4541*4882a593Smuzhiyun glom_info->nbytes[i],
4542*4882a593Smuzhiyun ADMA2_ATTRIBUTE_VALID |
4543*4882a593Smuzhiyun ADMA2_ATTRIBUTE_ACT_TRAN);
4544*4882a593Smuzhiyun }
4545*4882a593Smuzhiyun
4546*4882a593Smuzhiyun sd_create_adma_descriptor(sdioh_info,
4547*4882a593Smuzhiyun i,
4548*4882a593Smuzhiyun sdioh_info->glom_info.dma_phys_arr[i],
4549*4882a593Smuzhiyun sdioh_info->glom_info.nbytes[i],
4550*4882a593Smuzhiyun ADMA2_ATTRIBUTE_VALID |
4551*4882a593Smuzhiyun ADMA2_ATTRIBUTE_END |
4552*4882a593Smuzhiyun ADMA2_ATTRIBUTE_INT |
4553*4882a593Smuzhiyun ADMA2_ATTRIBUTE_ACT_TRAN);
4554*4882a593Smuzhiyun } else
4555*4882a593Smuzhiyun #endif /* BCMSDIOH_TXGLOM */
4556*4882a593Smuzhiyun {
4557*4882a593Smuzhiyun sd_create_adma_descriptor(sdioh_info, 0,
4558*4882a593Smuzhiyun sdioh_info->dma_phys, blockcount*blocksize,
4559*4882a593Smuzhiyun ADMA2_ATTRIBUTE_VALID | ADMA2_ATTRIBUTE_END |
4560*4882a593Smuzhiyun ADMA2_ATTRIBUTE_INT | ADMA2_ATTRIBUTE_ACT_TRAN);
4561*4882a593Smuzhiyun }
4562*4882a593Smuzhiyun /* Dump descriptor if DMA debugging is enabled. */
4563*4882a593Smuzhiyun if (sd_msglevel & SDH_DMA_VAL) {
4564*4882a593Smuzhiyun sd_dump_adma_dscr(sdioh_info);
4565*4882a593Smuzhiyun }
4566*4882a593Smuzhiyun
4567*4882a593Smuzhiyun sdstd_wreg(sdioh_info, SD_ADMA_SysAddr,
4568*4882a593Smuzhiyun sdioh_info->adma2_dscr_phys);
4569*4882a593Smuzhiyun break;
4570*4882a593Smuzhiyun default:
4571*4882a593Smuzhiyun sd_err(("%s: unsupported DMA mode %d.\n",
4572*4882a593Smuzhiyun __FUNCTION__, sdioh_info->sd_dma_mode));
4573*4882a593Smuzhiyun break;
4574*4882a593Smuzhiyun }
4575*4882a593Smuzhiyun }
4576*4882a593Smuzhiyun
4577*4882a593Smuzhiyun sd_trace(("%s: Setting block count %d, block size %d bytes\n",
4578*4882a593Smuzhiyun __FUNCTION__, blockcount, blocksize));
4579*4882a593Smuzhiyun sdstd_wreg16(sdioh_info, SD_BlockSize, blocksize);
4580*4882a593Smuzhiyun sdstd_wreg16(sdioh_info, SD_BlockCount, blockcount);
4581*4882a593Smuzhiyun
4582*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_DMA_ENABLE, use_dma);
4583*4882a593Smuzhiyun
4584*4882a593Smuzhiyun if (sdioh_info->client_block_size[func] != blocksize)
4585*4882a593Smuzhiyun set_client_block_size(sdioh_info, 1, blocksize);
4586*4882a593Smuzhiyun
4587*4882a593Smuzhiyun if (blockcount > 1) {
4588*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_MULTI_BLOCK, 1);
4589*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_BLK_COUNT_EN, 1);
4590*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_CMD_12_EN, 0);
4591*4882a593Smuzhiyun } else {
4592*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_MULTI_BLOCK, 0);
4593*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_BLK_COUNT_EN, 0);
4594*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_CMD_12_EN, 0);
4595*4882a593Smuzhiyun }
4596*4882a593Smuzhiyun
4597*4882a593Smuzhiyun if (GFIELD(cmd_arg, CMD53_RW_FLAG) == SDIOH_XFER_TYPE_READ)
4598*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_DATA_DIRECTION, 1);
4599*4882a593Smuzhiyun else
4600*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_DATA_DIRECTION, 0);
4601*4882a593Smuzhiyun
4602*4882a593Smuzhiyun retries = RETRIES_SMALL;
4603*4882a593Smuzhiyun while (GFIELD(sdstd_rreg(sdioh_info, SD_PresentState),
4604*4882a593Smuzhiyun PRES_DAT_INHIBIT) && --retries)
4605*4882a593Smuzhiyun sd_err(("%s: Waiting for Data Inhibit cmd = %d\n",
4606*4882a593Smuzhiyun __FUNCTION__, cmd));
4607*4882a593Smuzhiyun if (!retries) {
4608*4882a593Smuzhiyun sd_err(("%s: Data Inhibit timeout\n", __FUNCTION__));
4609*4882a593Smuzhiyun if (trap_errs)
4610*4882a593Smuzhiyun ASSERT(0);
4611*4882a593Smuzhiyun return ERROR;
4612*4882a593Smuzhiyun }
4613*4882a593Smuzhiyun
4614*4882a593Smuzhiyun /* Consider deferring this write to the comment below "Deferred Write" */
4615*4882a593Smuzhiyun sdstd_wreg16(sdioh_info, SD_TransferMode, xfer_reg);
4616*4882a593Smuzhiyun
4617*4882a593Smuzhiyun } else { /* Non block mode */
4618*4882a593Smuzhiyun uint16 bytes = GFIELD(cmd_arg, CMD53_BYTE_BLK_CNT);
4619*4882a593Smuzhiyun /* The byte/block count field only has 9 bits,
4620*4882a593Smuzhiyun * so, to do a 512-byte bytemode transfer, this
4621*4882a593Smuzhiyun * field will contain 0, but we need to tell the
4622*4882a593Smuzhiyun * controller we're transferring 512 bytes.
4623*4882a593Smuzhiyun */
4624*4882a593Smuzhiyun if (bytes == 0) bytes = 512;
4625*4882a593Smuzhiyun
4626*4882a593Smuzhiyun if (use_dma)
4627*4882a593Smuzhiyun sdstd_wreg(sdioh_info, SD_SysAddr, sdioh_info->dma_phys);
4628*4882a593Smuzhiyun
4629*4882a593Smuzhiyun /* PCI: Transfer Mode register 0x0c */
4630*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_DMA_ENABLE, bytes <= 4 ? 0 : use_dma);
4631*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_CMD_12_EN, 0);
4632*4882a593Smuzhiyun if (GFIELD(cmd_arg, CMD53_RW_FLAG) == SDIOH_XFER_TYPE_READ)
4633*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_DATA_DIRECTION, 1);
4634*4882a593Smuzhiyun else
4635*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_DATA_DIRECTION, 0);
4636*4882a593Smuzhiyun /* See table 2-8 Host Controller spec ver 1.00 */
4637*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_BLK_COUNT_EN, 0); /* Dont care */
4638*4882a593Smuzhiyun xfer_reg = SFIELD(xfer_reg, XFER_MULTI_BLOCK, 0);
4639*4882a593Smuzhiyun
4640*4882a593Smuzhiyun sdstd_wreg16(sdioh_info, SD_BlockSize, bytes);
4641*4882a593Smuzhiyun
4642*4882a593Smuzhiyun /* XXX This should be a don't care but Arasan needs it
4643*4882a593Smuzhiyun * to be one. Its fixed in later versions (but they
4644*4882a593Smuzhiyun * don't have version numbers, sigh).
4645*4882a593Smuzhiyun */
4646*4882a593Smuzhiyun sdstd_wreg16(sdioh_info, SD_BlockCount, 1);
4647*4882a593Smuzhiyun
4648*4882a593Smuzhiyun retries = RETRIES_SMALL;
4649*4882a593Smuzhiyun while (GFIELD(sdstd_rreg(sdioh_info, SD_PresentState),
4650*4882a593Smuzhiyun PRES_DAT_INHIBIT) && --retries)
4651*4882a593Smuzhiyun sd_err(("%s: Waiting for Data Inhibit cmd = %d\n",
4652*4882a593Smuzhiyun __FUNCTION__, cmd));
4653*4882a593Smuzhiyun if (!retries) {
4654*4882a593Smuzhiyun sd_err(("%s: Data Inhibit timeout\n", __FUNCTION__));
4655*4882a593Smuzhiyun if (trap_errs)
4656*4882a593Smuzhiyun ASSERT(0);
4657*4882a593Smuzhiyun return ERROR;
4658*4882a593Smuzhiyun }
4659*4882a593Smuzhiyun
4660*4882a593Smuzhiyun /* Consider deferring this write to the comment below "Deferred Write" */
4661*4882a593Smuzhiyun sdstd_wreg16(sdioh_info, SD_TransferMode, xfer_reg);
4662*4882a593Smuzhiyun }
4663*4882a593Smuzhiyun break;
4664*4882a593Smuzhiyun
4665*4882a593Smuzhiyun default:
4666*4882a593Smuzhiyun sd_err(("%s: Unknown command\n", __FUNCTION__));
4667*4882a593Smuzhiyun return ERROR;
4668*4882a593Smuzhiyun }
4669*4882a593Smuzhiyun
4670*4882a593Smuzhiyun if (sdioh_info->sd_mode == SDIOH_MODE_SPI) {
4671*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_CRC_EN, 0);
4672*4882a593Smuzhiyun cmd_reg = SFIELD(cmd_reg, CMD_INDEX_EN, 0);
4673*4882a593Smuzhiyun }
4674*4882a593Smuzhiyun
4675*4882a593Smuzhiyun /* Setup and issue the SDIO command */
4676*4882a593Smuzhiyun sdstd_wreg(sdioh_info, SD_Arg0, arg);
4677*4882a593Smuzhiyun
4678*4882a593Smuzhiyun /* Deferred Write
4679*4882a593Smuzhiyun * Consider deferring the two writes above until this point in the code.
4680*4882a593Smuzhiyun * The following would do one 32 bit write.
4681*4882a593Smuzhiyun *
4682*4882a593Smuzhiyun * {
4683*4882a593Smuzhiyun * uint32 tmp32 = cmd_reg << 16;
4684*4882a593Smuzhiyun * tmp32 |= xfer_reg;
4685*4882a593Smuzhiyun * sdstd_wreg(sdioh_info, SD_TransferMode, tmp32);
4686*4882a593Smuzhiyun * }
4687*4882a593Smuzhiyun */
4688*4882a593Smuzhiyun
4689*4882a593Smuzhiyun /* Alternate to Deferred Write START */
4690*4882a593Smuzhiyun
4691*4882a593Smuzhiyun /* In response to CMD19 card sends 64 byte magic pattern.
4692*4882a593Smuzhiyun * So SD_BlockSize = 64 & SD_BlockCount = 1
4693*4882a593Smuzhiyun */
4694*4882a593Smuzhiyun if (GFIELD(cmd_reg, CMD_INDEX) == SDIOH_CMD_19) {
4695*4882a593Smuzhiyun sdstd_wreg16(sdioh_info, SD_TransferMode, xfer_reg);
4696*4882a593Smuzhiyun sdstd_wreg16(sdioh_info, SD_BlockSize, 64);
4697*4882a593Smuzhiyun sdstd_wreg16(sdioh_info, SD_BlockCount, 1);
4698*4882a593Smuzhiyun }
4699*4882a593Smuzhiyun sdstd_wreg16(sdioh_info, SD_Command, cmd_reg);
4700*4882a593Smuzhiyun
4701*4882a593Smuzhiyun /* Alternate to Deferred Write END */
4702*4882a593Smuzhiyun
4703*4882a593Smuzhiyun /* If we are in polled mode, wait for the command to complete.
4704*4882a593Smuzhiyun * In interrupt mode, return immediately. The calling function will
4705*4882a593Smuzhiyun * know that the command has completed when the CMDATDONE interrupt
4706*4882a593Smuzhiyun * is asserted
4707*4882a593Smuzhiyun */
4708*4882a593Smuzhiyun if (sdioh_info->polled_mode) {
4709*4882a593Smuzhiyun uint16 int_reg = 0;
4710*4882a593Smuzhiyun retries = RETRIES_LARGE;
4711*4882a593Smuzhiyun
4712*4882a593Smuzhiyun /* For CMD19 no need to wait for cmd completion */
4713*4882a593Smuzhiyun if (GFIELD(cmd_reg, CMD_INDEX) == SDIOH_CMD_19)
4714*4882a593Smuzhiyun return SUCCESS;
4715*4882a593Smuzhiyun
4716*4882a593Smuzhiyun do {
4717*4882a593Smuzhiyun int_reg = sdstd_rreg16(sdioh_info, SD_IntrStatus);
4718*4882a593Smuzhiyun sdstd_os_yield(sdioh_info);
4719*4882a593Smuzhiyun } while (--retries &&
4720*4882a593Smuzhiyun (GFIELD(int_reg, INTSTAT_ERROR_INT) == 0) &&
4721*4882a593Smuzhiyun (GFIELD(int_reg, INTSTAT_CMD_COMPLETE) == 0));
4722*4882a593Smuzhiyun
4723*4882a593Smuzhiyun if (!retries) {
4724*4882a593Smuzhiyun sd_err(("%s: CMD_COMPLETE timeout: intrStatus: 0x%x "
4725*4882a593Smuzhiyun "error stat 0x%x state 0x%x\n",
4726*4882a593Smuzhiyun __FUNCTION__, int_reg,
4727*4882a593Smuzhiyun sdstd_rreg16(sdioh_info, SD_ErrorIntrStatus),
4728*4882a593Smuzhiyun sdstd_rreg(sdioh_info, SD_PresentState)));
4729*4882a593Smuzhiyun
4730*4882a593Smuzhiyun /* Attempt to reset CMD line when we get a CMD timeout */
4731*4882a593Smuzhiyun sdstd_wreg8(sdioh_info, SD_SoftwareReset, SFIELD(0, SW_RESET_CMD, 1));
4732*4882a593Smuzhiyun retries = RETRIES_LARGE;
4733*4882a593Smuzhiyun do {
4734*4882a593Smuzhiyun sd_trace(("%s: waiting for CMD line reset\n", __FUNCTION__));
4735*4882a593Smuzhiyun } while ((GFIELD(sdstd_rreg8(sdioh_info, SD_SoftwareReset),
4736*4882a593Smuzhiyun SW_RESET_CMD)) && retries--);
4737*4882a593Smuzhiyun
4738*4882a593Smuzhiyun if (!retries) {
4739*4882a593Smuzhiyun sd_err(("%s: Timeout waiting for CMD line reset\n", __FUNCTION__));
4740*4882a593Smuzhiyun }
4741*4882a593Smuzhiyun
4742*4882a593Smuzhiyun if (trap_errs)
4743*4882a593Smuzhiyun ASSERT(0);
4744*4882a593Smuzhiyun return (ERROR);
4745*4882a593Smuzhiyun }
4746*4882a593Smuzhiyun
4747*4882a593Smuzhiyun /* Clear Command Complete interrupt */
4748*4882a593Smuzhiyun int_reg = SFIELD(0, INTSTAT_CMD_COMPLETE, 1);
4749*4882a593Smuzhiyun sdstd_wreg16(sdioh_info, SD_IntrStatus, int_reg);
4750*4882a593Smuzhiyun
4751*4882a593Smuzhiyun /* Check for Errors */
4752*4882a593Smuzhiyun if (sdstd_check_errs(sdioh_info, cmd, arg)) {
4753*4882a593Smuzhiyun if (trap_errs)
4754*4882a593Smuzhiyun ASSERT(0);
4755*4882a593Smuzhiyun return ERROR;
4756*4882a593Smuzhiyun }
4757*4882a593Smuzhiyun }
4758*4882a593Smuzhiyun return SUCCESS;
4759*4882a593Smuzhiyun }
4760*4882a593Smuzhiyun
4761*4882a593Smuzhiyun /*
4762*4882a593Smuzhiyun * XXX On entry: If single block or non-block, buffersize <= blocksize.
4763*4882a593Smuzhiyun * If Mulitblock, buffersize is unlimited.
4764*4882a593Smuzhiyun * Question is how to handle the leftovers in either single or multiblock.
4765*4882a593Smuzhiyun * I think the caller should break the buffer up so this routine will always
4766*4882a593Smuzhiyun * use blocksize == buffersize to handle the end piece of the buffer
4767*4882a593Smuzhiyun */
4768*4882a593Smuzhiyun
4769*4882a593Smuzhiyun static int
sdstd_card_buf(sdioh_info_t * sd,int rw,int func,bool fifo,uint32 addr,int nbytes,uint32 * data)4770*4882a593Smuzhiyun sdstd_card_buf(sdioh_info_t *sd, int rw, int func, bool fifo, uint32 addr, int nbytes, uint32 *data)
4771*4882a593Smuzhiyun {
4772*4882a593Smuzhiyun int retval = SUCCESS;
4773*4882a593Smuzhiyun int status;
4774*4882a593Smuzhiyun uint32 cmd_arg;
4775*4882a593Smuzhiyun uint32 rsp5;
4776*4882a593Smuzhiyun uint16 int_reg, int_bit;
4777*4882a593Smuzhiyun uint flags;
4778*4882a593Smuzhiyun int num_blocks, blocksize;
4779*4882a593Smuzhiyun bool local_blockmode, local_dma;
4780*4882a593Smuzhiyun bool read = rw == SDIOH_READ ? 1 : 0;
4781*4882a593Smuzhiyun bool local_yield = FALSE;
4782*4882a593Smuzhiyun #ifdef BCMSDIOH_TXGLOM
4783*4882a593Smuzhiyun uint32 i;
4784*4882a593Smuzhiyun uint8 *localbuf = NULL;
4785*4882a593Smuzhiyun #endif
4786*4882a593Smuzhiyun
4787*4882a593Smuzhiyun ASSERT(nbytes);
4788*4882a593Smuzhiyun
4789*4882a593Smuzhiyun cmd_arg = 0;
4790*4882a593Smuzhiyun
4791*4882a593Smuzhiyun sd_data(("%s: %s 53 addr 0x%x, len %d bytes, r_cnt %d t_cnt %d\n",
4792*4882a593Smuzhiyun __FUNCTION__, read ? "Rd" : "Wr", addr, nbytes, sd->r_cnt, sd->t_cnt));
4793*4882a593Smuzhiyun
4794*4882a593Smuzhiyun if (read) sd->r_cnt++; else sd->t_cnt++;
4795*4882a593Smuzhiyun
4796*4882a593Smuzhiyun local_blockmode = sd->sd_blockmode;
4797*4882a593Smuzhiyun local_dma = USE_DMA(sd);
4798*4882a593Smuzhiyun
4799*4882a593Smuzhiyun #ifdef BCMSDIOH_TXGLOM
4800*4882a593Smuzhiyun /* If multiple buffers are there, then calculate the nbytes from that */
4801*4882a593Smuzhiyun if (!read && (func == SDIO_FUNC_2) && (sd->glom_info.count != 0)) {
4802*4882a593Smuzhiyun uint32 ii;
4803*4882a593Smuzhiyun nbytes = 0;
4804*4882a593Smuzhiyun for (ii = 0; ii < sd->glom_info.count; ii++) {
4805*4882a593Smuzhiyun nbytes += sd->glom_info.nbytes[ii];
4806*4882a593Smuzhiyun }
4807*4882a593Smuzhiyun ASSERT(nbytes <= sd->alloced_dma_size);
4808*4882a593Smuzhiyun }
4809*4882a593Smuzhiyun #endif
4810*4882a593Smuzhiyun
4811*4882a593Smuzhiyun /* Don't bother with block mode on small xfers */
4812*4882a593Smuzhiyun if (nbytes < sd->client_block_size[func]) {
4813*4882a593Smuzhiyun sd_data(("setting local blockmode to false: nbytes (%d) != block_size (%d)\n",
4814*4882a593Smuzhiyun nbytes, sd->client_block_size[func]));
4815*4882a593Smuzhiyun local_blockmode = FALSE;
4816*4882a593Smuzhiyun local_dma = FALSE;
4817*4882a593Smuzhiyun #ifdef BCMSDIOH_TXGLOM
4818*4882a593Smuzhiyun /* In glommed case, create a single pkt from multiple pkts */
4819*4882a593Smuzhiyun if (!read && (func == SDIO_FUNC_2) && (sd->glom_info.count != 0)) {
4820*4882a593Smuzhiyun uint32 offset = 0;
4821*4882a593Smuzhiyun localbuf = (uint8 *)MALLOC(sd->osh, nbytes);
4822*4882a593Smuzhiyun data = (uint32 *)localbuf;
4823*4882a593Smuzhiyun for (i = 0; i < sd->glom_info.count; i++) {
4824*4882a593Smuzhiyun bcopy(sd->glom_info.dma_buf_arr[i],
4825*4882a593Smuzhiyun ((uint8 *)data + offset),
4826*4882a593Smuzhiyun sd->glom_info.nbytes[i]);
4827*4882a593Smuzhiyun offset += sd->glom_info.nbytes[i];
4828*4882a593Smuzhiyun }
4829*4882a593Smuzhiyun }
4830*4882a593Smuzhiyun #endif
4831*4882a593Smuzhiyun }
4832*4882a593Smuzhiyun
4833*4882a593Smuzhiyun if (local_blockmode) {
4834*4882a593Smuzhiyun blocksize = MIN(sd->client_block_size[func], nbytes);
4835*4882a593Smuzhiyun num_blocks = nbytes/blocksize;
4836*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_BYTE_BLK_CNT, num_blocks);
4837*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_BLK_MODE, 1);
4838*4882a593Smuzhiyun } else {
4839*4882a593Smuzhiyun num_blocks = 1;
4840*4882a593Smuzhiyun blocksize = nbytes;
4841*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_BYTE_BLK_CNT, nbytes);
4842*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_BLK_MODE, 0);
4843*4882a593Smuzhiyun }
4844*4882a593Smuzhiyun
4845*4882a593Smuzhiyun if (local_dma && !read) {
4846*4882a593Smuzhiyun #ifdef BCMSDIOH_TXGLOM
4847*4882a593Smuzhiyun if ((func == SDIO_FUNC_2) && (sd->glom_info.count != 0)) {
4848*4882a593Smuzhiyun /* In case of hc ver 2 DMA_MAP may not work properly due to 4K alignment
4849*4882a593Smuzhiyun * requirements. So copying pkt to 4K aligned pre-allocated pkt.
4850*4882a593Smuzhiyun * Total length should not cross the pre-alloced memory size
4851*4882a593Smuzhiyun */
4852*4882a593Smuzhiyun if (sd->txglom_mode == SDPCM_TXGLOM_CPY) {
4853*4882a593Smuzhiyun uint32 total_bytes = 0;
4854*4882a593Smuzhiyun for (i = 0; i < sd->glom_info.count; i++) {
4855*4882a593Smuzhiyun bcopy(sd->glom_info.dma_buf_arr[i],
4856*4882a593Smuzhiyun (uint8 *)sd->dma_buf + total_bytes,
4857*4882a593Smuzhiyun sd->glom_info.nbytes[i]);
4858*4882a593Smuzhiyun total_bytes += sd->glom_info.nbytes[i];
4859*4882a593Smuzhiyun }
4860*4882a593Smuzhiyun sd_sync_dma(sd, read, total_bytes);
4861*4882a593Smuzhiyun }
4862*4882a593Smuzhiyun } else
4863*4882a593Smuzhiyun #endif /* BCMSDIOH_TXGLOM */
4864*4882a593Smuzhiyun {
4865*4882a593Smuzhiyun bcopy(data, sd->dma_buf, nbytes);
4866*4882a593Smuzhiyun sd_sync_dma(sd, read, nbytes);
4867*4882a593Smuzhiyun }
4868*4882a593Smuzhiyun }
4869*4882a593Smuzhiyun
4870*4882a593Smuzhiyun if (fifo)
4871*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_OP_CODE, 0); /* XXX SDIO spec v 1.10, Sec 5.3 */
4872*4882a593Smuzhiyun else
4873*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_OP_CODE, 1); /* XXX SDIO spec v 1.10, Sec 5.3 */
4874*4882a593Smuzhiyun
4875*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_FUNCTION, func);
4876*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_REG_ADDR, addr);
4877*4882a593Smuzhiyun if (read)
4878*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_RW_FLAG, SDIOH_XFER_TYPE_READ);
4879*4882a593Smuzhiyun else
4880*4882a593Smuzhiyun cmd_arg = SFIELD(cmd_arg, CMD53_RW_FLAG, SDIOH_XFER_TYPE_WRITE);
4881*4882a593Smuzhiyun
4882*4882a593Smuzhiyun sd->data_xfer_count = nbytes;
4883*4882a593Smuzhiyun
4884*4882a593Smuzhiyun /* sdstd_cmd_issue() returns with the command complete bit
4885*4882a593Smuzhiyun * in the ISR already cleared
4886*4882a593Smuzhiyun */
4887*4882a593Smuzhiyun if ((status = sdstd_cmd_issue(sd, local_dma, SDIOH_CMD_53, cmd_arg)) != SUCCESS) {
4888*4882a593Smuzhiyun sd_err(("%s: cmd_issue failed for %s\n", __FUNCTION__, (read ? "read" : "write")));
4889*4882a593Smuzhiyun retval = status;
4890*4882a593Smuzhiyun goto done;
4891*4882a593Smuzhiyun }
4892*4882a593Smuzhiyun
4893*4882a593Smuzhiyun sdstd_cmd_getrsp(sd, &rsp5, 1);
4894*4882a593Smuzhiyun
4895*4882a593Smuzhiyun if ((flags = GFIELD(rsp5, RSP5_FLAGS)) != 0x10) {
4896*4882a593Smuzhiyun sd_err(("%s: Rsp5: nbytes %d, dma %d blockmode %d, read %d "
4897*4882a593Smuzhiyun "numblocks %d, blocksize %d\n",
4898*4882a593Smuzhiyun __FUNCTION__, nbytes, local_dma, local_dma, read, num_blocks, blocksize));
4899*4882a593Smuzhiyun
4900*4882a593Smuzhiyun if (flags & 1)
4901*4882a593Smuzhiyun sd_err(("%s: rsp5: Command not accepted: arg out of range 0x%x, "
4902*4882a593Smuzhiyun "bytes %d dma %d\n",
4903*4882a593Smuzhiyun __FUNCTION__, flags, GFIELD(cmd_arg, CMD53_BYTE_BLK_CNT),
4904*4882a593Smuzhiyun GFIELD(cmd_arg, CMD53_BLK_MODE)));
4905*4882a593Smuzhiyun if (flags & 0x8)
4906*4882a593Smuzhiyun sd_err(("%s: Rsp5: General Error\n", __FUNCTION__));
4907*4882a593Smuzhiyun
4908*4882a593Smuzhiyun sd_err(("%s: rsp5 flags = 0x%x, expecting 0x10 returning error\n",
4909*4882a593Smuzhiyun __FUNCTION__, flags));
4910*4882a593Smuzhiyun if (trap_errs)
4911*4882a593Smuzhiyun ASSERT(0);
4912*4882a593Smuzhiyun retval = ERROR;
4913*4882a593Smuzhiyun goto done;
4914*4882a593Smuzhiyun }
4915*4882a593Smuzhiyun
4916*4882a593Smuzhiyun if (GFIELD(rsp5, RSP5_STUFF))
4917*4882a593Smuzhiyun sd_err(("%s: rsp5 stuff is 0x%x: expecting 0\n",
4918*4882a593Smuzhiyun __FUNCTION__, GFIELD(rsp5, RSP5_STUFF)));
4919*4882a593Smuzhiyun
4920*4882a593Smuzhiyun #ifdef BCMSDYIELD
4921*4882a593Smuzhiyun local_yield = sd_yieldcpu && ((uint)nbytes >= sd_minyield);
4922*4882a593Smuzhiyun #endif
4923*4882a593Smuzhiyun
4924*4882a593Smuzhiyun if (!local_dma) {
4925*4882a593Smuzhiyun int bytes, ii;
4926*4882a593Smuzhiyun uint32 tmp;
4927*4882a593Smuzhiyun
4928*4882a593Smuzhiyun for (ii = 0; ii < num_blocks; ii++) {
4929*4882a593Smuzhiyun int words;
4930*4882a593Smuzhiyun
4931*4882a593Smuzhiyun /* Decide which status bit we're waiting for */
4932*4882a593Smuzhiyun if (read)
4933*4882a593Smuzhiyun int_bit = SFIELD(0, INTSTAT_BUF_READ_READY, 1);
4934*4882a593Smuzhiyun else
4935*4882a593Smuzhiyun int_bit = SFIELD(0, INTSTAT_BUF_WRITE_READY, 1);
4936*4882a593Smuzhiyun
4937*4882a593Smuzhiyun /* If not on, wait for it (or for xfer error) */
4938*4882a593Smuzhiyun int_reg = sdstd_rreg16(sd, SD_IntrStatus);
4939*4882a593Smuzhiyun if (!(int_reg & int_bit)) {
4940*4882a593Smuzhiyun status = sdstd_waitbits(sd, int_bit, ERRINT_TRANSFER_ERRS,
4941*4882a593Smuzhiyun local_yield, &int_reg);
4942*4882a593Smuzhiyun switch (status) {
4943*4882a593Smuzhiyun case -1:
4944*4882a593Smuzhiyun sd_err(("%s: pio interrupted\n", __FUNCTION__));
4945*4882a593Smuzhiyun retval = ERROR;
4946*4882a593Smuzhiyun goto done;
4947*4882a593Smuzhiyun case -2:
4948*4882a593Smuzhiyun sd_err(("%s: pio timeout waiting for interrupt\n",
4949*4882a593Smuzhiyun __FUNCTION__));
4950*4882a593Smuzhiyun retval = ERROR;
4951*4882a593Smuzhiyun goto done;
4952*4882a593Smuzhiyun }
4953*4882a593Smuzhiyun }
4954*4882a593Smuzhiyun #ifdef BCMSLTGT
4955*4882a593Smuzhiyun /* int_reg = sdstd_rreg16(sd, SD_IntrStatus); */
4956*4882a593Smuzhiyun #endif
4957*4882a593Smuzhiyun /* Confirm we got the bit w/o error */
4958*4882a593Smuzhiyun if (!(int_reg & int_bit) || GFIELD(int_reg, INTSTAT_ERROR_INT)) {
4959*4882a593Smuzhiyun sd_err(("%s: Error or timeout for Buf_%s_Ready: intStat: 0x%x "
4960*4882a593Smuzhiyun "errint: 0x%x PresentState 0x%x\n",
4961*4882a593Smuzhiyun __FUNCTION__, read ? "Read" : "Write", int_reg,
4962*4882a593Smuzhiyun sdstd_rreg16(sd, SD_ErrorIntrStatus),
4963*4882a593Smuzhiyun sdstd_rreg(sd, SD_PresentState)));
4964*4882a593Smuzhiyun sdstd_dumpregs(sd);
4965*4882a593Smuzhiyun sdstd_check_errs(sd, SDIOH_CMD_53, cmd_arg);
4966*4882a593Smuzhiyun retval = ERROR;
4967*4882a593Smuzhiyun goto done;
4968*4882a593Smuzhiyun }
4969*4882a593Smuzhiyun
4970*4882a593Smuzhiyun /* Clear Buf Ready bit */
4971*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatus, int_bit);
4972*4882a593Smuzhiyun
4973*4882a593Smuzhiyun /* At this point we have Buffer Ready, write the data 4 bytes at a time */
4974*4882a593Smuzhiyun for (words = blocksize/4; words; words--) {
4975*4882a593Smuzhiyun if (read)
4976*4882a593Smuzhiyun *data = sdstd_rreg(sd, SD_BufferDataPort0);
4977*4882a593Smuzhiyun else
4978*4882a593Smuzhiyun sdstd_wreg(sd, SD_BufferDataPort0, *data);
4979*4882a593Smuzhiyun data++;
4980*4882a593Smuzhiyun }
4981*4882a593Smuzhiyun
4982*4882a593Smuzhiyun /* XXX
4983*4882a593Smuzhiyun * Handle < 4 bytes. wlc_pio.c currently (as of 12/20/05) truncates buflen
4984*4882a593Smuzhiyun * to be evenly divisible by 4. However dongle passes arbitrary lengths,
4985*4882a593Smuzhiyun * so handle it here
4986*4882a593Smuzhiyun */
4987*4882a593Smuzhiyun bytes = blocksize % 4;
4988*4882a593Smuzhiyun
4989*4882a593Smuzhiyun /* If no leftover bytes, go to next block */
4990*4882a593Smuzhiyun if (!bytes)
4991*4882a593Smuzhiyun continue;
4992*4882a593Smuzhiyun
4993*4882a593Smuzhiyun switch (bytes) {
4994*4882a593Smuzhiyun case 1:
4995*4882a593Smuzhiyun /* R/W 8 bits */
4996*4882a593Smuzhiyun if (read)
4997*4882a593Smuzhiyun *(data++) = (uint32)(sdstd_rreg8(sd, SD_BufferDataPort0));
4998*4882a593Smuzhiyun else
4999*4882a593Smuzhiyun sdstd_wreg8(sd, SD_BufferDataPort0,
5000*4882a593Smuzhiyun (uint8)(*(data++) & 0xff));
5001*4882a593Smuzhiyun break;
5002*4882a593Smuzhiyun case 2:
5003*4882a593Smuzhiyun /* R/W 16 bits */
5004*4882a593Smuzhiyun if (read)
5005*4882a593Smuzhiyun *(data++) = (uint32)sdstd_rreg16(sd, SD_BufferDataPort0);
5006*4882a593Smuzhiyun else
5007*4882a593Smuzhiyun sdstd_wreg16(sd, SD_BufferDataPort0, (uint16)(*(data++)));
5008*4882a593Smuzhiyun break;
5009*4882a593Smuzhiyun case 3:
5010*4882a593Smuzhiyun /* R/W 24 bits:
5011*4882a593Smuzhiyun * SD_BufferDataPort0[0-15] | SD_BufferDataPort1[16-23]
5012*4882a593Smuzhiyun */
5013*4882a593Smuzhiyun if (read) {
5014*4882a593Smuzhiyun tmp = (uint32)sdstd_rreg16(sd, SD_BufferDataPort0);
5015*4882a593Smuzhiyun tmp |= ((uint32)(sdstd_rreg8(sd,
5016*4882a593Smuzhiyun SD_BufferDataPort1)) << 16);
5017*4882a593Smuzhiyun *(data++) = tmp;
5018*4882a593Smuzhiyun } else {
5019*4882a593Smuzhiyun tmp = *(data++);
5020*4882a593Smuzhiyun sdstd_wreg16(sd, SD_BufferDataPort0, (uint16)tmp & 0xffff);
5021*4882a593Smuzhiyun sdstd_wreg8(sd, SD_BufferDataPort1,
5022*4882a593Smuzhiyun (uint8)((tmp >> 16) & 0xff));
5023*4882a593Smuzhiyun }
5024*4882a593Smuzhiyun break;
5025*4882a593Smuzhiyun default:
5026*4882a593Smuzhiyun sd_err(("%s: Unexpected bytes leftover %d\n",
5027*4882a593Smuzhiyun __FUNCTION__, bytes));
5028*4882a593Smuzhiyun ASSERT(0);
5029*4882a593Smuzhiyun break;
5030*4882a593Smuzhiyun }
5031*4882a593Smuzhiyun }
5032*4882a593Smuzhiyun } /* End PIO processing */
5033*4882a593Smuzhiyun
5034*4882a593Smuzhiyun /* Wait for Transfer Complete or Transfer Error */
5035*4882a593Smuzhiyun int_bit = SFIELD(0, INTSTAT_XFER_COMPLETE, 1);
5036*4882a593Smuzhiyun
5037*4882a593Smuzhiyun /* If not on, wait for it (or for xfer error) */
5038*4882a593Smuzhiyun int_reg = sdstd_rreg16(sd, SD_IntrStatus);
5039*4882a593Smuzhiyun if (!(int_reg & int_bit)) {
5040*4882a593Smuzhiyun status = sdstd_waitbits(sd, int_bit, ERRINT_TRANSFER_ERRS, local_yield, &int_reg);
5041*4882a593Smuzhiyun switch (status) {
5042*4882a593Smuzhiyun case -1:
5043*4882a593Smuzhiyun sd_err(("%s: interrupted\n", __FUNCTION__));
5044*4882a593Smuzhiyun retval = ERROR;
5045*4882a593Smuzhiyun goto done;
5046*4882a593Smuzhiyun case -2:
5047*4882a593Smuzhiyun sd_err(("%s: timeout waiting for interrupt\n", __FUNCTION__));
5048*4882a593Smuzhiyun retval = ERROR;
5049*4882a593Smuzhiyun goto done;
5050*4882a593Smuzhiyun }
5051*4882a593Smuzhiyun }
5052*4882a593Smuzhiyun
5053*4882a593Smuzhiyun /* Check for any errors from the data phase */
5054*4882a593Smuzhiyun if (sdstd_check_errs(sd, SDIOH_CMD_53, cmd_arg)) {
5055*4882a593Smuzhiyun retval = ERROR;
5056*4882a593Smuzhiyun goto done;
5057*4882a593Smuzhiyun }
5058*4882a593Smuzhiyun
5059*4882a593Smuzhiyun /* May have gotten a software timeout if not blocking? */
5060*4882a593Smuzhiyun int_reg = sdstd_rreg16(sd, SD_IntrStatus);
5061*4882a593Smuzhiyun if (!(int_reg & int_bit)) {
5062*4882a593Smuzhiyun sd_err(("%s: Error or Timeout for xfer complete; %s, dma %d, State 0x%08x, "
5063*4882a593Smuzhiyun "intr 0x%04x, Err 0x%04x, len = %d, rcnt %d, tcnt %d\n",
5064*4882a593Smuzhiyun __FUNCTION__, read ? "R" : "W", local_dma,
5065*4882a593Smuzhiyun sdstd_rreg(sd, SD_PresentState), int_reg,
5066*4882a593Smuzhiyun sdstd_rreg16(sd, SD_ErrorIntrStatus), nbytes,
5067*4882a593Smuzhiyun sd->r_cnt, sd->t_cnt));
5068*4882a593Smuzhiyun sdstd_dumpregs(sd);
5069*4882a593Smuzhiyun retval = ERROR;
5070*4882a593Smuzhiyun goto done;
5071*4882a593Smuzhiyun }
5072*4882a593Smuzhiyun
5073*4882a593Smuzhiyun /* Clear the status bits */
5074*4882a593Smuzhiyun int_reg = int_bit;
5075*4882a593Smuzhiyun if (local_dma) {
5076*4882a593Smuzhiyun /* DMA Complete */
5077*4882a593Smuzhiyun /* XXX Step 14, Section 3.6.2.2 Stnd Cntrlr Spec */
5078*4882a593Smuzhiyun /* Reads in particular don't have DMA_COMPLETE set */
5079*4882a593Smuzhiyun int_reg = SFIELD(int_reg, INTSTAT_DMA_INT, 1);
5080*4882a593Smuzhiyun }
5081*4882a593Smuzhiyun sdstd_wreg16(sd, SD_IntrStatus, int_reg);
5082*4882a593Smuzhiyun
5083*4882a593Smuzhiyun /* Fetch data */
5084*4882a593Smuzhiyun if (local_dma && read) {
5085*4882a593Smuzhiyun sd_sync_dma(sd, read, nbytes);
5086*4882a593Smuzhiyun bcopy(sd->dma_buf, data, nbytes);
5087*4882a593Smuzhiyun }
5088*4882a593Smuzhiyun
5089*4882a593Smuzhiyun done:
5090*4882a593Smuzhiyun #ifdef BCMSDIOH_TXGLOM
5091*4882a593Smuzhiyun if (localbuf)
5092*4882a593Smuzhiyun MFREE(sd->osh, localbuf, nbytes);
5093*4882a593Smuzhiyun #endif
5094*4882a593Smuzhiyun return retval;
5095*4882a593Smuzhiyun }
5096*4882a593Smuzhiyun
5097*4882a593Smuzhiyun static int
set_client_block_size(sdioh_info_t * sd,int func,int block_size)5098*4882a593Smuzhiyun set_client_block_size(sdioh_info_t *sd, int func, int block_size)
5099*4882a593Smuzhiyun {
5100*4882a593Smuzhiyun int base;
5101*4882a593Smuzhiyun int err = 0;
5102*4882a593Smuzhiyun
5103*4882a593Smuzhiyun sd_err(("%s: Setting block size %d, func %d\n", __FUNCTION__, block_size, func));
5104*4882a593Smuzhiyun sd->client_block_size[func] = block_size;
5105*4882a593Smuzhiyun
5106*4882a593Smuzhiyun /* Set the block size in the SDIO Card register */
5107*4882a593Smuzhiyun base = func * SDIOD_FBR_SIZE;
5108*4882a593Smuzhiyun err = sdstd_card_regwrite(sd, 0, base+SDIOD_CCCR_BLKSIZE_0, 1, block_size & 0xff);
5109*4882a593Smuzhiyun if (!err) {
5110*4882a593Smuzhiyun err = sdstd_card_regwrite(sd, 0, base+SDIOD_CCCR_BLKSIZE_1, 1,
5111*4882a593Smuzhiyun (block_size >> 8) & 0xff);
5112*4882a593Smuzhiyun }
5113*4882a593Smuzhiyun
5114*4882a593Smuzhiyun /* Do not set the block size in the SDIO Host register, that
5115*4882a593Smuzhiyun * is func dependent and will get done on an individual
5116*4882a593Smuzhiyun * transaction basis
5117*4882a593Smuzhiyun */
5118*4882a593Smuzhiyun
5119*4882a593Smuzhiyun return (err ? BCME_SDIO_ERROR : 0);
5120*4882a593Smuzhiyun }
5121*4882a593Smuzhiyun
5122*4882a593Smuzhiyun /* Reset and re-initialize the device */
5123*4882a593Smuzhiyun int
sdioh_sdio_reset(sdioh_info_t * si)5124*4882a593Smuzhiyun sdioh_sdio_reset(sdioh_info_t *si)
5125*4882a593Smuzhiyun {
5126*4882a593Smuzhiyun uint8 hreg;
5127*4882a593Smuzhiyun
5128*4882a593Smuzhiyun /* Reset the attached device (use slower clock for safety) */
5129*4882a593Smuzhiyun if (!sdstd_start_clock(si, 128)) {
5130*4882a593Smuzhiyun sd_err(("set clock failed!\n"));
5131*4882a593Smuzhiyun return ERROR;
5132*4882a593Smuzhiyun }
5133*4882a593Smuzhiyun sdstd_reset(si, 0, 1);
5134*4882a593Smuzhiyun
5135*4882a593Smuzhiyun /* Reset portions of the host state accordingly */
5136*4882a593Smuzhiyun hreg = sdstd_rreg8(si, SD_HostCntrl);
5137*4882a593Smuzhiyun hreg = SFIELD(hreg, HOST_HI_SPEED_EN, 0);
5138*4882a593Smuzhiyun hreg = SFIELD(hreg, HOST_DATA_WIDTH, 0);
5139*4882a593Smuzhiyun si->sd_mode = SDIOH_MODE_SD1;
5140*4882a593Smuzhiyun
5141*4882a593Smuzhiyun /* Reinitialize the card */
5142*4882a593Smuzhiyun si->card_init_done = FALSE;
5143*4882a593Smuzhiyun return sdstd_client_init(si);
5144*4882a593Smuzhiyun }
5145*4882a593Smuzhiyun
5146*4882a593Smuzhiyun #ifdef BCMINTERNAL
5147*4882a593Smuzhiyun #ifdef NOTUSED
5148*4882a593Smuzhiyun static void
cis_fetch(sdioh_info_t * sd,int func,char * data,int len)5149*4882a593Smuzhiyun cis_fetch(sdioh_info_t *sd, int func, char *data, int len)
5150*4882a593Smuzhiyun {
5151*4882a593Smuzhiyun int count;
5152*4882a593Smuzhiyun int offset;
5153*4882a593Smuzhiyun char *end = data + len;
5154*4882a593Smuzhiyun uint32 foo;
5155*4882a593Smuzhiyun
5156*4882a593Smuzhiyun for (count = 0; count < 512 && data < end; count++) {
5157*4882a593Smuzhiyun offset = sd->func_cis_ptr[func] + count;
5158*4882a593Smuzhiyun if (sdstd_card_regread (sd, func, offset, 1, &foo) < 0) {
5159*4882a593Smuzhiyun sd_err(("%s: regread failed\n", __FUNCTION__));
5160*4882a593Smuzhiyun return;
5161*4882a593Smuzhiyun }
5162*4882a593Smuzhiyun data += sprintf(data, "%.2x ", foo & 0xff);
5163*4882a593Smuzhiyun if (((count+1) % 16) == 0)
5164*4882a593Smuzhiyun data += sprintf(data, "\n");
5165*4882a593Smuzhiyun }
5166*4882a593Smuzhiyun }
5167*4882a593Smuzhiyun #endif /* NOTUSED */
5168*4882a593Smuzhiyun #endif /* BCMINTERNAL */
5169*4882a593Smuzhiyun
5170*4882a593Smuzhiyun static void
sd_map_dma(sdioh_info_t * sd)5171*4882a593Smuzhiyun sd_map_dma(sdioh_info_t * sd)
5172*4882a593Smuzhiyun {
5173*4882a593Smuzhiyun
5174*4882a593Smuzhiyun int alloced;
5175*4882a593Smuzhiyun void *va;
5176*4882a593Smuzhiyun uint dma_buf_size = SD_PAGE;
5177*4882a593Smuzhiyun
5178*4882a593Smuzhiyun #ifdef BCMSDIOH_TXGLOM
5179*4882a593Smuzhiyun /* There is no alignment requirement for HC3 */
5180*4882a593Smuzhiyun if ((sd->version == HOST_CONTR_VER_3) && sd_txglom) {
5181*4882a593Smuzhiyun /* Max glom packet length is 64KB */
5182*4882a593Smuzhiyun dma_buf_size = SD_PAGE * 16;
5183*4882a593Smuzhiyun }
5184*4882a593Smuzhiyun #endif
5185*4882a593Smuzhiyun
5186*4882a593Smuzhiyun alloced = 0;
5187*4882a593Smuzhiyun if ((va = DMA_ALLOC_CONSISTENT(sd->osh, dma_buf_size, SD_PAGE_BITS, &alloced,
5188*4882a593Smuzhiyun &sd->dma_start_phys, 0x12)) == NULL) {
5189*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_NONE;
5190*4882a593Smuzhiyun sd->dma_start_buf = 0;
5191*4882a593Smuzhiyun sd->dma_buf = (void *)0;
5192*4882a593Smuzhiyun sd->dma_phys = 0;
5193*4882a593Smuzhiyun sd->alloced_dma_size = 0;
5194*4882a593Smuzhiyun sd_err(("%s: DMA_ALLOC failed. Disabling DMA support.\n", __FUNCTION__));
5195*4882a593Smuzhiyun } else {
5196*4882a593Smuzhiyun sd->dma_start_buf = va;
5197*4882a593Smuzhiyun sd->dma_buf = (void *)ROUNDUP((uintptr)va, SD_PAGE);
5198*4882a593Smuzhiyun sd->dma_phys = ROUNDUP((sd->dma_start_phys), SD_PAGE);
5199*4882a593Smuzhiyun sd->alloced_dma_size = alloced;
5200*4882a593Smuzhiyun sd_err(("%s: Mapped DMA Buffer %dbytes @virt/phys: %p/0x%x-0x%x\n",
5201*4882a593Smuzhiyun __FUNCTION__, sd->alloced_dma_size, sd->dma_buf,
5202*4882a593Smuzhiyun (uint)PHYSADDRHI(sd->dma_phys), (uint)PHYSADDRLO(sd->dma_phys)));
5203*4882a593Smuzhiyun sd_fill_dma_data_buf(sd, 0xA5);
5204*4882a593Smuzhiyun }
5205*4882a593Smuzhiyun
5206*4882a593Smuzhiyun if ((va = DMA_ALLOC_CONSISTENT(sd->osh, SD_PAGE, SD_PAGE_BITS, &alloced,
5207*4882a593Smuzhiyun &sd->adma2_dscr_start_phys, 0x12)) == NULL) {
5208*4882a593Smuzhiyun sd->sd_dma_mode = DMA_MODE_NONE;
5209*4882a593Smuzhiyun sd->adma2_dscr_start_buf = 0;
5210*4882a593Smuzhiyun sd->adma2_dscr_buf = (void *)0;
5211*4882a593Smuzhiyun sd->adma2_dscr_phys = 0;
5212*4882a593Smuzhiyun sd->alloced_adma2_dscr_size = 0;
5213*4882a593Smuzhiyun sd_err(("%s: DMA_ALLOC failed for descriptor buffer. "
5214*4882a593Smuzhiyun "Disabling DMA support.\n", __FUNCTION__));
5215*4882a593Smuzhiyun } else {
5216*4882a593Smuzhiyun sd->adma2_dscr_start_buf = va;
5217*4882a593Smuzhiyun sd->adma2_dscr_buf = (void *)ROUNDUP((uintptr)va, SD_PAGE);
5218*4882a593Smuzhiyun sd->adma2_dscr_phys = ROUNDUP((sd->adma2_dscr_start_phys), SD_PAGE);
5219*4882a593Smuzhiyun sd->alloced_adma2_dscr_size = alloced;
5220*4882a593Smuzhiyun sd_err(("%s: Mapped ADMA2 Descriptor Buffer %dbytes @virt/phys: %p/0x%x-0x%x\n",
5221*4882a593Smuzhiyun __FUNCTION__, sd->alloced_adma2_dscr_size, sd->adma2_dscr_buf,
5222*4882a593Smuzhiyun (uint)PHYSADDRHI(sd->adma2_dscr_phys),
5223*4882a593Smuzhiyun (uint)PHYSADDRLO(sd->adma2_dscr_phys)));
5224*4882a593Smuzhiyun sd_clear_adma_dscr_buf(sd);
5225*4882a593Smuzhiyun }
5226*4882a593Smuzhiyun }
5227*4882a593Smuzhiyun
5228*4882a593Smuzhiyun static void
sd_unmap_dma(sdioh_info_t * sd)5229*4882a593Smuzhiyun sd_unmap_dma(sdioh_info_t * sd)
5230*4882a593Smuzhiyun {
5231*4882a593Smuzhiyun if (sd->dma_start_buf) {
5232*4882a593Smuzhiyun DMA_FREE_CONSISTENT(sd->osh, sd->dma_start_buf, sd->alloced_dma_size,
5233*4882a593Smuzhiyun sd->dma_start_phys, 0x12);
5234*4882a593Smuzhiyun }
5235*4882a593Smuzhiyun
5236*4882a593Smuzhiyun if (sd->adma2_dscr_start_buf) {
5237*4882a593Smuzhiyun DMA_FREE_CONSISTENT(sd->osh, sd->adma2_dscr_start_buf, sd->alloced_adma2_dscr_size,
5238*4882a593Smuzhiyun sd->adma2_dscr_start_phys, 0x12);
5239*4882a593Smuzhiyun }
5240*4882a593Smuzhiyun }
5241*4882a593Smuzhiyun
5242*4882a593Smuzhiyun static void
sd_clear_adma_dscr_buf(sdioh_info_t * sd)5243*4882a593Smuzhiyun sd_clear_adma_dscr_buf(sdioh_info_t *sd)
5244*4882a593Smuzhiyun {
5245*4882a593Smuzhiyun bzero((char *)sd->adma2_dscr_buf, SD_PAGE);
5246*4882a593Smuzhiyun sd_dump_adma_dscr(sd);
5247*4882a593Smuzhiyun }
5248*4882a593Smuzhiyun
5249*4882a593Smuzhiyun static void
sd_fill_dma_data_buf(sdioh_info_t * sd,uint8 data)5250*4882a593Smuzhiyun sd_fill_dma_data_buf(sdioh_info_t *sd, uint8 data)
5251*4882a593Smuzhiyun {
5252*4882a593Smuzhiyun memset((char *)sd->dma_buf, data, SD_PAGE);
5253*4882a593Smuzhiyun }
5254*4882a593Smuzhiyun
5255*4882a593Smuzhiyun static void
sd_create_adma_descriptor(sdioh_info_t * sd,uint32 index,uint32 addr_phys,uint16 length,uint16 flags)5256*4882a593Smuzhiyun sd_create_adma_descriptor(sdioh_info_t *sd, uint32 index,
5257*4882a593Smuzhiyun uint32 addr_phys, uint16 length, uint16 flags)
5258*4882a593Smuzhiyun {
5259*4882a593Smuzhiyun adma2_dscr_32b_t *adma2_dscr_table;
5260*4882a593Smuzhiyun adma1_dscr_t *adma1_dscr_table;
5261*4882a593Smuzhiyun
5262*4882a593Smuzhiyun adma2_dscr_table = sd->adma2_dscr_buf;
5263*4882a593Smuzhiyun adma1_dscr_table = sd->adma2_dscr_buf;
5264*4882a593Smuzhiyun
5265*4882a593Smuzhiyun switch (sd->sd_dma_mode) {
5266*4882a593Smuzhiyun case DMA_MODE_ADMA2:
5267*4882a593Smuzhiyun sd_dma(("%s: creating ADMA2 descriptor for index %d\n",
5268*4882a593Smuzhiyun __FUNCTION__, index));
5269*4882a593Smuzhiyun
5270*4882a593Smuzhiyun adma2_dscr_table[index].phys_addr = addr_phys;
5271*4882a593Smuzhiyun adma2_dscr_table[index].len_attr = length << 16;
5272*4882a593Smuzhiyun adma2_dscr_table[index].len_attr |= flags;
5273*4882a593Smuzhiyun break;
5274*4882a593Smuzhiyun case DMA_MODE_ADMA1:
5275*4882a593Smuzhiyun /* ADMA1 requires two descriptors, one for len
5276*4882a593Smuzhiyun * and the other for data transfer
5277*4882a593Smuzhiyun */
5278*4882a593Smuzhiyun index <<= 1;
5279*4882a593Smuzhiyun
5280*4882a593Smuzhiyun sd_dma(("%s: creating ADMA1 descriptor for index %d\n",
5281*4882a593Smuzhiyun __FUNCTION__, index));
5282*4882a593Smuzhiyun
5283*4882a593Smuzhiyun adma1_dscr_table[index].phys_addr_attr = length << 12;
5284*4882a593Smuzhiyun adma1_dscr_table[index].phys_addr_attr |= (ADMA1_ATTRIBUTE_ACT_SET |
5285*4882a593Smuzhiyun ADMA2_ATTRIBUTE_VALID);
5286*4882a593Smuzhiyun adma1_dscr_table[index+1].phys_addr_attr = addr_phys & 0xFFFFF000;
5287*4882a593Smuzhiyun adma1_dscr_table[index+1].phys_addr_attr |= (flags & 0x3f);
5288*4882a593Smuzhiyun break;
5289*4882a593Smuzhiyun default:
5290*4882a593Smuzhiyun sd_err(("%s: cannot create ADMA descriptor for DMA mode %d\n",
5291*4882a593Smuzhiyun __FUNCTION__, sd->sd_dma_mode));
5292*4882a593Smuzhiyun break;
5293*4882a593Smuzhiyun }
5294*4882a593Smuzhiyun }
5295*4882a593Smuzhiyun
5296*4882a593Smuzhiyun static void
sd_dump_adma_dscr(sdioh_info_t * sd)5297*4882a593Smuzhiyun sd_dump_adma_dscr(sdioh_info_t *sd)
5298*4882a593Smuzhiyun {
5299*4882a593Smuzhiyun adma2_dscr_32b_t *adma2_dscr_table;
5300*4882a593Smuzhiyun adma1_dscr_t *adma1_dscr_table;
5301*4882a593Smuzhiyun uint32 i = 0;
5302*4882a593Smuzhiyun uint16 flags;
5303*4882a593Smuzhiyun char flags_str[32];
5304*4882a593Smuzhiyun
5305*4882a593Smuzhiyun ASSERT(sd->adma2_dscr_buf != NULL);
5306*4882a593Smuzhiyun
5307*4882a593Smuzhiyun adma2_dscr_table = sd->adma2_dscr_buf;
5308*4882a593Smuzhiyun adma1_dscr_table = sd->adma2_dscr_buf;
5309*4882a593Smuzhiyun
5310*4882a593Smuzhiyun switch (sd->sd_dma_mode) {
5311*4882a593Smuzhiyun case DMA_MODE_ADMA2:
5312*4882a593Smuzhiyun sd_err(("ADMA2 Descriptor Table (%dbytes) @virt/phys: %p/0x%x-0x%x\n",
5313*4882a593Smuzhiyun SD_PAGE, sd->adma2_dscr_buf,
5314*4882a593Smuzhiyun (uint)PHYSADDRHI(sd->adma2_dscr_phys),
5315*4882a593Smuzhiyun (uint)PHYSADDRLO(sd->adma2_dscr_phys)));
5316*4882a593Smuzhiyun sd_err((" #[Descr VA ] Buffer PA | Len | Flags (5:4 2 1 0)"
5317*4882a593Smuzhiyun " |\n"));
5318*4882a593Smuzhiyun while (adma2_dscr_table->len_attr & ADMA2_ATTRIBUTE_VALID) {
5319*4882a593Smuzhiyun flags = adma2_dscr_table->len_attr & 0xFFFF;
5320*4882a593Smuzhiyun sprintf(flags_str, "%s%s%s%s",
5321*4882a593Smuzhiyun ((flags & ADMA2_ATTRIBUTE_ACT_LINK) ==
5322*4882a593Smuzhiyun ADMA2_ATTRIBUTE_ACT_LINK) ? "LINK " :
5323*4882a593Smuzhiyun ((flags & ADMA2_ATTRIBUTE_ACT_LINK) ==
5324*4882a593Smuzhiyun ADMA2_ATTRIBUTE_ACT_TRAN) ? "TRAN " :
5325*4882a593Smuzhiyun ((flags & ADMA2_ATTRIBUTE_ACT_LINK) ==
5326*4882a593Smuzhiyun ADMA2_ATTRIBUTE_ACT_NOP) ? "NOP " : "RSV ",
5327*4882a593Smuzhiyun (flags & ADMA2_ATTRIBUTE_INT ? "INT " : " "),
5328*4882a593Smuzhiyun (flags & ADMA2_ATTRIBUTE_END ? "END " : " "),
5329*4882a593Smuzhiyun (flags & ADMA2_ATTRIBUTE_VALID ? "VALID" : ""));
5330*4882a593Smuzhiyun sd_err(("%2d[0x%p]: 0x%08x | 0x%04x | 0x%04x (%s) |\n",
5331*4882a593Smuzhiyun i, adma2_dscr_table, adma2_dscr_table->phys_addr,
5332*4882a593Smuzhiyun adma2_dscr_table->len_attr >> 16, flags, flags_str));
5333*4882a593Smuzhiyun i++;
5334*4882a593Smuzhiyun
5335*4882a593Smuzhiyun #ifdef linux
5336*4882a593Smuzhiyun /* Follow LINK descriptors or skip to next. */
5337*4882a593Smuzhiyun if ((flags & ADMA2_ATTRIBUTE_ACT_LINK) ==
5338*4882a593Smuzhiyun ADMA2_ATTRIBUTE_ACT_LINK) {
5339*4882a593Smuzhiyun adma2_dscr_table = phys_to_virt(
5340*4882a593Smuzhiyun adma2_dscr_table->phys_addr);
5341*4882a593Smuzhiyun } else {
5342*4882a593Smuzhiyun adma2_dscr_table++;
5343*4882a593Smuzhiyun }
5344*4882a593Smuzhiyun #else
5345*4882a593Smuzhiyun adma2_dscr_table++;
5346*4882a593Smuzhiyun #endif /* linux */
5347*4882a593Smuzhiyun
5348*4882a593Smuzhiyun }
5349*4882a593Smuzhiyun break;
5350*4882a593Smuzhiyun case DMA_MODE_ADMA1:
5351*4882a593Smuzhiyun sd_err(("ADMA1 Descriptor Table (%dbytes) @virt/phys: %p/0x%x-0x%x\n",
5352*4882a593Smuzhiyun SD_PAGE, sd->adma2_dscr_buf,
5353*4882a593Smuzhiyun (uint)PHYSADDRHI(sd->adma2_dscr_phys),
5354*4882a593Smuzhiyun (uint)PHYSADDRLO(sd->adma2_dscr_phys)));
5355*4882a593Smuzhiyun sd_err((" #[Descr VA ] Buffer PA | Flags (5:4 2 1 0) |\n"));
5356*4882a593Smuzhiyun
5357*4882a593Smuzhiyun for (i = 0; adma1_dscr_table->phys_addr_attr & ADMA2_ATTRIBUTE_VALID; i++) {
5358*4882a593Smuzhiyun flags = adma1_dscr_table->phys_addr_attr & 0x3F;
5359*4882a593Smuzhiyun sprintf(flags_str, "%s%s%s%s",
5360*4882a593Smuzhiyun ((flags & ADMA2_ATTRIBUTE_ACT_LINK) ==
5361*4882a593Smuzhiyun ADMA2_ATTRIBUTE_ACT_LINK) ? "LINK " :
5362*4882a593Smuzhiyun ((flags & ADMA2_ATTRIBUTE_ACT_LINK) ==
5363*4882a593Smuzhiyun ADMA2_ATTRIBUTE_ACT_TRAN) ? "TRAN " :
5364*4882a593Smuzhiyun ((flags & ADMA2_ATTRIBUTE_ACT_LINK) ==
5365*4882a593Smuzhiyun ADMA2_ATTRIBUTE_ACT_NOP) ? "NOP " : "SET ",
5366*4882a593Smuzhiyun (flags & ADMA2_ATTRIBUTE_INT ? "INT " : " "),
5367*4882a593Smuzhiyun (flags & ADMA2_ATTRIBUTE_END ? "END " : " "),
5368*4882a593Smuzhiyun (flags & ADMA2_ATTRIBUTE_VALID ? "VALID" : ""));
5369*4882a593Smuzhiyun sd_err(("%2d[0x%p]: 0x%08x | 0x%04x | (%s) |\n",
5370*4882a593Smuzhiyun i, adma1_dscr_table,
5371*4882a593Smuzhiyun adma1_dscr_table->phys_addr_attr & 0xFFFFF000,
5372*4882a593Smuzhiyun flags, flags_str));
5373*4882a593Smuzhiyun
5374*4882a593Smuzhiyun #ifdef linux
5375*4882a593Smuzhiyun /* Follow LINK descriptors or skip to next. */
5376*4882a593Smuzhiyun if ((flags & ADMA2_ATTRIBUTE_ACT_LINK) ==
5377*4882a593Smuzhiyun ADMA2_ATTRIBUTE_ACT_LINK) {
5378*4882a593Smuzhiyun adma1_dscr_table = phys_to_virt(
5379*4882a593Smuzhiyun adma1_dscr_table->phys_addr_attr & 0xFFFFF000);
5380*4882a593Smuzhiyun } else {
5381*4882a593Smuzhiyun adma1_dscr_table++;
5382*4882a593Smuzhiyun }
5383*4882a593Smuzhiyun #else
5384*4882a593Smuzhiyun adma2_dscr_table++;
5385*4882a593Smuzhiyun #endif /* linux */
5386*4882a593Smuzhiyun }
5387*4882a593Smuzhiyun break;
5388*4882a593Smuzhiyun default:
5389*4882a593Smuzhiyun sd_err(("Unknown DMA Descriptor Table Format.\n"));
5390*4882a593Smuzhiyun break;
5391*4882a593Smuzhiyun }
5392*4882a593Smuzhiyun }
5393*4882a593Smuzhiyun
5394*4882a593Smuzhiyun static void
sdstd_dumpregs(sdioh_info_t * sd)5395*4882a593Smuzhiyun sdstd_dumpregs(sdioh_info_t *sd)
5396*4882a593Smuzhiyun {
5397*4882a593Smuzhiyun sd_err(("IntrStatus: 0x%04x ErrorIntrStatus 0x%04x\n",
5398*4882a593Smuzhiyun sdstd_rreg16(sd, SD_IntrStatus),
5399*4882a593Smuzhiyun sdstd_rreg16(sd, SD_ErrorIntrStatus)));
5400*4882a593Smuzhiyun sd_err(("IntrStatusEnable: 0x%04x ErrorIntrStatusEnable 0x%04x\n",
5401*4882a593Smuzhiyun sdstd_rreg16(sd, SD_IntrStatusEnable),
5402*4882a593Smuzhiyun sdstd_rreg16(sd, SD_ErrorIntrStatusEnable)));
5403*4882a593Smuzhiyun sd_err(("IntrSignalEnable: 0x%04x ErrorIntrSignalEnable 0x%04x\n",
5404*4882a593Smuzhiyun sdstd_rreg16(sd, SD_IntrSignalEnable),
5405*4882a593Smuzhiyun sdstd_rreg16(sd, SD_ErrorIntrSignalEnable)));
5406*4882a593Smuzhiyun }
5407