1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Device Tree Generator version: 1.3 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * (C) Copyright 2007-2008 Xilinx, Inc. 5*4882a593Smuzhiyun * (C) Copyright 2007-2009 Michal Simek 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Michal SIMEK <monstr@monstr.eu> 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or 10*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as 11*4882a593Smuzhiyun * published by the Free Software Foundation; either version 2 of 12*4882a593Smuzhiyun * the License, or (at your option) any later version. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, 15*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of 16*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17*4882a593Smuzhiyun * GNU General Public License for more details. 18*4882a593Smuzhiyun * 19*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License 20*4882a593Smuzhiyun * along with this program; if not, write to the Free Software 21*4882a593Smuzhiyun * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 22*4882a593Smuzhiyun * MA 02111-1307 USA 23*4882a593Smuzhiyun * 24*4882a593Smuzhiyun * CAUTION: This file is automatically generated by libgen. 25*4882a593Smuzhiyun * Version: Xilinx EDK 13.2 EDK_O.61xd 26*4882a593Smuzhiyun * 27*4882a593Smuzhiyun * XPS project directory: device-tree_bsp_230-orig 28*4882a593Smuzhiyun */ 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun/dts-v1/; 31*4882a593Smuzhiyun/ { 32*4882a593Smuzhiyun #address-cells = <1>; 33*4882a593Smuzhiyun #size-cells = <1>; 34*4882a593Smuzhiyun compatible = "xlnx,microblaze"; 35*4882a593Smuzhiyun model = "testing"; 36*4882a593Smuzhiyun MCB3_LPDDR: memory@80000000 { 37*4882a593Smuzhiyun device_type = "memory"; 38*4882a593Smuzhiyun reg = < 0x80000000 0x4000000 >; 39*4882a593Smuzhiyun } ; 40*4882a593Smuzhiyun aliases { 41*4882a593Smuzhiyun ethernet0 = &Ethernet_MAC; 42*4882a593Smuzhiyun serial0 = &USB_Uart; 43*4882a593Smuzhiyun } ; 44*4882a593Smuzhiyun chosen { 45*4882a593Smuzhiyun bootargs = "console=ttyUL0"; 46*4882a593Smuzhiyun linux,stdout-path = "/axi@0/serial@40600000"; 47*4882a593Smuzhiyun } ; 48*4882a593Smuzhiyun cpus { 49*4882a593Smuzhiyun #address-cells = <1>; 50*4882a593Smuzhiyun #cpus = <0x1>; 51*4882a593Smuzhiyun #size-cells = <0>; 52*4882a593Smuzhiyun microblaze_0: cpu@0 { 53*4882a593Smuzhiyun clock-frequency = <66666667>; 54*4882a593Smuzhiyun compatible = "xlnx,microblaze-8.20.a"; 55*4882a593Smuzhiyun d-cache-baseaddr = <0x80000000>; 56*4882a593Smuzhiyun d-cache-highaddr = <0x83ffffff>; 57*4882a593Smuzhiyun d-cache-line-size = <0x10>; 58*4882a593Smuzhiyun d-cache-size = <0x2000>; 59*4882a593Smuzhiyun device_type = "cpu"; 60*4882a593Smuzhiyun i-cache-baseaddr = <0x80000000>; 61*4882a593Smuzhiyun i-cache-highaddr = <0x83ffffff>; 62*4882a593Smuzhiyun i-cache-line-size = <0x10>; 63*4882a593Smuzhiyun i-cache-size = <0x2000>; 64*4882a593Smuzhiyun model = "microblaze,8.20.a"; 65*4882a593Smuzhiyun reg = <0>; 66*4882a593Smuzhiyun timebase-frequency = <66666667>; 67*4882a593Smuzhiyun xlnx,addr-tag-bits = <0xd>; 68*4882a593Smuzhiyun xlnx,allow-dcache-wr = <0x1>; 69*4882a593Smuzhiyun xlnx,allow-icache-wr = <0x1>; 70*4882a593Smuzhiyun xlnx,area-optimized = <0x0>; 71*4882a593Smuzhiyun xlnx,avoid-primitives = <0x0>; 72*4882a593Smuzhiyun xlnx,branch-target-cache-size = <0x0>; 73*4882a593Smuzhiyun xlnx,cache-byte-size = <0x2000>; 74*4882a593Smuzhiyun xlnx,d-axi = <0x1>; 75*4882a593Smuzhiyun xlnx,d-lmb = <0x1>; 76*4882a593Smuzhiyun xlnx,d-plb = <0x0>; 77*4882a593Smuzhiyun xlnx,data-size = <0x20>; 78*4882a593Smuzhiyun xlnx,dcache-addr-tag = <0xd>; 79*4882a593Smuzhiyun xlnx,dcache-always-used = <0x1>; 80*4882a593Smuzhiyun xlnx,dcache-byte-size = <0x2000>; 81*4882a593Smuzhiyun xlnx,dcache-data-width = <0x0>; 82*4882a593Smuzhiyun xlnx,dcache-force-tag-lutram = <0x0>; 83*4882a593Smuzhiyun xlnx,dcache-interface = <0x0>; 84*4882a593Smuzhiyun xlnx,dcache-line-len = <0x4>; 85*4882a593Smuzhiyun xlnx,dcache-use-fsl = <0x0>; 86*4882a593Smuzhiyun xlnx,dcache-use-writeback = <0x0>; 87*4882a593Smuzhiyun xlnx,dcache-victims = <0x0>; 88*4882a593Smuzhiyun xlnx,debug-enabled = <0x1>; 89*4882a593Smuzhiyun xlnx,div-zero-exception = <0x0>; 90*4882a593Smuzhiyun xlnx,dynamic-bus-sizing = <0x1>; 91*4882a593Smuzhiyun xlnx,ecc-use-ce-exception = <0x0>; 92*4882a593Smuzhiyun xlnx,edge-is-positive = <0x1>; 93*4882a593Smuzhiyun xlnx,endianness = <0x1>; 94*4882a593Smuzhiyun xlnx,family = "spartan6"; 95*4882a593Smuzhiyun xlnx,fault-tolerant = <0x0>; 96*4882a593Smuzhiyun xlnx,fpu-exception = <0x0>; 97*4882a593Smuzhiyun xlnx,freq = <0x3f940ab>; 98*4882a593Smuzhiyun xlnx,fsl-data-size = <0x20>; 99*4882a593Smuzhiyun xlnx,fsl-exception = <0x0>; 100*4882a593Smuzhiyun xlnx,fsl-links = <0x0>; 101*4882a593Smuzhiyun xlnx,i-axi = <0x0>; 102*4882a593Smuzhiyun xlnx,i-lmb = <0x1>; 103*4882a593Smuzhiyun xlnx,i-plb = <0x0>; 104*4882a593Smuzhiyun xlnx,icache-always-used = <0x1>; 105*4882a593Smuzhiyun xlnx,icache-data-width = <0x0>; 106*4882a593Smuzhiyun xlnx,icache-force-tag-lutram = <0x0>; 107*4882a593Smuzhiyun xlnx,icache-interface = <0x0>; 108*4882a593Smuzhiyun xlnx,icache-line-len = <0x4>; 109*4882a593Smuzhiyun xlnx,icache-streams = <0x0>; 110*4882a593Smuzhiyun xlnx,icache-use-fsl = <0x0>; 111*4882a593Smuzhiyun xlnx,icache-victims = <0x0>; 112*4882a593Smuzhiyun xlnx,ill-opcode-exception = <0x0>; 113*4882a593Smuzhiyun xlnx,instance = "microblaze_0"; 114*4882a593Smuzhiyun xlnx,interconnect = <0x2>; 115*4882a593Smuzhiyun xlnx,interconnect-m-axi-dc-aw-register = <0x0>; 116*4882a593Smuzhiyun xlnx,interconnect-m-axi-dc-read-issuing = <0x2>; 117*4882a593Smuzhiyun xlnx,interconnect-m-axi-dc-w-register = <0x0>; 118*4882a593Smuzhiyun xlnx,interconnect-m-axi-dc-write-issuing = <0x20>; 119*4882a593Smuzhiyun xlnx,interconnect-m-axi-dp-read-issuing = <0x1>; 120*4882a593Smuzhiyun xlnx,interconnect-m-axi-dp-write-issuing = <0x1>; 121*4882a593Smuzhiyun xlnx,interconnect-m-axi-ic-read-issuing = <0x2>; 122*4882a593Smuzhiyun xlnx,interconnect-m-axi-ip-read-issuing = <0x1>; 123*4882a593Smuzhiyun xlnx,interrupt-is-edge = <0x0>; 124*4882a593Smuzhiyun xlnx,lockstep-slave = <0x0>; 125*4882a593Smuzhiyun xlnx,mmu-dtlb-size = <0x1>; 126*4882a593Smuzhiyun xlnx,mmu-itlb-size = <0x1>; 127*4882a593Smuzhiyun xlnx,mmu-privileged-instr = <0x0>; 128*4882a593Smuzhiyun xlnx,mmu-tlb-access = <0x3>; 129*4882a593Smuzhiyun xlnx,mmu-zones = <0x2>; 130*4882a593Smuzhiyun xlnx,number-of-pc-brk = <0x1>; 131*4882a593Smuzhiyun xlnx,number-of-rd-addr-brk = <0x0>; 132*4882a593Smuzhiyun xlnx,number-of-wr-addr-brk = <0x0>; 133*4882a593Smuzhiyun xlnx,opcode-0x0-illegal = <0x0>; 134*4882a593Smuzhiyun xlnx,optimization = <0x0>; 135*4882a593Smuzhiyun xlnx,pvr = <0x0>; 136*4882a593Smuzhiyun xlnx,pvr-user1 = <0x0>; 137*4882a593Smuzhiyun xlnx,pvr-user2 = <0x0>; 138*4882a593Smuzhiyun xlnx,reset-msr = <0x0>; 139*4882a593Smuzhiyun xlnx,sco = <0x0>; 140*4882a593Smuzhiyun xlnx,stream-interconnect = <0x0>; 141*4882a593Smuzhiyun xlnx,unaligned-exceptions = <0x0>; 142*4882a593Smuzhiyun xlnx,use-barrel = <0x1>; 143*4882a593Smuzhiyun xlnx,use-branch-target-cache = <0x0>; 144*4882a593Smuzhiyun xlnx,use-dcache = <0x1>; 145*4882a593Smuzhiyun xlnx,use-div = <0x0>; 146*4882a593Smuzhiyun xlnx,use-ext-brk = <0x1>; 147*4882a593Smuzhiyun xlnx,use-ext-nm-brk = <0x1>; 148*4882a593Smuzhiyun xlnx,use-extended-fsl-instr = <0x0>; 149*4882a593Smuzhiyun xlnx,use-fpu = <0x0>; 150*4882a593Smuzhiyun xlnx,use-hw-mul = <0x1>; 151*4882a593Smuzhiyun xlnx,use-icache = <0x1>; 152*4882a593Smuzhiyun xlnx,use-interrupt = <0x1>; 153*4882a593Smuzhiyun xlnx,use-mmu = <0x3>; 154*4882a593Smuzhiyun xlnx,use-msr-instr = <0x1>; 155*4882a593Smuzhiyun xlnx,use-pcmp-instr = <0x0>; 156*4882a593Smuzhiyun xlnx,use-stack-protection = <0x0>; 157*4882a593Smuzhiyun } ; 158*4882a593Smuzhiyun } ; 159*4882a593Smuzhiyun axi4lite_0: axi@0 { 160*4882a593Smuzhiyun #address-cells = <1>; 161*4882a593Smuzhiyun #size-cells = <1>; 162*4882a593Smuzhiyun compatible = "xlnx,axi-interconnect-1.03.a", "simple-bus"; 163*4882a593Smuzhiyun ranges ; 164*4882a593Smuzhiyun Ethernet_MAC: ethernet@40e00000 { 165*4882a593Smuzhiyun compatible = "xlnx,axi-ethernetlite-1.00.a", "xlnx,xps-ethernetlite-1.00.a"; 166*4882a593Smuzhiyun device_type = "network"; 167*4882a593Smuzhiyun interrupt-parent = <µblaze_0_intc>; 168*4882a593Smuzhiyun interrupts = < 2 0 >; 169*4882a593Smuzhiyun local-mac-address = [ 00 0a 35 aa de 00 ]; 170*4882a593Smuzhiyun// phy-handle = <&phy0>; 171*4882a593Smuzhiyun reg = < 0x40e00000 0x10000 >; 172*4882a593Smuzhiyun xlnx,duplex = <0x1>; 173*4882a593Smuzhiyun xlnx,family = "spartan6"; 174*4882a593Smuzhiyun xlnx,include-global-buffers = <0x0>; 175*4882a593Smuzhiyun xlnx,include-internal-loopback = <0x0>; 176*4882a593Smuzhiyun xlnx,include-mdio = <0x1>; 177*4882a593Smuzhiyun xlnx,include-phy-constraints = <0x1>; 178*4882a593Smuzhiyun xlnx,interconnect-s-axi-read-acceptance = <0x1>; 179*4882a593Smuzhiyun xlnx,interconnect-s-axi-write-acceptance = <0x1>; 180*4882a593Smuzhiyun xlnx,rx-ping-pong = <0x0>; 181*4882a593Smuzhiyun xlnx,s-axi-aclk-period-ps = <0x3a98>; 182*4882a593Smuzhiyun xlnx,s-axi-id-width = <0x1>; 183*4882a593Smuzhiyun xlnx,s-axi-supports-narrow-burst = <0x0>; 184*4882a593Smuzhiyun xlnx,tx-ping-pong = <0x0>; 185*4882a593Smuzhiyun/* 186*4882a593Smuzhiyun mdio { 187*4882a593Smuzhiyun #address-cells = <1>; 188*4882a593Smuzhiyun #size-cells = <0>; 189*4882a593Smuzhiyun phy0: phy@7 { 190*4882a593Smuzhiyun compatible = "marvell,88e1111"; 191*4882a593Smuzhiyun device_type = "ethernet-phy"; 192*4882a593Smuzhiyun reg = <7>; 193*4882a593Smuzhiyun } ; 194*4882a593Smuzhiyun } ; 195*4882a593Smuzhiyun*/ 196*4882a593Smuzhiyun } ; 197*4882a593Smuzhiyun SPI_FLASH: spi@40a00000 { 198*4882a593Smuzhiyun compatible = "xlnx,axi-spi-1.01.a", "xlnx,xps-spi-2.00.a"; 199*4882a593Smuzhiyun interrupt-parent = <µblaze_0_intc>; 200*4882a593Smuzhiyun interrupts = < 1 2 >; 201*4882a593Smuzhiyun reg = < 0x40a00000 0x10000 >; 202*4882a593Smuzhiyun xlnx,family = "spartan6"; 203*4882a593Smuzhiyun xlnx,fifo-exist = <0x1>; 204*4882a593Smuzhiyun xlnx,num-ss-bits = <0x1>; 205*4882a593Smuzhiyun xlnx,num-transfer-bits = <0x8>; 206*4882a593Smuzhiyun xlnx,sck-ratio = <0x4>; 207*4882a593Smuzhiyun } ; 208*4882a593Smuzhiyun USB_Uart: serial@40600000 { 209*4882a593Smuzhiyun clock-frequency = <66666667>; 210*4882a593Smuzhiyun compatible = "xlnx,axi-uartlite-1.02.a", "xlnx,xps-uartlite-1.00.a"; 211*4882a593Smuzhiyun current-speed = <115200>; 212*4882a593Smuzhiyun device_type = "serial"; 213*4882a593Smuzhiyun interrupt-parent = <µblaze_0_intc>; 214*4882a593Smuzhiyun interrupts = < 3 0 >; 215*4882a593Smuzhiyun port-number = <0>; 216*4882a593Smuzhiyun reg = < 0x40600000 0x10000 >; 217*4882a593Smuzhiyun xlnx,baudrate = <0x1c200>; 218*4882a593Smuzhiyun xlnx,data-bits = <0x8>; 219*4882a593Smuzhiyun xlnx,family = "spartan6"; 220*4882a593Smuzhiyun xlnx,odd-parity = <0x1>; 221*4882a593Smuzhiyun xlnx,s-axi-aclk-freq-hz = <0x3f940ab>; 222*4882a593Smuzhiyun xlnx,use-parity = <0x0>; 223*4882a593Smuzhiyun } ; 224*4882a593Smuzhiyun microblaze_0_intc: interrupt-controller@41200000 { 225*4882a593Smuzhiyun #interrupt-cells = <0x2>; 226*4882a593Smuzhiyun compatible = "xlnx,axi-intc-1.01.a", "xlnx,xps-intc-1.00.a"; 227*4882a593Smuzhiyun interrupt-controller ; 228*4882a593Smuzhiyun reg = < 0x41200000 0x10000 >; 229*4882a593Smuzhiyun xlnx,kind-of-intr = <0xc>; 230*4882a593Smuzhiyun xlnx,num-intr-inputs = <0x4>; 231*4882a593Smuzhiyun } ; 232*4882a593Smuzhiyun system_timer: timer@41c00000 { 233*4882a593Smuzhiyun clock-frequency = <66666667>; 234*4882a593Smuzhiyun compatible = "xlnx,axi-timer-1.02.a", "xlnx,xps-timer-1.00.a"; 235*4882a593Smuzhiyun interrupt-parent = <µblaze_0_intc>; 236*4882a593Smuzhiyun interrupts = < 0 2 >; 237*4882a593Smuzhiyun reg = < 0x41c00000 0x10000 >; 238*4882a593Smuzhiyun xlnx,count-width = <0x20>; 239*4882a593Smuzhiyun xlnx,family = "spartan6"; 240*4882a593Smuzhiyun xlnx,gen0-assert = <0x1>; 241*4882a593Smuzhiyun xlnx,gen1-assert = <0x1>; 242*4882a593Smuzhiyun xlnx,one-timer-only = <0x0>; 243*4882a593Smuzhiyun xlnx,trig0-assert = <0x1>; 244*4882a593Smuzhiyun xlnx,trig1-assert = <0x1>; 245*4882a593Smuzhiyun } ; 246*4882a593Smuzhiyun } ; 247*4882a593Smuzhiyun} ; 248