Searched refs:REG_FRC_BK13E_74 (Results 1 – 14 of 14) sorted by relevance
| /utopia/UTPA2-700.0.x/modules/xc/hal/macan/xc/include/ |
| H A D | Manhattan_2D_4K2K.c | 431 MDrv_WriteByteMask( REG_FRC_BK13E_74 , 0x35, 0xff); // reg_hsu_coef04 in MFC_3D_2D_4K2K_2D_FHD_RGB_BYPASS() 899 MDrv_WriteByteMask( REG_FRC_BK13E_74 , 0x35, 0xff); // reg_hsu_coef04 in MFC_3D_2D_4K2K_2D_FHD_YUV() 1367 MDrv_WriteByteMask( REG_FRC_BK13E_74 , 0x35, 0xff); // reg_hsu_coef04 in MFC_3D_2D_4K2K_2D_4K2K_RGB_BYPASS() 1835 MDrv_WriteByteMask( REG_FRC_BK13E_74 , 0x35, 0xff); // reg_hsu_coef04 in MFC_3D_2D_4K2K_2D_4K2K_YUV()
|
| H A D | hwreg_frc_map.h | 9345 #define REG_FRC_BK13E_74 (REG_FRC_BANK_BASE+0x13E74) macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/manhattan/xc/include/ |
| H A D | Manhattan_2D_4K2K.c | 431 MDrv_WriteByteMask( REG_FRC_BK13E_74 , 0x35, 0xff); // reg_hsu_coef04 in MFC_3D_2D_4K2K_2D_FHD_RGB_BYPASS() 899 MDrv_WriteByteMask( REG_FRC_BK13E_74 , 0x35, 0xff); // reg_hsu_coef04 in MFC_3D_2D_4K2K_2D_FHD_YUV() 1367 MDrv_WriteByteMask( REG_FRC_BK13E_74 , 0x35, 0xff); // reg_hsu_coef04 in MFC_3D_2D_4K2K_2D_4K2K_RGB_BYPASS() 1835 MDrv_WriteByteMask( REG_FRC_BK13E_74 , 0x35, 0xff); // reg_hsu_coef04 in MFC_3D_2D_4K2K_2D_4K2K_YUV()
|
| H A D | hwreg_frc_map.h | 9345 #define REG_FRC_BK13E_74 (REG_FRC_BANK_BASE+0x13E74) macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/M7821/xc/include/ |
| H A D | Maserati_2D_720.c | 417 MDrv_WriteByteMask( REG_FRC_BK13E_74 , 0x35, 0xff); // reg_hsu_coef04 in MFC_3D_2D_720_2D_720_RGB_BYPASS() 867 MDrv_WriteByteMask( REG_FRC_BK13E_74 , 0x35, 0xff); // reg_hsu_coef04 in MFC_3D_2D_720_2D_720_YUV()
|
| H A D | Maserati_2D_480.c | 417 MDrv_WriteByteMask( REG_FRC_BK13E_74 , 0x35, 0xff); // reg_hsu_coef04 in MFC_3D_2D_480_2D_480_RGB_BYPASS() 867 MDrv_WriteByteMask( REG_FRC_BK13E_74 , 0x35, 0xff); // reg_hsu_coef04 in MFC_3D_2D_480_2D_480_YUV()
|
| H A D | Maserati_2D_576.c | 417 MDrv_WriteByteMask( REG_FRC_BK13E_74 , 0x35, 0xff); // reg_hsu_coef04 in MFC_3D_2D_576_2D_576_RGB_BYPASS() 867 MDrv_WriteByteMask( REG_FRC_BK13E_74 , 0x35, 0xff); // reg_hsu_coef04 in MFC_3D_2D_576_2D_576_YUV()
|
| H A D | hwreg_frc_map.h | 9663 #define REG_FRC_BK13E_74 (REG_FRC_BANK_BASE+0x13E74) macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/maserati/xc/include/ |
| H A D | Maserati_2D_480.c | 417 MDrv_WriteByteMask( REG_FRC_BK13E_74 , 0x35, 0xff); // reg_hsu_coef04 in MFC_3D_2D_480_2D_480_RGB_BYPASS() 867 MDrv_WriteByteMask( REG_FRC_BK13E_74 , 0x35, 0xff); // reg_hsu_coef04 in MFC_3D_2D_480_2D_480_YUV()
|
| H A D | Maserati_2D_576.c | 417 MDrv_WriteByteMask( REG_FRC_BK13E_74 , 0x35, 0xff); // reg_hsu_coef04 in MFC_3D_2D_576_2D_576_RGB_BYPASS() 867 MDrv_WriteByteMask( REG_FRC_BK13E_74 , 0x35, 0xff); // reg_hsu_coef04 in MFC_3D_2D_576_2D_576_YUV()
|
| H A D | Maserati_2D_720.c | 417 MDrv_WriteByteMask( REG_FRC_BK13E_74 , 0x35, 0xff); // reg_hsu_coef04 in MFC_3D_2D_720_2D_720_RGB_BYPASS() 867 MDrv_WriteByteMask( REG_FRC_BK13E_74 , 0x35, 0xff); // reg_hsu_coef04 in MFC_3D_2D_720_2D_720_YUV()
|
| H A D | hwreg_frc_map.h | 9663 #define REG_FRC_BK13E_74 (REG_FRC_BANK_BASE+0x13E74) macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/maxim/xc/include/ |
| H A D | hwreg_frc_map.h | 9663 #define REG_FRC_BK13E_74 (REG_FRC_BANK_BASE+0x13E74) macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/M7621/xc/include/ |
| H A D | hwreg_frc_map.h | 9663 #define REG_FRC_BK13E_74 (REG_FRC_BANK_BASE+0x13E74) macro
|