Home
last modified time | relevance | path

Searched refs:REG_FRC_BK13C_79 (Results 1 – 14 of 14) sorted by relevance

/utopia/UTPA2-700.0.x/modules/xc/hal/macan/xc/include/
H A DManhattan_2D_4K2K.c410 MDrv_WriteByteMask( REG_FRC_BK13C_79 , 0x6b, 0xff); // reg_hsu_coef09 in MFC_3D_2D_4K2K_2D_FHD_RGB_BYPASS()
878 MDrv_WriteByteMask( REG_FRC_BK13C_79 , 0x6b, 0xff); // reg_hsu_coef09 in MFC_3D_2D_4K2K_2D_FHD_YUV()
1346 MDrv_WriteByteMask( REG_FRC_BK13C_79 , 0x6b, 0xff); // reg_hsu_coef09 in MFC_3D_2D_4K2K_2D_4K2K_RGB_BYPASS()
1814 MDrv_WriteByteMask( REG_FRC_BK13C_79 , 0x6b, 0xff); // reg_hsu_coef09 in MFC_3D_2D_4K2K_2D_4K2K_YUV()
H A Dhwreg_frc_map.h8834 #define REG_FRC_BK13C_79 (REG_FRC_BANK_BASE+0x13C79) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/manhattan/xc/include/
H A DManhattan_2D_4K2K.c410 MDrv_WriteByteMask( REG_FRC_BK13C_79 , 0x6b, 0xff); // reg_hsu_coef09 in MFC_3D_2D_4K2K_2D_FHD_RGB_BYPASS()
878 MDrv_WriteByteMask( REG_FRC_BK13C_79 , 0x6b, 0xff); // reg_hsu_coef09 in MFC_3D_2D_4K2K_2D_FHD_YUV()
1346 MDrv_WriteByteMask( REG_FRC_BK13C_79 , 0x6b, 0xff); // reg_hsu_coef09 in MFC_3D_2D_4K2K_2D_4K2K_RGB_BYPASS()
1814 MDrv_WriteByteMask( REG_FRC_BK13C_79 , 0x6b, 0xff); // reg_hsu_coef09 in MFC_3D_2D_4K2K_2D_4K2K_YUV()
H A Dhwreg_frc_map.h8834 #define REG_FRC_BK13C_79 (REG_FRC_BANK_BASE+0x13C79) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/M7821/xc/include/
H A DMaserati_2D_720.c404 MDrv_WriteByteMask( REG_FRC_BK13C_79 , 0x6b, 0xff); // reg_hsu_coef09 in MFC_3D_2D_720_2D_720_RGB_BYPASS()
854 MDrv_WriteByteMask( REG_FRC_BK13C_79 , 0x6b, 0xff); // reg_hsu_coef09 in MFC_3D_2D_720_2D_720_YUV()
H A DMaserati_2D_480.c404 MDrv_WriteByteMask( REG_FRC_BK13C_79 , 0x6b, 0xff); // reg_hsu_coef09 in MFC_3D_2D_480_2D_480_RGB_BYPASS()
854 MDrv_WriteByteMask( REG_FRC_BK13C_79 , 0x6b, 0xff); // reg_hsu_coef09 in MFC_3D_2D_480_2D_480_YUV()
H A DMaserati_2D_576.c404 MDrv_WriteByteMask( REG_FRC_BK13C_79 , 0x6b, 0xff); // reg_hsu_coef09 in MFC_3D_2D_576_2D_576_RGB_BYPASS()
854 MDrv_WriteByteMask( REG_FRC_BK13C_79 , 0x6b, 0xff); // reg_hsu_coef09 in MFC_3D_2D_576_2D_576_YUV()
H A Dhwreg_frc_map.h9152 #define REG_FRC_BK13C_79 (REG_FRC_BANK_BASE+0x13C79) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/maserati/xc/include/
H A DMaserati_2D_480.c404 MDrv_WriteByteMask( REG_FRC_BK13C_79 , 0x6b, 0xff); // reg_hsu_coef09 in MFC_3D_2D_480_2D_480_RGB_BYPASS()
854 MDrv_WriteByteMask( REG_FRC_BK13C_79 , 0x6b, 0xff); // reg_hsu_coef09 in MFC_3D_2D_480_2D_480_YUV()
H A DMaserati_2D_576.c404 MDrv_WriteByteMask( REG_FRC_BK13C_79 , 0x6b, 0xff); // reg_hsu_coef09 in MFC_3D_2D_576_2D_576_RGB_BYPASS()
854 MDrv_WriteByteMask( REG_FRC_BK13C_79 , 0x6b, 0xff); // reg_hsu_coef09 in MFC_3D_2D_576_2D_576_YUV()
H A DMaserati_2D_720.c404 MDrv_WriteByteMask( REG_FRC_BK13C_79 , 0x6b, 0xff); // reg_hsu_coef09 in MFC_3D_2D_720_2D_720_RGB_BYPASS()
854 MDrv_WriteByteMask( REG_FRC_BK13C_79 , 0x6b, 0xff); // reg_hsu_coef09 in MFC_3D_2D_720_2D_720_YUV()
H A Dhwreg_frc_map.h9152 #define REG_FRC_BK13C_79 (REG_FRC_BANK_BASE+0x13C79) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/maxim/xc/include/
H A Dhwreg_frc_map.h9152 #define REG_FRC_BK13C_79 (REG_FRC_BANK_BASE+0x13C79) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/M7621/xc/include/
H A Dhwreg_frc_map.h9152 #define REG_FRC_BK13C_79 (REG_FRC_BANK_BASE+0x13C79) macro