Home
last modified time | relevance | path

Searched refs:cacheable (Results 1 – 4 of 4) sorted by relevance

/rk3399_ARM-atf/include/plat/marvell/odyssey/csr/
H A Dody-csrs-xcp.h1890 uint32_t cacheable : 2; member
/rk3399_ARM-atf/docs/design/
H A Dfirmware-design.rst2212 region accesses are Outer Shareable, non-cacheable and they can be accessed with
2401 the memory where the data structures are allocated is cacheable, the overhead is
H A Dcpu-specific-build-macros.rst1506 - ''A57_ENABLE_NON_CACHEABLE_LOAD_FWD'': This flag enables non-cacheable
/rk3399_ARM-atf/docs/
H A Dchange-log.md10630 - cortex-a57: Enable higher performance non-cacheable load forwarding
10736 some areas in BL2, dynamically map DDR later and non-cacheable during its
10825 - arm/sgi: Bump bl1 RW limit, mark remote chip shared ram as non-cacheable,
11009 - Neoverse N1: Force cacheable atomic to near atomic
12326 - Added support to mark the translation tables as non-cacheable using an
12535 - Added support for mapping Normal, Inner Non-cacheable, Outer Non-cacheable
12538 This can be useful to map a non-cacheable memory region, such as a DMA