Home
last modified time | relevance | path

Searched refs:DDRC_DBG1 (Results 1 – 4 of 4) sorted by relevance

/rk3399_ARM-atf/plat/imx/imx8m/ddr/
H A Dddr4_dvfs.c195 mmio_setbits_32(DDRC_DBG1(0), (0x1 << 1)); in ddr4_swffc()
236 mmio_clrbits_32(DDRC_DBG1(0), (0x1 << 1)); in ddr4_swffc()
H A Dlpddr4_dvfs.c144 mmio_setbits_32(DDRC_DBG1(0), 0x1); in lpddr4_swffc()
273 mmio_clrbits_32(DDRC_DBG1(0), 0x1); in lpddr4_swffc()
H A Ddram_retention.c160 mmio_write_32(DDRC_DBG1(0), 0x0); in dram_exit_retention()
/rk3399_ARM-atf/plat/imx/imx8m/include/
H A Dddrc.h141 #define DDRC_DBG1(X) (DDRC_IPS_BASE_ADDR(X) + 0x304) macro