Home
last modified time | relevance | path

Searched refs:pad_mii_tx (Results 1 – 3 of 3) sorted by relevance

/OK3568_Linux_fs/kernel/drivers/net/dsa/sja1105/
H A Dsja1105_clocking.c368 struct sja1105_cfg_pad_mii pad_mii_tx = {0}; in sja1105_rgmii_cfg_pad_tx_config() local
372 pad_mii_tx.d32_os = 3; /* TXD[3:2] output stage: */ in sja1105_rgmii_cfg_pad_tx_config()
374 pad_mii_tx.d10_os = 3; /* TXD[1:0] output stage: */ in sja1105_rgmii_cfg_pad_tx_config()
376 pad_mii_tx.d32_ipud = 2; /* TXD[3:2] input stage: */ in sja1105_rgmii_cfg_pad_tx_config()
378 pad_mii_tx.d10_ipud = 2; /* TXD[1:0] input stage: */ in sja1105_rgmii_cfg_pad_tx_config()
380 pad_mii_tx.ctrl_os = 3; /* TX_CTL / TX_ER output stage */ in sja1105_rgmii_cfg_pad_tx_config()
381 pad_mii_tx.ctrl_ipud = 2; /* TX_CTL / TX_ER input stage (default) */ in sja1105_rgmii_cfg_pad_tx_config()
382 pad_mii_tx.clk_os = 3; /* TX_CLK output stage */ in sja1105_rgmii_cfg_pad_tx_config()
383 pad_mii_tx.clk_ih = 0; /* TX_CLK input hysteresis (default) */ in sja1105_rgmii_cfg_pad_tx_config()
384 pad_mii_tx.clk_ipud = 2; /* TX_CLK input stage (default) */ in sja1105_rgmii_cfg_pad_tx_config()
[all …]
H A Dsja1105_spi.c445 .pad_mii_tx = {0x100800, 0x100802, 0x100804, 0x100806, 0x100808},
479 .pad_mii_tx = {0x100800, 0x100802, 0x100804, 0x100806, 0x100808},
H A Dsja1105.h53 u64 pad_mii_tx[SJA1105_NUM_PORTS]; member