| /utopia/UTPA2-700.0.x/modules/xc/hal/maxim/xc/include/ |
| H A D | Maxim_2D_4K2K.c | 32 MDrv_WriteByteMask( REG_SC_BK4F_03, 0x00, 0xff); // hsp_ini_scl_fac1 in MFC_3D_2D_4K2K_2D_FHD_RGB_BYPASS() 376 MDrv_WriteByteMask( REG_SC_BK4F_03, 0x00, 0xff); // hsp_ini_scl_fac1 in MFC_3D_2D_4K2K_2D_FHD_YUV() 720 MDrv_WriteByteMask( REG_SC_BK4F_03, 0x00, 0xff); // hsp_ini_scl_fac1 in MFC_3D_2D_4K2K_2D_4K2K_RGB_BYPASS() 1064 MDrv_WriteByteMask( REG_SC_BK4F_03, 0x00, 0xff); // hsp_ini_scl_fac1 in MFC_3D_2D_4K2K_2D_4K2K_YUV()
|
| H A D | Maxim_2D_FHD.c | 32 MDrv_WriteByteMask( REG_SC_BK4F_03, 0x00, 0xff); // hsp_ini_scl_fac1 in MFC_3D_2D_FHD_2D_FHD_RGB_BYPASS() 376 MDrv_WriteByteMask( REG_SC_BK4F_03, 0x00, 0xff); // hsp_ini_scl_fac1 in MFC_3D_2D_FHD_2D_FHD_YUV()
|
| H A D | Maxim_ACT_4K0_5K.c | 32 MDrv_WriteByteMask( REG_SC_BK4F_03, 0x00, 0xff); // hsp_ini_scl_fac1 in MFC_3D_4K0_5K_ACT_3D_4K0_5K_ACT_NO_FRC()
|
| H A D | Maxim_FRC_ACT_4K0_5K_LLRR_240.c | 32 MDrv_WriteByteMask( REG_SC_BK4F_03, 0x00, 0xff); // hsp_ini_scl_fac1 in MFC_3D_FRC_ACT_4K0_5K_LLRR_240_3D_FHD_TB()
|
| H A D | Maxim_FRC_ACT_4K1K_LLRR_240.c | 32 MDrv_WriteByteMask( REG_SC_BK4F_03, 0x00, 0xff); // hsp_ini_scl_fac1 in MFC_3D_FRC_ACT_4K1K_LLRR_240_3D_FHD_TB()
|
| H A D | Maxim_ACT_4K1K.c | 32 MDrv_WriteByteMask( REG_SC_BK4F_03, 0x00, 0xff); // hsp_ini_scl_fac1 in MFC_3D_4K1K_ACT_3D_4K1K_ACT_NO_FRC()
|
| H A D | Maxim_FRC_ACT_4K2K_120.c | 32 MDrv_WriteByteMask( REG_SC_BK4F_03, 0x00, 0xff); // hsp_ini_scl_fac1 in MFC_3D_FRC_ACT_4K2K_120_3D_FHD_TB()
|
| H A D | Maxim_FRC_PAS_4K2K_60.c | 32 MDrv_WriteByteMask( REG_SC_BK4F_03, 0x00, 0xff); // hsp_ini_scl_fac1 in MFC_3D_FRC_PAS_4K2K_60_3D_FHD_TB()
|
| H A D | Maxim_FRC_PAS_4K2K_120.c | 32 MDrv_WriteByteMask( REG_SC_BK4F_03, 0x00, 0xff); // hsp_ini_scl_fac1 in MFC_3D_FRC_PAS_4K2K_120_3D_FHD_TB()
|
| H A D | Maxim_FRC_ACT_4K1K_120.c | 32 MDrv_WriteByteMask( REG_SC_BK4F_03, 0x00, 0xff); // hsp_ini_scl_fac1 in MFC_3D_FRC_ACT_4K1K_120_3D_FHD_TB()
|
| H A D | hwreg_frc_map.h | 10842 #define REG_SC_BK4F_03 (REG_SCALER_BASE+0x4F03) macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/M7621/xc/include/ |
| H A D | Maxim_2D_4K2K.c | 32 MDrv_WriteByteMask( REG_SC_BK4F_03, 0x00, 0xff); // hsp_ini_scl_fac1 in MFC_3D_2D_4K2K_2D_FHD_RGB_BYPASS() 376 MDrv_WriteByteMask( REG_SC_BK4F_03, 0x00, 0xff); // hsp_ini_scl_fac1 in MFC_3D_2D_4K2K_2D_FHD_YUV() 720 MDrv_WriteByteMask( REG_SC_BK4F_03, 0x00, 0xff); // hsp_ini_scl_fac1 in MFC_3D_2D_4K2K_2D_4K2K_RGB_BYPASS() 1064 MDrv_WriteByteMask( REG_SC_BK4F_03, 0x00, 0xff); // hsp_ini_scl_fac1 in MFC_3D_2D_4K2K_2D_4K2K_YUV()
|
| H A D | Maxim_2D_FHD.c | 32 MDrv_WriteByteMask( REG_SC_BK4F_03, 0x00, 0xff); // hsp_ini_scl_fac1 in MFC_3D_2D_FHD_2D_FHD_RGB_BYPASS() 376 MDrv_WriteByteMask( REG_SC_BK4F_03, 0x00, 0xff); // hsp_ini_scl_fac1 in MFC_3D_2D_FHD_2D_FHD_YUV()
|
| H A D | Maxim_FRC_ACT_4K0_5K_LLRR_240.c | 32 MDrv_WriteByteMask( REG_SC_BK4F_03, 0x00, 0xff); // hsp_ini_scl_fac1 in MFC_3D_FRC_ACT_4K0_5K_LLRR_240_3D_FHD_TB()
|
| H A D | Maxim_FRC_PAS_4K2K_120.c | 32 MDrv_WriteByteMask( REG_SC_BK4F_03, 0x00, 0xff); // hsp_ini_scl_fac1 in MFC_3D_FRC_PAS_4K2K_120_3D_FHD_TB()
|
| H A D | Maxim_FRC_ACT_4K1K_LLRR_240.c | 32 MDrv_WriteByteMask( REG_SC_BK4F_03, 0x00, 0xff); // hsp_ini_scl_fac1 in MFC_3D_FRC_ACT_4K1K_LLRR_240_3D_FHD_TB()
|
| H A D | Maxim_FRC_ACT_4K1K_120.c | 32 MDrv_WriteByteMask( REG_SC_BK4F_03, 0x00, 0xff); // hsp_ini_scl_fac1 in MFC_3D_FRC_ACT_4K1K_120_3D_FHD_TB()
|
| H A D | Maxim_FRC_ACT_4K2K_120.c | 32 MDrv_WriteByteMask( REG_SC_BK4F_03, 0x00, 0xff); // hsp_ini_scl_fac1 in MFC_3D_FRC_ACT_4K2K_120_3D_FHD_TB()
|
| H A D | Maxim_FRC_PAS_4K2K_60.c | 32 MDrv_WriteByteMask( REG_SC_BK4F_03, 0x00, 0xff); // hsp_ini_scl_fac1 in MFC_3D_FRC_PAS_4K2K_60_3D_FHD_TB()
|
| H A D | Maxim_ACT_4K0_5K.c | 32 MDrv_WriteByteMask( REG_SC_BK4F_03, 0x00, 0xff); // hsp_ini_scl_fac1 in MFC_3D_4K0_5K_ACT_3D_4K0_5K_ACT_NO_FRC()
|
| H A D | Maxim_ACT_4K1K.c | 32 MDrv_WriteByteMask( REG_SC_BK4F_03, 0x00, 0xff); // hsp_ini_scl_fac1 in MFC_3D_4K1K_ACT_3D_4K1K_ACT_NO_FRC()
|
| H A D | hwreg_frc_map.h | 10842 #define REG_SC_BK4F_03 (REG_SCALER_BASE+0x4F03) macro
|