Home
last modified time | relevance | path

Searched refs:REG_SC_BK1C_7D_L (Results 1 – 25 of 67) sorted by relevance

123

/utopia/UTPA2-700.0.x/modules/pq/hal/mooney/pq/
H A Dmhal_pq.c829 MApi_XC_W2BYTEMSK(REG_SC_BK1C_7D_L, i, 0x01FF); // address[8:0] in _Hal_PQ_set_sram_ihc_crd_table()
923 MApi_XC_W2BYTEMSK(REG_SC_BK1C_7D_L, i, 0x01FF); // address[8:0] in Hal_PQ_get_sram_ihc_crd_table()
924 MApi_XC_W2BYTEMSK(REG_SC_BK1C_7D_L, BIT(15), BIT(15)); // io_R enable in Hal_PQ_get_sram_ihc_crd_table()
/utopia/UTPA2-700.0.x/modules/pq/hal/manhattan/pq/
H A Dmhal_pq.c713 MApi_XC_W2BYTEMSK(REG_SC_BK1C_7D_L, i, 0x01FF); // address[8:0] in _Hal_PQ_set_sram_ihc_crd_table()
807 MApi_XC_W2BYTEMSK(REG_SC_BK1C_7D_L, i, 0x01FF); // address[8:0] in Hal_PQ_get_sram_ihc_crd_table()
808 MApi_XC_W2BYTEMSK(REG_SC_BK1C_7D_L, BIT(15), BIT(15)); // io_R enable in Hal_PQ_get_sram_ihc_crd_table()
/utopia/UTPA2-700.0.x/modules/pq/hal/M7821/pq/
H A Dmhal_pq.c1148 MApi_XC_W2BYTEMSK(REG_SC_BK1C_7D_L, i, 0x01FF); // address[8:0] in _Hal_PQ_set_sram_ihc_crd_table()
1242 MApi_XC_W2BYTEMSK(REG_SC_BK1C_7D_L, i, 0x01FF); // address[8:0] in Hal_PQ_get_sram_ihc_crd_table()
1243 MApi_XC_W2BYTEMSK(REG_SC_BK1C_7D_L, BIT(15), BIT(15)); // io_R enable in Hal_PQ_get_sram_ihc_crd_table()
/utopia/UTPA2-700.0.x/modules/pq/hal/M7621/pq/
H A Dmhal_pq.c1148 MApi_XC_W2BYTEMSK(REG_SC_BK1C_7D_L, i, 0x01FF); // address[8:0] in _Hal_PQ_set_sram_ihc_crd_table()
1242 MApi_XC_W2BYTEMSK(REG_SC_BK1C_7D_L, i, 0x01FF); // address[8:0] in Hal_PQ_get_sram_ihc_crd_table()
1243 MApi_XC_W2BYTEMSK(REG_SC_BK1C_7D_L, BIT(15), BIT(15)); // io_R enable in Hal_PQ_get_sram_ihc_crd_table()
/utopia/UTPA2-700.0.x/modules/pq/hal/maserati/pq/
H A Dmhal_pq.c1148 MApi_XC_W2BYTEMSK(REG_SC_BK1C_7D_L, i, 0x01FF); // address[8:0] in _Hal_PQ_set_sram_ihc_crd_table()
1242 MApi_XC_W2BYTEMSK(REG_SC_BK1C_7D_L, i, 0x01FF); // address[8:0] in Hal_PQ_get_sram_ihc_crd_table()
1243 MApi_XC_W2BYTEMSK(REG_SC_BK1C_7D_L, BIT(15), BIT(15)); // io_R enable in Hal_PQ_get_sram_ihc_crd_table()
/utopia/UTPA2-700.0.x/modules/pq/hal/maxim/pq/
H A Dmhal_pq.c1148 MApi_XC_W2BYTEMSK(REG_SC_BK1C_7D_L, i, 0x01FF); // address[8:0] in _Hal_PQ_set_sram_ihc_crd_table()
1242 MApi_XC_W2BYTEMSK(REG_SC_BK1C_7D_L, i, 0x01FF); // address[8:0] in Hal_PQ_get_sram_ihc_crd_table()
1243 MApi_XC_W2BYTEMSK(REG_SC_BK1C_7D_L, BIT(15), BIT(15)); // io_R enable in Hal_PQ_get_sram_ihc_crd_table()
/utopia/UTPA2-700.0.x/modules/xc/hal/mooney/ace/
H A Dmhal_ace.c807 SC_W2BYTEMSK(0, REG_SC_BK1C_7D_L, i, 0x01FF); // address in Hal_ACE_Set_IHC_SRAM()
/utopia/UTPA2-700.0.x/modules/xc/hal/macan/ace/
H A Dmhal_ace.c1092 SC_W2BYTEMSK(0, REG_SC_BK1C_7D_L, i, 0x01FF); // address in Hal_ACE_Set_IHC_SRAM()
/utopia/UTPA2-700.0.x/modules/xc/hal/manhattan/ace/
H A Dmhal_ace.c1124 SC_W2BYTEMSK(0, REG_SC_BK1C_7D_L, i, 0x01FF); // address in Hal_ACE_Set_IHC_SRAM()
/utopia/UTPA2-700.0.x/modules/xc/hal/messi/ace/
H A Dmhal_ace.c1079 SC_W2BYTEMSK(0, REG_SC_BK1C_7D_L, i, 0x01FF); // address in Hal_ACE_Set_IHC_SRAM()
/utopia/UTPA2-700.0.x/modules/xc/hal/mainz/ace/
H A Dmhal_ace.c1079 SC_W2BYTEMSK(0, REG_SC_BK1C_7D_L, i, 0x01FF); // address in Hal_ACE_Set_IHC_SRAM()
/utopia/UTPA2-700.0.x/modules/xc/hal/maxim/ace/
H A Dmhal_ace.c1148 SC_W2BYTEMSK(0, REG_SC_BK1C_7D_L, i, 0x01FF); // address in Hal_ACE_Set_IHC_SRAM()
/utopia/UTPA2-700.0.x/modules/xc/hal/M7621/ace/
H A Dmhal_ace.c1148 SC_W2BYTEMSK(0, REG_SC_BK1C_7D_L, i, 0x01FF); // address in Hal_ACE_Set_IHC_SRAM()
/utopia/UTPA2-700.0.x/modules/xc/hal/maserati/ace/
H A Dmhal_ace.c1567 SC_W2BYTEMSK(0, REG_SC_BK1C_7D_L, i, 0x01FF); // address in Hal_ACE_Set_IHC_SRAM()
/utopia/UTPA2-700.0.x/modules/xc/hal/M7821/ace/
H A Dmhal_ace.c1567 SC_W2BYTEMSK(0, REG_SC_BK1C_7D_L, i, 0x01FF); // address in Hal_ACE_Set_IHC_SRAM()
/utopia/UTPA2-700.0.x/modules/wble/hal/manhattan/wble/include/
H A Dhwreg_wble.h5831 #define REG_SC_BK1C_7D_L _PK_L_(0x1C, 0x7D) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/maldives/ace/include/
H A Dhwreg_ace.h5831 #define REG_SC_BK1C_7D_L _PK_L_(0x1C, 0x7D) macro
/utopia/UTPA2-700.0.x/modules/dlc/hal/k6/dlc/include/
H A Dhwreg_dlc.h5833 #define REG_SC_BK1C_7D_L _PK_L_(0x1C, 0x7D) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/mainz/ace/include/
H A Dhwreg_ace.h5833 #define REG_SC_BK1C_7D_L _PK_L_(0x1C, 0x7D) macro
/utopia/UTPA2-700.0.x/modules/dlc/hal/manhattan/dlc/include/
H A Dhwreg_dlc.h5833 #define REG_SC_BK1C_7D_L _PK_L_(0x1C, 0x7D) macro
/utopia/UTPA2-700.0.x/modules/wble/hal/macan/wble/include/
H A Dhwreg_wble.h5831 #define REG_SC_BK1C_7D_L _PK_L_(0x1C, 0x7D) macro
/utopia/UTPA2-700.0.x/modules/dlc/hal/curry/dlc/include/
H A Dhwreg_dlc.h5833 #define REG_SC_BK1C_7D_L _PK_L_(0x1C, 0x7D) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/mustang/ace/include/
H A Dhwreg_ace.h5831 #define REG_SC_BK1C_7D_L _PK_L_(0x1C, 0x7D) macro
/utopia/UTPA2-700.0.x/modules/dlc/hal/M7821/dlc/include/
H A Dhwreg_dlc.h5833 #define REG_SC_BK1C_7D_L _PK_L_(0x1C, 0x7D) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/k6lite/ace/include/
H A Dhwreg_ace.h5831 #define REG_SC_BK1C_7D_L _PK_L_(0x1C, 0x7D) macro

123