| /utopia/UTPA2-700.0.x/modules/xc/hal/maserati/xc/include/ |
| H A D | Maserati_2D_4K2K.c | 267 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_4K2K_2D_FHD_RGB_BYPASS() 688 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_4K2K_2D_FHD_YUV() 1109 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_4K2K_2D_4K2K_RGB_BYPASS() 1530 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_4K2K_2D_4K2K_YUV() 1951 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_4K2K_2D_2205_RGB_BYPASS() 2372 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_4K2K_2D_2205_YUV()
|
| H A D | Maserati_2D_FHD.c | 267 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_FHD_2D_FHD_RGB_BYPASS() 688 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_FHD_2D_FHD_YUV()
|
| H A D | Maserati_2D_480.c | 267 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_480_2D_480_RGB_BYPASS() 717 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_480_2D_480_YUV()
|
| H A D | Maserati_2D_576.c | 267 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_576_2D_576_RGB_BYPASS() 717 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_576_2D_576_YUV()
|
| H A D | Maserati_2D_720.c | 267 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_720_2D_720_RGB_BYPASS() 717 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_720_2D_720_YUV()
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/M7821/xc/include/ |
| H A D | Maserati_2D_4K2K.c | 267 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_4K2K_2D_FHD_RGB_BYPASS() 688 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_4K2K_2D_FHD_YUV() 1109 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_4K2K_2D_4K2K_RGB_BYPASS() 1530 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_4K2K_2D_4K2K_YUV() 1951 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_4K2K_2D_2205_RGB_BYPASS() 2372 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_4K2K_2D_2205_YUV()
|
| H A D | Maserati_2D_FHD.c | 267 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_FHD_2D_FHD_RGB_BYPASS() 688 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_FHD_2D_FHD_YUV()
|
| H A D | Maserati_2D_720.c | 267 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_720_2D_720_RGB_BYPASS() 717 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_720_2D_720_YUV()
|
| H A D | Maserati_2D_480.c | 267 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_480_2D_480_RGB_BYPASS() 717 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_480_2D_480_YUV()
|
| H A D | Maserati_2D_576.c | 267 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_576_2D_576_RGB_BYPASS() 717 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_576_2D_576_YUV()
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/maxim/xc/include/ |
| H A D | Maxim_2D_4K2K.c | 210 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_4K2K_2D_FHD_RGB_BYPASS() 554 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_4K2K_2D_FHD_YUV() 898 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_4K2K_2D_4K2K_RGB_BYPASS() 1242 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_4K2K_2D_4K2K_YUV()
|
| H A D | Maxim_2D_FHD.c | 210 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_FHD_2D_FHD_RGB_BYPASS() 554 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_FHD_2D_FHD_YUV()
|
| H A D | Maxim_ACT_4K0_5K.c | 210 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x80, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_4K0_5K_ACT_3D_4K0_5K_ACT_NO_FRC()
|
| H A D | Maxim_FRC_ACT_4K0_5K_LLRR_240.c | 210 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x80, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_FRC_ACT_4K0_5K_LLRR_240_3D_FHD_TB()
|
| H A D | Maxim_FRC_ACT_4K1K_LLRR_240.c | 210 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x80, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_FRC_ACT_4K1K_LLRR_240_3D_FHD_TB()
|
| H A D | Maxim_ACT_4K1K.c | 210 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x80, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_4K1K_ACT_3D_4K1K_ACT_NO_FRC()
|
| H A D | Maxim_FRC_ACT_4K2K_120.c | 210 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x80, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_FRC_ACT_4K2K_120_3D_FHD_TB()
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/M7621/xc/include/ |
| H A D | Maxim_2D_4K2K.c | 210 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_4K2K_2D_FHD_RGB_BYPASS() 554 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_4K2K_2D_FHD_YUV() 898 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_4K2K_2D_4K2K_RGB_BYPASS() 1242 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_4K2K_2D_4K2K_YUV()
|
| H A D | Maxim_2D_FHD.c | 210 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_FHD_2D_FHD_RGB_BYPASS() 554 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_FHD_2D_FHD_YUV()
|
| H A D | Maxim_FRC_ACT_4K0_5K_LLRR_240.c | 210 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x80, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_FRC_ACT_4K0_5K_LLRR_240_3D_FHD_TB()
|
| H A D | Maxim_FRC_PAS_4K2K_120.c | 210 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x80, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_FRC_PAS_4K2K_120_3D_FHD_TB()
|
| H A D | Maxim_FRC_ACT_4K1K_LLRR_240.c | 210 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x80, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_FRC_ACT_4K1K_LLRR_240_3D_FHD_TB()
|
| H A D | Maxim_FRC_ACT_4K1K_120.c | 210 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x80, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_FRC_ACT_4K1K_120_3D_FHD_TB()
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/macan/xc/include/ |
| H A D | Manhattan_2D_4K2K.c | 278 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_4K2K_2D_FHD_RGB_BYPASS() 746 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_4K2K_2D_FHD_YUV() 1214 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_4K2K_2D_4K2K_RGB_BYPASS() 1682 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_4K2K_2D_4K2K_YUV()
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/manhattan/xc/include/ |
| H A D | Manhattan_2D_4K2K.c | 278 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_4K2K_2D_FHD_RGB_BYPASS() 746 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_4K2K_2D_FHD_YUV() 1214 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_4K2K_2D_4K2K_RGB_BYPASS() 1682 MDrv_WriteByteMask( REG_FRC_BK13B_66 , 0x00, 0x80); // reg_opm_3d_en_mef3f4_f1 in MFC_3D_2D_4K2K_2D_4K2K_YUV()
|