Home
last modified time | relevance | path

Searched refs:regval (Results 1 – 14 of 14) sorted by relevance

/rk3399_ARM-atf/drivers/brcm/i2c/
H A Di2c.c131 uint32_t regval; in iproc_dump_i2c_regs() local
140 regval = iproc_i2c_reg_read(bus_id, SMB_CFG_REG); in iproc_dump_i2c_regs()
141 INFO("SMB_CFG_REG=0x%x\n", regval); in iproc_dump_i2c_regs()
143 regval = iproc_i2c_reg_read(bus_id, SMB_TIMGCFG_REG); in iproc_dump_i2c_regs()
144 INFO("SMB_TIMGCFG_REG=0x%x\n", regval); in iproc_dump_i2c_regs()
146 regval = iproc_i2c_reg_read(bus_id, SMB_ADDR_REG); in iproc_dump_i2c_regs()
147 INFO("SMB_ADDR_REG=0x%x\n", regval); in iproc_dump_i2c_regs()
149 regval = iproc_i2c_reg_read(bus_id, SMB_MSTRFIFOCTL_REG); in iproc_dump_i2c_regs()
150 INFO("SMB_MSTRFIFOCTL_REG=0x%x\n", regval); in iproc_dump_i2c_regs()
152 regval = iproc_i2c_reg_read(bus_id, SMB_SLVFIFOCTL_REG); in iproc_dump_i2c_regs()
[all …]
/rk3399_ARM-atf/plat/ti/k3low/common/drivers/k3-ddrss/
H A Dlpddr4_16bit.c82 uint32_t regval = 0U; in ti_lpddr4_enable_pi_initiator() local
86 regval = CPS_FLD_SET(TI_LPDDR4__PI_NORMAL_LVL_SEQ__FLD, in ti_lpddr4_enable_pi_initiator()
88 ctlregbase->TI_LPDDR4__PI_NORMAL_LVL_SEQ__REG = regval; in ti_lpddr4_enable_pi_initiator()
89 regval = CPS_FLD_SET(TI_LPDDR4__PI_INIT_LVL_EN__FLD, in ti_lpddr4_enable_pi_initiator()
91 ctlregbase->TI_LPDDR4__PI_INIT_LVL_EN__REG = regval; in ti_lpddr4_enable_pi_initiator()
217 uint32_t regval = 0U; in ti_lpddr4_ackctlinterrupt() local
244 regval = CPS_FLD_WRITE(TI_LPDDR4__INT_ACK_LOWPOWER__FLD, in ti_lpddr4_ackctlinterrupt()
247 ctlregbase->TI_LPDDR4__INT_ACK_LOWPOWER__REG = regval; in ti_lpddr4_ackctlinterrupt()
274 regval = CPS_FLD_WRITE(TI_LPDDR4__INT_ACK_BIST__FLD, in ti_lpddr4_ackctlinterrupt()
277 ctlregbase->TI_LPDDR4__INT_ACK_BIST__REG = regval; in ti_lpddr4_ackctlinterrupt()
[all …]
H A Dlpddr4.c92 uint32_t regval = 0U; in lpddr4_startsequencecontroller() local
96 regval = CPS_FLD_SET(TI_LPDDR4__PI_START__FLD, in lpddr4_startsequencecontroller()
98 ctlregbase->TI_LPDDR4__PI_START__REG = regval; in lpddr4_startsequencecontroller()
100 regval = CPS_FLD_SET(TI_LPDDR4__START__FLD, in lpddr4_startsequencecontroller()
102 ctlregbase->TI_LPDDR4__START__REG = regval; in lpddr4_startsequencecontroller()
315 uint32_t regval = 0U; in ti_lpddr4_ackphyindepinterrupt() local
321 regval = (TI_LPDDR4_BIT_MASK << (uint32_t)intr); in ti_lpddr4_ackphyindepinterrupt()
322 ctlregbase->TI_LPDDR4__PI_INT_ACK__REG = regval; in ti_lpddr4_ackphyindepinterrupt()
H A Dam62l_ddrss.c234 uint32_t regval; in am62l_lpddr4_init() local
326 driverdt->readreg(pd, LPDDR4_CTL_REGS, offset, &regval); in am62l_lpddr4_init()
327 if (CPS_FLD_READ(TI_LPDDR4__START__FLD, regval) != 0) { in am62l_lpddr4_init()
340 driverdt->readreg(pd, LPDDR4_CTL_REGS, offset, &regval); in am62l_lpddr4_init()
341 INFO("start-status reg: after =0x%x\n", regval); in am62l_lpddr4_init()
342 if (CPS_FLD_READ(TI_LPDDR4__START__FLD, regval) != 1) { in am62l_lpddr4_init()
/rk3399_ARM-atf/plat/hisilicon/poplar/
H A Dplat_pm.c39 unsigned int regval, regval_bak; in poplar_pwr_domain_on() local
47 regval = mmio_read_32((uintptr_t)(REG_BASE_CRG + REG_CPU_RST)); in poplar_pwr_domain_on()
48 regval &= ~(1 << (cpu + CPU_REG_COREPO_SRST)); in poplar_pwr_domain_on()
49 mmio_write_32((uintptr_t)(REG_BASE_CRG + REG_CPU_RST), regval); in poplar_pwr_domain_on()
52 regval = mmio_read_32((uintptr_t)(REG_BASE_CRG + REG_CPU_RST)); in poplar_pwr_domain_on()
53 regval &= ~(1 << (cpu + CPU_REG_CORE_SRST)); in poplar_pwr_domain_on()
54 mmio_write_32((uintptr_t)(REG_BASE_CRG + REG_CPU_RST), regval); in poplar_pwr_domain_on()
57 regval = regval_bak & (~(1 << REG_CPU_LP_CPU_SW_BEGIN)); in poplar_pwr_domain_on()
58 mmio_write_32((uintptr_t)(REG_BASE_CRG + REG_CPU_LP), regval); in poplar_pwr_domain_on()
/rk3399_ARM-atf/plat/xilinx/zynqmp/pm_service/
H A Dpm_api_pinctrl.c27 uint8_t regval; member
40 .regval = 0x20,
46 .regval = 0x20,
52 .regval = 0x02,
58 .regval = 0x02,
64 .regval = 0x02,
70 .regval = 0x02,
76 .regval = 0x02,
82 .regval = 0x00,
88 .regval = 0x40,
[all …]
/rk3399_ARM-atf/drivers/renesas/common/ddr/ddr_a/
H A Dddr_init_e3.c39 uint32_t regval, j; in init_ddr() local
662 regval = mmio_read_32(DBSC_DBPDRGD_0) & in init_ddr()
666 regval); in init_ddr()
669 regval = mmio_read_32(DBSC_DBPDRGD_0) & in init_ddr()
671 mmio_write_32(DBSC_DBPDRGD_0, regval); in init_ddr()
675 regval = mmio_read_32(DBSC_DBPDRGD_0) & in init_ddr()
677 mmio_write_32(DBSC_DBPDRGD_0, regval | in init_ddr()
680 regval = (mmio_read_32(DBSC_DBPDRGD_0)); in init_ddr()
681 rdqsd_0c = (regval & 0xFF00) >> 8; in init_ddr()
682 rdqsnd_0c = (regval & 0xFF0000) >> 16; in init_ddr()
[all …]
/rk3399_ARM-atf/plat/nvidia/tegra/common/
H A Dtegra_sip_calls.c41 uint32_t regval, local_x2_32 = (uint32_t)x2; in tegra_sip_handler() local
84 regval = mmio_read_32(TEGRA_CAR_RESET_BASE + in tegra_sip_handler()
86 if ((regval & GPU_RESET_BIT) == 0U) { in tegra_sip_handler()
97 regval = mmio_read_32(TEGRA_CAR_RESET_BASE + in tegra_sip_handler()
99 if ((regval & GPU_RESET_BIT) == 0U) { in tegra_sip_handler()
/rk3399_ARM-atf/drivers/renesas/common/
H A Dcommon.c14 cpg_write(uintptr_t regadr, uint32_t regval) in cpg_write() argument
16 void cpg_write(uintptr_t regadr, uint32_t regval) in cpg_write()
19 uint32_t value = regval; in cpg_write()
/rk3399_ARM-atf/plat/mediatek/drivers/dp/
H A Dmt_dp.c29 uint32_t regval = 0UL; in dp_secure_handler() local
63 regval = (VIDEO_MUTE_SEL_SECURE_FLDMASK | fldmask); in dp_secure_handler()
65 regval, regmsk); in dp_secure_handler()
/rk3399_ARM-atf/drivers/brcm/emmc/
H A Demmc_csl_sdcard.c972 uint32_t regval, cmd12, time = 0; in wait_for_event() local
981 regval = chal_sd_get_irq_status((CHAL_HANDLE *)handle->device); in wait_for_event()
983 if (regval & SD4_EMMC_TOP_INTR_DMAIRQ_MASK) { in wait_for_event()
998 ERROR("EMMC: INT[0x%x]\n", regval); in wait_for_event()
1002 if (regval & SD4_EMMC_TOP_INTR_CTOERR_MASK) { in wait_for_event()
1004 handle->device->ctrl.cmdIndex, regval); in wait_for_event()
1010 if (regval & SD_CMD_ERROR_FLAGS) { in wait_for_event()
1012 handle->device->ctrl.cmdIndex, regval); in wait_for_event()
1027 if (SD_DATA_ERROR_FLAGS & regval) { in wait_for_event()
1029 handle->device->ctrl.cmdIndex, regval); in wait_for_event()
[all …]
/rk3399_ARM-atf/plat/hisilicon/hikey960/drivers/ipc/
H A Dhisi_ipc.c97 unsigned int regval; in hisi_ipc_send_cmd_with_ack() local
107 regval = mmio_read_32(IPC_MBX_SOURCE_REG(mbox)); in hisi_ipc_send_cmd_with_ack()
108 if (regval == source) in hisi_ipc_send_cmd_with_ack()
/rk3399_ARM-atf/plat/renesas/common/include/
H A Drcar_private.h78 void cpg_write(uintptr_t regadr, uint32_t regval);
/rk3399_ARM-atf/drivers/qti/accesscontrol/vmidmt/
H A Dvmidmt_hal_hwio.h994 #define VMIDMT_INFC(regval, regsym, field) \ argument
995 (((regval) & VMIDMT_FMSK(regsym, field)) >> VMIDMT_SHFT(regsym, field))