Searched refs:clr_mask (Results 1 – 7 of 7) sorted by relevance
| /rk3399_ARM-atf/include/drivers/allwinner/ |
| H A D | axp.h | 44 int axp_clrsetbits(uint8_t reg, uint8_t clr_mask, uint8_t set_mask); 45 #define axp_clrbits(reg, clr_mask) axp_clrsetbits(reg, clr_mask, 0) argument
|
| /rk3399_ARM-atf/drivers/allwinner/axp/ |
| H A D | common.c | 32 int axp_clrsetbits(uint8_t reg, uint8_t clr_mask, uint8_t set_mask) in axp_clrsetbits() argument 41 val = (ret & ~clr_mask) | set_mask; in axp_clrsetbits()
|
| /rk3399_ARM-atf/plat/brcm/board/stingray/src/ |
| H A D | bl31_setup.c | 495 unsigned int clr_mask = SCR_AXCACHE_CONFIG_MASK; in brcm_stingray_scr_init() local 501 mmio_clrsetbits_32(scr_base + 0x0, clr_mask, set_mask); in brcm_stingray_scr_init() 506 mmio_clrsetbits_32(scr_base + 0x4, clr_mask, set_mask); in brcm_stingray_scr_init() 511 mmio_clrsetbits_32(scr_base + 0x8, clr_mask, set_mask); in brcm_stingray_scr_init() 516 mmio_clrsetbits_32(scr_base + 0xc, clr_mask, set_mask); in brcm_stingray_scr_init() 521 mmio_clrsetbits_32(scr_base + 0x10, clr_mask, set_mask); in brcm_stingray_scr_init() 526 mmio_clrbits_32(scr_base + 0x14, clr_mask); in brcm_stingray_scr_init()
|
| /rk3399_ARM-atf/plat/mediatek/mt8192/drivers/mcdi/ |
| H A D | mt_cpu_pm_cpc.c | 77 uint32_t clr_mask = GENMASK(1, 0); in mtk_cpc_cluster_cnt_backup() local 91 mmio_write_32(CPC_MCUSYS_CLUSTER_COUNTER_CLR, clr_mask); in mtk_cpc_cluster_cnt_backup()
|
| /rk3399_ARM-atf/plat/mediatek/mt8195/drivers/mcdi/ |
| H A D | mt_cpu_pm_cpc.c | 77 uint32_t clr_mask = GENMASK(1, 0); in mtk_cpc_cluster_cnt_backup() local 91 mmio_write_32(CPC_MCUSYS_CLUSTER_COUNTER_CLR, clr_mask); in mtk_cpc_cluster_cnt_backup()
|
| /rk3399_ARM-atf/plat/mediatek/mt8186/drivers/mcdi/ |
| H A D | mt_cpu_pm_cpc.c | 77 uint32_t clr_mask = GENMASK(1, 0); in mtk_cpc_cluster_cnt_backup() local 91 mmio_write_32(CPC_MCUSYS_CLUSTER_COUNTER_CLR, clr_mask); in mtk_cpc_cluster_cnt_backup()
|
| /rk3399_ARM-atf/drivers/st/usb_dwc3/ |
| H A D | usb_dwc3.c | 533 static void DWC3_regupdateclr(void *base, uint32_t offset, uint32_t clr_mask) in DWC3_regupdateclr() argument 535 mmio_clrbits_32((uintptr_t)base + offset, clr_mask); in DWC3_regupdateclr()
|