Searched refs:wrpll (Results 1 – 5 of 5) sorted by relevance
3 obj-$(CONFIG_CLK_ANALOGBITS_WRPLL_CLN28HPC) += wrpll-cln28hpc.o
558 intel_de_write(dev_priv, WRPLL_CTL(id), pll->state.hw_state.wrpll); in hsw_ddi_wrpll_enable()621 hw_state->wrpll = val; in hsw_ddi_wrpll_get_hw_state()880 crtc_state->dpll_hw_state.wrpll = val; in hsw_ddi_wrpll_get_dpll()898 u32 wrpll = pll->state.hw_state.wrpll; in hsw_ddi_wrpll_get_freq() local900 switch (wrpll & WRPLL_REF_MASK) { in hsw_ddi_wrpll_get_freq()920 MISSING_CASE(wrpll); in hsw_ddi_wrpll_get_freq()924 r = wrpll & WRPLL_DIVIDER_REF_MASK; in hsw_ddi_wrpll_get_freq()925 p = (wrpll & WRPLL_DIVIDER_POST_MASK) >> WRPLL_DIVIDER_POST_SHIFT; in hsw_ddi_wrpll_get_freq()926 n = (wrpll & WRPLL_DIVIDER_FB_MASK) >> WRPLL_DIVIDER_FB_SHIFT; in hsw_ddi_wrpll_get_freq()1072 hw_state->wrpll, hw_state->spll); in hsw_dump_hw_state()[all …]
176 u32 wrpll; member
941 seq_printf(m, " wrpll: 0x%08x\n", pll->state.hw_state.wrpll); in i915_shared_dplls_info()
13992 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll); in intel_pipe_config_compare()