Searched refs:sclk_mask (Results 1 – 5 of 5) sorted by relevance
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/pm/swsmu/smu12/ |
| H A D | renoir_ppt.c | 216 uint32_t *sclk_mask, in renoir_get_profiling_clk_mask() argument 222 if (sclk_mask) in renoir_get_profiling_clk_mask() 223 *sclk_mask = 0; in renoir_get_profiling_clk_mask() 229 if(sclk_mask) in renoir_get_profiling_clk_mask() 231 *sclk_mask = 3 - 1; in renoir_get_profiling_clk_mask() 828 uint32_t sclk_mask, mclk_mask, soc_mask; in renoir_set_performance_level() local 894 &sclk_mask, in renoir_set_performance_level() 899 renoir_force_clk_levels(smu, SMU_SCLK, 1 << sclk_mask); in renoir_set_performance_level()
|
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/pm/powerplay/hwmgr/ |
| H A D | vega12_hwmgr.c | 1698 uint32_t *sclk_mask, uint32_t *mclk_mask, uint32_t *soc_mask) in vega12_get_profiling_clk_mask() argument 1705 *sclk_mask = 0; in vega12_get_profiling_clk_mask() 1712 *sclk_mask = VEGA12_UMD_PSTATE_GFXCLK_LEVEL; in vega12_get_profiling_clk_mask() 1718 *sclk_mask = 0; in vega12_get_profiling_clk_mask() 1722 *sclk_mask = gfx_dpm_table->count - 1; in vega12_get_profiling_clk_mask() 1752 uint32_t sclk_mask = 0; in vega12_dpm_force_dpm_level() local 1770 ret = vega12_get_profiling_clk_mask(hwmgr, level, &sclk_mask, &mclk_mask, &soc_mask); in vega12_dpm_force_dpm_level() 1773 vega12_force_clock_level(hwmgr, PP_SCLK, 1 << sclk_mask); in vega12_dpm_force_dpm_level()
|
| H A D | smu7_hwmgr.c | 2826 uint32_t *sclk_mask, uint32_t *mclk_mask, uint32_t *pcie_mask) in smu7_get_profiling_clk() argument 2857 *sclk_mask = count; in smu7_get_profiling_clk() 2862 *sclk_mask = 0; in smu7_get_profiling_clk() 2867 *sclk_mask = hwmgr->dyn_state.vddc_dependency_on_sclk->count-1; in smu7_get_profiling_clk() 2875 *sclk_mask = count; in smu7_get_profiling_clk() 2880 *sclk_mask = 0; in smu7_get_profiling_clk() 2885 *sclk_mask = table_info->vdd_dep_on_sclk->count - 1; in smu7_get_profiling_clk() 2904 uint32_t sclk_mask = 0; in smu7_force_dpm_level() local 2909 smu7_get_profiling_clk(hwmgr, level, &sclk_mask, &mclk_mask, &pcie_mask); in smu7_force_dpm_level() 2925 ret = smu7_get_profiling_clk(hwmgr, level, &sclk_mask, &mclk_mask, &pcie_mask); in smu7_force_dpm_level() [all …]
|
| H A D | vega20_hwmgr.c | 2523 uint32_t *sclk_mask, uint32_t *mclk_mask, uint32_t *soc_mask) in vega20_get_profiling_clk_mask() argument 2530 *sclk_mask = 0; in vega20_get_profiling_clk_mask() 2537 *sclk_mask = VEGA20_UMD_PSTATE_GFXCLK_LEVEL; in vega20_get_profiling_clk_mask() 2543 *sclk_mask = 0; in vega20_get_profiling_clk_mask() 2547 *sclk_mask = gfx_dpm_table->count - 1; in vega20_get_profiling_clk_mask() 2723 uint32_t sclk_mask, mclk_mask, soc_mask; in vega20_dpm_force_dpm_level() local 2742 ret = vega20_get_profiling_clk_mask(hwmgr, level, &sclk_mask, &mclk_mask, &soc_mask); in vega20_dpm_force_dpm_level() 2745 vega20_force_clock_level(hwmgr, PP_SCLK, 1 << sclk_mask); in vega20_dpm_force_dpm_level()
|
| H A D | vega10_hwmgr.c | 4156 uint32_t *sclk_mask, uint32_t *mclk_mask, uint32_t *soc_mask) in vega10_get_profiling_clk_mask() argument 4164 *sclk_mask = VEGA10_UMD_PSTATE_GFXCLK_LEVEL; in vega10_get_profiling_clk_mask() 4172 *sclk_mask = 0; in vega10_get_profiling_clk_mask() 4180 *sclk_mask = 4; in vega10_get_profiling_clk_mask() 4182 *sclk_mask = table_info->vdd_dep_on_sclk->count - 1; in vega10_get_profiling_clk_mask() 4275 uint32_t sclk_mask = 0; in vega10_dpm_force_dpm_level() local 4280 vega10_get_profiling_clk_mask(hwmgr, level, &sclk_mask, &mclk_mask, &soc_mask); in vega10_dpm_force_dpm_level() 4296 ret = vega10_get_profiling_clk_mask(hwmgr, level, &sclk_mask, &mclk_mask, &soc_mask); in vega10_dpm_force_dpm_level() 4299 vega10_force_clock_level(hwmgr, PP_SCLK, 1<<sclk_mask); in vega10_dpm_force_dpm_level()
|