| /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/display/dc/ |
| H A D | dm_pp_smu.h | 48 struct pp_smu { struct 97 struct pp_smu pp_smu; member 103 void (*set_display_count)(struct pp_smu *pp, int count); 112 void (*set_wm_ranges)(struct pp_smu *pp, 118 void (*set_hard_min_dcfclk_by_freq)(struct pp_smu *pp, int mhz); 124 void (*set_min_deep_sleep_dcfclk)(struct pp_smu *pp, int mhz); 129 void (*set_hard_min_fclk_by_freq)(struct pp_smu *pp, int mhz); 134 void (*set_hard_min_socclk_by_freq)(struct pp_smu *pp, int mhz); 137 void (*set_pme_wa_enable)(struct pp_smu *pp); 168 struct pp_smu pp_smu; member [all …]
|
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn10/ |
| H A D | rv1_clk_mgr.c | 198 struct pp_smu_funcs_rv *pp_smu = NULL; in rv1_update_clocks() local 205 ASSERT(clk_mgr->pp_smu); in rv1_update_clocks() 210 pp_smu = &clk_mgr->pp_smu->rv_funcs; in rv1_update_clocks() 223 if (pp_smu->set_display_count) in rv1_update_clocks() 224 pp_smu->set_display_count(&pp_smu->pp_smu, display_count); in rv1_update_clocks() 264 if (pp_smu->set_hard_min_fclk_by_freq && in rv1_update_clocks() 265 pp_smu->set_hard_min_dcfclk_by_freq && in rv1_update_clocks() 266 pp_smu->set_min_deep_sleep_dcfclk) { in rv1_update_clocks() 267 pp_smu->set_hard_min_fclk_by_freq(&pp_smu->pp_smu, new_clocks->fclk_khz / 1000); in rv1_update_clocks() 268 pp_smu->set_hard_min_dcfclk_by_freq(&pp_smu->pp_smu, new_clocks->dcfclk_khz / 1000); in rv1_update_clocks() [all …]
|
| H A D | rv2_clk_mgr.c | 37 …gr_construct(struct dc_context *ctx, struct clk_mgr_internal *clk_mgr, struct pp_smu_funcs *pp_smu) in rv2_clk_mgr_construct() argument 40 rv1_clk_mgr_construct(ctx, clk_mgr, pp_smu); in rv2_clk_mgr_construct()
|
| H A D | rv2_clk_mgr.h | 29 …r_construct(struct dc_context *ctx, struct clk_mgr_internal *clk_mgr, struct pp_smu_funcs *pp_smu);
|
| H A D | rv1_clk_mgr.h | 29 …r_construct(struct dc_context *ctx, struct clk_mgr_internal *clk_mgr, struct pp_smu_funcs *pp_smu);
|
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn20/ |
| H A D | dcn20_clk_mgr.c | 152 struct pp_smu_funcs_nv *pp_smu = NULL; in dcn2_update_clocks() local 176 if (dc->res_pool->pp_smu) in dcn2_update_clocks() 177 pp_smu = &dc->res_pool->pp_smu->nv_funcs; in dcn2_update_clocks() 183 if (pp_smu && pp_smu->set_display_count) in dcn2_update_clocks() 184 pp_smu->set_display_count(&pp_smu->pp_smu, display_count); in dcn2_update_clocks() 193 if (pp_smu && pp_smu->set_hard_min_dcfclk_by_freq) in dcn2_update_clocks() 194 pp_smu->set_hard_min_dcfclk_by_freq(&pp_smu->pp_smu, clk_mgr_base->clks.dcfclk_khz / 1000); in dcn2_update_clocks() 200 if (pp_smu && pp_smu->set_min_deep_sleep_dcfclk) in dcn2_update_clocks() 201 …pp_smu->set_min_deep_sleep_dcfclk(&pp_smu->pp_smu, clk_mgr_base->clks.dcfclk_deep_sleep_khz / 1000… in dcn2_update_clocks() 206 if (pp_smu && pp_smu->set_hard_min_socclk_by_freq) in dcn2_update_clocks() [all …]
|
| H A D | dcn20_clk_mgr.h | 43 struct pp_smu_funcs *pp_smu,
|
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/display/dc/clk_mgr/ |
| H A D | clk_mgr.c | 115 struct clk_mgr *dc_clk_mgr_create(struct dc_context *ctx, struct pp_smu_funcs *pp_smu, struct dccg … in dc_clk_mgr_create() argument 166 rn_clk_mgr_construct(ctx, clk_mgr, pp_smu, dccg); in dc_clk_mgr_create() 171 rn_clk_mgr_construct(ctx, clk_mgr, pp_smu, dccg); in dc_clk_mgr_create() 175 rv2_clk_mgr_construct(ctx, clk_mgr, pp_smu); in dc_clk_mgr_create() 180 rv1_clk_mgr_construct(ctx, clk_mgr, pp_smu); in dc_clk_mgr_create() 188 dcn3_clk_mgr_construct(ctx, clk_mgr, pp_smu, dccg); in dc_clk_mgr_create() 192 dcn20_clk_mgr_construct(ctx, clk_mgr, pp_smu, dccg); in dc_clk_mgr_create()
|
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/display/amdgpu_dm/ |
| H A D | amdgpu_dm_pp_smu.c | 545 void pp_rv_set_wm_ranges(struct pp_smu *pp, in pp_rv_set_wm_ranges() 597 void pp_rv_set_pme_wa_enable(struct pp_smu *pp) in pp_rv_set_pme_wa_enable() 610 void pp_rv_set_active_display_count(struct pp_smu *pp, int count) in pp_rv_set_active_display_count() 623 void pp_rv_set_min_deep_sleep_dcfclk(struct pp_smu *pp, int clock) in pp_rv_set_min_deep_sleep_dcfclk() 636 void pp_rv_set_hard_min_dcefclk_by_freq(struct pp_smu *pp, int clock) in pp_rv_set_hard_min_dcefclk_by_freq() 649 void pp_rv_set_hard_min_fclk_by_freq(struct pp_smu *pp, int mhz) in pp_rv_set_hard_min_fclk_by_freq() 662 static enum pp_smu_status pp_nv_set_wm_ranges(struct pp_smu *pp, in pp_nv_set_wm_ranges() 673 enum pp_smu_status pp_nv_set_pme_wa_enable(struct pp_smu *pp) in pp_nv_set_pme_wa_enable() 689 static enum pp_smu_status pp_nv_set_display_count(struct pp_smu *pp, int count) in pp_nv_set_display_count() 706 pp_nv_set_min_deep_sleep_dcfclk(struct pp_smu *pp, int mhz) in pp_nv_set_min_deep_sleep_dcfclk() [all …]
|
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn21/ |
| H A D | rn_clk_mgr.c | 486 struct pp_smu_funcs *pp_smu = clk_mgr->pp_smu; in rn_notify_wm_ranges() local 492 if (pp_smu && pp_smu->rn_funcs.set_wm_ranges) in rn_notify_wm_ranges() 493 pp_smu->rn_funcs.set_wm_ranges(&pp_smu->rn_funcs.pp_smu, &clk_mgr_base->ranges); in rn_notify_wm_ranges() 844 struct pp_smu_funcs *pp_smu, in rn_clk_mgr_construct() argument 859 clk_mgr->pp_smu = pp_smu; in rn_clk_mgr_construct() 916 if (pp_smu && pp_smu->rn_funcs.get_dpm_clock_table) { in rn_clk_mgr_construct() 917 status = pp_smu->rn_funcs.get_dpm_clock_table(&pp_smu->rn_funcs.pp_smu, &clock_table); in rn_clk_mgr_construct()
|
| H A D | rn_clk_mgr.h | 38 struct pp_smu_funcs *pp_smu,
|
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/display/dc/dcn21/ |
| H A D | dcn21_resource.c | 704 static void dcn21_pp_smu_destroy(struct pp_smu_funcs **pp_smu); 1020 if (pool->base.pp_smu != NULL) in dcn21_resource_destruct() 1021 dcn21_pp_smu_destroy(&pool->base.pp_smu); in dcn21_resource_destruct() 1479 static enum pp_smu_status dummy_set_wm_ranges(struct pp_smu *pp, in dummy_set_wm_ranges() 1485 static enum pp_smu_status dummy_get_dpm_clock_table(struct pp_smu *pp, in dummy_get_dpm_clock_table() 1494 struct pp_smu_funcs *pp_smu = kzalloc(sizeof(*pp_smu), GFP_KERNEL); in dcn21_pp_smu_create() local 1496 if (!pp_smu) in dcn21_pp_smu_create() 1497 return pp_smu; in dcn21_pp_smu_create() 1500 pp_smu->ctx.ver = PP_SMU_VER_RN; in dcn21_pp_smu_create() 1501 pp_smu->rn_funcs.get_dpm_clock_table = dummy_get_dpm_clock_table; in dcn21_pp_smu_create() [all …]
|
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/display/dc/dcn10/ |
| H A D | dcn10_resource.c | 956 struct pp_smu_funcs *pp_smu = kzalloc(sizeof(*pp_smu), GFP_KERNEL); in dcn10_pp_smu_create() local 958 if (!pp_smu) in dcn10_pp_smu_create() 959 return pp_smu; in dcn10_pp_smu_create() 961 dm_pp_get_funcs(ctx, pp_smu); in dcn10_pp_smu_create() 962 return pp_smu; in dcn10_pp_smu_create() 1047 kfree(pool->base.pp_smu); in dcn10_resource_destruct() 1525 pool->base.pp_smu = dcn10_pp_smu_create(ctx); in dcn10_resource_construct() 1531 if (pool->base.pp_smu != NULL in dcn10_resource_construct() 1532 && pool->base.pp_smu->rv_funcs.set_pme_wa_enable != NULL) in dcn10_resource_construct()
|
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/display/dc/dcn20/ |
| H A D | dcn20_resource.c | 1428 static void dcn20_pp_smu_destroy(struct pp_smu_funcs **pp_smu); 1563 if (pool->base.pp_smu != NULL) in dcn20_resource_destruct() 1564 dcn20_pp_smu_destroy(&pool->base.pp_smu); in dcn20_resource_destruct() 3398 struct pp_smu_funcs *pp_smu = kzalloc(sizeof(*pp_smu), GFP_ATOMIC); local 3400 if (!pp_smu) 3401 return pp_smu; 3403 dm_pp_get_funcs(ctx, pp_smu); 3405 if (pp_smu->ctx.ver != PP_SMU_VER_NV) 3406 pp_smu = memset(pp_smu, 0, sizeof(struct pp_smu_funcs)); 3408 return pp_smu; [all …]
|
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn30/ |
| H A D | dcn30_clk_mgr.h | 33 struct pp_smu_funcs *pp_smu,
|
| H A D | dcn30_clk_mgr.c | 504 struct pp_smu_funcs *pp_smu, in dcn3_clk_mgr_construct() argument
|
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/display/dc/inc/hw/ |
| H A D | clk_mgr.h | 283 struct clk_mgr *dc_clk_mgr_create(struct dc_context *ctx, struct pp_smu_funcs *pp_smu, struct dccg …
|
| H A D | clk_mgr_internal.h | 220 struct pp_smu_funcs *pp_smu; member
|
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/display/dc/inc/ |
| H A D | core_types.h | 192 struct pp_smu_funcs *pp_smu; member
|
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/display/dc/calcs/ |
| H A D | dcn_calcs.c | 1551 if (dc->res_pool->pp_smu) in dcn_bw_notify_pplib_of_wm_ranges() 1552 pp = &dc->res_pool->pp_smu->rv_funcs; in dcn_bw_notify_pplib_of_wm_ranges() 1606 pp->set_wm_ranges(&pp->pp_smu, &ranges); in dcn_bw_notify_pplib_of_wm_ranges()
|
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/display/dc/core/ |
| H A D | dc.c | 731 dc->clk_mgr = dc_clk_mgr_create(dc->ctx, dc->res_pool->pp_smu, dc->res_pool->dccg); in dc_construct()
|