Home
last modified time | relevance | path

Searched refs:mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW (Results 1 – 10 of 10) sorted by relevance

/OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/include/asic_reg/uvd/
H A Duvd_7_0_offset.h70 #define mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW macro
/OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/include/asic_reg/vcn/
H A Dvcn_1_0_offset.h160 #define mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW macro
H A Dvcn_2_5_offset.h869 #define mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW macro
H A Dvcn_2_0_0_offset.h824 #define mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW macro
H A Dvcn_3_0_0_offset.h1355 #define mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW macro
/OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/amdgpu/
H A Dvcn_v2_5.c422 WREG32_SOC15(VCN, i, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW, in vcn_v2_5_mc_resume()
496 VCN, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW), in vcn_v2_5_mc_resume_dpg_mode()
505 VCN, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW), 0, 0, indirect); in vcn_v2_5_mc_resume_dpg_mode()
1228 mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW), in vcn_v2_5_sriov_start()
H A Dvcn_v2_0.c357 WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW, in vcn_v2_0_mc_resume()
432 UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW), in vcn_v2_0_mc_resume_dpg_mode()
441 UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW), 0, 0, indirect); in vcn_v2_0_mc_resume_dpg_mode()
1910 mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW), in vcn_v2_0_start_sriov()
H A Dvcn_v3_0.c443 WREG32_SOC15(VCN, inst, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW, in vcn_v3_0_mc_resume()
507 VCN, inst_idx, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW), in vcn_v3_0_mc_resume_dpg_mode()
516 VCN, inst_idx, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW), 0, 0, indirect); in vcn_v3_0_mc_resume_dpg_mode()
1303 mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW), in vcn_v3_0_start_sriov()
H A Dvcn_v1_0.c328 WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW, in vcn_v1_0_mc_resume_spg_mode()
398 WREG32_SOC15_DPG_MODE_1_0(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW, in vcn_v1_0_mc_resume_dpg_mode()
H A Duvd_v7_0.c681 WREG32_SOC15(UVD, i, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW, in uvd_v7_0_mc_resume()
824 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW), in uvd_v7_0_sriov_start()