Home
last modified time | relevance | path

Searched refs:mmSPI_CONFIG_CNTL_1 (Results 1 – 16 of 16) sorted by relevance

/OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/amdgpu/
H A Dmxgpu_vi.c134 mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
H A Dgfx_v10_0.c208 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0x001f0000, 0x00070104),
1312 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0x001f0000, 0x00070105),
1358 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0x001f0000, 0x00070104),
3122 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0xffffffff, 0x00070104),
3168 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0xffffffff, 0x00070104),
H A Dgfx_v9_0.c553 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x01000107),
568 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0xffff010f, 0x01000107),
686 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0xffff03ff, 0x01000107),
H A Dgfx_v6_0.c1743 WREG32(mmSPI_CONFIG_CNTL_1, (4 << SPI_CONFIG_CNTL_1__VTX_DONE_DELAY__SHIFT)); in gfx_v6_0_constants_init()
H A Dgfx_v7_0.c2013 WREG32(mmSPI_CONFIG_CNTL_1, (4 << SPI_CONFIG_CNTL_1__VTX_DONE_DELAY__SHIFT)); in gfx_v7_0_constants_init()
H A Dgfx_v8_0.c413 mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
/OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/include/asic_reg/gca/
H A Dgfx_6_0_d.h1195 #define mmSPI_CONFIG_CNTL_1 0x244F macro
H A Dgfx_7_0_d.h1478 #define mmSPI_CONFIG_CNTL_1 0x244f macro
H A Dgfx_7_2_d.h1499 #define mmSPI_CONFIG_CNTL_1 0x244f macro
H A Dgfx_8_1_d.h1659 #define mmSPI_CONFIG_CNTL_1 0x244f macro
H A Dgfx_8_0_d.h1691 #define mmSPI_CONFIG_CNTL_1 0x244f macro
/OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/include/asic_reg/gc/
H A Dgc_9_0_offset.h5139 #define mmSPI_CONFIG_CNTL_1 macro
H A Dgc_9_2_1_offset.h5327 #define mmSPI_CONFIG_CNTL_1 macro
H A Dgc_9_1_offset.h5369 #define mmSPI_CONFIG_CNTL_1 macro
H A Dgc_10_1_0_offset.h2601 #define mmSPI_CONFIG_CNTL_1 macro
H A Dgc_10_3_0_offset.h2688 #define mmSPI_CONFIG_CNTL_1 macro