Searched refs:lane_width (Results 1 – 10 of 10) sorted by relevance
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/pm/powerplay/hwmgr/ |
| H A D | hwmgr_ppt.h | 97 uint8_t lane_width; member
|
| H A D | vega20_hwmgr.c | 3366 uint32_t gen_speed, lane_width, current_gen_speed, current_lane_width; in vega20_print_clock_levels() local 3460 lane_width = pptable->PcieLaneCount[i]; in vega20_print_clock_levels() 3467 (lane_width == 1) ? "x1" : in vega20_print_clock_levels() 3468 (lane_width == 2) ? "x2" : in vega20_print_clock_levels() 3469 (lane_width == 3) ? "x4" : in vega20_print_clock_levels() 3470 (lane_width == 4) ? "x8" : in vega20_print_clock_levels() 3471 (lane_width == 5) ? "x12" : in vega20_print_clock_levels() 3472 (lane_width == 6) ? "x16" : "", in vega20_print_clock_levels() 3475 (current_lane_width == lane_width) ? in vega20_print_clock_levels()
|
| H A D | vega10_hwmgr.c | 1276 bios_pcie_table->entries[i].lane_width); in vega10_setup_default_pcie_table() 4630 uint32_t gen_speed, lane_width, current_gen_speed, current_lane_width; in vega10_print_clock_levels() local 4694 lane_width = pptable->PcieLaneCount[i]; in vega10_print_clock_levels() 4701 (lane_width == 1) ? "x1" : in vega10_print_clock_levels() 4702 (lane_width == 2) ? "x2" : in vega10_print_clock_levels() 4703 (lane_width == 3) ? "x4" : in vega10_print_clock_levels() 4704 (lane_width == 4) ? "x8" : in vega10_print_clock_levels() 4705 (lane_width == 5) ? "x12" : in vega10_print_clock_levels() 4706 (lane_width == 6) ? "x16" : "", in vega10_print_clock_levels() 4708 (current_lane_width == lane_width) ? in vega10_print_clock_levels()
|
| H A D | process_pptables_v1_0.c | 537 pcie_record->lane_width = le16_to_cpu(atom_pcie_record->usPCIELaneWidth); in get_pcie_table() 577 pcie_record->lane_width = le16_to_cpu(atom_pcie_record->usPCIELaneWidth); in get_pcie_table()
|
| H A D | vega10_processpptables.c | 843 pcie_table->entries[i].lane_width = in get_pcie_table()
|
| H A D | smu7_hwmgr.c | 615 pcie_table->entries[i].lane_width)); in smu7_setup_default_pcie_table()
|
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/pm/swsmu/smu11/ |
| H A D | navi10_ppt.c | 942 uint32_t gen_speed, lane_width; in navi10_print_clk_levels() local 999 lane_width = smu_v11_0_get_current_pcie_link_width_level(smu); in navi10_print_clk_levels() 1014 (lane_width == dpm_context->dpm_tables.pcie_table.pcie_lane[i]) ? in navi10_print_clk_levels()
|
| H A D | sienna_cichlid_ppt.c | 946 uint32_t gen_speed, lane_width; in sienna_cichlid_print_clk_levels() local 1004 lane_width = smu_v11_0_get_current_pcie_link_width_level(smu); in sienna_cichlid_print_clk_levels() 1019 (lane_width == dpm_context->dpm_tables.pcie_table.pcie_lane[i]) ? in sienna_cichlid_print_clk_levels()
|
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/radeon/ |
| H A D | si_dpm.c | 4684 u32 lane_width; in si_init_smc_table() local 4753 lane_width = radeon_get_pcie_lanes(rdev); in si_init_smc_table() 4754 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width); in si_init_smc_table() 5900 u32 lane_width; in si_set_pcie_lane_width_in_smc() local 5908 lane_width = radeon_get_pcie_lanes(rdev); in si_set_pcie_lane_width_in_smc() 5909 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width); in si_set_pcie_lane_width_in_smc()
|
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/pm/powerplay/ |
| H A D | si_dpm.c | 5143 u32 lane_width; in si_init_smc_table() local 5212 lane_width = amdgpu_get_pcie_lanes(adev); in si_init_smc_table() 5213 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width); in si_init_smc_table() 6355 u32 lane_width; in si_set_pcie_lane_width_in_smc() local 6363 lane_width = amdgpu_get_pcie_lanes(adev); in si_set_pcie_lane_width_in_smc() 6364 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width); in si_set_pcie_lane_width_in_smc()
|