Home
last modified time | relevance | path

Searched refs:LVTMA_PWRSEQ_CNTL__LVTMA_SYNCEN_POL_MASK (Results 1 – 10 of 10) sorted by relevance

/OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/include/asic_reg/dce/
H A Ddce_6_0_sh_mask.h7628 #define LVTMA_PWRSEQ_CNTL__LVTMA_SYNCEN_POL_MASK 0x00000400L macro
H A Ddce_8_0_sh_mask.h3187 #define LVTMA_PWRSEQ_CNTL__LVTMA_SYNCEN_POL_MASK 0x400 macro
H A Ddce_10_0_sh_mask.h3109 #define LVTMA_PWRSEQ_CNTL__LVTMA_SYNCEN_POL_MASK 0x400 macro
H A Ddce_11_0_sh_mask.h3179 #define LVTMA_PWRSEQ_CNTL__LVTMA_SYNCEN_POL_MASK 0x400 macro
H A Ddce_11_2_sh_mask.h3427 #define LVTMA_PWRSEQ_CNTL__LVTMA_SYNCEN_POL_MASK 0x400 macro
H A Ddce_12_0_sh_mask.h9262 #define LVTMA_PWRSEQ_CNTL__LVTMA_SYNCEN_POL_MASK macro
/OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/include/asic_reg/dcn/
H A Ddcn_1_0_sh_mask.h40011 #define LVTMA_PWRSEQ_CNTL__LVTMA_SYNCEN_POL_MASK macro
H A Ddcn_2_1_0_sh_mask.h43245 #define LVTMA_PWRSEQ_CNTL__LVTMA_SYNCEN_POL_MASK macro
H A Ddcn_2_0_0_sh_mask.h48754 #define LVTMA_PWRSEQ_CNTL__LVTMA_SYNCEN_POL_MASK macro
H A Ddcn_3_0_0_sh_mask.h49122 #define LVTMA_PWRSEQ_CNTL__LVTMA_SYNCEN_POL_MASK macro