Home
last modified time | relevance | path

Searched refs:LVTMA_PWRSEQ_CNTL__LVTMA_DIGON_POL__SHIFT (Results 1 – 10 of 10) sorted by relevance

/OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/include/asic_reg/dce/
H A Ddce_6_0_sh_mask.h7617 #define LVTMA_PWRSEQ_CNTL__LVTMA_DIGON_POL__SHIFT 0x00000012 macro
H A Ddce_8_0_sh_mask.h3194 #define LVTMA_PWRSEQ_CNTL__LVTMA_DIGON_POL__SHIFT 0x12 macro
H A Ddce_10_0_sh_mask.h3116 #define LVTMA_PWRSEQ_CNTL__LVTMA_DIGON_POL__SHIFT 0x12 macro
H A Ddce_11_0_sh_mask.h3186 #define LVTMA_PWRSEQ_CNTL__LVTMA_DIGON_POL__SHIFT 0x12 macro
H A Ddce_11_2_sh_mask.h3434 #define LVTMA_PWRSEQ_CNTL__LVTMA_DIGON_POL__SHIFT 0x12 macro
H A Ddce_12_0_sh_mask.h9253 #define LVTMA_PWRSEQ_CNTL__LVTMA_DIGON_POL__SHIFT macro
/OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/include/asic_reg/dcn/
H A Ddcn_1_0_sh_mask.h40002 #define LVTMA_PWRSEQ_CNTL__LVTMA_DIGON_POL__SHIFT macro
H A Ddcn_2_1_0_sh_mask.h43236 #define LVTMA_PWRSEQ_CNTL__LVTMA_DIGON_POL__SHIFT macro
H A Ddcn_2_0_0_sh_mask.h48745 #define LVTMA_PWRSEQ_CNTL__LVTMA_DIGON_POL__SHIFT macro
H A Ddcn_3_0_0_sh_mask.h49113 #define LVTMA_PWRSEQ_CNTL__LVTMA_DIGON_POL__SHIFT macro