1 /* 2 * Copyright (C) 2011 3 * Stefano Babic, DENX Software Engineering, sbabic@denx.de. 4 * 5 * Copyright (C) 2009 TechNexion Ltd. 6 * 7 * SPDX-License-Identifier: GPL-2.0+ 8 */ 9 10 #ifndef __TAM3517_H 11 #define __TAM3517_H 12 13 /* 14 * High Level Configuration Options 15 */ 16 17 #define CONFIG_SYS_TEXT_BASE 0x80008000 18 19 #define CONFIG_EMIF4 /* The chip has EMIF4 controller */ 20 21 #include <asm/arch/cpu.h> /* get chip and board defs */ 22 #include <asm/arch/omap.h> 23 24 /* Clock Defines */ 25 #define V_OSCK 26000000 /* Clock output from T2 */ 26 #define V_SCLK (V_OSCK >> 1) 27 28 #define CONFIG_MISC_INIT_R 29 30 #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ 31 #define CONFIG_SETUP_MEMORY_TAGS 32 #define CONFIG_INITRD_TAG 33 #define CONFIG_REVISION_TAG 34 35 /* 36 * Size of malloc() pool 37 */ 38 #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */ 39 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10) + \ 40 2 * 1024 * 1024) 41 /* 42 * DDR related 43 */ 44 #define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024) 45 46 /* 47 * Hardware drivers 48 */ 49 50 /* 51 * NS16550 Configuration 52 */ 53 #define CONFIG_SYS_NS16550_SERIAL 54 #define CONFIG_SYS_NS16550_REG_SIZE (-4) 55 #define CONFIG_SYS_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ 56 57 /* 58 * select serial console configuration 59 */ 60 #define CONFIG_CONS_INDEX 1 61 #define CONFIG_SYS_NS16550_COM1 OMAP34XX_UART1 62 #define CONFIG_SERIAL1 /* UART1 */ 63 64 /* allow to overwrite serial and ethaddr */ 65 #define CONFIG_ENV_OVERWRITE 66 #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ 67 115200} 68 /* EHCI */ 69 #define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO 25 70 71 #define CONFIG_SYS_I2C 72 #define CONFIG_SYS_OMAP24_I2C_SPEED 400000 73 #define CONFIG_SYS_OMAP24_I2C_SLAVE 1 74 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* base address */ 75 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* bytes of address */ 76 #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07 77 78 /* 79 * Board NAND Info. 80 */ 81 #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ 82 /* to access */ 83 /* nand at CS0 */ 84 85 #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */ 86 /* NAND devices */ 87 88 #define CONFIG_AUTO_COMPLETE 89 90 /* 91 * Miscellaneous configurable options 92 */ 93 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 94 #define CONFIG_CMDLINE_EDITING 95 #define CONFIG_AUTO_COMPLETE 96 #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 97 98 #define CONFIG_SYS_MAXARGS 32 /* max number of command */ 99 /* args */ 100 /* memtest works on */ 101 #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) 102 #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \ 103 0x01F00000) /* 31MB */ 104 105 #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */ 106 /* address */ 107 108 /* 109 * AM3517 has 12 GP timers, they can be driven by the system clock 110 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK). 111 * This rate is divided by a local divisor. 112 */ 113 #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2 114 #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ 115 116 /* 117 * Physical Memory Map 118 */ 119 #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ 120 #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 121 #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 122 123 /* 124 * FLASH and environment organization 125 */ 126 127 /* **** PISMO SUPPORT *** */ 128 129 /* Redundant Environment */ 130 #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */ 131 #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET 132 #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET 133 #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \ 134 2 * CONFIG_SYS_ENV_SECT_SIZE) 135 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE 136 137 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 138 #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800 139 #define CONFIG_SYS_INIT_RAM_SIZE 0x800 140 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 141 CONFIG_SYS_INIT_RAM_SIZE - \ 142 GENERATED_GBL_DATA_SIZE) 143 144 /* 145 * ethernet support, EMAC 146 * 147 */ 148 #define CONFIG_DRIVER_TI_EMAC 149 #define CONFIG_DRIVER_TI_EMAC_USE_RMII 150 #define CONFIG_MII 151 #define CONFIG_BOOTP_DNS 152 #define CONFIG_BOOTP_DNS2 153 #define CONFIG_BOOTP_SEND_HOSTNAME 154 #define CONFIG_NET_RETRY_COUNT 10 155 156 /* Defines for SPL */ 157 #define CONFIG_SPL_FRAMEWORK 158 #define CONFIG_SPL_CONSOLE 159 #define CONFIG_SPL_NAND_SOFTECC 160 #define CONFIG_SPL_NAND_WORKSPACE 0x8f07f000 /* below BSS */ 161 162 #define CONFIG_SPL_NAND_BASE 163 #define CONFIG_SPL_NAND_DRIVERS 164 #define CONFIG_SPL_NAND_ECC 165 166 #define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/ 167 #define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \ 168 CONFIG_SPL_TEXT_BASE) 169 #define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK 170 171 #define CONFIG_SYS_SPL_MALLOC_START 0x8f000000 172 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000 173 #define CONFIG_SPL_BSS_START_ADDR 0x8f080000 /* end of RAM */ 174 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 175 176 #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1 177 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img" 178 179 /* FAT */ 180 #define CONFIG_SPL_FS_LOAD_KERNEL_NAME "uImage" 181 #define CONFIG_SPL_FS_LOAD_ARGS_NAME "args" 182 183 /* RAW SD card / eMMC */ 184 #define CONFIG_SYS_MMCSD_RAW_MODE_KERNEL_SECTOR 0x900 /* address 0x120000 */ 185 #define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTOR 0x80 /* address 0x10000 */ 186 #define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTORS 0x80 /* 64KiB */ 187 188 /* NAND boot config */ 189 #define CONFIG_SYS_NAND_PAGE_COUNT 64 190 #define CONFIG_SYS_NAND_PAGE_SIZE 2048 191 #define CONFIG_SYS_NAND_OOBSIZE 64 192 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 193 #define CONFIG_SYS_NAND_5_ADDR_CYCLE 194 #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0 195 #define CONFIG_SYS_NAND_ECCPOS {40, 41, 42, 43, 44, 45, 46, 47,\ 196 48, 49, 50, 51, 52, 53, 54, 55,\ 197 56, 57, 58, 59, 60, 61, 62, 63} 198 #define CONFIG_SYS_NAND_ECCSIZE 256 199 #define CONFIG_SYS_NAND_ECCBYTES 3 200 #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_SW 201 202 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 203 204 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000 205 #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x80000 206 207 /* Setup MTD for NAND on the SOM */ 208 #define MTDIDS_DEFAULT "nand0=omap2-nand.0" 209 #define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:512k(MLO)," \ 210 "1m(u-boot),256k(env1)," \ 211 "256k(env2),6m(kernel),-(rootfs)" 212 213 #define CONFIG_TAM3517_SETTINGS \ 214 "netdev=eth0\0" \ 215 "nandargs=setenv bootargs root=${nandroot} " \ 216 "rootfstype=${nandrootfstype}\0" \ 217 "nfsargs=setenv bootargs root=/dev/nfs rw " \ 218 "nfsroot=${serverip}:${rootpath}\0" \ 219 "ramargs=setenv bootargs root=/dev/ram rw\0" \ 220 "addip_sta=setenv bootargs ${bootargs} " \ 221 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ 222 ":${hostname}:${netdev}:off panic=1\0" \ 223 "addip_dyn=setenv bootargs ${bootargs} ip=dhcp\0" \ 224 "addip=if test -n ${ipdyn};then run addip_dyn;" \ 225 "else run addip_sta;fi\0" \ 226 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \ 227 "addtty=setenv bootargs ${bootargs}" \ 228 " console=ttyO0,${baudrate}\0" \ 229 "addmisc=setenv bootargs ${bootargs} ${misc}\0" \ 230 "loadaddr=82000000\0" \ 231 "kernel_addr_r=82000000\0" \ 232 "hostname=" __stringify(CONFIG_HOSTNAME) "\0" \ 233 "bootfile=" __stringify(CONFIG_HOSTNAME) "/uImage\0" \ 234 "flash_self=run ramargs addip addtty addmtd addmisc;" \ 235 "bootm ${kernel_addr} ${ramdisk_addr}\0" \ 236 "flash_nfs=run nfsargs addip addtty addmtd addmisc;" \ 237 "bootm ${kernel_addr}\0" \ 238 "nandboot=run nandargs addip addtty addmtd addmisc;" \ 239 "nand read ${kernel_addr_r} kernel\0" \ 240 "bootm ${kernel_addr_r}\0" \ 241 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \ 242 "run nfsargs addip addtty addmtd addmisc;" \ 243 "bootm ${kernel_addr_r}\0" \ 244 "net_self=if run net_self_load;then " \ 245 "run ramargs addip addtty addmtd addmisc;" \ 246 "bootm ${kernel_addr_r} ${ramdisk_addr_r};" \ 247 "else echo Images not loades;fi\0" \ 248 "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.img\0" \ 249 "load=tftp ${loadaddr} ${u-boot}\0" \ 250 "loadmlo=tftp ${loadaddr} ${mlo}\0" \ 251 "mlo=" __stringify(CONFIG_HOSTNAME) "/MLO\0" \ 252 "uboot_addr=0x80000\0" \ 253 "update=nandecc sw;nand erase ${uboot_addr} 100000;" \ 254 "nand write ${loadaddr} ${uboot_addr} 80000\0" \ 255 "updatemlo=nandecc hw;nand erase 0 20000;" \ 256 "nand write ${loadaddr} 0 20000\0" \ 257 "upd=if run load;then echo Updating u-boot;if run update;" \ 258 "then echo U-Boot updated;" \ 259 "else echo Error updating u-boot !;" \ 260 "echo Board without bootloader !!;" \ 261 "fi;" \ 262 "else echo U-Boot not downloaded..exiting;fi\0" \ 263 264 /* 265 * this is common code for all TAM3517 boards. 266 * MAC address is stored from manufacturer in 267 * I2C EEPROM 268 */ 269 #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__)) 270 /* 271 * The I2C EEPROM on the TAM3517 contains 272 * mac address and production data 273 */ 274 struct tam3517_module_info { 275 char customer[48]; 276 char product[48]; 277 278 /* 279 * bit 0~47 : sequence number 280 * bit 48~55 : week of year, from 0. 281 * bit 56~63 : year 282 */ 283 unsigned long long sequence_number; 284 285 /* 286 * bit 0~7 : revision fixed 287 * bit 8~15 : revision major 288 * bit 16~31 : TNxxx 289 */ 290 unsigned int revision; 291 unsigned char eth_addr[4][8]; 292 unsigned char _rev[100]; 293 }; 294 295 #define TAM3517_READ_EEPROM(info, ret) \ 296 do { \ 297 i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED, CONFIG_SYS_OMAP24_I2C_SLAVE); \ 298 if (eeprom_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, \ 299 (void *)info, sizeof(*info))) \ 300 ret = 1; \ 301 else \ 302 ret = 0; \ 303 } while (0) 304 305 #define TAM3517_READ_MAC_FROM_EEPROM(info) \ 306 do { \ 307 char buf[80], ethname[20]; \ 308 int i; \ 309 memset(buf, 0, sizeof(buf)); \ 310 for (i = 0 ; i < ARRAY_SIZE((info)->eth_addr); i++) { \ 311 sprintf(buf, "%02X:%02X:%02X:%02X:%02X:%02X", \ 312 (info)->eth_addr[i][5], \ 313 (info)->eth_addr[i][4], \ 314 (info)->eth_addr[i][3], \ 315 (info)->eth_addr[i][2], \ 316 (info)->eth_addr[i][1], \ 317 (info)->eth_addr[i][0]); \ 318 \ 319 if (i) \ 320 sprintf(ethname, "eth%daddr", i); \ 321 else \ 322 strcpy(ethname, "ethaddr"); \ 323 printf("Setting %s from EEPROM with %s\n", ethname, buf);\ 324 env_set(ethname, buf); \ 325 } \ 326 } while (0) 327 328 /* The following macros are taken from Technexion's documentation */ 329 #define TAM3517_sequence_number(info) \ 330 ((info)->sequence_number % 0x1000000000000LL) 331 #define TAM3517_week_of_year(info) (((info)->sequence_number >> 48) % 0x100) 332 #define TAM3517_year(info) ((info)->sequence_number >> 56) 333 #define TAM3517_revision_fixed(info) ((info)->revision % 0x100) 334 #define TAM3517_revision_major(info) (((info)->revision >> 8) % 0x100) 335 #define TAM3517_revision_tn(info) ((info)->revision >> 16) 336 337 #define TAM3517_PRINT_SOM_INFO(info) \ 338 do { \ 339 printf("Vendor:%s\n", (info)->customer); \ 340 printf("SOM: %s\n", (info)->product); \ 341 printf("SeqNr: %02llu%02llu%012llu\n", \ 342 TAM3517_year(info), \ 343 TAM3517_week_of_year(info), \ 344 TAM3517_sequence_number(info)); \ 345 printf("Rev: TN%u %u.%u\n", \ 346 TAM3517_revision_tn(info), \ 347 TAM3517_revision_major(info), \ 348 TAM3517_revision_fixed(info)); \ 349 } while (0) 350 351 #endif 352 353 #endif /* __TAM3517_H */ 354