1/* 2 * Copyright (c) 2019-2025, Arm Limited. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6#include <arch.h> 7 8#include <asm_macros.S> 9#include <common/bl_common.h> 10#include <common/debug.h> 11#include <cortex_a65.h> 12#include <cpu_macros.S> 13#include <dsu_macros.S> 14#include <plat_macros.S> 15 16/* Hardware handled coherency */ 17#if !HW_ASSISTED_COHERENCY 18#error "Cortex-A65 must be compiled with HW_ASSISTED_COHERENCY enabled" 19#endif 20 21/* 64-bit only core */ 22#if CTX_INCLUDE_AARCH32_REGS 23#error "Cortex-A65 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0" 24#endif 25 26cpu_reset_prologue cortex_a65 27 28workaround_reset_start cortex_a65, ERRATUM(936184), ERRATA_DSU_936184 29 errata_dsu_936184_wa_impl 30workaround_reset_end cortex_a65, ERRATUM(936184) 31 32check_erratum_custom_start cortex_a65, ERRATUM(936184) 33 check_errata_dsu_936184_impl 34 ret 35check_erratum_custom_end cortex_a65, ERRATUM(936184) 36 37workaround_reset_start cortex_a65, ERRATUM(1179935), ERRATA_A65_1179935 38 sysreg_bit_set CORTEX_A65_CPUACTLR_EL1, BIT(49) 39workaround_reset_end cortex_a65, ERRATUM(1179935) 40 41check_erratum_ls cortex_a65, ERRATUM(1179935), CPU_REV(0, 0) 42 43workaround_reset_start cortex_a65, ERRATUM(1227419), ERRATA_A65_1227419 44 sysreg_bit_set CORTEX_A65_CPUACTLR_EL1, BIT(51) 45workaround_reset_end cortex_a65, ERRATUM(1227419) 46 47check_erratum_ls cortex_a65, ERRATUM(1227419), CPU_REV(1, 0) 48 49/* Due to the nature of the errata it is applied unconditionally when chosen */ 50check_erratum_chosen cortex_a65, ERRATUM(1541130), ERRATA_A65_1541130 51/* erratum workaround is interleaved with generic code */ 52add_erratum_entry cortex_a65, ERRATUM(1541130), ERRATA_A65_1541130 53 54cpu_reset_func_start cortex_a65 55cpu_reset_func_end cortex_a65 56 57func cortex_a65_cpu_pwr_dwn 58 mrs x0, CORTEX_A65_CPUPWRCTLR_EL1 59 orr x0, x0, #CORTEX_A65_CPUPWRCTLR_EL1_CORE_PWRDN_BIT 60 msr CORTEX_A65_CPUPWRCTLR_EL1, x0 61 isb 62 ret 63endfunc cortex_a65_cpu_pwr_dwn 64 65.section .rodata.cortex_a65_regs, "aS" 66cortex_a65_regs: /* The ascii list of register names to be reported */ 67 .asciz "cpuectlr_el1", "" 68 69func cortex_a65_cpu_reg_dump 70 adr x6, cortex_a65_regs 71 mrs x8, CORTEX_A65_ECTLR_EL1 72 ret 73endfunc cortex_a65_cpu_reg_dump 74 75declare_cpu_ops cortex_a65, CORTEX_A65_MIDR, \ 76 cortex_a65_reset_func, \ 77 cortex_a65_cpu_pwr_dwn 78