xref: /OK3568_Linux_fs/kernel/drivers/pci/quirks.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * This file contains work-arounds for many known PCI hardware bugs.
4  * Devices present only on certain architectures (host bridges et cetera)
5  * should be handled in arch-specific code.
6  *
7  * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
8  *
9  * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
10  *
11  * Init/reset quirks for USB host controllers should be in the USB quirks
12  * file, where their drivers can use them.
13  */
14 
15 #include <linux/types.h>
16 #include <linux/kernel.h>
17 #include <linux/export.h>
18 #include <linux/pci.h>
19 #include <linux/init.h>
20 #include <linux/delay.h>
21 #include <linux/acpi.h>
22 #include <linux/dmi.h>
23 #include <linux/ioport.h>
24 #include <linux/sched.h>
25 #include <linux/ktime.h>
26 #include <linux/mm.h>
27 #include <linux/nvme.h>
28 #include <linux/platform_data/x86/apple.h>
29 #include <linux/pm_runtime.h>
30 #include <linux/suspend.h>
31 #include <linux/switchtec.h>
32 #include <asm/dma.h>	/* isa_dma_bridge_buggy */
33 #include "pci.h"
34 
fixup_debug_start(struct pci_dev * dev,void (* fn)(struct pci_dev * dev))35 static ktime_t fixup_debug_start(struct pci_dev *dev,
36 				 void (*fn)(struct pci_dev *dev))
37 {
38 	if (initcall_debug)
39 		pci_info(dev, "calling  %pS @ %i\n", fn, task_pid_nr(current));
40 
41 	return ktime_get();
42 }
43 
fixup_debug_report(struct pci_dev * dev,ktime_t calltime,void (* fn)(struct pci_dev * dev))44 static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
45 			       void (*fn)(struct pci_dev *dev))
46 {
47 	ktime_t delta, rettime;
48 	unsigned long long duration;
49 
50 	rettime = ktime_get();
51 	delta = ktime_sub(rettime, calltime);
52 	duration = (unsigned long long) ktime_to_ns(delta) >> 10;
53 	if (initcall_debug || duration > 10000)
54 		pci_info(dev, "%pS took %lld usecs\n", fn, duration);
55 }
56 
pci_do_fixups(struct pci_dev * dev,struct pci_fixup * f,struct pci_fixup * end)57 static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
58 			  struct pci_fixup *end)
59 {
60 	ktime_t calltime;
61 
62 	for (; f < end; f++)
63 		if ((f->class == (u32) (dev->class >> f->class_shift) ||
64 		     f->class == (u32) PCI_ANY_ID) &&
65 		    (f->vendor == dev->vendor ||
66 		     f->vendor == (u16) PCI_ANY_ID) &&
67 		    (f->device == dev->device ||
68 		     f->device == (u16) PCI_ANY_ID)) {
69 			void (*hook)(struct pci_dev *dev);
70 #ifdef CONFIG_HAVE_ARCH_PREL32_RELOCATIONS
71 			hook = offset_to_ptr(&f->hook_offset);
72 #else
73 			hook = f->hook;
74 #endif
75 			calltime = fixup_debug_start(dev, hook);
76 			hook(dev);
77 			fixup_debug_report(dev, calltime, hook);
78 		}
79 }
80 
81 extern struct pci_fixup __start_pci_fixups_early[];
82 extern struct pci_fixup __end_pci_fixups_early[];
83 extern struct pci_fixup __start_pci_fixups_header[];
84 extern struct pci_fixup __end_pci_fixups_header[];
85 extern struct pci_fixup __start_pci_fixups_final[];
86 extern struct pci_fixup __end_pci_fixups_final[];
87 extern struct pci_fixup __start_pci_fixups_enable[];
88 extern struct pci_fixup __end_pci_fixups_enable[];
89 extern struct pci_fixup __start_pci_fixups_resume[];
90 extern struct pci_fixup __end_pci_fixups_resume[];
91 extern struct pci_fixup __start_pci_fixups_resume_early[];
92 extern struct pci_fixup __end_pci_fixups_resume_early[];
93 extern struct pci_fixup __start_pci_fixups_suspend[];
94 extern struct pci_fixup __end_pci_fixups_suspend[];
95 extern struct pci_fixup __start_pci_fixups_suspend_late[];
96 extern struct pci_fixup __end_pci_fixups_suspend_late[];
97 
98 static bool pci_apply_fixup_final_quirks;
99 
pci_fixup_device(enum pci_fixup_pass pass,struct pci_dev * dev)100 void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
101 {
102 	struct pci_fixup *start, *end;
103 
104 	switch (pass) {
105 	case pci_fixup_early:
106 		start = __start_pci_fixups_early;
107 		end = __end_pci_fixups_early;
108 		break;
109 
110 	case pci_fixup_header:
111 		start = __start_pci_fixups_header;
112 		end = __end_pci_fixups_header;
113 		break;
114 
115 	case pci_fixup_final:
116 		if (!pci_apply_fixup_final_quirks)
117 			return;
118 		start = __start_pci_fixups_final;
119 		end = __end_pci_fixups_final;
120 		break;
121 
122 	case pci_fixup_enable:
123 		start = __start_pci_fixups_enable;
124 		end = __end_pci_fixups_enable;
125 		break;
126 
127 	case pci_fixup_resume:
128 		start = __start_pci_fixups_resume;
129 		end = __end_pci_fixups_resume;
130 		break;
131 
132 	case pci_fixup_resume_early:
133 		start = __start_pci_fixups_resume_early;
134 		end = __end_pci_fixups_resume_early;
135 		break;
136 
137 	case pci_fixup_suspend:
138 		start = __start_pci_fixups_suspend;
139 		end = __end_pci_fixups_suspend;
140 		break;
141 
142 	case pci_fixup_suspend_late:
143 		start = __start_pci_fixups_suspend_late;
144 		end = __end_pci_fixups_suspend_late;
145 		break;
146 
147 	default:
148 		/* stupid compiler warning, you would think with an enum... */
149 		return;
150 	}
151 	pci_do_fixups(dev, start, end);
152 }
153 EXPORT_SYMBOL(pci_fixup_device);
154 
pci_apply_final_quirks(void)155 static int __init pci_apply_final_quirks(void)
156 {
157 	struct pci_dev *dev = NULL;
158 	u8 cls = 0;
159 	u8 tmp;
160 
161 	if (pci_cache_line_size)
162 		pr_info("PCI: CLS %u bytes\n", pci_cache_line_size << 2);
163 
164 	pci_apply_fixup_final_quirks = true;
165 	for_each_pci_dev(dev) {
166 		pci_fixup_device(pci_fixup_final, dev);
167 		/*
168 		 * If arch hasn't set it explicitly yet, use the CLS
169 		 * value shared by all PCI devices.  If there's a
170 		 * mismatch, fall back to the default value.
171 		 */
172 		if (!pci_cache_line_size) {
173 			pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
174 			if (!cls)
175 				cls = tmp;
176 			if (!tmp || cls == tmp)
177 				continue;
178 
179 			pci_info(dev, "CLS mismatch (%u != %u), using %u bytes\n",
180 			         cls << 2, tmp << 2,
181 				 pci_dfl_cache_line_size << 2);
182 			pci_cache_line_size = pci_dfl_cache_line_size;
183 		}
184 	}
185 
186 	if (!pci_cache_line_size) {
187 		pr_info("PCI: CLS %u bytes, default %u\n", cls << 2,
188 			pci_dfl_cache_line_size << 2);
189 		pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
190 	}
191 
192 	return 0;
193 }
194 fs_initcall_sync(pci_apply_final_quirks);
195 
196 /*
197  * Decoding should be disabled for a PCI device during BAR sizing to avoid
198  * conflict. But doing so may cause problems on host bridge and perhaps other
199  * key system devices. For devices that need to have mmio decoding always-on,
200  * we need to set the dev->mmio_always_on bit.
201  */
quirk_mmio_always_on(struct pci_dev * dev)202 static void quirk_mmio_always_on(struct pci_dev *dev)
203 {
204 	dev->mmio_always_on = 1;
205 }
206 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
207 				PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
208 
209 /*
210  * The Mellanox Tavor device gives false positive parity errors.  Mark this
211  * device with a broken_parity_status to allow PCI scanning code to "skip"
212  * this now blacklisted device.
213  */
quirk_mellanox_tavor(struct pci_dev * dev)214 static void quirk_mellanox_tavor(struct pci_dev *dev)
215 {
216 	dev->broken_parity_status = 1;	/* This device gives false positives */
217 }
218 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, quirk_mellanox_tavor);
219 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, quirk_mellanox_tavor);
220 
221 /*
222  * Deal with broken BIOSes that neglect to enable passive release,
223  * which can cause problems in combination with the 82441FX/PPro MTRRs
224  */
quirk_passive_release(struct pci_dev * dev)225 static void quirk_passive_release(struct pci_dev *dev)
226 {
227 	struct pci_dev *d = NULL;
228 	unsigned char dlc;
229 
230 	/*
231 	 * We have to make sure a particular bit is set in the PIIX3
232 	 * ISA bridge, so we have to go out and find it.
233 	 */
234 	while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
235 		pci_read_config_byte(d, 0x82, &dlc);
236 		if (!(dlc & 1<<1)) {
237 			pci_info(d, "PIIX3: Enabling Passive Release\n");
238 			dlc |= 1<<1;
239 			pci_write_config_byte(d, 0x82, dlc);
240 		}
241 	}
242 }
243 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82441,	quirk_passive_release);
244 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82441,	quirk_passive_release);
245 
246 /*
247  * The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a
248  * workaround but VIA don't answer queries. If you happen to have good
249  * contacts at VIA ask them for me please -- Alan
250  *
251  * This appears to be BIOS not version dependent. So presumably there is a
252  * chipset level fix.
253  */
quirk_isa_dma_hangs(struct pci_dev * dev)254 static void quirk_isa_dma_hangs(struct pci_dev *dev)
255 {
256 	if (!isa_dma_bridge_buggy) {
257 		isa_dma_bridge_buggy = 1;
258 		pci_info(dev, "Activating ISA DMA hang workarounds\n");
259 	}
260 }
261 /*
262  * It's not totally clear which chipsets are the problematic ones.  We know
263  * 82C586 and 82C596 variants are affected.
264  */
265 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C586_0,	quirk_isa_dma_hangs);
266 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C596,	quirk_isa_dma_hangs);
267 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82371SB_0,  quirk_isa_dma_hangs);
268 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL,	PCI_DEVICE_ID_AL_M1533,		quirk_isa_dma_hangs);
269 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC,	PCI_DEVICE_ID_NEC_CBUS_1,	quirk_isa_dma_hangs);
270 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC,	PCI_DEVICE_ID_NEC_CBUS_2,	quirk_isa_dma_hangs);
271 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC,	PCI_DEVICE_ID_NEC_CBUS_3,	quirk_isa_dma_hangs);
272 
273 /*
274  * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
275  * for some HT machines to use C4 w/o hanging.
276  */
quirk_tigerpoint_bm_sts(struct pci_dev * dev)277 static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
278 {
279 	u32 pmbase;
280 	u16 pm1a;
281 
282 	pci_read_config_dword(dev, 0x40, &pmbase);
283 	pmbase = pmbase & 0xff80;
284 	pm1a = inw(pmbase);
285 
286 	if (pm1a & 0x10) {
287 		pci_info(dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
288 		outw(0x10, pmbase);
289 	}
290 }
291 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
292 
293 /* Chipsets where PCI->PCI transfers vanish or hang */
quirk_nopcipci(struct pci_dev * dev)294 static void quirk_nopcipci(struct pci_dev *dev)
295 {
296 	if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
297 		pci_info(dev, "Disabling direct PCI/PCI transfers\n");
298 		pci_pci_problems |= PCIPCI_FAIL;
299 	}
300 }
301 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_5597,		quirk_nopcipci);
302 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_496,		quirk_nopcipci);
303 
quirk_nopciamd(struct pci_dev * dev)304 static void quirk_nopciamd(struct pci_dev *dev)
305 {
306 	u8 rev;
307 	pci_read_config_byte(dev, 0x08, &rev);
308 	if (rev == 0x13) {
309 		/* Erratum 24 */
310 		pci_info(dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
311 		pci_pci_problems |= PCIAGP_FAIL;
312 	}
313 }
314 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_8151_0,	quirk_nopciamd);
315 
316 /* Triton requires workarounds to be used by the drivers */
quirk_triton(struct pci_dev * dev)317 static void quirk_triton(struct pci_dev *dev)
318 {
319 	if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
320 		pci_info(dev, "Limiting direct PCI/PCI transfers\n");
321 		pci_pci_problems |= PCIPCI_TRITON;
322 	}
323 }
324 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82437,	quirk_triton);
325 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82437VX,	quirk_triton);
326 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82439,	quirk_triton);
327 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82439TX,	quirk_triton);
328 
329 /*
330  * VIA Apollo KT133 needs PCI latency patch
331  * Made according to a Windows driver-based patch by George E. Breese;
332  * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
333  * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for the info on
334  * which Mr Breese based his work.
335  *
336  * Updated based on further information from the site and also on
337  * information provided by VIA
338  */
quirk_vialatency(struct pci_dev * dev)339 static void quirk_vialatency(struct pci_dev *dev)
340 {
341 	struct pci_dev *p;
342 	u8 busarb;
343 
344 	/*
345 	 * Ok, we have a potential problem chipset here. Now see if we have
346 	 * a buggy southbridge.
347 	 */
348 	p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
349 	if (p != NULL) {
350 
351 		/*
352 		 * 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A;
353 		 * thanks Dan Hollis.
354 		 * Check for buggy part revisions
355 		 */
356 		if (p->revision < 0x40 || p->revision > 0x42)
357 			goto exit;
358 	} else {
359 		p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
360 		if (p == NULL)	/* No problem parts */
361 			goto exit;
362 
363 		/* Check for buggy part revisions */
364 		if (p->revision < 0x10 || p->revision > 0x12)
365 			goto exit;
366 	}
367 
368 	/*
369 	 * Ok we have the problem. Now set the PCI master grant to occur
370 	 * every master grant. The apparent bug is that under high PCI load
371 	 * (quite common in Linux of course) you can get data loss when the
372 	 * CPU is held off the bus for 3 bus master requests.  This happens
373 	 * to include the IDE controllers....
374 	 *
375 	 * VIA only apply this fix when an SB Live! is present but under
376 	 * both Linux and Windows this isn't enough, and we have seen
377 	 * corruption without SB Live! but with things like 3 UDMA IDE
378 	 * controllers. So we ignore that bit of the VIA recommendation..
379 	 */
380 	pci_read_config_byte(dev, 0x76, &busarb);
381 
382 	/*
383 	 * Set bit 4 and bit 5 of byte 76 to 0x01
384 	 * "Master priority rotation on every PCI master grant"
385 	 */
386 	busarb &= ~(1<<5);
387 	busarb |= (1<<4);
388 	pci_write_config_byte(dev, 0x76, busarb);
389 	pci_info(dev, "Applying VIA southbridge workaround\n");
390 exit:
391 	pci_dev_put(p);
392 }
393 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8363_0,	quirk_vialatency);
394 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8371_1,	quirk_vialatency);
395 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8361,		quirk_vialatency);
396 /* Must restore this on a resume from RAM */
397 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8363_0,	quirk_vialatency);
398 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8371_1,	quirk_vialatency);
399 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8361,		quirk_vialatency);
400 
401 /* VIA Apollo VP3 needs ETBF on BT848/878 */
quirk_viaetbf(struct pci_dev * dev)402 static void quirk_viaetbf(struct pci_dev *dev)
403 {
404 	if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
405 		pci_info(dev, "Limiting direct PCI/PCI transfers\n");
406 		pci_pci_problems |= PCIPCI_VIAETBF;
407 	}
408 }
409 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C597_0,	quirk_viaetbf);
410 
quirk_vsfx(struct pci_dev * dev)411 static void quirk_vsfx(struct pci_dev *dev)
412 {
413 	if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
414 		pci_info(dev, "Limiting direct PCI/PCI transfers\n");
415 		pci_pci_problems |= PCIPCI_VSFX;
416 	}
417 }
418 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C576,	quirk_vsfx);
419 
420 /*
421  * ALi Magik requires workarounds to be used by the drivers that DMA to AGP
422  * space. Latency must be set to 0xA and Triton workaround applied too.
423  * [Info kindly provided by ALi]
424  */
quirk_alimagik(struct pci_dev * dev)425 static void quirk_alimagik(struct pci_dev *dev)
426 {
427 	if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
428 		pci_info(dev, "Limiting direct PCI/PCI transfers\n");
429 		pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
430 	}
431 }
432 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL,	PCI_DEVICE_ID_AL_M1647,		quirk_alimagik);
433 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL,	PCI_DEVICE_ID_AL_M1651,		quirk_alimagik);
434 
435 /* Natoma has some interesting boundary conditions with Zoran stuff at least */
quirk_natoma(struct pci_dev * dev)436 static void quirk_natoma(struct pci_dev *dev)
437 {
438 	if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
439 		pci_info(dev, "Limiting direct PCI/PCI transfers\n");
440 		pci_pci_problems |= PCIPCI_NATOMA;
441 	}
442 }
443 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82441,	quirk_natoma);
444 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82443LX_0,	quirk_natoma);
445 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82443LX_1,	quirk_natoma);
446 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82443BX_0,	quirk_natoma);
447 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82443BX_1,	quirk_natoma);
448 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82443BX_2,	quirk_natoma);
449 
450 /*
451  * This chip can cause PCI parity errors if config register 0xA0 is read
452  * while DMAs are occurring.
453  */
quirk_citrine(struct pci_dev * dev)454 static void quirk_citrine(struct pci_dev *dev)
455 {
456 	dev->cfg_size = 0xA0;
457 }
458 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM,	PCI_DEVICE_ID_IBM_CITRINE,	quirk_citrine);
459 
460 /*
461  * This chip can cause bus lockups if config addresses above 0x600
462  * are read or written.
463  */
quirk_nfp6000(struct pci_dev * dev)464 static void quirk_nfp6000(struct pci_dev *dev)
465 {
466 	dev->cfg_size = 0x600;
467 }
468 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME,	PCI_DEVICE_ID_NETRONOME_NFP4000,	quirk_nfp6000);
469 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME,	PCI_DEVICE_ID_NETRONOME_NFP6000,	quirk_nfp6000);
470 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME,	PCI_DEVICE_ID_NETRONOME_NFP5000,	quirk_nfp6000);
471 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME,	PCI_DEVICE_ID_NETRONOME_NFP6000_VF,	quirk_nfp6000);
472 
473 /*  On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
quirk_extend_bar_to_page(struct pci_dev * dev)474 static void quirk_extend_bar_to_page(struct pci_dev *dev)
475 {
476 	int i;
477 
478 	for (i = 0; i < PCI_STD_NUM_BARS; i++) {
479 		struct resource *r = &dev->resource[i];
480 
481 		if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
482 			r->end = PAGE_SIZE - 1;
483 			r->start = 0;
484 			r->flags |= IORESOURCE_UNSET;
485 			pci_info(dev, "expanded BAR %d to page size: %pR\n",
486 				 i, r);
487 		}
488 	}
489 }
490 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
491 
492 /*
493  * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
494  * If it's needed, re-allocate the region.
495  */
quirk_s3_64M(struct pci_dev * dev)496 static void quirk_s3_64M(struct pci_dev *dev)
497 {
498 	struct resource *r = &dev->resource[0];
499 
500 	if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
501 		r->flags |= IORESOURCE_UNSET;
502 		r->start = 0;
503 		r->end = 0x3ffffff;
504 	}
505 }
506 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3,	PCI_DEVICE_ID_S3_868,		quirk_s3_64M);
507 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3,	PCI_DEVICE_ID_S3_968,		quirk_s3_64M);
508 
quirk_io(struct pci_dev * dev,int pos,unsigned size,const char * name)509 static void quirk_io(struct pci_dev *dev, int pos, unsigned size,
510 		     const char *name)
511 {
512 	u32 region;
513 	struct pci_bus_region bus_region;
514 	struct resource *res = dev->resource + pos;
515 
516 	pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), &region);
517 
518 	if (!region)
519 		return;
520 
521 	res->name = pci_name(dev);
522 	res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
523 	res->flags |=
524 		(IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
525 	region &= ~(size - 1);
526 
527 	/* Convert from PCI bus to resource space */
528 	bus_region.start = region;
529 	bus_region.end = region + size - 1;
530 	pcibios_bus_to_resource(dev->bus, res, &bus_region);
531 
532 	pci_info(dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
533 		 name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
534 }
535 
536 /*
537  * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
538  * ver. 1.33  20070103) don't set the correct ISA PCI region header info.
539  * BAR0 should be 8 bytes; instead, it may be set to something like 8k
540  * (which conflicts w/ BAR1's memory range).
541  *
542  * CS553x's ISA PCI BARs may also be read-only (ref:
543  * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
544  */
quirk_cs5536_vsa(struct pci_dev * dev)545 static void quirk_cs5536_vsa(struct pci_dev *dev)
546 {
547 	static char *name = "CS5536 ISA bridge";
548 
549 	if (pci_resource_len(dev, 0) != 8) {
550 		quirk_io(dev, 0,   8, name);	/* SMB */
551 		quirk_io(dev, 1, 256, name);	/* GPIO */
552 		quirk_io(dev, 2,  64, name);	/* MFGPT */
553 		pci_info(dev, "%s bug detected (incorrect header); workaround applied\n",
554 			 name);
555 	}
556 }
557 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
558 
quirk_io_region(struct pci_dev * dev,int port,unsigned size,int nr,const char * name)559 static void quirk_io_region(struct pci_dev *dev, int port,
560 				unsigned size, int nr, const char *name)
561 {
562 	u16 region;
563 	struct pci_bus_region bus_region;
564 	struct resource *res = dev->resource + nr;
565 
566 	pci_read_config_word(dev, port, &region);
567 	region &= ~(size - 1);
568 
569 	if (!region)
570 		return;
571 
572 	res->name = pci_name(dev);
573 	res->flags = IORESOURCE_IO;
574 
575 	/* Convert from PCI bus to resource space */
576 	bus_region.start = region;
577 	bus_region.end = region + size - 1;
578 	pcibios_bus_to_resource(dev->bus, res, &bus_region);
579 
580 	if (!pci_claim_resource(dev, nr))
581 		pci_info(dev, "quirk: %pR claimed by %s\n", res, name);
582 }
583 
584 /*
585  * ATI Northbridge setups MCE the processor if you even read somewhere
586  * between 0x3b0->0x3bb or read 0x3d3
587  */
quirk_ati_exploding_mce(struct pci_dev * dev)588 static void quirk_ati_exploding_mce(struct pci_dev *dev)
589 {
590 	pci_info(dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
591 	/* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
592 	request_region(0x3b0, 0x0C, "RadeonIGP");
593 	request_region(0x3d3, 0x01, "RadeonIGP");
594 }
595 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI,	PCI_DEVICE_ID_ATI_RS100,   quirk_ati_exploding_mce);
596 
597 /*
598  * In the AMD NL platform, this device ([1022:7912]) has a class code of
599  * PCI_CLASS_SERIAL_USB_XHCI (0x0c0330), which means the xhci driver will
600  * claim it.
601  *
602  * But the dwc3 driver is a more specific driver for this device, and we'd
603  * prefer to use it instead of xhci. To prevent xhci from claiming the
604  * device, change the class code to 0x0c03fe, which the PCI r3.0 spec
605  * defines as "USB device (not host controller)". The dwc3 driver can then
606  * claim it based on its Vendor and Device ID.
607  */
quirk_amd_nl_class(struct pci_dev * pdev)608 static void quirk_amd_nl_class(struct pci_dev *pdev)
609 {
610 	u32 class = pdev->class;
611 
612 	/* Use "USB Device (not host controller)" class */
613 	pdev->class = PCI_CLASS_SERIAL_USB_DEVICE;
614 	pci_info(pdev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
615 		 class, pdev->class);
616 }
617 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB,
618 		quirk_amd_nl_class);
619 
620 /*
621  * Synopsys USB 3.x host HAPS platform has a class code of
622  * PCI_CLASS_SERIAL_USB_XHCI, and xhci driver can claim it.  However, these
623  * devices should use dwc3-haps driver.  Change these devices' class code to
624  * PCI_CLASS_SERIAL_USB_DEVICE to prevent the xhci-pci driver from claiming
625  * them.
626  */
quirk_synopsys_haps(struct pci_dev * pdev)627 static void quirk_synopsys_haps(struct pci_dev *pdev)
628 {
629 	u32 class = pdev->class;
630 
631 	switch (pdev->device) {
632 	case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3:
633 	case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3_AXI:
634 	case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB31:
635 		pdev->class = PCI_CLASS_SERIAL_USB_DEVICE;
636 		pci_info(pdev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
637 			 class, pdev->class);
638 		break;
639 	}
640 }
641 DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_SYNOPSYS, PCI_ANY_ID,
642 			       PCI_CLASS_SERIAL_USB_XHCI, 0,
643 			       quirk_synopsys_haps);
644 
645 /*
646  * Let's make the southbridge information explicit instead of having to
647  * worry about people probing the ACPI areas, for example.. (Yes, it
648  * happens, and if you read the wrong ACPI register it will put the machine
649  * to sleep with no way of waking it up again. Bummer).
650  *
651  * ALI M7101: Two IO regions pointed to by words at
652  *	0xE0 (64 bytes of ACPI registers)
653  *	0xE2 (32 bytes of SMB registers)
654  */
quirk_ali7101_acpi(struct pci_dev * dev)655 static void quirk_ali7101_acpi(struct pci_dev *dev)
656 {
657 	quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
658 	quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
659 }
660 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL,	PCI_DEVICE_ID_AL_M7101,		quirk_ali7101_acpi);
661 
piix4_io_quirk(struct pci_dev * dev,const char * name,unsigned int port,unsigned int enable)662 static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
663 {
664 	u32 devres;
665 	u32 mask, size, base;
666 
667 	pci_read_config_dword(dev, port, &devres);
668 	if ((devres & enable) != enable)
669 		return;
670 	mask = (devres >> 16) & 15;
671 	base = devres & 0xffff;
672 	size = 16;
673 	for (;;) {
674 		unsigned bit = size >> 1;
675 		if ((bit & mask) == bit)
676 			break;
677 		size = bit;
678 	}
679 	/*
680 	 * For now we only print it out. Eventually we'll want to
681 	 * reserve it (at least if it's in the 0x1000+ range), but
682 	 * let's get enough confirmation reports first.
683 	 */
684 	base &= -size;
685 	pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
686 }
687 
piix4_mem_quirk(struct pci_dev * dev,const char * name,unsigned int port,unsigned int enable)688 static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
689 {
690 	u32 devres;
691 	u32 mask, size, base;
692 
693 	pci_read_config_dword(dev, port, &devres);
694 	if ((devres & enable) != enable)
695 		return;
696 	base = devres & 0xffff0000;
697 	mask = (devres & 0x3f) << 16;
698 	size = 128 << 16;
699 	for (;;) {
700 		unsigned bit = size >> 1;
701 		if ((bit & mask) == bit)
702 			break;
703 		size = bit;
704 	}
705 
706 	/*
707 	 * For now we only print it out. Eventually we'll want to
708 	 * reserve it, but let's get enough confirmation reports first.
709 	 */
710 	base &= -size;
711 	pci_info(dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
712 }
713 
714 /*
715  * PIIX4 ACPI: Two IO regions pointed to by longwords at
716  *	0x40 (64 bytes of ACPI registers)
717  *	0x90 (16 bytes of SMB registers)
718  * and a few strange programmable PIIX4 device resources.
719  */
quirk_piix4_acpi(struct pci_dev * dev)720 static void quirk_piix4_acpi(struct pci_dev *dev)
721 {
722 	u32 res_a;
723 
724 	quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
725 	quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
726 
727 	/* Device resource A has enables for some of the other ones */
728 	pci_read_config_dword(dev, 0x5c, &res_a);
729 
730 	piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
731 	piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
732 
733 	/* Device resource D is just bitfields for static resources */
734 
735 	/* Device 12 enabled? */
736 	if (res_a & (1 << 29)) {
737 		piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
738 		piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
739 	}
740 	/* Device 13 enabled? */
741 	if (res_a & (1 << 30)) {
742 		piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
743 		piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
744 	}
745 	piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
746 	piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
747 }
748 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82371AB_3,	quirk_piix4_acpi);
749 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82443MX_3,	quirk_piix4_acpi);
750 
751 #define ICH_PMBASE	0x40
752 #define ICH_ACPI_CNTL	0x44
753 #define  ICH4_ACPI_EN	0x10
754 #define  ICH6_ACPI_EN	0x80
755 #define ICH4_GPIOBASE	0x58
756 #define ICH4_GPIO_CNTL	0x5c
757 #define  ICH4_GPIO_EN	0x10
758 #define ICH6_GPIOBASE	0x48
759 #define ICH6_GPIO_CNTL	0x4c
760 #define  ICH6_GPIO_EN	0x10
761 
762 /*
763  * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
764  *	0x40 (128 bytes of ACPI, GPIO & TCO registers)
765  *	0x58 (64 bytes of GPIO I/O space)
766  */
quirk_ich4_lpc_acpi(struct pci_dev * dev)767 static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
768 {
769 	u8 enable;
770 
771 	/*
772 	 * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
773 	 * with low legacy (and fixed) ports. We don't know the decoding
774 	 * priority and can't tell whether the legacy device or the one created
775 	 * here is really at that address.  This happens on boards with broken
776 	 * BIOSes.
777 	 */
778 	pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
779 	if (enable & ICH4_ACPI_EN)
780 		quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
781 				 "ICH4 ACPI/GPIO/TCO");
782 
783 	pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
784 	if (enable & ICH4_GPIO_EN)
785 		quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
786 				"ICH4 GPIO");
787 }
788 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801AA_0,		quirk_ich4_lpc_acpi);
789 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801AB_0,		quirk_ich4_lpc_acpi);
790 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801BA_0,		quirk_ich4_lpc_acpi);
791 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801BA_10,	quirk_ich4_lpc_acpi);
792 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801CA_0,		quirk_ich4_lpc_acpi);
793 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801CA_12,	quirk_ich4_lpc_acpi);
794 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801DB_0,		quirk_ich4_lpc_acpi);
795 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801DB_12,	quirk_ich4_lpc_acpi);
796 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801EB_0,		quirk_ich4_lpc_acpi);
797 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_ESB_1,		quirk_ich4_lpc_acpi);
798 
ich6_lpc_acpi_gpio(struct pci_dev * dev)799 static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
800 {
801 	u8 enable;
802 
803 	pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
804 	if (enable & ICH6_ACPI_EN)
805 		quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
806 				 "ICH6 ACPI/GPIO/TCO");
807 
808 	pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
809 	if (enable & ICH6_GPIO_EN)
810 		quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
811 				"ICH6 GPIO");
812 }
813 
ich6_lpc_generic_decode(struct pci_dev * dev,unsigned reg,const char * name,int dynsize)814 static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg,
815 				    const char *name, int dynsize)
816 {
817 	u32 val;
818 	u32 size, base;
819 
820 	pci_read_config_dword(dev, reg, &val);
821 
822 	/* Enabled? */
823 	if (!(val & 1))
824 		return;
825 	base = val & 0xfffc;
826 	if (dynsize) {
827 		/*
828 		 * This is not correct. It is 16, 32 or 64 bytes depending on
829 		 * register D31:F0:ADh bits 5:4.
830 		 *
831 		 * But this gets us at least _part_ of it.
832 		 */
833 		size = 16;
834 	} else {
835 		size = 128;
836 	}
837 	base &= ~(size-1);
838 
839 	/*
840 	 * Just print it out for now. We should reserve it after more
841 	 * debugging.
842 	 */
843 	pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
844 }
845 
quirk_ich6_lpc(struct pci_dev * dev)846 static void quirk_ich6_lpc(struct pci_dev *dev)
847 {
848 	/* Shared ACPI/GPIO decode with all ICH6+ */
849 	ich6_lpc_acpi_gpio(dev);
850 
851 	/* ICH6-specific generic IO decode */
852 	ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
853 	ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
854 }
855 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
856 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
857 
ich7_lpc_generic_decode(struct pci_dev * dev,unsigned reg,const char * name)858 static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg,
859 				    const char *name)
860 {
861 	u32 val;
862 	u32 mask, base;
863 
864 	pci_read_config_dword(dev, reg, &val);
865 
866 	/* Enabled? */
867 	if (!(val & 1))
868 		return;
869 
870 	/* IO base in bits 15:2, mask in bits 23:18, both are dword-based */
871 	base = val & 0xfffc;
872 	mask = (val >> 16) & 0xfc;
873 	mask |= 3;
874 
875 	/*
876 	 * Just print it out for now. We should reserve it after more
877 	 * debugging.
878 	 */
879 	pci_info(dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
880 }
881 
882 /* ICH7-10 has the same common LPC generic IO decode registers */
quirk_ich7_lpc(struct pci_dev * dev)883 static void quirk_ich7_lpc(struct pci_dev *dev)
884 {
885 	/* We share the common ACPI/GPIO decode with ICH6 */
886 	ich6_lpc_acpi_gpio(dev);
887 
888 	/* And have 4 ICH7+ generic decodes */
889 	ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
890 	ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
891 	ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
892 	ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
893 }
894 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
895 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
896 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
897 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
898 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
899 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
900 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
901 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
902 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
903 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
904 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
905 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
906 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,   PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
907 
908 /*
909  * VIA ACPI: One IO region pointed to by longword at
910  *	0x48 or 0x20 (256 bytes of ACPI registers)
911  */
quirk_vt82c586_acpi(struct pci_dev * dev)912 static void quirk_vt82c586_acpi(struct pci_dev *dev)
913 {
914 	if (dev->revision & 0x10)
915 		quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
916 				"vt82c586 ACPI");
917 }
918 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C586_3,	quirk_vt82c586_acpi);
919 
920 /*
921  * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
922  *	0x48 (256 bytes of ACPI registers)
923  *	0x70 (128 bytes of hardware monitoring register)
924  *	0x90 (16 bytes of SMB registers)
925  */
quirk_vt82c686_acpi(struct pci_dev * dev)926 static void quirk_vt82c686_acpi(struct pci_dev *dev)
927 {
928 	quirk_vt82c586_acpi(dev);
929 
930 	quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
931 				 "vt82c686 HW-mon");
932 
933 	quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
934 }
935 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C686_4,	quirk_vt82c686_acpi);
936 
937 /*
938  * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
939  *	0x88 (128 bytes of power management registers)
940  *	0xd0 (16 bytes of SMB registers)
941  */
quirk_vt8235_acpi(struct pci_dev * dev)942 static void quirk_vt8235_acpi(struct pci_dev *dev)
943 {
944 	quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
945 	quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
946 }
947 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8235,	quirk_vt8235_acpi);
948 
949 /*
950  * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast
951  * back-to-back: Disable fast back-to-back on the secondary bus segment
952  */
quirk_xio2000a(struct pci_dev * dev)953 static void quirk_xio2000a(struct pci_dev *dev)
954 {
955 	struct pci_dev *pdev;
956 	u16 command;
957 
958 	pci_warn(dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
959 	list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
960 		pci_read_config_word(pdev, PCI_COMMAND, &command);
961 		if (command & PCI_COMMAND_FAST_BACK)
962 			pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
963 	}
964 }
965 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
966 			quirk_xio2000a);
967 
968 #ifdef CONFIG_X86_IO_APIC
969 
970 #include <asm/io_apic.h>
971 
972 /*
973  * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
974  * devices to the external APIC.
975  *
976  * TODO: When we have device-specific interrupt routers, this code will go
977  * away from quirks.
978  */
quirk_via_ioapic(struct pci_dev * dev)979 static void quirk_via_ioapic(struct pci_dev *dev)
980 {
981 	u8 tmp;
982 
983 	if (nr_ioapics < 1)
984 		tmp = 0;    /* nothing routed to external APIC */
985 	else
986 		tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
987 
988 	pci_info(dev, "%sbling VIA external APIC routing\n",
989 	       tmp == 0 ? "Disa" : "Ena");
990 
991 	/* Offset 0x58: External APIC IRQ output control */
992 	pci_write_config_byte(dev, 0x58, tmp);
993 }
994 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C686,	quirk_via_ioapic);
995 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C686,	quirk_via_ioapic);
996 
997 /*
998  * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
999  * This leads to doubled level interrupt rates.
1000  * Set this bit to get rid of cycle wastage.
1001  * Otherwise uncritical.
1002  */
quirk_via_vt8237_bypass_apic_deassert(struct pci_dev * dev)1003 static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
1004 {
1005 	u8 misc_control2;
1006 #define BYPASS_APIC_DEASSERT 8
1007 
1008 	pci_read_config_byte(dev, 0x5B, &misc_control2);
1009 	if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
1010 		pci_info(dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
1011 		pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
1012 	}
1013 }
1014 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8237,		quirk_via_vt8237_bypass_apic_deassert);
1015 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8237,		quirk_via_vt8237_bypass_apic_deassert);
1016 
1017 /*
1018  * The AMD IO-APIC can hang the box when an APIC IRQ is masked.
1019  * We check all revs >= B0 (yet not in the pre production!) as the bug
1020  * is currently marked NoFix
1021  *
1022  * We have multiple reports of hangs with this chipset that went away with
1023  * noapic specified. For the moment we assume it's the erratum. We may be wrong
1024  * of course. However the advice is demonstrably good even if so.
1025  */
quirk_amd_ioapic(struct pci_dev * dev)1026 static void quirk_amd_ioapic(struct pci_dev *dev)
1027 {
1028 	if (dev->revision >= 0x02) {
1029 		pci_warn(dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
1030 		pci_warn(dev, "        : booting with the \"noapic\" option\n");
1031 	}
1032 }
1033 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_VIPER_7410,	quirk_amd_ioapic);
1034 #endif /* CONFIG_X86_IO_APIC */
1035 
1036 #if defined(CONFIG_ARM64) && defined(CONFIG_PCI_ATS)
1037 
quirk_cavium_sriov_rnm_link(struct pci_dev * dev)1038 static void quirk_cavium_sriov_rnm_link(struct pci_dev *dev)
1039 {
1040 	/* Fix for improper SR-IOV configuration on Cavium cn88xx RNM device */
1041 	if (dev->subsystem_device == 0xa118)
1042 		dev->sriov->link = dev->devfn;
1043 }
1044 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CAVIUM, 0xa018, quirk_cavium_sriov_rnm_link);
1045 #endif
1046 
1047 /*
1048  * Some settings of MMRBC can lead to data corruption so block changes.
1049  * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
1050  */
quirk_amd_8131_mmrbc(struct pci_dev * dev)1051 static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
1052 {
1053 	if (dev->subordinate && dev->revision <= 0x12) {
1054 		pci_info(dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
1055 			 dev->revision);
1056 		dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
1057 	}
1058 }
1059 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
1060 
1061 /*
1062  * FIXME: it is questionable that quirk_via_acpi() is needed.  It shows up
1063  * as an ISA bridge, and does not support the PCI_INTERRUPT_LINE register
1064  * at all.  Therefore it seems like setting the pci_dev's IRQ to the value
1065  * of the ACPI SCI interrupt is only done for convenience.
1066  *	-jgarzik
1067  */
quirk_via_acpi(struct pci_dev * d)1068 static void quirk_via_acpi(struct pci_dev *d)
1069 {
1070 	u8 irq;
1071 
1072 	/* VIA ACPI device: SCI IRQ line in PCI config byte 0x42 */
1073 	pci_read_config_byte(d, 0x42, &irq);
1074 	irq &= 0xf;
1075 	if (irq && (irq != 2))
1076 		d->irq = irq;
1077 }
1078 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C586_3,	quirk_via_acpi);
1079 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C686_4,	quirk_via_acpi);
1080 
1081 /* VIA bridges which have VLink */
1082 static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
1083 
quirk_via_bridge(struct pci_dev * dev)1084 static void quirk_via_bridge(struct pci_dev *dev)
1085 {
1086 	/* See what bridge we have and find the device ranges */
1087 	switch (dev->device) {
1088 	case PCI_DEVICE_ID_VIA_82C686:
1089 		/*
1090 		 * The VT82C686 is special; it attaches to PCI and can have
1091 		 * any device number. All its subdevices are functions of
1092 		 * that single device.
1093 		 */
1094 		via_vlink_dev_lo = PCI_SLOT(dev->devfn);
1095 		via_vlink_dev_hi = PCI_SLOT(dev->devfn);
1096 		break;
1097 	case PCI_DEVICE_ID_VIA_8237:
1098 	case PCI_DEVICE_ID_VIA_8237A:
1099 		via_vlink_dev_lo = 15;
1100 		break;
1101 	case PCI_DEVICE_ID_VIA_8235:
1102 		via_vlink_dev_lo = 16;
1103 		break;
1104 	case PCI_DEVICE_ID_VIA_8231:
1105 	case PCI_DEVICE_ID_VIA_8233_0:
1106 	case PCI_DEVICE_ID_VIA_8233A:
1107 	case PCI_DEVICE_ID_VIA_8233C_0:
1108 		via_vlink_dev_lo = 17;
1109 		break;
1110 	}
1111 }
1112 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C686,	quirk_via_bridge);
1113 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8231,		quirk_via_bridge);
1114 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8233_0,	quirk_via_bridge);
1115 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8233A,	quirk_via_bridge);
1116 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8233C_0,	quirk_via_bridge);
1117 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8235,		quirk_via_bridge);
1118 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8237,		quirk_via_bridge);
1119 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8237A,	quirk_via_bridge);
1120 
1121 /*
1122  * quirk_via_vlink		-	VIA VLink IRQ number update
1123  * @dev: PCI device
1124  *
1125  * If the device we are dealing with is on a PIC IRQ we need to ensure that
1126  * the IRQ line register which usually is not relevant for PCI cards, is
1127  * actually written so that interrupts get sent to the right place.
1128  *
1129  * We only do this on systems where a VIA south bridge was detected, and
1130  * only for VIA devices on the motherboard (see quirk_via_bridge above).
1131  */
quirk_via_vlink(struct pci_dev * dev)1132 static void quirk_via_vlink(struct pci_dev *dev)
1133 {
1134 	u8 irq, new_irq;
1135 
1136 	/* Check if we have VLink at all */
1137 	if (via_vlink_dev_lo == -1)
1138 		return;
1139 
1140 	new_irq = dev->irq;
1141 
1142 	/* Don't quirk interrupts outside the legacy IRQ range */
1143 	if (!new_irq || new_irq > 15)
1144 		return;
1145 
1146 	/* Internal device ? */
1147 	if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
1148 	    PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
1149 		return;
1150 
1151 	/*
1152 	 * This is an internal VLink device on a PIC interrupt. The BIOS
1153 	 * ought to have set this but may not have, so we redo it.
1154 	 */
1155 	pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1156 	if (new_irq != irq) {
1157 		pci_info(dev, "VIA VLink IRQ fixup, from %d to %d\n",
1158 			irq, new_irq);
1159 		udelay(15);	/* unknown if delay really needed */
1160 		pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
1161 	}
1162 }
1163 DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
1164 
1165 /*
1166  * VIA VT82C598 has its device ID settable and many BIOSes set it to the ID
1167  * of VT82C597 for backward compatibility.  We need to switch it off to be
1168  * able to recognize the real type of the chip.
1169  */
quirk_vt82c598_id(struct pci_dev * dev)1170 static void quirk_vt82c598_id(struct pci_dev *dev)
1171 {
1172 	pci_write_config_byte(dev, 0xfc, 0);
1173 	pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
1174 }
1175 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C597_0,	quirk_vt82c598_id);
1176 
1177 /*
1178  * CardBus controllers have a legacy base address that enables them to
1179  * respond as i82365 pcmcia controllers.  We don't want them to do this
1180  * even if the Linux CardBus driver is not loaded, because the Linux i82365
1181  * driver does not (and should not) handle CardBus.
1182  */
quirk_cardbus_legacy(struct pci_dev * dev)1183 static void quirk_cardbus_legacy(struct pci_dev *dev)
1184 {
1185 	pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
1186 }
1187 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
1188 			PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
1189 DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
1190 			PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
1191 
1192 /*
1193  * Following the PCI ordering rules is optional on the AMD762. I'm not sure
1194  * what the designers were smoking but let's not inhale...
1195  *
1196  * To be fair to AMD, it follows the spec by default, it's BIOS people who
1197  * turn it off!
1198  */
quirk_amd_ordering(struct pci_dev * dev)1199 static void quirk_amd_ordering(struct pci_dev *dev)
1200 {
1201 	u32 pcic;
1202 	pci_read_config_dword(dev, 0x4C, &pcic);
1203 	if ((pcic & 6) != 6) {
1204 		pcic |= 6;
1205 		pci_warn(dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
1206 		pci_write_config_dword(dev, 0x4C, pcic);
1207 		pci_read_config_dword(dev, 0x84, &pcic);
1208 		pcic |= (1 << 23);	/* Required in this mode */
1209 		pci_write_config_dword(dev, 0x84, pcic);
1210 	}
1211 }
1212 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1213 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1214 
1215 /*
1216  * DreamWorks-provided workaround for Dunord I-3000 problem
1217  *
1218  * This card decodes and responds to addresses not apparently assigned to
1219  * it.  We force a larger allocation to ensure that nothing gets put too
1220  * close to it.
1221  */
quirk_dunord(struct pci_dev * dev)1222 static void quirk_dunord(struct pci_dev *dev)
1223 {
1224 	struct resource *r = &dev->resource[1];
1225 
1226 	r->flags |= IORESOURCE_UNSET;
1227 	r->start = 0;
1228 	r->end = 0xffffff;
1229 }
1230 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD,	PCI_DEVICE_ID_DUNORD_I3000,	quirk_dunord);
1231 
1232 /*
1233  * i82380FB mobile docking controller: its PCI-to-PCI bridge is subtractive
1234  * decoding (transparent), and does indicate this in the ProgIf.
1235  * Unfortunately, the ProgIf value is wrong - 0x80 instead of 0x01.
1236  */
quirk_transparent_bridge(struct pci_dev * dev)1237 static void quirk_transparent_bridge(struct pci_dev *dev)
1238 {
1239 	dev->transparent = 1;
1240 }
1241 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82380FB,	quirk_transparent_bridge);
1242 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA,	0x605,	quirk_transparent_bridge);
1243 
1244 /*
1245  * Common misconfiguration of the MediaGX/Geode PCI master that will reduce
1246  * PCI bandwidth from 70MB/s to 25MB/s.  See the GXM/GXLV/GX1 datasheets
1247  * found at http://www.national.com/analog for info on what these bits do.
1248  * <christer@weinigel.se>
1249  */
quirk_mediagx_master(struct pci_dev * dev)1250 static void quirk_mediagx_master(struct pci_dev *dev)
1251 {
1252 	u8 reg;
1253 
1254 	pci_read_config_byte(dev, 0x41, &reg);
1255 	if (reg & 2) {
1256 		reg &= ~2;
1257 		pci_info(dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
1258 			 reg);
1259 		pci_write_config_byte(dev, 0x41, reg);
1260 	}
1261 }
1262 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX,	PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1263 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX,	PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1264 
1265 /*
1266  * Ensure C0 rev restreaming is off. This is normally done by the BIOS but
1267  * in the odd case it is not the results are corruption hence the presence
1268  * of a Linux check.
1269  */
quirk_disable_pxb(struct pci_dev * pdev)1270 static void quirk_disable_pxb(struct pci_dev *pdev)
1271 {
1272 	u16 config;
1273 
1274 	if (pdev->revision != 0x04)		/* Only C0 requires this */
1275 		return;
1276 	pci_read_config_word(pdev, 0x40, &config);
1277 	if (config & (1<<6)) {
1278 		config &= ~(1<<6);
1279 		pci_write_config_word(pdev, 0x40, config);
1280 		pci_info(pdev, "C0 revision 450NX. Disabling PCI restreaming\n");
1281 	}
1282 }
1283 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82454NX,	quirk_disable_pxb);
1284 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82454NX,	quirk_disable_pxb);
1285 
quirk_amd_ide_mode(struct pci_dev * pdev)1286 static void quirk_amd_ide_mode(struct pci_dev *pdev)
1287 {
1288 	/* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
1289 	u8 tmp;
1290 
1291 	pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
1292 	if (tmp == 0x01) {
1293 		pci_read_config_byte(pdev, 0x40, &tmp);
1294 		pci_write_config_byte(pdev, 0x40, tmp|1);
1295 		pci_write_config_byte(pdev, 0x9, 1);
1296 		pci_write_config_byte(pdev, 0xa, 6);
1297 		pci_write_config_byte(pdev, 0x40, tmp);
1298 
1299 		pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
1300 		pci_info(pdev, "set SATA to AHCI mode\n");
1301 	}
1302 }
1303 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
1304 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
1305 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
1306 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
1307 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1308 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1309 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1310 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1311 
1312 /* Serverworks CSB5 IDE does not fully support native mode */
quirk_svwks_csb5ide(struct pci_dev * pdev)1313 static void quirk_svwks_csb5ide(struct pci_dev *pdev)
1314 {
1315 	u8 prog;
1316 	pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1317 	if (prog & 5) {
1318 		prog &= ~5;
1319 		pdev->class &= ~5;
1320 		pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1321 		/* PCI layer will sort out resources */
1322 	}
1323 }
1324 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
1325 
1326 /* Intel 82801CAM ICH3-M datasheet says IDE modes must be the same */
quirk_ide_samemode(struct pci_dev * pdev)1327 static void quirk_ide_samemode(struct pci_dev *pdev)
1328 {
1329 	u8 prog;
1330 
1331 	pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1332 
1333 	if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
1334 		pci_info(pdev, "IDE mode mismatch; forcing legacy mode\n");
1335 		prog &= ~5;
1336 		pdev->class &= ~5;
1337 		pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1338 	}
1339 }
1340 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
1341 
1342 /* Some ATA devices break if put into D3 */
quirk_no_ata_d3(struct pci_dev * pdev)1343 static void quirk_no_ata_d3(struct pci_dev *pdev)
1344 {
1345 	pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
1346 }
1347 /* Quirk the legacy ATA devices only. The AHCI ones are ok */
1348 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
1349 				PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1350 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
1351 				PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1352 /* ALi loses some register settings that we cannot then restore */
1353 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
1354 				PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1355 /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1356    occur when mode detecting */
1357 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
1358 				PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1359 
1360 /*
1361  * This was originally an Alpha-specific thing, but it really fits here.
1362  * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1363  */
quirk_eisa_bridge(struct pci_dev * dev)1364 static void quirk_eisa_bridge(struct pci_dev *dev)
1365 {
1366 	dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1367 }
1368 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82375,	quirk_eisa_bridge);
1369 
1370 /*
1371  * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1372  * is not activated. The myth is that Asus said that they do not want the
1373  * users to be irritated by just another PCI Device in the Win98 device
1374  * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
1375  * package 2.7.0 for details)
1376  *
1377  * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1378  * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
1379  * becomes necessary to do this tweak in two steps -- the chosen trigger
1380  * is either the Host bridge (preferred) or on-board VGA controller.
1381  *
1382  * Note that we used to unhide the SMBus that way on Toshiba laptops
1383  * (Satellite A40 and Tecra M2) but then found that the thermal management
1384  * was done by SMM code, which could cause unsynchronized concurrent
1385  * accesses to the SMBus registers, with potentially bad effects. Thus you
1386  * should be very careful when adding new entries: if SMM is accessing the
1387  * Intel SMBus, this is a very good reason to leave it hidden.
1388  *
1389  * Likewise, many recent laptops use ACPI for thermal management. If the
1390  * ACPI DSDT code accesses the SMBus, then Linux should not access it
1391  * natively, and keeping the SMBus hidden is the right thing to do. If you
1392  * are about to add an entry in the table below, please first disassemble
1393  * the DSDT and double-check that there is no code accessing the SMBus.
1394  */
1395 static int asus_hides_smbus;
1396 
asus_hides_smbus_hostbridge(struct pci_dev * dev)1397 static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
1398 {
1399 	if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1400 		if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
1401 			switch (dev->subsystem_device) {
1402 			case 0x8025: /* P4B-LX */
1403 			case 0x8070: /* P4B */
1404 			case 0x8088: /* P4B533 */
1405 			case 0x1626: /* L3C notebook */
1406 				asus_hides_smbus = 1;
1407 			}
1408 		else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
1409 			switch (dev->subsystem_device) {
1410 			case 0x80b1: /* P4GE-V */
1411 			case 0x80b2: /* P4PE */
1412 			case 0x8093: /* P4B533-V */
1413 				asus_hides_smbus = 1;
1414 			}
1415 		else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
1416 			switch (dev->subsystem_device) {
1417 			case 0x8030: /* P4T533 */
1418 				asus_hides_smbus = 1;
1419 			}
1420 		else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
1421 			switch (dev->subsystem_device) {
1422 			case 0x8070: /* P4G8X Deluxe */
1423 				asus_hides_smbus = 1;
1424 			}
1425 		else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
1426 			switch (dev->subsystem_device) {
1427 			case 0x80c9: /* PU-DLS */
1428 				asus_hides_smbus = 1;
1429 			}
1430 		else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
1431 			switch (dev->subsystem_device) {
1432 			case 0x1751: /* M2N notebook */
1433 			case 0x1821: /* M5N notebook */
1434 			case 0x1897: /* A6L notebook */
1435 				asus_hides_smbus = 1;
1436 			}
1437 		else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1438 			switch (dev->subsystem_device) {
1439 			case 0x184b: /* W1N notebook */
1440 			case 0x186a: /* M6Ne notebook */
1441 				asus_hides_smbus = 1;
1442 			}
1443 		else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1444 			switch (dev->subsystem_device) {
1445 			case 0x80f2: /* P4P800-X */
1446 				asus_hides_smbus = 1;
1447 			}
1448 		else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
1449 			switch (dev->subsystem_device) {
1450 			case 0x1882: /* M6V notebook */
1451 			case 0x1977: /* A6VA notebook */
1452 				asus_hides_smbus = 1;
1453 			}
1454 	} else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1455 		if (dev->device ==  PCI_DEVICE_ID_INTEL_82855PM_HB)
1456 			switch (dev->subsystem_device) {
1457 			case 0x088C: /* HP Compaq nc8000 */
1458 			case 0x0890: /* HP Compaq nc6000 */
1459 				asus_hides_smbus = 1;
1460 			}
1461 		else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1462 			switch (dev->subsystem_device) {
1463 			case 0x12bc: /* HP D330L */
1464 			case 0x12bd: /* HP D530 */
1465 			case 0x006a: /* HP Compaq nx9500 */
1466 				asus_hides_smbus = 1;
1467 			}
1468 		else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1469 			switch (dev->subsystem_device) {
1470 			case 0x12bf: /* HP xw4100 */
1471 				asus_hides_smbus = 1;
1472 			}
1473 	} else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1474 		if (dev->device ==  PCI_DEVICE_ID_INTEL_82855PM_HB)
1475 			switch (dev->subsystem_device) {
1476 			case 0xC00C: /* Samsung P35 notebook */
1477 				asus_hides_smbus = 1;
1478 		}
1479 	} else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1480 		if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1481 			switch (dev->subsystem_device) {
1482 			case 0x0058: /* Compaq Evo N620c */
1483 				asus_hides_smbus = 1;
1484 			}
1485 		else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
1486 			switch (dev->subsystem_device) {
1487 			case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1488 				/* Motherboard doesn't have Host bridge
1489 				 * subvendor/subdevice IDs, therefore checking
1490 				 * its on-board VGA controller */
1491 				asus_hides_smbus = 1;
1492 			}
1493 		else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
1494 			switch (dev->subsystem_device) {
1495 			case 0x00b8: /* Compaq Evo D510 CMT */
1496 			case 0x00b9: /* Compaq Evo D510 SFF */
1497 			case 0x00ba: /* Compaq Evo D510 USDT */
1498 				/* Motherboard doesn't have Host bridge
1499 				 * subvendor/subdevice IDs and on-board VGA
1500 				 * controller is disabled if an AGP card is
1501 				 * inserted, therefore checking USB UHCI
1502 				 * Controller #1 */
1503 				asus_hides_smbus = 1;
1504 			}
1505 		else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1506 			switch (dev->subsystem_device) {
1507 			case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1508 				/* Motherboard doesn't have host bridge
1509 				 * subvendor/subdevice IDs, therefore checking
1510 				 * its on-board VGA controller */
1511 				asus_hides_smbus = 1;
1512 			}
1513 	}
1514 }
1515 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82845_HB,	asus_hides_smbus_hostbridge);
1516 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82845G_HB,	asus_hides_smbus_hostbridge);
1517 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82850_HB,	asus_hides_smbus_hostbridge);
1518 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82865_HB,	asus_hides_smbus_hostbridge);
1519 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82875_HB,	asus_hides_smbus_hostbridge);
1520 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_7205_0,	asus_hides_smbus_hostbridge);
1521 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_E7501_MCH,	asus_hides_smbus_hostbridge);
1522 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82855PM_HB,	asus_hides_smbus_hostbridge);
1523 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82855GM_HB,	asus_hides_smbus_hostbridge);
1524 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
1525 
1526 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82810_IG3,	asus_hides_smbus_hostbridge);
1527 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801DB_2,	asus_hides_smbus_hostbridge);
1528 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82815_CGC,	asus_hides_smbus_hostbridge);
1529 
asus_hides_smbus_lpc(struct pci_dev * dev)1530 static void asus_hides_smbus_lpc(struct pci_dev *dev)
1531 {
1532 	u16 val;
1533 
1534 	if (likely(!asus_hides_smbus))
1535 		return;
1536 
1537 	pci_read_config_word(dev, 0xF2, &val);
1538 	if (val & 0x8) {
1539 		pci_write_config_word(dev, 0xF2, val & (~0x8));
1540 		pci_read_config_word(dev, 0xF2, &val);
1541 		if (val & 0x8)
1542 			pci_info(dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
1543 				 val);
1544 		else
1545 			pci_info(dev, "Enabled i801 SMBus device\n");
1546 	}
1547 }
1548 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801AA_0,	asus_hides_smbus_lpc);
1549 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801DB_0,	asus_hides_smbus_lpc);
1550 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801BA_0,	asus_hides_smbus_lpc);
1551 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801CA_0,	asus_hides_smbus_lpc);
1552 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801CA_12,	asus_hides_smbus_lpc);
1553 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801DB_12,	asus_hides_smbus_lpc);
1554 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801EB_0,	asus_hides_smbus_lpc);
1555 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801AA_0,	asus_hides_smbus_lpc);
1556 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801DB_0,	asus_hides_smbus_lpc);
1557 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801BA_0,	asus_hides_smbus_lpc);
1558 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801CA_0,	asus_hides_smbus_lpc);
1559 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801CA_12,	asus_hides_smbus_lpc);
1560 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801DB_12,	asus_hides_smbus_lpc);
1561 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801EB_0,	asus_hides_smbus_lpc);
1562 
1563 /* It appears we just have one such device. If not, we have a warning */
1564 static void __iomem *asus_rcba_base;
asus_hides_smbus_lpc_ich6_suspend(struct pci_dev * dev)1565 static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
1566 {
1567 	u32 rcba;
1568 
1569 	if (likely(!asus_hides_smbus))
1570 		return;
1571 	WARN_ON(asus_rcba_base);
1572 
1573 	pci_read_config_dword(dev, 0xF0, &rcba);
1574 	/* use bits 31:14, 16 kB aligned */
1575 	asus_rcba_base = ioremap(rcba & 0xFFFFC000, 0x4000);
1576 	if (asus_rcba_base == NULL)
1577 		return;
1578 }
1579 
asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev * dev)1580 static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1581 {
1582 	u32 val;
1583 
1584 	if (likely(!asus_hides_smbus || !asus_rcba_base))
1585 		return;
1586 
1587 	/* read the Function Disable register, dword mode only */
1588 	val = readl(asus_rcba_base + 0x3418);
1589 
1590 	/* enable the SMBus device */
1591 	writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418);
1592 }
1593 
asus_hides_smbus_lpc_ich6_resume(struct pci_dev * dev)1594 static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1595 {
1596 	if (likely(!asus_hides_smbus || !asus_rcba_base))
1597 		return;
1598 
1599 	iounmap(asus_rcba_base);
1600 	asus_rcba_base = NULL;
1601 	pci_info(dev, "Enabled ICH6/i801 SMBus device\n");
1602 }
1603 
asus_hides_smbus_lpc_ich6(struct pci_dev * dev)1604 static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1605 {
1606 	asus_hides_smbus_lpc_ich6_suspend(dev);
1607 	asus_hides_smbus_lpc_ich6_resume_early(dev);
1608 	asus_hides_smbus_lpc_ich6_resume(dev);
1609 }
1610 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH6_1,	asus_hides_smbus_lpc_ich6);
1611 DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH6_1,	asus_hides_smbus_lpc_ich6_suspend);
1612 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH6_1,	asus_hides_smbus_lpc_ich6_resume);
1613 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH6_1,	asus_hides_smbus_lpc_ich6_resume_early);
1614 
1615 /* SiS 96x south bridge: BIOS typically hides SMBus device...  */
quirk_sis_96x_smbus(struct pci_dev * dev)1616 static void quirk_sis_96x_smbus(struct pci_dev *dev)
1617 {
1618 	u8 val = 0;
1619 	pci_read_config_byte(dev, 0x77, &val);
1620 	if (val & 0x10) {
1621 		pci_info(dev, "Enabling SiS 96x SMBus\n");
1622 		pci_write_config_byte(dev, 0x77, val & ~0x10);
1623 	}
1624 }
1625 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_961,		quirk_sis_96x_smbus);
1626 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_962,		quirk_sis_96x_smbus);
1627 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_963,		quirk_sis_96x_smbus);
1628 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_LPC,		quirk_sis_96x_smbus);
1629 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_961,		quirk_sis_96x_smbus);
1630 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_962,		quirk_sis_96x_smbus);
1631 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_963,		quirk_sis_96x_smbus);
1632 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_LPC,		quirk_sis_96x_smbus);
1633 
1634 /*
1635  * ... This is further complicated by the fact that some SiS96x south
1636  * bridges pretend to be 85C503/5513 instead.  In that case see if we
1637  * spotted a compatible north bridge to make sure.
1638  * (pci_find_device() doesn't work yet)
1639  *
1640  * We can also enable the sis96x bit in the discovery register..
1641  */
1642 #define SIS_DETECT_REGISTER 0x40
1643 
quirk_sis_503(struct pci_dev * dev)1644 static void quirk_sis_503(struct pci_dev *dev)
1645 {
1646 	u8 reg;
1647 	u16 devid;
1648 
1649 	pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1650 	pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1651 	pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1652 	if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1653 		pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1654 		return;
1655 	}
1656 
1657 	/*
1658 	 * Ok, it now shows up as a 96x.  Run the 96x quirk by hand in case
1659 	 * it has already been processed.  (Depends on link order, which is
1660 	 * apparently not guaranteed)
1661 	 */
1662 	dev->device = devid;
1663 	quirk_sis_96x_smbus(dev);
1664 }
1665 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_503,		quirk_sis_503);
1666 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_503,		quirk_sis_503);
1667 
1668 /*
1669  * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1670  * and MC97 modem controller are disabled when a second PCI soundcard is
1671  * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1672  * -- bjd
1673  */
asus_hides_ac97_lpc(struct pci_dev * dev)1674 static void asus_hides_ac97_lpc(struct pci_dev *dev)
1675 {
1676 	u8 val;
1677 	int asus_hides_ac97 = 0;
1678 
1679 	if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1680 		if (dev->device == PCI_DEVICE_ID_VIA_8237)
1681 			asus_hides_ac97 = 1;
1682 	}
1683 
1684 	if (!asus_hides_ac97)
1685 		return;
1686 
1687 	pci_read_config_byte(dev, 0x50, &val);
1688 	if (val & 0xc0) {
1689 		pci_write_config_byte(dev, 0x50, val & (~0xc0));
1690 		pci_read_config_byte(dev, 0x50, &val);
1691 		if (val & 0xc0)
1692 			pci_info(dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
1693 				 val);
1694 		else
1695 			pci_info(dev, "Enabled onboard AC97/MC97 devices\n");
1696 	}
1697 }
1698 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1699 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1700 
1701 #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
1702 
1703 /*
1704  * If we are using libata we can drive this chip properly but must do this
1705  * early on to make the additional device appear during the PCI scanning.
1706  */
quirk_jmicron_ata(struct pci_dev * pdev)1707 static void quirk_jmicron_ata(struct pci_dev *pdev)
1708 {
1709 	u32 conf1, conf5, class;
1710 	u8 hdr;
1711 
1712 	/* Only poke fn 0 */
1713 	if (PCI_FUNC(pdev->devfn))
1714 		return;
1715 
1716 	pci_read_config_dword(pdev, 0x40, &conf1);
1717 	pci_read_config_dword(pdev, 0x80, &conf5);
1718 
1719 	conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1720 	conf5 &= ~(1 << 24);  /* Clear bit 24 */
1721 
1722 	switch (pdev->device) {
1723 	case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
1724 	case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
1725 	case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
1726 		/* The controller should be in single function ahci mode */
1727 		conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1728 		break;
1729 
1730 	case PCI_DEVICE_ID_JMICRON_JMB365:
1731 	case PCI_DEVICE_ID_JMICRON_JMB366:
1732 		/* Redirect IDE second PATA port to the right spot */
1733 		conf5 |= (1 << 24);
1734 		fallthrough;
1735 	case PCI_DEVICE_ID_JMICRON_JMB361:
1736 	case PCI_DEVICE_ID_JMICRON_JMB363:
1737 	case PCI_DEVICE_ID_JMICRON_JMB369:
1738 		/* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1739 		/* Set the class codes correctly and then direct IDE 0 */
1740 		conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
1741 		break;
1742 
1743 	case PCI_DEVICE_ID_JMICRON_JMB368:
1744 		/* The controller should be in single function IDE mode */
1745 		conf1 |= 0x00C00000; /* Set 22, 23 */
1746 		break;
1747 	}
1748 
1749 	pci_write_config_dword(pdev, 0x40, conf1);
1750 	pci_write_config_dword(pdev, 0x80, conf5);
1751 
1752 	/* Update pdev accordingly */
1753 	pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1754 	pdev->hdr_type = hdr & 0x7f;
1755 	pdev->multifunction = !!(hdr & 0x80);
1756 
1757 	pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1758 	pdev->class = class >> 8;
1759 }
1760 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1761 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1762 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
1763 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1764 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
1765 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1766 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1767 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1768 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
1769 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1770 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1771 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
1772 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1773 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
1774 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1775 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1776 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1777 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
1778 
1779 #endif
1780 
quirk_jmicron_async_suspend(struct pci_dev * dev)1781 static void quirk_jmicron_async_suspend(struct pci_dev *dev)
1782 {
1783 	if (dev->multifunction) {
1784 		device_disable_async_suspend(&dev->dev);
1785 		pci_info(dev, "async suspend disabled to avoid multi-function power-on ordering issue\n");
1786 	}
1787 }
1788 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_IDE, 8, quirk_jmicron_async_suspend);
1789 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_SATA_AHCI, 0, quirk_jmicron_async_suspend);
1790 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x2362, quirk_jmicron_async_suspend);
1791 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x236f, quirk_jmicron_async_suspend);
1792 
1793 #ifdef CONFIG_X86_IO_APIC
quirk_alder_ioapic(struct pci_dev * pdev)1794 static void quirk_alder_ioapic(struct pci_dev *pdev)
1795 {
1796 	int i;
1797 
1798 	if ((pdev->class >> 8) != 0xff00)
1799 		return;
1800 
1801 	/*
1802 	 * The first BAR is the location of the IO-APIC... we must
1803 	 * not touch this (and it's already covered by the fixmap), so
1804 	 * forcibly insert it into the resource tree.
1805 	 */
1806 	if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1807 		insert_resource(&iomem_resource, &pdev->resource[0]);
1808 
1809 	/*
1810 	 * The next five BARs all seem to be rubbish, so just clean
1811 	 * them out.
1812 	 */
1813 	for (i = 1; i < PCI_STD_NUM_BARS; i++)
1814 		memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1815 }
1816 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_EESSC,	quirk_alder_ioapic);
1817 #endif
1818 
quirk_no_msi(struct pci_dev * dev)1819 static void quirk_no_msi(struct pci_dev *dev)
1820 {
1821 	pci_info(dev, "avoiding MSI to work around a hardware defect\n");
1822 	dev->no_msi = 1;
1823 }
1824 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4386, quirk_no_msi);
1825 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4387, quirk_no_msi);
1826 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4388, quirk_no_msi);
1827 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4389, quirk_no_msi);
1828 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x438a, quirk_no_msi);
1829 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x438b, quirk_no_msi);
1830 
quirk_pcie_mch(struct pci_dev * pdev)1831 static void quirk_pcie_mch(struct pci_dev *pdev)
1832 {
1833 	pdev->no_msi = 1;
1834 }
1835 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_E7520_MCH,	quirk_pcie_mch);
1836 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_E7320_MCH,	quirk_pcie_mch);
1837 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_E7525_MCH,	quirk_pcie_mch);
1838 
1839 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_HUAWEI, 0x1610, PCI_CLASS_BRIDGE_PCI, 8, quirk_pcie_mch);
1840 
1841 /*
1842  * It's possible for the MSI to get corrupted if SHPC and ACPI are used
1843  * together on certain PXH-based systems.
1844  */
quirk_pcie_pxh(struct pci_dev * dev)1845 static void quirk_pcie_pxh(struct pci_dev *dev)
1846 {
1847 	dev->no_msi = 1;
1848 	pci_warn(dev, "PXH quirk detected; SHPC device MSI disabled\n");
1849 }
1850 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXHD_0,	quirk_pcie_pxh);
1851 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXHD_1,	quirk_pcie_pxh);
1852 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXH_0,	quirk_pcie_pxh);
1853 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXH_1,	quirk_pcie_pxh);
1854 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXHV,	quirk_pcie_pxh);
1855 
1856 /*
1857  * Some Intel PCI Express chipsets have trouble with downstream device
1858  * power management.
1859  */
quirk_intel_pcie_pm(struct pci_dev * dev)1860 static void quirk_intel_pcie_pm(struct pci_dev *dev)
1861 {
1862 	pci_pm_d3hot_delay = 120;
1863 	dev->no_d1d2 = 1;
1864 }
1865 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25e2, quirk_intel_pcie_pm);
1866 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25e3, quirk_intel_pcie_pm);
1867 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25e4, quirk_intel_pcie_pm);
1868 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25e5, quirk_intel_pcie_pm);
1869 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25e6, quirk_intel_pcie_pm);
1870 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25e7, quirk_intel_pcie_pm);
1871 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25f7, quirk_intel_pcie_pm);
1872 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25f8, quirk_intel_pcie_pm);
1873 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25f9, quirk_intel_pcie_pm);
1874 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25fa, quirk_intel_pcie_pm);
1875 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2601, quirk_intel_pcie_pm);
1876 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2602, quirk_intel_pcie_pm);
1877 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2603, quirk_intel_pcie_pm);
1878 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2604, quirk_intel_pcie_pm);
1879 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2605, quirk_intel_pcie_pm);
1880 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2606, quirk_intel_pcie_pm);
1881 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2607, quirk_intel_pcie_pm);
1882 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2608, quirk_intel_pcie_pm);
1883 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2609, quirk_intel_pcie_pm);
1884 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x260a, quirk_intel_pcie_pm);
1885 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x260b, quirk_intel_pcie_pm);
1886 
quirk_d3hot_delay(struct pci_dev * dev,unsigned int delay)1887 static void quirk_d3hot_delay(struct pci_dev *dev, unsigned int delay)
1888 {
1889 	if (dev->d3hot_delay >= delay)
1890 		return;
1891 
1892 	dev->d3hot_delay = delay;
1893 	pci_info(dev, "extending delay after power-on from D3hot to %d msec\n",
1894 		 dev->d3hot_delay);
1895 }
1896 
quirk_radeon_pm(struct pci_dev * dev)1897 static void quirk_radeon_pm(struct pci_dev *dev)
1898 {
1899 	if (dev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1900 	    dev->subsystem_device == 0x00e2)
1901 		quirk_d3hot_delay(dev, 20);
1902 }
1903 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6741, quirk_radeon_pm);
1904 
1905 /*
1906  * Ryzen5/7 XHCI controllers fail upon resume from runtime suspend or s2idle.
1907  * https://bugzilla.kernel.org/show_bug.cgi?id=205587
1908  *
1909  * The kernel attempts to transition these devices to D3cold, but that seems
1910  * to be ineffective on the platforms in question; the PCI device appears to
1911  * remain on in D3hot state. The D3hot-to-D0 transition then requires an
1912  * extended delay in order to succeed.
1913  */
quirk_ryzen_xhci_d3hot(struct pci_dev * dev)1914 static void quirk_ryzen_xhci_d3hot(struct pci_dev *dev)
1915 {
1916 	quirk_d3hot_delay(dev, 20);
1917 }
1918 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x15e0, quirk_ryzen_xhci_d3hot);
1919 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x15e1, quirk_ryzen_xhci_d3hot);
1920 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x1639, quirk_ryzen_xhci_d3hot);
1921 
1922 #ifdef CONFIG_X86_IO_APIC
dmi_disable_ioapicreroute(const struct dmi_system_id * d)1923 static int dmi_disable_ioapicreroute(const struct dmi_system_id *d)
1924 {
1925 	noioapicreroute = 1;
1926 	pr_info("%s detected: disable boot interrupt reroute\n", d->ident);
1927 
1928 	return 0;
1929 }
1930 
1931 static const struct dmi_system_id boot_interrupt_dmi_table[] = {
1932 	/*
1933 	 * Systems to exclude from boot interrupt reroute quirks
1934 	 */
1935 	{
1936 		.callback = dmi_disable_ioapicreroute,
1937 		.ident = "ASUSTek Computer INC. M2N-LR",
1938 		.matches = {
1939 			DMI_MATCH(DMI_SYS_VENDOR, "ASUSTek Computer INC."),
1940 			DMI_MATCH(DMI_PRODUCT_NAME, "M2N-LR"),
1941 		},
1942 	},
1943 	{}
1944 };
1945 
1946 /*
1947  * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1948  * remap the original interrupt in the Linux kernel to the boot interrupt, so
1949  * that a PCI device's interrupt handler is installed on the boot interrupt
1950  * line instead.
1951  */
quirk_reroute_to_boot_interrupts_intel(struct pci_dev * dev)1952 static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1953 {
1954 	dmi_check_system(boot_interrupt_dmi_table);
1955 	if (noioapicquirk || noioapicreroute)
1956 		return;
1957 
1958 	dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
1959 	pci_info(dev, "rerouting interrupts for [%04x:%04x]\n",
1960 		 dev->vendor, dev->device);
1961 }
1962 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80333_0,	quirk_reroute_to_boot_interrupts_intel);
1963 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80333_1,	quirk_reroute_to_boot_interrupts_intel);
1964 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ESB2_0,	quirk_reroute_to_boot_interrupts_intel);
1965 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXH_0,	quirk_reroute_to_boot_interrupts_intel);
1966 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXH_1,	quirk_reroute_to_boot_interrupts_intel);
1967 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXHV,	quirk_reroute_to_boot_interrupts_intel);
1968 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80332_0,	quirk_reroute_to_boot_interrupts_intel);
1969 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80332_1,	quirk_reroute_to_boot_interrupts_intel);
1970 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80333_0,	quirk_reroute_to_boot_interrupts_intel);
1971 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80333_1,	quirk_reroute_to_boot_interrupts_intel);
1972 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ESB2_0,	quirk_reroute_to_boot_interrupts_intel);
1973 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXH_0,	quirk_reroute_to_boot_interrupts_intel);
1974 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXH_1,	quirk_reroute_to_boot_interrupts_intel);
1975 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXHV,	quirk_reroute_to_boot_interrupts_intel);
1976 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80332_0,	quirk_reroute_to_boot_interrupts_intel);
1977 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80332_1,	quirk_reroute_to_boot_interrupts_intel);
1978 
1979 /*
1980  * On some chipsets we can disable the generation of legacy INTx boot
1981  * interrupts.
1982  */
1983 
1984 /*
1985  * IO-APIC1 on 6300ESB generates boot interrupts, see Intel order no
1986  * 300641-004US, section 5.7.3.
1987  *
1988  * Core IO on Xeon E5 1600/2600/4600, see Intel order no 326509-003.
1989  * Core IO on Xeon E5 v2, see Intel order no 329188-003.
1990  * Core IO on Xeon E7 v2, see Intel order no 329595-002.
1991  * Core IO on Xeon E5 v3, see Intel order no 330784-003.
1992  * Core IO on Xeon E7 v3, see Intel order no 332315-001US.
1993  * Core IO on Xeon E5 v4, see Intel order no 333810-002US.
1994  * Core IO on Xeon E7 v4, see Intel order no 332315-001US.
1995  * Core IO on Xeon D-1500, see Intel order no 332051-001.
1996  * Core IO on Xeon Scalable, see Intel order no 610950.
1997  */
1998 #define INTEL_6300_IOAPIC_ABAR		0x40	/* Bus 0, Dev 29, Func 5 */
1999 #define INTEL_6300_DISABLE_BOOT_IRQ	(1<<14)
2000 
2001 #define INTEL_CIPINTRC_CFG_OFFSET	0x14C	/* Bus 0, Dev 5, Func 0 */
2002 #define INTEL_CIPINTRC_DIS_INTX_ICH	(1<<25)
2003 
quirk_disable_intel_boot_interrupt(struct pci_dev * dev)2004 static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
2005 {
2006 	u16 pci_config_word;
2007 	u32 pci_config_dword;
2008 
2009 	if (noioapicquirk)
2010 		return;
2011 
2012 	switch (dev->device) {
2013 	case PCI_DEVICE_ID_INTEL_ESB_10:
2014 		pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR,
2015 				     &pci_config_word);
2016 		pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
2017 		pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR,
2018 				      pci_config_word);
2019 		break;
2020 	case 0x3c28:	/* Xeon E5 1600/2600/4600	*/
2021 	case 0x0e28:	/* Xeon E5/E7 V2		*/
2022 	case 0x2f28:	/* Xeon E5/E7 V3,V4		*/
2023 	case 0x6f28:	/* Xeon D-1500			*/
2024 	case 0x2034:	/* Xeon Scalable Family		*/
2025 		pci_read_config_dword(dev, INTEL_CIPINTRC_CFG_OFFSET,
2026 				      &pci_config_dword);
2027 		pci_config_dword |= INTEL_CIPINTRC_DIS_INTX_ICH;
2028 		pci_write_config_dword(dev, INTEL_CIPINTRC_CFG_OFFSET,
2029 				       pci_config_dword);
2030 		break;
2031 	default:
2032 		return;
2033 	}
2034 	pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
2035 		 dev->vendor, dev->device);
2036 }
2037 /*
2038  * Device 29 Func 5 Device IDs of IO-APIC
2039  * containing ABAR—APIC1 Alternate Base Address Register
2040  */
2041 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ESB_10,
2042 		quirk_disable_intel_boot_interrupt);
2043 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ESB_10,
2044 		quirk_disable_intel_boot_interrupt);
2045 
2046 /*
2047  * Device 5 Func 0 Device IDs of Core IO modules/hubs
2048  * containing Coherent Interface Protocol Interrupt Control
2049  *
2050  * Device IDs obtained from volume 2 datasheets of commented
2051  * families above.
2052  */
2053 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x3c28,
2054 		quirk_disable_intel_boot_interrupt);
2055 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x0e28,
2056 		quirk_disable_intel_boot_interrupt);
2057 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2f28,
2058 		quirk_disable_intel_boot_interrupt);
2059 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x6f28,
2060 		quirk_disable_intel_boot_interrupt);
2061 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2034,
2062 		quirk_disable_intel_boot_interrupt);
2063 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	0x3c28,
2064 		quirk_disable_intel_boot_interrupt);
2065 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	0x0e28,
2066 		quirk_disable_intel_boot_interrupt);
2067 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	0x2f28,
2068 		quirk_disable_intel_boot_interrupt);
2069 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	0x6f28,
2070 		quirk_disable_intel_boot_interrupt);
2071 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	0x2034,
2072 		quirk_disable_intel_boot_interrupt);
2073 
2074 /* Disable boot interrupts on HT-1000 */
2075 #define BC_HT1000_FEATURE_REG		0x64
2076 #define BC_HT1000_PIC_REGS_ENABLE	(1<<0)
2077 #define BC_HT1000_MAP_IDX		0xC00
2078 #define BC_HT1000_MAP_DATA		0xC01
2079 
quirk_disable_broadcom_boot_interrupt(struct pci_dev * dev)2080 static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
2081 {
2082 	u32 pci_config_dword;
2083 	u8 irq;
2084 
2085 	if (noioapicquirk)
2086 		return;
2087 
2088 	pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
2089 	pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
2090 			BC_HT1000_PIC_REGS_ENABLE);
2091 
2092 	for (irq = 0x10; irq < 0x10 + 32; irq++) {
2093 		outb(irq, BC_HT1000_MAP_IDX);
2094 		outb(0x00, BC_HT1000_MAP_DATA);
2095 	}
2096 
2097 	pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
2098 
2099 	pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
2100 		 dev->vendor, dev->device);
2101 }
2102 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS,   PCI_DEVICE_ID_SERVERWORKS_HT1000SB,	quirk_disable_broadcom_boot_interrupt);
2103 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS,   PCI_DEVICE_ID_SERVERWORKS_HT1000SB,	quirk_disable_broadcom_boot_interrupt);
2104 
2105 /* Disable boot interrupts on AMD and ATI chipsets */
2106 
2107 /*
2108  * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
2109  * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
2110  * (due to an erratum).
2111  */
2112 #define AMD_813X_MISC			0x40
2113 #define AMD_813X_NOIOAMODE		(1<<0)
2114 #define AMD_813X_REV_B1			0x12
2115 #define AMD_813X_REV_B2			0x13
2116 
quirk_disable_amd_813x_boot_interrupt(struct pci_dev * dev)2117 static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
2118 {
2119 	u32 pci_config_dword;
2120 
2121 	if (noioapicquirk)
2122 		return;
2123 	if ((dev->revision == AMD_813X_REV_B1) ||
2124 	    (dev->revision == AMD_813X_REV_B2))
2125 		return;
2126 
2127 	pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
2128 	pci_config_dword &= ~AMD_813X_NOIOAMODE;
2129 	pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
2130 
2131 	pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
2132 		 dev->vendor, dev->device);
2133 }
2134 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_8131_BRIDGE,	quirk_disable_amd_813x_boot_interrupt);
2135 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_8131_BRIDGE,	quirk_disable_amd_813x_boot_interrupt);
2136 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_8132_BRIDGE,	quirk_disable_amd_813x_boot_interrupt);
2137 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_8132_BRIDGE,	quirk_disable_amd_813x_boot_interrupt);
2138 
2139 #define AMD_8111_PCI_IRQ_ROUTING	0x56
2140 
quirk_disable_amd_8111_boot_interrupt(struct pci_dev * dev)2141 static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
2142 {
2143 	u16 pci_config_word;
2144 
2145 	if (noioapicquirk)
2146 		return;
2147 
2148 	pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
2149 	if (!pci_config_word) {
2150 		pci_info(dev, "boot interrupts on device [%04x:%04x] already disabled\n",
2151 			 dev->vendor, dev->device);
2152 		return;
2153 	}
2154 	pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
2155 	pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
2156 		 dev->vendor, dev->device);
2157 }
2158 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD,   PCI_DEVICE_ID_AMD_8111_SMBUS,	quirk_disable_amd_8111_boot_interrupt);
2159 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD,   PCI_DEVICE_ID_AMD_8111_SMBUS,	quirk_disable_amd_8111_boot_interrupt);
2160 #endif /* CONFIG_X86_IO_APIC */
2161 
2162 /*
2163  * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
2164  * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
2165  * Re-allocate the region if needed...
2166  */
quirk_tc86c001_ide(struct pci_dev * dev)2167 static void quirk_tc86c001_ide(struct pci_dev *dev)
2168 {
2169 	struct resource *r = &dev->resource[0];
2170 
2171 	if (r->start & 0x8) {
2172 		r->flags |= IORESOURCE_UNSET;
2173 		r->start = 0;
2174 		r->end = 0xf;
2175 	}
2176 }
2177 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
2178 			 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
2179 			 quirk_tc86c001_ide);
2180 
2181 /*
2182  * PLX PCI 9050 PCI Target bridge controller has an erratum that prevents the
2183  * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
2184  * being read correctly if bit 7 of the base address is set.
2185  * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
2186  * Re-allocate the regions to a 256-byte boundary if necessary.
2187  */
quirk_plx_pci9050(struct pci_dev * dev)2188 static void quirk_plx_pci9050(struct pci_dev *dev)
2189 {
2190 	unsigned int bar;
2191 
2192 	/* Fixed in revision 2 (PCI 9052). */
2193 	if (dev->revision >= 2)
2194 		return;
2195 	for (bar = 0; bar <= 1; bar++)
2196 		if (pci_resource_len(dev, bar) == 0x80 &&
2197 		    (pci_resource_start(dev, bar) & 0x80)) {
2198 			struct resource *r = &dev->resource[bar];
2199 			pci_info(dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
2200 				 bar);
2201 			r->flags |= IORESOURCE_UNSET;
2202 			r->start = 0;
2203 			r->end = 0xff;
2204 		}
2205 }
2206 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
2207 			 quirk_plx_pci9050);
2208 /*
2209  * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
2210  * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
2211  * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
2212  * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
2213  *
2214  * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
2215  * driver.
2216  */
2217 DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
2218 DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
2219 
quirk_netmos(struct pci_dev * dev)2220 static void quirk_netmos(struct pci_dev *dev)
2221 {
2222 	unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
2223 	unsigned int num_serial = dev->subsystem_device & 0xf;
2224 
2225 	/*
2226 	 * These Netmos parts are multiport serial devices with optional
2227 	 * parallel ports.  Even when parallel ports are present, they
2228 	 * are identified as class SERIAL, which means the serial driver
2229 	 * will claim them.  To prevent this, mark them as class OTHER.
2230 	 * These combo devices should be claimed by parport_serial.
2231 	 *
2232 	 * The subdevice ID is of the form 0x00PS, where <P> is the number
2233 	 * of parallel ports and <S> is the number of serial ports.
2234 	 */
2235 	switch (dev->device) {
2236 	case PCI_DEVICE_ID_NETMOS_9835:
2237 		/* Well, this rule doesn't hold for the following 9835 device */
2238 		if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
2239 				dev->subsystem_device == 0x0299)
2240 			return;
2241 		fallthrough;
2242 	case PCI_DEVICE_ID_NETMOS_9735:
2243 	case PCI_DEVICE_ID_NETMOS_9745:
2244 	case PCI_DEVICE_ID_NETMOS_9845:
2245 	case PCI_DEVICE_ID_NETMOS_9855:
2246 		if (num_parallel) {
2247 			pci_info(dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
2248 				dev->device, num_parallel, num_serial);
2249 			dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
2250 			    (dev->class & 0xff);
2251 		}
2252 	}
2253 }
2254 DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
2255 			 PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
2256 
quirk_e100_interrupt(struct pci_dev * dev)2257 static void quirk_e100_interrupt(struct pci_dev *dev)
2258 {
2259 	u16 command, pmcsr;
2260 	u8 __iomem *csr;
2261 	u8 cmd_hi;
2262 
2263 	switch (dev->device) {
2264 	/* PCI IDs taken from drivers/net/e100.c */
2265 	case 0x1029:
2266 	case 0x1030 ... 0x1034:
2267 	case 0x1038 ... 0x103E:
2268 	case 0x1050 ... 0x1057:
2269 	case 0x1059:
2270 	case 0x1064 ... 0x106B:
2271 	case 0x1091 ... 0x1095:
2272 	case 0x1209:
2273 	case 0x1229:
2274 	case 0x2449:
2275 	case 0x2459:
2276 	case 0x245D:
2277 	case 0x27DC:
2278 		break;
2279 	default:
2280 		return;
2281 	}
2282 
2283 	/*
2284 	 * Some firmware hands off the e100 with interrupts enabled,
2285 	 * which can cause a flood of interrupts if packets are
2286 	 * received before the driver attaches to the device.  So
2287 	 * disable all e100 interrupts here.  The driver will
2288 	 * re-enable them when it's ready.
2289 	 */
2290 	pci_read_config_word(dev, PCI_COMMAND, &command);
2291 
2292 	if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
2293 		return;
2294 
2295 	/*
2296 	 * Check that the device is in the D0 power state. If it's not,
2297 	 * there is no point to look any further.
2298 	 */
2299 	if (dev->pm_cap) {
2300 		pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
2301 		if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
2302 			return;
2303 	}
2304 
2305 	/* Convert from PCI bus to resource space.  */
2306 	csr = ioremap(pci_resource_start(dev, 0), 8);
2307 	if (!csr) {
2308 		pci_warn(dev, "Can't map e100 registers\n");
2309 		return;
2310 	}
2311 
2312 	cmd_hi = readb(csr + 3);
2313 	if (cmd_hi == 0) {
2314 		pci_warn(dev, "Firmware left e100 interrupts enabled; disabling\n");
2315 		writeb(1, csr + 3);
2316 	}
2317 
2318 	iounmap(csr);
2319 }
2320 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
2321 			PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
2322 
2323 /*
2324  * The 82575 and 82598 may experience data corruption issues when transitioning
2325  * out of L0S.  To prevent this we need to disable L0S on the PCIe link.
2326  */
quirk_disable_aspm_l0s(struct pci_dev * dev)2327 static void quirk_disable_aspm_l0s(struct pci_dev *dev)
2328 {
2329 	pci_info(dev, "Disabling L0s\n");
2330 	pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
2331 }
2332 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
2333 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
2334 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
2335 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
2336 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
2337 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
2338 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
2339 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
2340 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
2341 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
2342 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
2343 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
2344 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
2345 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
2346 
quirk_disable_aspm_l0s_l1(struct pci_dev * dev)2347 static void quirk_disable_aspm_l0s_l1(struct pci_dev *dev)
2348 {
2349 	pci_info(dev, "Disabling ASPM L0s/L1\n");
2350 	pci_disable_link_state(dev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
2351 }
2352 
2353 /*
2354  * ASM1083/1085 PCIe-PCI bridge devices cause AER timeout errors on the
2355  * upstream PCIe root port when ASPM is enabled. At least L0s mode is affected;
2356  * disable both L0s and L1 for now to be safe.
2357  */
2358 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ASMEDIA, 0x1080, quirk_disable_aspm_l0s_l1);
2359 
2360 /*
2361  * Micron 2100AI NVMe doesn't work reliably when ASPM is enabled. Disable
2362  * ASPM support for it now.
2363  */
2364 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MICRON, PCI_DEVICE_ID_MICRON_2100AI,
2365 			quirk_disable_aspm_l0s_l1);
2366 
2367 /*
2368  * Some Pericom PCIe-to-PCI bridges in reverse mode need the PCIe Retrain
2369  * Link bit cleared after starting the link retrain process to allow this
2370  * process to finish.
2371  *
2372  * Affected devices: PI7C9X110, PI7C9X111SL, PI7C9X130.  See also the
2373  * Pericom Errata Sheet PI7C9X111SLB_errata_rev1.2_102711.pdf.
2374  */
quirk_enable_clear_retrain_link(struct pci_dev * dev)2375 static void quirk_enable_clear_retrain_link(struct pci_dev *dev)
2376 {
2377 	dev->clear_retrain_link = 1;
2378 	pci_info(dev, "Enable PCIe Retrain Link quirk\n");
2379 }
2380 DECLARE_PCI_FIXUP_HEADER(0x12d8, 0xe110, quirk_enable_clear_retrain_link);
2381 DECLARE_PCI_FIXUP_HEADER(0x12d8, 0xe111, quirk_enable_clear_retrain_link);
2382 DECLARE_PCI_FIXUP_HEADER(0x12d8, 0xe130, quirk_enable_clear_retrain_link);
2383 
fixup_rev1_53c810(struct pci_dev * dev)2384 static void fixup_rev1_53c810(struct pci_dev *dev)
2385 {
2386 	u32 class = dev->class;
2387 
2388 	/*
2389 	 * rev 1 ncr53c810 chips don't set the class at all which means
2390 	 * they don't get their resources remapped. Fix that here.
2391 	 */
2392 	if (class)
2393 		return;
2394 
2395 	dev->class = PCI_CLASS_STORAGE_SCSI << 8;
2396 	pci_info(dev, "NCR 53c810 rev 1 PCI class overridden (%#08x -> %#08x)\n",
2397 		 class, dev->class);
2398 }
2399 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
2400 
2401 /* Enable 1k I/O space granularity on the Intel P64H2 */
quirk_p64h2_1k_io(struct pci_dev * dev)2402 static void quirk_p64h2_1k_io(struct pci_dev *dev)
2403 {
2404 	u16 en1k;
2405 
2406 	pci_read_config_word(dev, 0x40, &en1k);
2407 
2408 	if (en1k & 0x200) {
2409 		pci_info(dev, "Enable I/O Space to 1KB granularity\n");
2410 		dev->io_window_1k = 1;
2411 	}
2412 }
2413 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
2414 
2415 /*
2416  * Under some circumstances, AER is not linked with extended capabilities.
2417  * Force it to be linked by setting the corresponding control bit in the
2418  * config space.
2419  */
quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev * dev)2420 static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
2421 {
2422 	uint8_t b;
2423 
2424 	if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
2425 		if (!(b & 0x20)) {
2426 			pci_write_config_byte(dev, 0xf41, b | 0x20);
2427 			pci_info(dev, "Linking AER extended capability\n");
2428 		}
2429 	}
2430 }
2431 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA,  PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2432 			quirk_nvidia_ck804_pcie_aer_ext_cap);
2433 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA,  PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2434 			quirk_nvidia_ck804_pcie_aer_ext_cap);
2435 
quirk_via_cx700_pci_parking_caching(struct pci_dev * dev)2436 static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
2437 {
2438 	/*
2439 	 * Disable PCI Bus Parking and PCI Master read caching on CX700
2440 	 * which causes unspecified timing errors with a VT6212L on the PCI
2441 	 * bus leading to USB2.0 packet loss.
2442 	 *
2443 	 * This quirk is only enabled if a second (on the external PCI bus)
2444 	 * VT6212L is found -- the CX700 core itself also contains a USB
2445 	 * host controller with the same PCI ID as the VT6212L.
2446 	 */
2447 
2448 	/* Count VT6212L instances */
2449 	struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
2450 		PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
2451 	uint8_t b;
2452 
2453 	/*
2454 	 * p should contain the first (internal) VT6212L -- see if we have
2455 	 * an external one by searching again.
2456 	 */
2457 	p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
2458 	if (!p)
2459 		return;
2460 	pci_dev_put(p);
2461 
2462 	if (pci_read_config_byte(dev, 0x76, &b) == 0) {
2463 		if (b & 0x40) {
2464 			/* Turn off PCI Bus Parking */
2465 			pci_write_config_byte(dev, 0x76, b ^ 0x40);
2466 
2467 			pci_info(dev, "Disabling VIA CX700 PCI parking\n");
2468 		}
2469 	}
2470 
2471 	if (pci_read_config_byte(dev, 0x72, &b) == 0) {
2472 		if (b != 0) {
2473 			/* Turn off PCI Master read caching */
2474 			pci_write_config_byte(dev, 0x72, 0x0);
2475 
2476 			/* Set PCI Master Bus time-out to "1x16 PCLK" */
2477 			pci_write_config_byte(dev, 0x75, 0x1);
2478 
2479 			/* Disable "Read FIFO Timer" */
2480 			pci_write_config_byte(dev, 0x77, 0x0);
2481 
2482 			pci_info(dev, "Disabling VIA CX700 PCI caching\n");
2483 		}
2484 	}
2485 }
2486 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
2487 
quirk_brcm_5719_limit_mrrs(struct pci_dev * dev)2488 static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
2489 {
2490 	u32 rev;
2491 
2492 	pci_read_config_dword(dev, 0xf4, &rev);
2493 
2494 	/* Only CAP the MRRS if the device is a 5719 A0 */
2495 	if (rev == 0x05719000) {
2496 		int readrq = pcie_get_readrq(dev);
2497 		if (readrq > 2048)
2498 			pcie_set_readrq(dev, 2048);
2499 	}
2500 }
2501 DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
2502 			 PCI_DEVICE_ID_TIGON3_5719,
2503 			 quirk_brcm_5719_limit_mrrs);
2504 
2505 /*
2506  * Originally in EDAC sources for i82875P: Intel tells BIOS developers to
2507  * hide device 6 which configures the overflow device access containing the
2508  * DRBs - this is where we expose device 6.
2509  * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2510  */
quirk_unhide_mch_dev6(struct pci_dev * dev)2511 static void quirk_unhide_mch_dev6(struct pci_dev *dev)
2512 {
2513 	u8 reg;
2514 
2515 	if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
2516 		pci_info(dev, "Enabling MCH 'Overflow' Device\n");
2517 		pci_write_config_byte(dev, 0xF4, reg | 0x02);
2518 	}
2519 }
2520 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
2521 			quirk_unhide_mch_dev6);
2522 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
2523 			quirk_unhide_mch_dev6);
2524 
2525 #ifdef CONFIG_PCI_MSI
2526 /*
2527  * Some chipsets do not support MSI. We cannot easily rely on setting
2528  * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually some
2529  * other buses controlled by the chipset even if Linux is not aware of it.
2530  * Instead of setting the flag on all buses in the machine, simply disable
2531  * MSI globally.
2532  */
quirk_disable_all_msi(struct pci_dev * dev)2533 static void quirk_disable_all_msi(struct pci_dev *dev)
2534 {
2535 	pci_no_msi();
2536 	pci_warn(dev, "MSI quirk detected; MSI disabled\n");
2537 }
2538 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2539 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2540 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
2541 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
2542 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
2543 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
2544 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
2545 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, 0x0761, quirk_disable_all_msi);
2546 
2547 /* Disable MSI on chipsets that are known to not support it */
quirk_disable_msi(struct pci_dev * dev)2548 static void quirk_disable_msi(struct pci_dev *dev)
2549 {
2550 	if (dev->subordinate) {
2551 		pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
2552 		dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2553 	}
2554 }
2555 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
2556 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
2557 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
2558 
2559 /*
2560  * The APC bridge device in AMD 780 family northbridges has some random
2561  * OEM subsystem ID in its vendor ID register (erratum 18), so instead
2562  * we use the possible vendor/device IDs of the host bridge for the
2563  * declared quirk, and search for the APC bridge by slot number.
2564  */
quirk_amd_780_apc_msi(struct pci_dev * host_bridge)2565 static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
2566 {
2567 	struct pci_dev *apc_bridge;
2568 
2569 	apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
2570 	if (apc_bridge) {
2571 		if (apc_bridge->device == 0x9602)
2572 			quirk_disable_msi(apc_bridge);
2573 		pci_dev_put(apc_bridge);
2574 	}
2575 }
2576 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
2577 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
2578 
2579 /*
2580  * Go through the list of HyperTransport capabilities and return 1 if a HT
2581  * MSI capability is found and enabled.
2582  */
msi_ht_cap_enabled(struct pci_dev * dev)2583 static int msi_ht_cap_enabled(struct pci_dev *dev)
2584 {
2585 	int pos, ttl = PCI_FIND_CAP_TTL;
2586 
2587 	pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2588 	while (pos && ttl--) {
2589 		u8 flags;
2590 
2591 		if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2592 					 &flags) == 0) {
2593 			pci_info(dev, "Found %s HT MSI Mapping\n",
2594 				flags & HT_MSI_FLAGS_ENABLE ?
2595 				"enabled" : "disabled");
2596 			return (flags & HT_MSI_FLAGS_ENABLE) != 0;
2597 		}
2598 
2599 		pos = pci_find_next_ht_capability(dev, pos,
2600 						  HT_CAPTYPE_MSI_MAPPING);
2601 	}
2602 	return 0;
2603 }
2604 
2605 /* Check the HyperTransport MSI mapping to know whether MSI is enabled or not */
quirk_msi_ht_cap(struct pci_dev * dev)2606 static void quirk_msi_ht_cap(struct pci_dev *dev)
2607 {
2608 	if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
2609 		pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
2610 		dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2611 	}
2612 }
2613 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2614 			quirk_msi_ht_cap);
2615 
2616 /*
2617  * The nVidia CK804 chipset may have 2 HT MSI mappings.  MSI is supported
2618  * if the MSI capability is set in any of these mappings.
2619  */
quirk_nvidia_ck804_msi_ht_cap(struct pci_dev * dev)2620 static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
2621 {
2622 	struct pci_dev *pdev;
2623 
2624 	if (!dev->subordinate)
2625 		return;
2626 
2627 	/*
2628 	 * Check HT MSI cap on this chipset and the root one.  A single one
2629 	 * having MSI is enough to be sure that MSI is supported.
2630 	 */
2631 	pdev = pci_get_slot(dev->bus, 0);
2632 	if (!pdev)
2633 		return;
2634 	if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
2635 		pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
2636 		dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2637 	}
2638 	pci_dev_put(pdev);
2639 }
2640 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2641 			quirk_nvidia_ck804_msi_ht_cap);
2642 
2643 /* Force enable MSI mapping capability on HT bridges */
ht_enable_msi_mapping(struct pci_dev * dev)2644 static void ht_enable_msi_mapping(struct pci_dev *dev)
2645 {
2646 	int pos, ttl = PCI_FIND_CAP_TTL;
2647 
2648 	pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2649 	while (pos && ttl--) {
2650 		u8 flags;
2651 
2652 		if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2653 					 &flags) == 0) {
2654 			pci_info(dev, "Enabling HT MSI Mapping\n");
2655 
2656 			pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2657 					      flags | HT_MSI_FLAGS_ENABLE);
2658 		}
2659 		pos = pci_find_next_ht_capability(dev, pos,
2660 						  HT_CAPTYPE_MSI_MAPPING);
2661 	}
2662 }
2663 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2664 			 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2665 			 ht_enable_msi_mapping);
2666 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2667 			 ht_enable_msi_mapping);
2668 
2669 /*
2670  * The P5N32-SLI motherboards from Asus have a problem with MSI
2671  * for the MCP55 NIC. It is not yet determined whether the MSI problem
2672  * also affects other devices. As for now, turn off MSI for this device.
2673  */
nvenet_msi_disable(struct pci_dev * dev)2674 static void nvenet_msi_disable(struct pci_dev *dev)
2675 {
2676 	const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
2677 
2678 	if (board_name &&
2679 	    (strstr(board_name, "P5N32-SLI PREMIUM") ||
2680 	     strstr(board_name, "P5N32-E SLI"))) {
2681 		pci_info(dev, "Disabling MSI for MCP55 NIC on P5N32-SLI\n");
2682 		dev->no_msi = 1;
2683 	}
2684 }
2685 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2686 			PCI_DEVICE_ID_NVIDIA_NVENET_15,
2687 			nvenet_msi_disable);
2688 
2689 /*
2690  * PCIe spec r4.0 sec 7.7.1.2 and sec 7.7.2.2 say that if MSI/MSI-X is enabled,
2691  * then the device can't use INTx interrupts. Tegra's PCIe root ports don't
2692  * generate MSI interrupts for PME and AER events instead only INTx interrupts
2693  * are generated. Though Tegra's PCIe root ports can generate MSI interrupts
2694  * for other events, since PCIe specificiation doesn't support using a mix of
2695  * INTx and MSI/MSI-X, it is required to disable MSI interrupts to avoid port
2696  * service drivers registering their respective ISRs for MSIs.
2697  */
pci_quirk_nvidia_tegra_disable_rp_msi(struct pci_dev * dev)2698 static void pci_quirk_nvidia_tegra_disable_rp_msi(struct pci_dev *dev)
2699 {
2700 	dev->no_msi = 1;
2701 }
2702 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x1ad0,
2703 			      PCI_CLASS_BRIDGE_PCI, 8,
2704 			      pci_quirk_nvidia_tegra_disable_rp_msi);
2705 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x1ad1,
2706 			      PCI_CLASS_BRIDGE_PCI, 8,
2707 			      pci_quirk_nvidia_tegra_disable_rp_msi);
2708 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x1ad2,
2709 			      PCI_CLASS_BRIDGE_PCI, 8,
2710 			      pci_quirk_nvidia_tegra_disable_rp_msi);
2711 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0bf0,
2712 			      PCI_CLASS_BRIDGE_PCI, 8,
2713 			      pci_quirk_nvidia_tegra_disable_rp_msi);
2714 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0bf1,
2715 			      PCI_CLASS_BRIDGE_PCI, 8,
2716 			      pci_quirk_nvidia_tegra_disable_rp_msi);
2717 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e1c,
2718 			      PCI_CLASS_BRIDGE_PCI, 8,
2719 			      pci_quirk_nvidia_tegra_disable_rp_msi);
2720 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e1d,
2721 			      PCI_CLASS_BRIDGE_PCI, 8,
2722 			      pci_quirk_nvidia_tegra_disable_rp_msi);
2723 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e12,
2724 			      PCI_CLASS_BRIDGE_PCI, 8,
2725 			      pci_quirk_nvidia_tegra_disable_rp_msi);
2726 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e13,
2727 			      PCI_CLASS_BRIDGE_PCI, 8,
2728 			      pci_quirk_nvidia_tegra_disable_rp_msi);
2729 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0fae,
2730 			      PCI_CLASS_BRIDGE_PCI, 8,
2731 			      pci_quirk_nvidia_tegra_disable_rp_msi);
2732 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0faf,
2733 			      PCI_CLASS_BRIDGE_PCI, 8,
2734 			      pci_quirk_nvidia_tegra_disable_rp_msi);
2735 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x10e5,
2736 			      PCI_CLASS_BRIDGE_PCI, 8,
2737 			      pci_quirk_nvidia_tegra_disable_rp_msi);
2738 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x10e6,
2739 			      PCI_CLASS_BRIDGE_PCI, 8,
2740 			      pci_quirk_nvidia_tegra_disable_rp_msi);
2741 
2742 /*
2743  * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
2744  * config register.  This register controls the routing of legacy
2745  * interrupts from devices that route through the MCP55.  If this register
2746  * is misprogrammed, interrupts are only sent to the BSP, unlike
2747  * conventional systems where the IRQ is broadcast to all online CPUs.  Not
2748  * having this register set properly prevents kdump from booting up
2749  * properly, so let's make sure that we have it set correctly.
2750  * Note that this is an undocumented register.
2751  */
nvbridge_check_legacy_irq_routing(struct pci_dev * dev)2752 static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
2753 {
2754 	u32 cfg;
2755 
2756 	if (!pci_find_capability(dev, PCI_CAP_ID_HT))
2757 		return;
2758 
2759 	pci_read_config_dword(dev, 0x74, &cfg);
2760 
2761 	if (cfg & ((1 << 2) | (1 << 15))) {
2762 		pr_info("Rewriting IRQ routing register on MCP55\n");
2763 		cfg &= ~((1 << 2) | (1 << 15));
2764 		pci_write_config_dword(dev, 0x74, cfg);
2765 	}
2766 }
2767 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2768 			PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
2769 			nvbridge_check_legacy_irq_routing);
2770 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2771 			PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
2772 			nvbridge_check_legacy_irq_routing);
2773 
ht_check_msi_mapping(struct pci_dev * dev)2774 static int ht_check_msi_mapping(struct pci_dev *dev)
2775 {
2776 	int pos, ttl = PCI_FIND_CAP_TTL;
2777 	int found = 0;
2778 
2779 	/* Check if there is HT MSI cap or enabled on this device */
2780 	pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2781 	while (pos && ttl--) {
2782 		u8 flags;
2783 
2784 		if (found < 1)
2785 			found = 1;
2786 		if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2787 					 &flags) == 0) {
2788 			if (flags & HT_MSI_FLAGS_ENABLE) {
2789 				if (found < 2) {
2790 					found = 2;
2791 					break;
2792 				}
2793 			}
2794 		}
2795 		pos = pci_find_next_ht_capability(dev, pos,
2796 						  HT_CAPTYPE_MSI_MAPPING);
2797 	}
2798 
2799 	return found;
2800 }
2801 
host_bridge_with_leaf(struct pci_dev * host_bridge)2802 static int host_bridge_with_leaf(struct pci_dev *host_bridge)
2803 {
2804 	struct pci_dev *dev;
2805 	int pos;
2806 	int i, dev_no;
2807 	int found = 0;
2808 
2809 	dev_no = host_bridge->devfn >> 3;
2810 	for (i = dev_no + 1; i < 0x20; i++) {
2811 		dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2812 		if (!dev)
2813 			continue;
2814 
2815 		/* found next host bridge? */
2816 		pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2817 		if (pos != 0) {
2818 			pci_dev_put(dev);
2819 			break;
2820 		}
2821 
2822 		if (ht_check_msi_mapping(dev)) {
2823 			found = 1;
2824 			pci_dev_put(dev);
2825 			break;
2826 		}
2827 		pci_dev_put(dev);
2828 	}
2829 
2830 	return found;
2831 }
2832 
2833 #define PCI_HT_CAP_SLAVE_CTRL0     4    /* link control */
2834 #define PCI_HT_CAP_SLAVE_CTRL1     8    /* link control to */
2835 
is_end_of_ht_chain(struct pci_dev * dev)2836 static int is_end_of_ht_chain(struct pci_dev *dev)
2837 {
2838 	int pos, ctrl_off;
2839 	int end = 0;
2840 	u16 flags, ctrl;
2841 
2842 	pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2843 
2844 	if (!pos)
2845 		goto out;
2846 
2847 	pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2848 
2849 	ctrl_off = ((flags >> 10) & 1) ?
2850 			PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2851 	pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2852 
2853 	if (ctrl & (1 << 6))
2854 		end = 1;
2855 
2856 out:
2857 	return end;
2858 }
2859 
nv_ht_enable_msi_mapping(struct pci_dev * dev)2860 static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
2861 {
2862 	struct pci_dev *host_bridge;
2863 	int pos;
2864 	int i, dev_no;
2865 	int found = 0;
2866 
2867 	dev_no = dev->devfn >> 3;
2868 	for (i = dev_no; i >= 0; i--) {
2869 		host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2870 		if (!host_bridge)
2871 			continue;
2872 
2873 		pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2874 		if (pos != 0) {
2875 			found = 1;
2876 			break;
2877 		}
2878 		pci_dev_put(host_bridge);
2879 	}
2880 
2881 	if (!found)
2882 		return;
2883 
2884 	/* don't enable end_device/host_bridge with leaf directly here */
2885 	if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2886 	    host_bridge_with_leaf(host_bridge))
2887 		goto out;
2888 
2889 	/* root did that ! */
2890 	if (msi_ht_cap_enabled(host_bridge))
2891 		goto out;
2892 
2893 	ht_enable_msi_mapping(dev);
2894 
2895 out:
2896 	pci_dev_put(host_bridge);
2897 }
2898 
ht_disable_msi_mapping(struct pci_dev * dev)2899 static void ht_disable_msi_mapping(struct pci_dev *dev)
2900 {
2901 	int pos, ttl = PCI_FIND_CAP_TTL;
2902 
2903 	pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2904 	while (pos && ttl--) {
2905 		u8 flags;
2906 
2907 		if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2908 					 &flags) == 0) {
2909 			pci_info(dev, "Disabling HT MSI Mapping\n");
2910 
2911 			pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2912 					      flags & ~HT_MSI_FLAGS_ENABLE);
2913 		}
2914 		pos = pci_find_next_ht_capability(dev, pos,
2915 						  HT_CAPTYPE_MSI_MAPPING);
2916 	}
2917 }
2918 
__nv_msi_ht_cap_quirk(struct pci_dev * dev,int all)2919 static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
2920 {
2921 	struct pci_dev *host_bridge;
2922 	int pos;
2923 	int found;
2924 
2925 	if (!pci_msi_enabled())
2926 		return;
2927 
2928 	/* check if there is HT MSI cap or enabled on this device */
2929 	found = ht_check_msi_mapping(dev);
2930 
2931 	/* no HT MSI CAP */
2932 	if (found == 0)
2933 		return;
2934 
2935 	/*
2936 	 * HT MSI mapping should be disabled on devices that are below
2937 	 * a non-Hypertransport host bridge. Locate the host bridge...
2938 	 */
2939 	host_bridge = pci_get_domain_bus_and_slot(pci_domain_nr(dev->bus), 0,
2940 						  PCI_DEVFN(0, 0));
2941 	if (host_bridge == NULL) {
2942 		pci_warn(dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
2943 		return;
2944 	}
2945 
2946 	pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2947 	if (pos != 0) {
2948 		/* Host bridge is to HT */
2949 		if (found == 1) {
2950 			/* it is not enabled, try to enable it */
2951 			if (all)
2952 				ht_enable_msi_mapping(dev);
2953 			else
2954 				nv_ht_enable_msi_mapping(dev);
2955 		}
2956 		goto out;
2957 	}
2958 
2959 	/* HT MSI is not enabled */
2960 	if (found == 1)
2961 		goto out;
2962 
2963 	/* Host bridge is not to HT, disable HT MSI mapping on this device */
2964 	ht_disable_msi_mapping(dev);
2965 
2966 out:
2967 	pci_dev_put(host_bridge);
2968 }
2969 
nv_msi_ht_cap_quirk_all(struct pci_dev * dev)2970 static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
2971 {
2972 	return __nv_msi_ht_cap_quirk(dev, 1);
2973 }
2974 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
2975 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
2976 
nv_msi_ht_cap_quirk_leaf(struct pci_dev * dev)2977 static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
2978 {
2979 	return __nv_msi_ht_cap_quirk(dev, 0);
2980 }
2981 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
2982 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
2983 
quirk_msi_intx_disable_bug(struct pci_dev * dev)2984 static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
2985 {
2986 	dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2987 }
2988 
quirk_msi_intx_disable_ati_bug(struct pci_dev * dev)2989 static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
2990 {
2991 	struct pci_dev *p;
2992 
2993 	/*
2994 	 * SB700 MSI issue will be fixed at HW level from revision A21;
2995 	 * we need check PCI REVISION ID of SMBus controller to get SB700
2996 	 * revision.
2997 	 */
2998 	p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2999 			   NULL);
3000 	if (!p)
3001 		return;
3002 
3003 	if ((p->revision < 0x3B) && (p->revision >= 0x30))
3004 		dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
3005 	pci_dev_put(p);
3006 }
3007 
quirk_msi_intx_disable_qca_bug(struct pci_dev * dev)3008 static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
3009 {
3010 	/* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
3011 	if (dev->revision < 0x18) {
3012 		pci_info(dev, "set MSI_INTX_DISABLE_BUG flag\n");
3013 		dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
3014 	}
3015 }
3016 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3017 			PCI_DEVICE_ID_TIGON3_5780,
3018 			quirk_msi_intx_disable_bug);
3019 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3020 			PCI_DEVICE_ID_TIGON3_5780S,
3021 			quirk_msi_intx_disable_bug);
3022 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3023 			PCI_DEVICE_ID_TIGON3_5714,
3024 			quirk_msi_intx_disable_bug);
3025 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3026 			PCI_DEVICE_ID_TIGON3_5714S,
3027 			quirk_msi_intx_disable_bug);
3028 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3029 			PCI_DEVICE_ID_TIGON3_5715,
3030 			quirk_msi_intx_disable_bug);
3031 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3032 			PCI_DEVICE_ID_TIGON3_5715S,
3033 			quirk_msi_intx_disable_bug);
3034 
3035 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
3036 			quirk_msi_intx_disable_ati_bug);
3037 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
3038 			quirk_msi_intx_disable_ati_bug);
3039 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
3040 			quirk_msi_intx_disable_ati_bug);
3041 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
3042 			quirk_msi_intx_disable_ati_bug);
3043 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
3044 			quirk_msi_intx_disable_ati_bug);
3045 
3046 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
3047 			quirk_msi_intx_disable_bug);
3048 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
3049 			quirk_msi_intx_disable_bug);
3050 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
3051 			quirk_msi_intx_disable_bug);
3052 
3053 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
3054 			quirk_msi_intx_disable_bug);
3055 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
3056 			quirk_msi_intx_disable_bug);
3057 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
3058 			quirk_msi_intx_disable_bug);
3059 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
3060 			quirk_msi_intx_disable_bug);
3061 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
3062 			quirk_msi_intx_disable_bug);
3063 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
3064 			quirk_msi_intx_disable_bug);
3065 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
3066 			quirk_msi_intx_disable_qca_bug);
3067 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
3068 			quirk_msi_intx_disable_qca_bug);
3069 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
3070 			quirk_msi_intx_disable_qca_bug);
3071 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
3072 			quirk_msi_intx_disable_qca_bug);
3073 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
3074 			quirk_msi_intx_disable_qca_bug);
3075 
3076 /*
3077  * Amazon's Annapurna Labs 1c36:0031 Root Ports don't support MSI-X, so it
3078  * should be disabled on platforms where the device (mistakenly) advertises it.
3079  *
3080  * Notice that this quirk also disables MSI (which may work, but hasn't been
3081  * tested), since currently there is no standard way to disable only MSI-X.
3082  *
3083  * The 0031 device id is reused for other non Root Port device types,
3084  * therefore the quirk is registered for the PCI_CLASS_BRIDGE_PCI class.
3085  */
quirk_al_msi_disable(struct pci_dev * dev)3086 static void quirk_al_msi_disable(struct pci_dev *dev)
3087 {
3088 	dev->no_msi = 1;
3089 	pci_warn(dev, "Disabling MSI/MSI-X\n");
3090 }
3091 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_AMAZON_ANNAPURNA_LABS, 0x0031,
3092 			      PCI_CLASS_BRIDGE_PCI, 8, quirk_al_msi_disable);
3093 #endif /* CONFIG_PCI_MSI */
3094 
3095 /*
3096  * Allow manual resource allocation for PCI hotplug bridges via
3097  * pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For some PCI-PCI
3098  * hotplug bridges, like PLX 6254 (former HINT HB6), kernel fails to
3099  * allocate resources when hotplug device is inserted and PCI bus is
3100  * rescanned.
3101  */
quirk_hotplug_bridge(struct pci_dev * dev)3102 static void quirk_hotplug_bridge(struct pci_dev *dev)
3103 {
3104 	dev->is_hotplug_bridge = 1;
3105 }
3106 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
3107 
3108 /*
3109  * This is a quirk for the Ricoh MMC controller found as a part of some
3110  * multifunction chips.
3111  *
3112  * This is very similar and based on the ricoh_mmc driver written by
3113  * Philip Langdale. Thank you for these magic sequences.
3114  *
3115  * These chips implement the four main memory card controllers (SD, MMC,
3116  * MS, xD) and one or both of CardBus or FireWire.
3117  *
3118  * It happens that they implement SD and MMC support as separate
3119  * controllers (and PCI functions). The Linux SDHCI driver supports MMC
3120  * cards but the chip detects MMC cards in hardware and directs them to the
3121  * MMC controller - so the SDHCI driver never sees them.
3122  *
3123  * To get around this, we must disable the useless MMC controller.  At that
3124  * point, the SDHCI controller will start seeing them.  It seems to be the
3125  * case that the relevant PCI registers to deactivate the MMC controller
3126  * live on PCI function 0, which might be the CardBus controller or the
3127  * FireWire controller, depending on the particular chip in question
3128  *
3129  * This has to be done early, because as soon as we disable the MMC controller
3130  * other PCI functions shift up one level, e.g. function #2 becomes function
3131  * #1, and this will confuse the PCI core.
3132  */
3133 #ifdef CONFIG_MMC_RICOH_MMC
ricoh_mmc_fixup_rl5c476(struct pci_dev * dev)3134 static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
3135 {
3136 	u8 write_enable;
3137 	u8 write_target;
3138 	u8 disable;
3139 
3140 	/*
3141 	 * Disable via CardBus interface
3142 	 *
3143 	 * This must be done via function #0
3144 	 */
3145 	if (PCI_FUNC(dev->devfn))
3146 		return;
3147 
3148 	pci_read_config_byte(dev, 0xB7, &disable);
3149 	if (disable & 0x02)
3150 		return;
3151 
3152 	pci_read_config_byte(dev, 0x8E, &write_enable);
3153 	pci_write_config_byte(dev, 0x8E, 0xAA);
3154 	pci_read_config_byte(dev, 0x8D, &write_target);
3155 	pci_write_config_byte(dev, 0x8D, 0xB7);
3156 	pci_write_config_byte(dev, 0xB7, disable | 0x02);
3157 	pci_write_config_byte(dev, 0x8E, write_enable);
3158 	pci_write_config_byte(dev, 0x8D, write_target);
3159 
3160 	pci_notice(dev, "proprietary Ricoh MMC controller disabled (via CardBus function)\n");
3161 	pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n");
3162 }
3163 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
3164 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
3165 
ricoh_mmc_fixup_r5c832(struct pci_dev * dev)3166 static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
3167 {
3168 	u8 write_enable;
3169 	u8 disable;
3170 
3171 	/*
3172 	 * Disable via FireWire interface
3173 	 *
3174 	 * This must be done via function #0
3175 	 */
3176 	if (PCI_FUNC(dev->devfn))
3177 		return;
3178 	/*
3179 	 * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
3180 	 * certain types of SD/MMC cards. Lowering the SD base clock
3181 	 * frequency from 200Mhz to 50Mhz fixes this issue.
3182 	 *
3183 	 * 0x150 - SD2.0 mode enable for changing base clock
3184 	 *	   frequency to 50Mhz
3185 	 * 0xe1  - Base clock frequency
3186 	 * 0x32  - 50Mhz new clock frequency
3187 	 * 0xf9  - Key register for 0x150
3188 	 * 0xfc  - key register for 0xe1
3189 	 */
3190 	if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
3191 	    dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
3192 		pci_write_config_byte(dev, 0xf9, 0xfc);
3193 		pci_write_config_byte(dev, 0x150, 0x10);
3194 		pci_write_config_byte(dev, 0xf9, 0x00);
3195 		pci_write_config_byte(dev, 0xfc, 0x01);
3196 		pci_write_config_byte(dev, 0xe1, 0x32);
3197 		pci_write_config_byte(dev, 0xfc, 0x00);
3198 
3199 		pci_notice(dev, "MMC controller base frequency changed to 50Mhz.\n");
3200 	}
3201 
3202 	pci_read_config_byte(dev, 0xCB, &disable);
3203 
3204 	if (disable & 0x02)
3205 		return;
3206 
3207 	pci_read_config_byte(dev, 0xCA, &write_enable);
3208 	pci_write_config_byte(dev, 0xCA, 0x57);
3209 	pci_write_config_byte(dev, 0xCB, disable | 0x02);
3210 	pci_write_config_byte(dev, 0xCA, write_enable);
3211 
3212 	pci_notice(dev, "proprietary Ricoh MMC controller disabled (via FireWire function)\n");
3213 	pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n");
3214 
3215 }
3216 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
3217 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
3218 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
3219 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
3220 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
3221 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
3222 #endif /*CONFIG_MMC_RICOH_MMC*/
3223 
3224 #ifdef CONFIG_DMAR_TABLE
3225 #define VTUNCERRMSK_REG	0x1ac
3226 #define VTD_MSK_SPEC_ERRORS	(1 << 31)
3227 /*
3228  * This is a quirk for masking VT-d spec-defined errors to platform error
3229  * handling logic. Without this, platforms using Intel 7500, 5500 chipsets
3230  * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
3231  * on the RAS config settings of the platform) when a VT-d fault happens.
3232  * The resulting SMI caused the system to hang.
3233  *
3234  * VT-d spec-related errors are already handled by the VT-d OS code, so no
3235  * need to report the same error through other channels.
3236  */
vtd_mask_spec_errors(struct pci_dev * dev)3237 static void vtd_mask_spec_errors(struct pci_dev *dev)
3238 {
3239 	u32 word;
3240 
3241 	pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
3242 	pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
3243 }
3244 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
3245 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
3246 #endif
3247 
fixup_ti816x_class(struct pci_dev * dev)3248 static void fixup_ti816x_class(struct pci_dev *dev)
3249 {
3250 	u32 class = dev->class;
3251 
3252 	/* TI 816x devices do not have class code set when in PCIe boot mode */
3253 	dev->class = PCI_CLASS_MULTIMEDIA_VIDEO << 8;
3254 	pci_info(dev, "PCI class overridden (%#08x -> %#08x)\n",
3255 		 class, dev->class);
3256 }
3257 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
3258 			      PCI_CLASS_NOT_DEFINED, 8, fixup_ti816x_class);
3259 
3260 /*
3261  * Some PCIe devices do not work reliably with the claimed maximum
3262  * payload size supported.
3263  */
fixup_mpss_256(struct pci_dev * dev)3264 static void fixup_mpss_256(struct pci_dev *dev)
3265 {
3266 	dev->pcie_mpss = 1; /* 256 bytes */
3267 }
3268 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SOLARFLARE,
3269 			PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
3270 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SOLARFLARE,
3271 			PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
3272 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SOLARFLARE,
3273 			PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
3274 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ASMEDIA, 0x0612, fixup_mpss_256);
3275 
3276 /*
3277  * Intel 5000 and 5100 Memory controllers have an erratum with read completion
3278  * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
3279  * Since there is no way of knowing what the PCIe MPS on each fabric will be
3280  * until all of the devices are discovered and buses walked, read completion
3281  * coalescing must be disabled.  Unfortunately, it cannot be re-enabled because
3282  * it is possible to hotplug a device with MPS of 256B.
3283  */
quirk_intel_mc_errata(struct pci_dev * dev)3284 static void quirk_intel_mc_errata(struct pci_dev *dev)
3285 {
3286 	int err;
3287 	u16 rcc;
3288 
3289 	if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
3290 	    pcie_bus_config == PCIE_BUS_DEFAULT)
3291 		return;
3292 
3293 	/*
3294 	 * Intel erratum specifies bits to change but does not say what
3295 	 * they are.  Keeping them magical until such time as the registers
3296 	 * and values can be explained.
3297 	 */
3298 	err = pci_read_config_word(dev, 0x48, &rcc);
3299 	if (err) {
3300 		pci_err(dev, "Error attempting to read the read completion coalescing register\n");
3301 		return;
3302 	}
3303 
3304 	if (!(rcc & (1 << 10)))
3305 		return;
3306 
3307 	rcc &= ~(1 << 10);
3308 
3309 	err = pci_write_config_word(dev, 0x48, rcc);
3310 	if (err) {
3311 		pci_err(dev, "Error attempting to write the read completion coalescing register\n");
3312 		return;
3313 	}
3314 
3315 	pr_info_once("Read completion coalescing disabled due to hardware erratum relating to 256B MPS\n");
3316 }
3317 /* Intel 5000 series memory controllers and ports 2-7 */
3318 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
3319 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
3320 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
3321 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
3322 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
3323 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
3324 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
3325 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
3326 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
3327 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
3328 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
3329 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
3330 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
3331 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
3332 /* Intel 5100 series memory controllers and ports 2-7 */
3333 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
3334 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
3335 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
3336 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
3337 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
3338 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
3339 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
3340 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
3341 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
3342 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
3343 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
3344 
3345 /*
3346  * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum.
3347  * To work around this, query the size it should be configured to by the
3348  * device and modify the resource end to correspond to this new size.
3349  */
quirk_intel_ntb(struct pci_dev * dev)3350 static void quirk_intel_ntb(struct pci_dev *dev)
3351 {
3352 	int rc;
3353 	u8 val;
3354 
3355 	rc = pci_read_config_byte(dev, 0x00D0, &val);
3356 	if (rc)
3357 		return;
3358 
3359 	dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
3360 
3361 	rc = pci_read_config_byte(dev, 0x00D1, &val);
3362 	if (rc)
3363 		return;
3364 
3365 	dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
3366 }
3367 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
3368 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
3369 
3370 /*
3371  * Some BIOS implementations leave the Intel GPU interrupts enabled, even
3372  * though no one is handling them (e.g., if the i915 driver is never
3373  * loaded).  Additionally the interrupt destination is not set up properly
3374  * and the interrupt ends up -somewhere-.
3375  *
3376  * These spurious interrupts are "sticky" and the kernel disables the
3377  * (shared) interrupt line after 100,000+ generated interrupts.
3378  *
3379  * Fix it by disabling the still enabled interrupts.  This resolves crashes
3380  * often seen on monitor unplug.
3381  */
3382 #define I915_DEIER_REG 0x4400c
disable_igfx_irq(struct pci_dev * dev)3383 static void disable_igfx_irq(struct pci_dev *dev)
3384 {
3385 	void __iomem *regs = pci_iomap(dev, 0, 0);
3386 	if (regs == NULL) {
3387 		pci_warn(dev, "igfx quirk: Can't iomap PCI device\n");
3388 		return;
3389 	}
3390 
3391 	/* Check if any interrupt line is still enabled */
3392 	if (readl(regs + I915_DEIER_REG) != 0) {
3393 		pci_warn(dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
3394 
3395 		writel(0, regs + I915_DEIER_REG);
3396 	}
3397 
3398 	pci_iounmap(dev, regs);
3399 }
3400 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0042, disable_igfx_irq);
3401 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0046, disable_igfx_irq);
3402 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x004a, disable_igfx_irq);
3403 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
3404 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0106, disable_igfx_irq);
3405 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
3406 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
3407 
3408 /*
3409  * PCI devices which are on Intel chips can skip the 10ms delay
3410  * before entering D3 mode.
3411  */
quirk_remove_d3hot_delay(struct pci_dev * dev)3412 static void quirk_remove_d3hot_delay(struct pci_dev *dev)
3413 {
3414 	dev->d3hot_delay = 0;
3415 }
3416 /* C600 Series devices do not need 10ms d3hot_delay */
3417 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3hot_delay);
3418 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3hot_delay);
3419 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3hot_delay);
3420 /* Lynxpoint-H PCH devices do not need 10ms d3hot_delay */
3421 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3hot_delay);
3422 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3hot_delay);
3423 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3hot_delay);
3424 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3hot_delay);
3425 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3hot_delay);
3426 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3hot_delay);
3427 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3hot_delay);
3428 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3hot_delay);
3429 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3hot_delay);
3430 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3hot_delay);
3431 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3hot_delay);
3432 /* Intel Cherrytrail devices do not need 10ms d3hot_delay */
3433 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2280, quirk_remove_d3hot_delay);
3434 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2298, quirk_remove_d3hot_delay);
3435 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x229c, quirk_remove_d3hot_delay);
3436 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b0, quirk_remove_d3hot_delay);
3437 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b5, quirk_remove_d3hot_delay);
3438 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b7, quirk_remove_d3hot_delay);
3439 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b8, quirk_remove_d3hot_delay);
3440 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22d8, quirk_remove_d3hot_delay);
3441 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22dc, quirk_remove_d3hot_delay);
3442 
3443 /*
3444  * Some devices may pass our check in pci_intx_mask_supported() if
3445  * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
3446  * support this feature.
3447  */
quirk_broken_intx_masking(struct pci_dev * dev)3448 static void quirk_broken_intx_masking(struct pci_dev *dev)
3449 {
3450 	dev->broken_intx_masking = 1;
3451 }
3452 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x0030,
3453 			quirk_broken_intx_masking);
3454 DECLARE_PCI_FIXUP_FINAL(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
3455 			quirk_broken_intx_masking);
3456 DECLARE_PCI_FIXUP_FINAL(0x1b7c, 0x0004, /* Ceton InfiniTV4 */
3457 			quirk_broken_intx_masking);
3458 
3459 /*
3460  * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
3461  * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
3462  *
3463  * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
3464  */
3465 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_REALTEK, 0x8169,
3466 			quirk_broken_intx_masking);
3467 
3468 /*
3469  * Intel i40e (XL710/X710) 10/20/40GbE NICs all have broken INTx masking,
3470  * DisINTx can be set but the interrupt status bit is non-functional.
3471  */
3472 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1572, quirk_broken_intx_masking);
3473 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1574, quirk_broken_intx_masking);
3474 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1580, quirk_broken_intx_masking);
3475 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1581, quirk_broken_intx_masking);
3476 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1583, quirk_broken_intx_masking);
3477 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1584, quirk_broken_intx_masking);
3478 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1585, quirk_broken_intx_masking);
3479 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1586, quirk_broken_intx_masking);
3480 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1587, quirk_broken_intx_masking);
3481 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1588, quirk_broken_intx_masking);
3482 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1589, quirk_broken_intx_masking);
3483 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158a, quirk_broken_intx_masking);
3484 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158b, quirk_broken_intx_masking);
3485 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d0, quirk_broken_intx_masking);
3486 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d1, quirk_broken_intx_masking);
3487 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d2, quirk_broken_intx_masking);
3488 
3489 static u16 mellanox_broken_intx_devs[] = {
3490 	PCI_DEVICE_ID_MELLANOX_HERMON_SDR,
3491 	PCI_DEVICE_ID_MELLANOX_HERMON_DDR,
3492 	PCI_DEVICE_ID_MELLANOX_HERMON_QDR,
3493 	PCI_DEVICE_ID_MELLANOX_HERMON_DDR_GEN2,
3494 	PCI_DEVICE_ID_MELLANOX_HERMON_QDR_GEN2,
3495 	PCI_DEVICE_ID_MELLANOX_HERMON_EN,
3496 	PCI_DEVICE_ID_MELLANOX_HERMON_EN_GEN2,
3497 	PCI_DEVICE_ID_MELLANOX_CONNECTX_EN,
3498 	PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_T_GEN2,
3499 	PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_GEN2,
3500 	PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_5_GEN2,
3501 	PCI_DEVICE_ID_MELLANOX_CONNECTX2,
3502 	PCI_DEVICE_ID_MELLANOX_CONNECTX3,
3503 	PCI_DEVICE_ID_MELLANOX_CONNECTX3_PRO,
3504 };
3505 
3506 #define CONNECTX_4_CURR_MAX_MINOR 99
3507 #define CONNECTX_4_INTX_SUPPORT_MINOR 14
3508 
3509 /*
3510  * Check ConnectX-4/LX FW version to see if it supports legacy interrupts.
3511  * If so, don't mark it as broken.
3512  * FW minor > 99 means older FW version format and no INTx masking support.
3513  * FW minor < 14 means new FW version format and no INTx masking support.
3514  */
mellanox_check_broken_intx_masking(struct pci_dev * pdev)3515 static void mellanox_check_broken_intx_masking(struct pci_dev *pdev)
3516 {
3517 	__be32 __iomem *fw_ver;
3518 	u16 fw_major;
3519 	u16 fw_minor;
3520 	u16 fw_subminor;
3521 	u32 fw_maj_min;
3522 	u32 fw_sub_min;
3523 	int i;
3524 
3525 	for (i = 0; i < ARRAY_SIZE(mellanox_broken_intx_devs); i++) {
3526 		if (pdev->device == mellanox_broken_intx_devs[i]) {
3527 			pdev->broken_intx_masking = 1;
3528 			return;
3529 		}
3530 	}
3531 
3532 	/*
3533 	 * Getting here means Connect-IB cards and up. Connect-IB has no INTx
3534 	 * support so shouldn't be checked further
3535 	 */
3536 	if (pdev->device == PCI_DEVICE_ID_MELLANOX_CONNECTIB)
3537 		return;
3538 
3539 	if (pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4 &&
3540 	    pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4_LX)
3541 		return;
3542 
3543 	/* For ConnectX-4 and ConnectX-4LX, need to check FW support */
3544 	if (pci_enable_device_mem(pdev)) {
3545 		pci_warn(pdev, "Can't enable device memory\n");
3546 		return;
3547 	}
3548 
3549 	fw_ver = ioremap(pci_resource_start(pdev, 0), 4);
3550 	if (!fw_ver) {
3551 		pci_warn(pdev, "Can't map ConnectX-4 initialization segment\n");
3552 		goto out;
3553 	}
3554 
3555 	/* Reading from resource space should be 32b aligned */
3556 	fw_maj_min = ioread32be(fw_ver);
3557 	fw_sub_min = ioread32be(fw_ver + 1);
3558 	fw_major = fw_maj_min & 0xffff;
3559 	fw_minor = fw_maj_min >> 16;
3560 	fw_subminor = fw_sub_min & 0xffff;
3561 	if (fw_minor > CONNECTX_4_CURR_MAX_MINOR ||
3562 	    fw_minor < CONNECTX_4_INTX_SUPPORT_MINOR) {
3563 		pci_warn(pdev, "ConnectX-4: FW %u.%u.%u doesn't support INTx masking, disabling. Please upgrade FW to %d.14.1100 and up for INTx support\n",
3564 			 fw_major, fw_minor, fw_subminor, pdev->device ==
3565 			 PCI_DEVICE_ID_MELLANOX_CONNECTX4 ? 12 : 14);
3566 		pdev->broken_intx_masking = 1;
3567 	}
3568 
3569 	iounmap(fw_ver);
3570 
3571 out:
3572 	pci_disable_device(pdev);
3573 }
3574 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID,
3575 			mellanox_check_broken_intx_masking);
3576 
quirk_no_bus_reset(struct pci_dev * dev)3577 static void quirk_no_bus_reset(struct pci_dev *dev)
3578 {
3579 	dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET;
3580 }
3581 
3582 /*
3583  * Some NVIDIA GPU devices do not work with bus reset, SBR needs to be
3584  * prevented for those affected devices.
3585  */
quirk_nvidia_no_bus_reset(struct pci_dev * dev)3586 static void quirk_nvidia_no_bus_reset(struct pci_dev *dev)
3587 {
3588 	if ((dev->device & 0xffc0) == 0x2340)
3589 		quirk_no_bus_reset(dev);
3590 }
3591 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
3592 			 quirk_nvidia_no_bus_reset);
3593 
3594 /*
3595  * Some Atheros AR9xxx and QCA988x chips do not behave after a bus reset.
3596  * The device will throw a Link Down error on AER-capable systems and
3597  * regardless of AER, config space of the device is never accessible again
3598  * and typically causes the system to hang or reset when access is attempted.
3599  * https://lore.kernel.org/r/20140923210318.498dacbd@dualc.maya.org/
3600  */
3601 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset);
3602 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0032, quirk_no_bus_reset);
3603 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x003c, quirk_no_bus_reset);
3604 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0033, quirk_no_bus_reset);
3605 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0034, quirk_no_bus_reset);
3606 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x003e, quirk_no_bus_reset);
3607 
3608 /*
3609  * Root port on some Cavium CN8xxx chips do not successfully complete a bus
3610  * reset when used with certain child devices.  After the reset, config
3611  * accesses to the child may fail.
3612  */
3613 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CAVIUM, 0xa100, quirk_no_bus_reset);
3614 
3615 /*
3616  * Some TI KeyStone C667X devices do not support bus/hot reset.  The PCIESS
3617  * automatically disables LTSSM when Secondary Bus Reset is received and
3618  * the device stops working.  Prevent bus reset for these devices.  With
3619  * this change, the device can be assigned to VMs with VFIO, but it will
3620  * leak state between VMs.  Reference
3621  * https://e2e.ti.com/support/processors/f/791/t/954382
3622  */
3623 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TI, 0xb005, quirk_no_bus_reset);
3624 
quirk_no_pm_reset(struct pci_dev * dev)3625 static void quirk_no_pm_reset(struct pci_dev *dev)
3626 {
3627 	/*
3628 	 * We can't do a bus reset on root bus devices, but an ineffective
3629 	 * PM reset may be better than nothing.
3630 	 */
3631 	if (!pci_is_root_bus(dev->bus))
3632 		dev->dev_flags |= PCI_DEV_FLAGS_NO_PM_RESET;
3633 }
3634 
3635 /*
3636  * Some AMD/ATI GPUS (HD8570 - Oland) report that a D3hot->D0 transition
3637  * causes a reset (i.e., they advertise NoSoftRst-).  This transition seems
3638  * to have no effect on the device: it retains the framebuffer contents and
3639  * monitor sync.  Advertising this support makes other layers, like VFIO,
3640  * assume pci_reset_function() is viable for this device.  Mark it as
3641  * unavailable to skip it when testing reset methods.
3642  */
3643 DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
3644 			       PCI_CLASS_DISPLAY_VGA, 8, quirk_no_pm_reset);
3645 
3646 /*
3647  * Thunderbolt controllers with broken MSI hotplug signaling:
3648  * Entire 1st generation (Light Ridge, Eagle Ridge, Light Peak) and part
3649  * of the 2nd generation (Cactus Ridge 4C up to revision 1, Port Ridge).
3650  */
quirk_thunderbolt_hotplug_msi(struct pci_dev * pdev)3651 static void quirk_thunderbolt_hotplug_msi(struct pci_dev *pdev)
3652 {
3653 	if (pdev->is_hotplug_bridge &&
3654 	    (pdev->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C ||
3655 	     pdev->revision <= 1))
3656 		pdev->no_msi = 1;
3657 }
3658 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
3659 			quirk_thunderbolt_hotplug_msi);
3660 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EAGLE_RIDGE,
3661 			quirk_thunderbolt_hotplug_msi);
3662 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_PEAK,
3663 			quirk_thunderbolt_hotplug_msi);
3664 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
3665 			quirk_thunderbolt_hotplug_msi);
3666 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PORT_RIDGE,
3667 			quirk_thunderbolt_hotplug_msi);
3668 
3669 #ifdef CONFIG_ACPI
3670 /*
3671  * Apple: Shutdown Cactus Ridge Thunderbolt controller.
3672  *
3673  * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be
3674  * shutdown before suspend. Otherwise the native host interface (NHI) will not
3675  * be present after resume if a device was plugged in before suspend.
3676  *
3677  * The Thunderbolt controller consists of a PCIe switch with downstream
3678  * bridges leading to the NHI and to the tunnel PCI bridges.
3679  *
3680  * This quirk cuts power to the whole chip. Therefore we have to apply it
3681  * during suspend_noirq of the upstream bridge.
3682  *
3683  * Power is automagically restored before resume. No action is needed.
3684  */
quirk_apple_poweroff_thunderbolt(struct pci_dev * dev)3685 static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev)
3686 {
3687 	acpi_handle bridge, SXIO, SXFP, SXLV;
3688 
3689 	if (!x86_apple_machine)
3690 		return;
3691 	if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)
3692 		return;
3693 
3694 	/*
3695 	 * SXIO/SXFP/SXLF turns off power to the Thunderbolt controller.
3696 	 * We don't know how to turn it back on again, but firmware does,
3697 	 * so we can only use SXIO/SXFP/SXLF if we're suspending via
3698 	 * firmware.
3699 	 */
3700 	if (!pm_suspend_via_firmware())
3701 		return;
3702 
3703 	bridge = ACPI_HANDLE(&dev->dev);
3704 	if (!bridge)
3705 		return;
3706 
3707 	/*
3708 	 * SXIO and SXLV are present only on machines requiring this quirk.
3709 	 * Thunderbolt bridges in external devices might have the same
3710 	 * device ID as those on the host, but they will not have the
3711 	 * associated ACPI methods. This implicitly checks that we are at
3712 	 * the right bridge.
3713 	 */
3714 	if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO))
3715 	    || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP))
3716 	    || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV)))
3717 		return;
3718 	pci_info(dev, "quirk: cutting power to Thunderbolt controller...\n");
3719 
3720 	/* magic sequence */
3721 	acpi_execute_simple_method(SXIO, NULL, 1);
3722 	acpi_execute_simple_method(SXFP, NULL, 0);
3723 	msleep(300);
3724 	acpi_execute_simple_method(SXLV, NULL, 0);
3725 	acpi_execute_simple_method(SXIO, NULL, 0);
3726 	acpi_execute_simple_method(SXLV, NULL, 0);
3727 }
3728 DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL,
3729 			       PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
3730 			       quirk_apple_poweroff_thunderbolt);
3731 #endif
3732 
3733 /*
3734  * Following are device-specific reset methods which can be used to
3735  * reset a single function if other methods (e.g. FLR, PM D0->D3) are
3736  * not available.
3737  */
reset_intel_82599_sfp_virtfn(struct pci_dev * dev,int probe)3738 static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
3739 {
3740 	/*
3741 	 * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
3742 	 *
3743 	 * The 82599 supports FLR on VFs, but FLR support is reported only
3744 	 * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
3745 	 * Thus we must call pcie_flr() directly without first checking if it is
3746 	 * supported.
3747 	 */
3748 	if (!probe)
3749 		pcie_flr(dev);
3750 	return 0;
3751 }
3752 
3753 #define SOUTH_CHICKEN2		0xc2004
3754 #define PCH_PP_STATUS		0xc7200
3755 #define PCH_PP_CONTROL		0xc7204
3756 #define MSG_CTL			0x45010
3757 #define NSDE_PWR_STATE		0xd0100
3758 #define IGD_OPERATION_TIMEOUT	10000     /* set timeout 10 seconds */
3759 
reset_ivb_igd(struct pci_dev * dev,int probe)3760 static int reset_ivb_igd(struct pci_dev *dev, int probe)
3761 {
3762 	void __iomem *mmio_base;
3763 	unsigned long timeout;
3764 	u32 val;
3765 
3766 	if (probe)
3767 		return 0;
3768 
3769 	mmio_base = pci_iomap(dev, 0, 0);
3770 	if (!mmio_base)
3771 		return -ENOMEM;
3772 
3773 	iowrite32(0x00000002, mmio_base + MSG_CTL);
3774 
3775 	/*
3776 	 * Clobbering SOUTH_CHICKEN2 register is fine only if the next
3777 	 * driver loaded sets the right bits. However, this's a reset and
3778 	 * the bits have been set by i915 previously, so we clobber
3779 	 * SOUTH_CHICKEN2 register directly here.
3780 	 */
3781 	iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
3782 
3783 	val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
3784 	iowrite32(val, mmio_base + PCH_PP_CONTROL);
3785 
3786 	timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
3787 	do {
3788 		val = ioread32(mmio_base + PCH_PP_STATUS);
3789 		if ((val & 0xb0000000) == 0)
3790 			goto reset_complete;
3791 		msleep(10);
3792 	} while (time_before(jiffies, timeout));
3793 	pci_warn(dev, "timeout during reset\n");
3794 
3795 reset_complete:
3796 	iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
3797 
3798 	pci_iounmap(dev, mmio_base);
3799 	return 0;
3800 }
3801 
3802 /* Device-specific reset method for Chelsio T4-based adapters */
reset_chelsio_generic_dev(struct pci_dev * dev,int probe)3803 static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
3804 {
3805 	u16 old_command;
3806 	u16 msix_flags;
3807 
3808 	/*
3809 	 * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
3810 	 * that we have no device-specific reset method.
3811 	 */
3812 	if ((dev->device & 0xf000) != 0x4000)
3813 		return -ENOTTY;
3814 
3815 	/*
3816 	 * If this is the "probe" phase, return 0 indicating that we can
3817 	 * reset this device.
3818 	 */
3819 	if (probe)
3820 		return 0;
3821 
3822 	/*
3823 	 * T4 can wedge if there are DMAs in flight within the chip and Bus
3824 	 * Master has been disabled.  We need to have it on till the Function
3825 	 * Level Reset completes.  (BUS_MASTER is disabled in
3826 	 * pci_reset_function()).
3827 	 */
3828 	pci_read_config_word(dev, PCI_COMMAND, &old_command);
3829 	pci_write_config_word(dev, PCI_COMMAND,
3830 			      old_command | PCI_COMMAND_MASTER);
3831 
3832 	/*
3833 	 * Perform the actual device function reset, saving and restoring
3834 	 * configuration information around the reset.
3835 	 */
3836 	pci_save_state(dev);
3837 
3838 	/*
3839 	 * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
3840 	 * are disabled when an MSI-X interrupt message needs to be delivered.
3841 	 * So we briefly re-enable MSI-X interrupts for the duration of the
3842 	 * FLR.  The pci_restore_state() below will restore the original
3843 	 * MSI-X state.
3844 	 */
3845 	pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
3846 	if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
3847 		pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
3848 				      msix_flags |
3849 				      PCI_MSIX_FLAGS_ENABLE |
3850 				      PCI_MSIX_FLAGS_MASKALL);
3851 
3852 	pcie_flr(dev);
3853 
3854 	/*
3855 	 * Restore the configuration information (BAR values, etc.) including
3856 	 * the original PCI Configuration Space Command word, and return
3857 	 * success.
3858 	 */
3859 	pci_restore_state(dev);
3860 	pci_write_config_word(dev, PCI_COMMAND, old_command);
3861 	return 0;
3862 }
3863 
3864 #define PCI_DEVICE_ID_INTEL_82599_SFP_VF   0x10ed
3865 #define PCI_DEVICE_ID_INTEL_IVB_M_VGA      0x0156
3866 #define PCI_DEVICE_ID_INTEL_IVB_M2_VGA     0x0166
3867 
3868 /*
3869  * The Samsung SM961/PM961 controller can sometimes enter a fatal state after
3870  * FLR where config space reads from the device return -1.  We seem to be
3871  * able to avoid this condition if we disable the NVMe controller prior to
3872  * FLR.  This quirk is generic for any NVMe class device requiring similar
3873  * assistance to quiesce the device prior to FLR.
3874  *
3875  * NVMe specification: https://nvmexpress.org/resources/specifications/
3876  * Revision 1.0e:
3877  *    Chapter 2: Required and optional PCI config registers
3878  *    Chapter 3: NVMe control registers
3879  *    Chapter 7.3: Reset behavior
3880  */
nvme_disable_and_flr(struct pci_dev * dev,int probe)3881 static int nvme_disable_and_flr(struct pci_dev *dev, int probe)
3882 {
3883 	void __iomem *bar;
3884 	u16 cmd;
3885 	u32 cfg;
3886 
3887 	if (dev->class != PCI_CLASS_STORAGE_EXPRESS ||
3888 	    !pcie_has_flr(dev) || !pci_resource_start(dev, 0))
3889 		return -ENOTTY;
3890 
3891 	if (probe)
3892 		return 0;
3893 
3894 	bar = pci_iomap(dev, 0, NVME_REG_CC + sizeof(cfg));
3895 	if (!bar)
3896 		return -ENOTTY;
3897 
3898 	pci_read_config_word(dev, PCI_COMMAND, &cmd);
3899 	pci_write_config_word(dev, PCI_COMMAND, cmd | PCI_COMMAND_MEMORY);
3900 
3901 	cfg = readl(bar + NVME_REG_CC);
3902 
3903 	/* Disable controller if enabled */
3904 	if (cfg & NVME_CC_ENABLE) {
3905 		u32 cap = readl(bar + NVME_REG_CAP);
3906 		unsigned long timeout;
3907 
3908 		/*
3909 		 * Per nvme_disable_ctrl() skip shutdown notification as it
3910 		 * could complete commands to the admin queue.  We only intend
3911 		 * to quiesce the device before reset.
3912 		 */
3913 		cfg &= ~(NVME_CC_SHN_MASK | NVME_CC_ENABLE);
3914 
3915 		writel(cfg, bar + NVME_REG_CC);
3916 
3917 		/*
3918 		 * Some controllers require an additional delay here, see
3919 		 * NVME_QUIRK_DELAY_BEFORE_CHK_RDY.  None of those are yet
3920 		 * supported by this quirk.
3921 		 */
3922 
3923 		/* Cap register provides max timeout in 500ms increments */
3924 		timeout = ((NVME_CAP_TIMEOUT(cap) + 1) * HZ / 2) + jiffies;
3925 
3926 		for (;;) {
3927 			u32 status = readl(bar + NVME_REG_CSTS);
3928 
3929 			/* Ready status becomes zero on disable complete */
3930 			if (!(status & NVME_CSTS_RDY))
3931 				break;
3932 
3933 			msleep(100);
3934 
3935 			if (time_after(jiffies, timeout)) {
3936 				pci_warn(dev, "Timeout waiting for NVMe ready status to clear after disable\n");
3937 				break;
3938 			}
3939 		}
3940 	}
3941 
3942 	pci_iounmap(dev, bar);
3943 
3944 	pcie_flr(dev);
3945 
3946 	return 0;
3947 }
3948 
3949 /*
3950  * Intel DC P3700 NVMe controller will timeout waiting for ready status
3951  * to change after NVMe enable if the driver starts interacting with the
3952  * device too soon after FLR.  A 250ms delay after FLR has heuristically
3953  * proven to produce reliably working results for device assignment cases.
3954  */
delay_250ms_after_flr(struct pci_dev * dev,int probe)3955 static int delay_250ms_after_flr(struct pci_dev *dev, int probe)
3956 {
3957 	if (!pcie_has_flr(dev))
3958 		return -ENOTTY;
3959 
3960 	if (probe)
3961 		return 0;
3962 
3963 	pcie_flr(dev);
3964 
3965 	msleep(250);
3966 
3967 	return 0;
3968 }
3969 
3970 #define PCI_DEVICE_ID_HINIC_VF      0x375E
3971 #define HINIC_VF_FLR_TYPE           0x1000
3972 #define HINIC_VF_FLR_CAP_BIT        (1UL << 30)
3973 #define HINIC_VF_OP                 0xE80
3974 #define HINIC_VF_FLR_PROC_BIT       (1UL << 18)
3975 #define HINIC_OPERATION_TIMEOUT     15000	/* 15 seconds */
3976 
3977 /* Device-specific reset method for Huawei Intelligent NIC virtual functions */
reset_hinic_vf_dev(struct pci_dev * pdev,int probe)3978 static int reset_hinic_vf_dev(struct pci_dev *pdev, int probe)
3979 {
3980 	unsigned long timeout;
3981 	void __iomem *bar;
3982 	u32 val;
3983 
3984 	if (probe)
3985 		return 0;
3986 
3987 	bar = pci_iomap(pdev, 0, 0);
3988 	if (!bar)
3989 		return -ENOTTY;
3990 
3991 	/* Get and check firmware capabilities */
3992 	val = ioread32be(bar + HINIC_VF_FLR_TYPE);
3993 	if (!(val & HINIC_VF_FLR_CAP_BIT)) {
3994 		pci_iounmap(pdev, bar);
3995 		return -ENOTTY;
3996 	}
3997 
3998 	/* Set HINIC_VF_FLR_PROC_BIT for the start of FLR */
3999 	val = ioread32be(bar + HINIC_VF_OP);
4000 	val = val | HINIC_VF_FLR_PROC_BIT;
4001 	iowrite32be(val, bar + HINIC_VF_OP);
4002 
4003 	pcie_flr(pdev);
4004 
4005 	/*
4006 	 * The device must recapture its Bus and Device Numbers after FLR
4007 	 * in order generate Completions.  Issue a config write to let the
4008 	 * device capture this information.
4009 	 */
4010 	pci_write_config_word(pdev, PCI_VENDOR_ID, 0);
4011 
4012 	/* Firmware clears HINIC_VF_FLR_PROC_BIT when reset is complete */
4013 	timeout = jiffies + msecs_to_jiffies(HINIC_OPERATION_TIMEOUT);
4014 	do {
4015 		val = ioread32be(bar + HINIC_VF_OP);
4016 		if (!(val & HINIC_VF_FLR_PROC_BIT))
4017 			goto reset_complete;
4018 		msleep(20);
4019 	} while (time_before(jiffies, timeout));
4020 
4021 	val = ioread32be(bar + HINIC_VF_OP);
4022 	if (!(val & HINIC_VF_FLR_PROC_BIT))
4023 		goto reset_complete;
4024 
4025 	pci_warn(pdev, "Reset dev timeout, FLR ack reg: %#010x\n", val);
4026 
4027 reset_complete:
4028 	pci_iounmap(pdev, bar);
4029 
4030 	return 0;
4031 }
4032 
4033 static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
4034 	{ PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
4035 		 reset_intel_82599_sfp_virtfn },
4036 	{ PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
4037 		reset_ivb_igd },
4038 	{ PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
4039 		reset_ivb_igd },
4040 	{ PCI_VENDOR_ID_SAMSUNG, 0xa804, nvme_disable_and_flr },
4041 	{ PCI_VENDOR_ID_INTEL, 0x0953, delay_250ms_after_flr },
4042 	{ PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
4043 		reset_chelsio_generic_dev },
4044 	{ PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_HINIC_VF,
4045 		reset_hinic_vf_dev },
4046 	{ 0 }
4047 };
4048 
4049 /*
4050  * These device-specific reset methods are here rather than in a driver
4051  * because when a host assigns a device to a guest VM, the host may need
4052  * to reset the device but probably doesn't have a driver for it.
4053  */
pci_dev_specific_reset(struct pci_dev * dev,int probe)4054 int pci_dev_specific_reset(struct pci_dev *dev, int probe)
4055 {
4056 	const struct pci_dev_reset_methods *i;
4057 
4058 	for (i = pci_dev_reset_methods; i->reset; i++) {
4059 		if ((i->vendor == dev->vendor ||
4060 		     i->vendor == (u16)PCI_ANY_ID) &&
4061 		    (i->device == dev->device ||
4062 		     i->device == (u16)PCI_ANY_ID))
4063 			return i->reset(dev, probe);
4064 	}
4065 
4066 	return -ENOTTY;
4067 }
4068 
quirk_dma_func0_alias(struct pci_dev * dev)4069 static void quirk_dma_func0_alias(struct pci_dev *dev)
4070 {
4071 	if (PCI_FUNC(dev->devfn) != 0)
4072 		pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 0), 1);
4073 }
4074 
4075 /*
4076  * https://bugzilla.redhat.com/show_bug.cgi?id=605888
4077  *
4078  * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
4079  */
4080 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
4081 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
4082 
quirk_dma_func1_alias(struct pci_dev * dev)4083 static void quirk_dma_func1_alias(struct pci_dev *dev)
4084 {
4085 	if (PCI_FUNC(dev->devfn) != 1)
4086 		pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 1), 1);
4087 }
4088 
4089 /*
4090  * Marvell 88SE9123 uses function 1 as the requester ID for DMA.  In some
4091  * SKUs function 1 is present and is a legacy IDE controller, in other
4092  * SKUs this function is not present, making this a ghost requester.
4093  * https://bugzilla.kernel.org/show_bug.cgi?id=42679
4094  */
4095 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9120,
4096 			 quirk_dma_func1_alias);
4097 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
4098 			 quirk_dma_func1_alias);
4099 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c136 */
4100 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9125,
4101 			 quirk_dma_func1_alias);
4102 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9128,
4103 			 quirk_dma_func1_alias);
4104 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
4105 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
4106 			 quirk_dma_func1_alias);
4107 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9170,
4108 			 quirk_dma_func1_alias);
4109 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
4110 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
4111 			 quirk_dma_func1_alias);
4112 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
4113 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
4114 			 quirk_dma_func1_alias);
4115 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c78 */
4116 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9182,
4117 			 quirk_dma_func1_alias);
4118 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c134 */
4119 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9183,
4120 			 quirk_dma_func1_alias);
4121 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
4122 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
4123 			 quirk_dma_func1_alias);
4124 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c135 */
4125 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9215,
4126 			 quirk_dma_func1_alias);
4127 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c127 */
4128 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9220,
4129 			 quirk_dma_func1_alias);
4130 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
4131 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
4132 			 quirk_dma_func1_alias);
4133 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
4134 			 quirk_dma_func1_alias);
4135 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0645,
4136 			 quirk_dma_func1_alias);
4137 /* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
4138 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
4139 			 PCI_DEVICE_ID_JMICRON_JMB388_ESD,
4140 			 quirk_dma_func1_alias);
4141 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c117 */
4142 DECLARE_PCI_FIXUP_HEADER(0x1c28, /* Lite-On */
4143 			 0x0122, /* Plextor M6E (Marvell 88SS9183)*/
4144 			 quirk_dma_func1_alias);
4145 
4146 /*
4147  * Some devices DMA with the wrong devfn, not just the wrong function.
4148  * quirk_fixed_dma_alias() uses this table to create fixed aliases, where
4149  * the alias is "fixed" and independent of the device devfn.
4150  *
4151  * For example, the Adaptec 3405 is a PCIe card with an Intel 80333 I/O
4152  * processor.  To software, this appears as a PCIe-to-PCI/X bridge with a
4153  * single device on the secondary bus.  In reality, the single exposed
4154  * device at 0e.0 is the Address Translation Unit (ATU) of the controller
4155  * that provides a bridge to the internal bus of the I/O processor.  The
4156  * controller supports private devices, which can be hidden from PCI config
4157  * space.  In the case of the Adaptec 3405, a private device at 01.0
4158  * appears to be the DMA engine, which therefore needs to become a DMA
4159  * alias for the device.
4160  */
4161 static const struct pci_device_id fixed_dma_alias_tbl[] = {
4162 	{ PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
4163 			 PCI_VENDOR_ID_ADAPTEC2, 0x02bb), /* Adaptec 3405 */
4164 	  .driver_data = PCI_DEVFN(1, 0) },
4165 	{ PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
4166 			 PCI_VENDOR_ID_ADAPTEC2, 0x02bc), /* Adaptec 3805 */
4167 	  .driver_data = PCI_DEVFN(1, 0) },
4168 	{ 0 }
4169 };
4170 
quirk_fixed_dma_alias(struct pci_dev * dev)4171 static void quirk_fixed_dma_alias(struct pci_dev *dev)
4172 {
4173 	const struct pci_device_id *id;
4174 
4175 	id = pci_match_id(fixed_dma_alias_tbl, dev);
4176 	if (id)
4177 		pci_add_dma_alias(dev, id->driver_data, 1);
4178 }
4179 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADAPTEC2, 0x0285, quirk_fixed_dma_alias);
4180 
4181 /*
4182  * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
4183  * using the wrong DMA alias for the device.  Some of these devices can be
4184  * used as either forward or reverse bridges, so we need to test whether the
4185  * device is operating in the correct mode.  We could probably apply this
4186  * quirk to PCI_ANY_ID, but for now we'll just use known offenders.  The test
4187  * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
4188  * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
4189  */
quirk_use_pcie_bridge_dma_alias(struct pci_dev * pdev)4190 static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
4191 {
4192 	if (!pci_is_root_bus(pdev->bus) &&
4193 	    pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
4194 	    !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
4195 	    pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
4196 		pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
4197 }
4198 /* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
4199 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
4200 			 quirk_use_pcie_bridge_dma_alias);
4201 /* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
4202 DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
4203 /* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
4204 DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
4205 /* ITE 8893 has the same problem as the 8892 */
4206 DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8893, quirk_use_pcie_bridge_dma_alias);
4207 /* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */
4208 DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias);
4209 
4210 /*
4211  * MIC x200 NTB forwards PCIe traffic using multiple alien RIDs. They have to
4212  * be added as aliases to the DMA device in order to allow buffer access
4213  * when IOMMU is enabled. Following devfns have to match RIT-LUT table
4214  * programmed in the EEPROM.
4215  */
quirk_mic_x200_dma_alias(struct pci_dev * pdev)4216 static void quirk_mic_x200_dma_alias(struct pci_dev *pdev)
4217 {
4218 	pci_add_dma_alias(pdev, PCI_DEVFN(0x10, 0x0), 1);
4219 	pci_add_dma_alias(pdev, PCI_DEVFN(0x11, 0x0), 1);
4220 	pci_add_dma_alias(pdev, PCI_DEVFN(0x12, 0x3), 1);
4221 }
4222 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2260, quirk_mic_x200_dma_alias);
4223 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2264, quirk_mic_x200_dma_alias);
4224 
4225 /*
4226  * Intel Visual Compute Accelerator (VCA) is a family of PCIe add-in devices
4227  * exposing computational units via Non Transparent Bridges (NTB, PEX 87xx).
4228  *
4229  * Similarly to MIC x200, we need to add DMA aliases to allow buffer access
4230  * when IOMMU is enabled.  These aliases allow computational unit access to
4231  * host memory.  These aliases mark the whole VCA device as one IOMMU
4232  * group.
4233  *
4234  * All possible slot numbers (0x20) are used, since we are unable to tell
4235  * what slot is used on other side.  This quirk is intended for both host
4236  * and computational unit sides.  The VCA devices have up to five functions
4237  * (four for DMA channels and one additional).
4238  */
quirk_pex_vca_alias(struct pci_dev * pdev)4239 static void quirk_pex_vca_alias(struct pci_dev *pdev)
4240 {
4241 	const unsigned int num_pci_slots = 0x20;
4242 	unsigned int slot;
4243 
4244 	for (slot = 0; slot < num_pci_slots; slot++)
4245 		pci_add_dma_alias(pdev, PCI_DEVFN(slot, 0x0), 5);
4246 }
4247 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2954, quirk_pex_vca_alias);
4248 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2955, quirk_pex_vca_alias);
4249 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2956, quirk_pex_vca_alias);
4250 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2958, quirk_pex_vca_alias);
4251 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2959, quirk_pex_vca_alias);
4252 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x295A, quirk_pex_vca_alias);
4253 
4254 /*
4255  * The IOMMU and interrupt controller on Broadcom Vulcan/Cavium ThunderX2 are
4256  * associated not at the root bus, but at a bridge below. This quirk avoids
4257  * generating invalid DMA aliases.
4258  */
quirk_bridge_cavm_thrx2_pcie_root(struct pci_dev * pdev)4259 static void quirk_bridge_cavm_thrx2_pcie_root(struct pci_dev *pdev)
4260 {
4261 	pdev->dev_flags |= PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT;
4262 }
4263 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9000,
4264 				quirk_bridge_cavm_thrx2_pcie_root);
4265 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9084,
4266 				quirk_bridge_cavm_thrx2_pcie_root);
4267 
4268 /*
4269  * Intersil/Techwell TW686[4589]-based video capture cards have an empty (zero)
4270  * class code.  Fix it.
4271  */
quirk_tw686x_class(struct pci_dev * pdev)4272 static void quirk_tw686x_class(struct pci_dev *pdev)
4273 {
4274 	u32 class = pdev->class;
4275 
4276 	/* Use "Multimedia controller" class */
4277 	pdev->class = (PCI_CLASS_MULTIMEDIA_OTHER << 8) | 0x01;
4278 	pci_info(pdev, "TW686x PCI class overridden (%#08x -> %#08x)\n",
4279 		 class, pdev->class);
4280 }
4281 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6864, PCI_CLASS_NOT_DEFINED, 8,
4282 			      quirk_tw686x_class);
4283 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6865, PCI_CLASS_NOT_DEFINED, 8,
4284 			      quirk_tw686x_class);
4285 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6868, PCI_CLASS_NOT_DEFINED, 8,
4286 			      quirk_tw686x_class);
4287 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6869, PCI_CLASS_NOT_DEFINED, 8,
4288 			      quirk_tw686x_class);
4289 
4290 /*
4291  * Some devices have problems with Transaction Layer Packets with the Relaxed
4292  * Ordering Attribute set.  Such devices should mark themselves and other
4293  * device drivers should check before sending TLPs with RO set.
4294  */
quirk_relaxedordering_disable(struct pci_dev * dev)4295 static void quirk_relaxedordering_disable(struct pci_dev *dev)
4296 {
4297 	dev->dev_flags |= PCI_DEV_FLAGS_NO_RELAXED_ORDERING;
4298 	pci_info(dev, "Disable Relaxed Ordering Attributes to avoid PCIe Completion erratum\n");
4299 }
4300 
4301 /*
4302  * Intel Xeon processors based on Broadwell/Haswell microarchitecture Root
4303  * Complex have a Flow Control Credit issue which can cause performance
4304  * problems with Upstream Transaction Layer Packets with Relaxed Ordering set.
4305  */
4306 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f01, PCI_CLASS_NOT_DEFINED, 8,
4307 			      quirk_relaxedordering_disable);
4308 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f02, PCI_CLASS_NOT_DEFINED, 8,
4309 			      quirk_relaxedordering_disable);
4310 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f03, PCI_CLASS_NOT_DEFINED, 8,
4311 			      quirk_relaxedordering_disable);
4312 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f04, PCI_CLASS_NOT_DEFINED, 8,
4313 			      quirk_relaxedordering_disable);
4314 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f05, PCI_CLASS_NOT_DEFINED, 8,
4315 			      quirk_relaxedordering_disable);
4316 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f06, PCI_CLASS_NOT_DEFINED, 8,
4317 			      quirk_relaxedordering_disable);
4318 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f07, PCI_CLASS_NOT_DEFINED, 8,
4319 			      quirk_relaxedordering_disable);
4320 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f08, PCI_CLASS_NOT_DEFINED, 8,
4321 			      quirk_relaxedordering_disable);
4322 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f09, PCI_CLASS_NOT_DEFINED, 8,
4323 			      quirk_relaxedordering_disable);
4324 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0a, PCI_CLASS_NOT_DEFINED, 8,
4325 			      quirk_relaxedordering_disable);
4326 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0b, PCI_CLASS_NOT_DEFINED, 8,
4327 			      quirk_relaxedordering_disable);
4328 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0c, PCI_CLASS_NOT_DEFINED, 8,
4329 			      quirk_relaxedordering_disable);
4330 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0d, PCI_CLASS_NOT_DEFINED, 8,
4331 			      quirk_relaxedordering_disable);
4332 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0e, PCI_CLASS_NOT_DEFINED, 8,
4333 			      quirk_relaxedordering_disable);
4334 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f01, PCI_CLASS_NOT_DEFINED, 8,
4335 			      quirk_relaxedordering_disable);
4336 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f02, PCI_CLASS_NOT_DEFINED, 8,
4337 			      quirk_relaxedordering_disable);
4338 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f03, PCI_CLASS_NOT_DEFINED, 8,
4339 			      quirk_relaxedordering_disable);
4340 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f04, PCI_CLASS_NOT_DEFINED, 8,
4341 			      quirk_relaxedordering_disable);
4342 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f05, PCI_CLASS_NOT_DEFINED, 8,
4343 			      quirk_relaxedordering_disable);
4344 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f06, PCI_CLASS_NOT_DEFINED, 8,
4345 			      quirk_relaxedordering_disable);
4346 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f07, PCI_CLASS_NOT_DEFINED, 8,
4347 			      quirk_relaxedordering_disable);
4348 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f08, PCI_CLASS_NOT_DEFINED, 8,
4349 			      quirk_relaxedordering_disable);
4350 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f09, PCI_CLASS_NOT_DEFINED, 8,
4351 			      quirk_relaxedordering_disable);
4352 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0a, PCI_CLASS_NOT_DEFINED, 8,
4353 			      quirk_relaxedordering_disable);
4354 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0b, PCI_CLASS_NOT_DEFINED, 8,
4355 			      quirk_relaxedordering_disable);
4356 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0c, PCI_CLASS_NOT_DEFINED, 8,
4357 			      quirk_relaxedordering_disable);
4358 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0d, PCI_CLASS_NOT_DEFINED, 8,
4359 			      quirk_relaxedordering_disable);
4360 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0e, PCI_CLASS_NOT_DEFINED, 8,
4361 			      quirk_relaxedordering_disable);
4362 
4363 /*
4364  * The AMD ARM A1100 (aka "SEATTLE") SoC has a bug in its PCIe Root Complex
4365  * where Upstream Transaction Layer Packets with the Relaxed Ordering
4366  * Attribute clear are allowed to bypass earlier TLPs with Relaxed Ordering
4367  * set.  This is a violation of the PCIe 3.0 Transaction Ordering Rules
4368  * outlined in Section 2.4.1 (PCI Express(r) Base Specification Revision 3.0
4369  * November 10, 2010).  As a result, on this platform we can't use Relaxed
4370  * Ordering for Upstream TLPs.
4371  */
4372 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a00, PCI_CLASS_NOT_DEFINED, 8,
4373 			      quirk_relaxedordering_disable);
4374 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a01, PCI_CLASS_NOT_DEFINED, 8,
4375 			      quirk_relaxedordering_disable);
4376 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a02, PCI_CLASS_NOT_DEFINED, 8,
4377 			      quirk_relaxedordering_disable);
4378 
4379 /*
4380  * Per PCIe r3.0, sec 2.2.9, "Completion headers must supply the same
4381  * values for the Attribute as were supplied in the header of the
4382  * corresponding Request, except as explicitly allowed when IDO is used."
4383  *
4384  * If a non-compliant device generates a completion with a different
4385  * attribute than the request, the receiver may accept it (which itself
4386  * seems non-compliant based on sec 2.3.2), or it may handle it as a
4387  * Malformed TLP or an Unexpected Completion, which will probably lead to a
4388  * device access timeout.
4389  *
4390  * If the non-compliant device generates completions with zero attributes
4391  * (instead of copying the attributes from the request), we can work around
4392  * this by disabling the "Relaxed Ordering" and "No Snoop" attributes in
4393  * upstream devices so they always generate requests with zero attributes.
4394  *
4395  * This affects other devices under the same Root Port, but since these
4396  * attributes are performance hints, there should be no functional problem.
4397  *
4398  * Note that Configuration Space accesses are never supposed to have TLP
4399  * Attributes, so we're safe waiting till after any Configuration Space
4400  * accesses to do the Root Port fixup.
4401  */
quirk_disable_root_port_attributes(struct pci_dev * pdev)4402 static void quirk_disable_root_port_attributes(struct pci_dev *pdev)
4403 {
4404 	struct pci_dev *root_port = pcie_find_root_port(pdev);
4405 
4406 	if (!root_port) {
4407 		pci_warn(pdev, "PCIe Completion erratum may cause device errors\n");
4408 		return;
4409 	}
4410 
4411 	pci_info(root_port, "Disabling No Snoop/Relaxed Ordering Attributes to avoid PCIe Completion erratum in %s\n",
4412 		 dev_name(&pdev->dev));
4413 	pcie_capability_clear_and_set_word(root_port, PCI_EXP_DEVCTL,
4414 					   PCI_EXP_DEVCTL_RELAX_EN |
4415 					   PCI_EXP_DEVCTL_NOSNOOP_EN, 0);
4416 }
4417 
4418 /*
4419  * The Chelsio T5 chip fails to copy TLP Attributes from a Request to the
4420  * Completion it generates.
4421  */
quirk_chelsio_T5_disable_root_port_attributes(struct pci_dev * pdev)4422 static void quirk_chelsio_T5_disable_root_port_attributes(struct pci_dev *pdev)
4423 {
4424 	/*
4425 	 * This mask/compare operation selects for Physical Function 4 on a
4426 	 * T5.  We only need to fix up the Root Port once for any of the
4427 	 * PFs.  PF[0..3] have PCI Device IDs of 0x50xx, but PF4 is uniquely
4428 	 * 0x54xx so we use that one.
4429 	 */
4430 	if ((pdev->device & 0xff00) == 0x5400)
4431 		quirk_disable_root_port_attributes(pdev);
4432 }
4433 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
4434 			 quirk_chelsio_T5_disable_root_port_attributes);
4435 
4436 /*
4437  * pci_acs_ctrl_enabled - compare desired ACS controls with those provided
4438  *			  by a device
4439  * @acs_ctrl_req: Bitmask of desired ACS controls
4440  * @acs_ctrl_ena: Bitmask of ACS controls enabled or provided implicitly by
4441  *		  the hardware design
4442  *
4443  * Return 1 if all ACS controls in the @acs_ctrl_req bitmask are included
4444  * in @acs_ctrl_ena, i.e., the device provides all the access controls the
4445  * caller desires.  Return 0 otherwise.
4446  */
pci_acs_ctrl_enabled(u16 acs_ctrl_req,u16 acs_ctrl_ena)4447 static int pci_acs_ctrl_enabled(u16 acs_ctrl_req, u16 acs_ctrl_ena)
4448 {
4449 	if ((acs_ctrl_req & acs_ctrl_ena) == acs_ctrl_req)
4450 		return 1;
4451 	return 0;
4452 }
4453 
4454 /*
4455  * AMD has indicated that the devices below do not support peer-to-peer
4456  * in any system where they are found in the southbridge with an AMD
4457  * IOMMU in the system.  Multifunction devices that do not support
4458  * peer-to-peer between functions can claim to support a subset of ACS.
4459  * Such devices effectively enable request redirect (RR) and completion
4460  * redirect (CR) since all transactions are redirected to the upstream
4461  * root complex.
4462  *
4463  * https://lore.kernel.org/r/201207111426.q6BEQTbh002928@mail.maya.org/
4464  * https://lore.kernel.org/r/20120711165854.GM25282@amd.com/
4465  * https://lore.kernel.org/r/20121005130857.GX4009@amd.com/
4466  *
4467  * 1002:4385 SBx00 SMBus Controller
4468  * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
4469  * 1002:4383 SBx00 Azalia (Intel HDA)
4470  * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
4471  * 1002:4384 SBx00 PCI to PCI Bridge
4472  * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
4473  *
4474  * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15
4475  *
4476  * 1022:780f [AMD] FCH PCI Bridge
4477  * 1022:7809 [AMD] FCH USB OHCI Controller
4478  */
pci_quirk_amd_sb_acs(struct pci_dev * dev,u16 acs_flags)4479 static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
4480 {
4481 #ifdef CONFIG_ACPI
4482 	struct acpi_table_header *header = NULL;
4483 	acpi_status status;
4484 
4485 	/* Targeting multifunction devices on the SB (appears on root bus) */
4486 	if (!dev->multifunction || !pci_is_root_bus(dev->bus))
4487 		return -ENODEV;
4488 
4489 	/* The IVRS table describes the AMD IOMMU */
4490 	status = acpi_get_table("IVRS", 0, &header);
4491 	if (ACPI_FAILURE(status))
4492 		return -ENODEV;
4493 
4494 	acpi_put_table(header);
4495 
4496 	/* Filter out flags not applicable to multifunction */
4497 	acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
4498 
4499 	return pci_acs_ctrl_enabled(acs_flags, PCI_ACS_RR | PCI_ACS_CR);
4500 #else
4501 	return -ENODEV;
4502 #endif
4503 }
4504 
pci_quirk_cavium_acs_match(struct pci_dev * dev)4505 static bool pci_quirk_cavium_acs_match(struct pci_dev *dev)
4506 {
4507 	if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4508 		return false;
4509 
4510 	switch (dev->device) {
4511 	/*
4512 	 * Effectively selects all downstream ports for whole ThunderX1
4513 	 * (which represents 8 SoCs).
4514 	 */
4515 	case 0xa000 ... 0xa7ff: /* ThunderX1 */
4516 	case 0xaf84:  /* ThunderX2 */
4517 	case 0xb884:  /* ThunderX3 */
4518 		return true;
4519 	default:
4520 		return false;
4521 	}
4522 }
4523 
pci_quirk_cavium_acs(struct pci_dev * dev,u16 acs_flags)4524 static int pci_quirk_cavium_acs(struct pci_dev *dev, u16 acs_flags)
4525 {
4526 	if (!pci_quirk_cavium_acs_match(dev))
4527 		return -ENOTTY;
4528 
4529 	/*
4530 	 * Cavium Root Ports don't advertise an ACS capability.  However,
4531 	 * the RTL internally implements similar protection as if ACS had
4532 	 * Source Validation, Request Redirection, Completion Redirection,
4533 	 * and Upstream Forwarding features enabled.  Assert that the
4534 	 * hardware implements and enables equivalent ACS functionality for
4535 	 * these flags.
4536 	 */
4537 	return pci_acs_ctrl_enabled(acs_flags,
4538 		PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4539 }
4540 
pci_quirk_xgene_acs(struct pci_dev * dev,u16 acs_flags)4541 static int pci_quirk_xgene_acs(struct pci_dev *dev, u16 acs_flags)
4542 {
4543 	/*
4544 	 * X-Gene Root Ports matching this quirk do not allow peer-to-peer
4545 	 * transactions with others, allowing masking out these bits as if they
4546 	 * were unimplemented in the ACS capability.
4547 	 */
4548 	return pci_acs_ctrl_enabled(acs_flags,
4549 		PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4550 }
4551 
4552 /*
4553  * Many Zhaoxin Root Ports and Switch Downstream Ports have no ACS capability.
4554  * But the implementation could block peer-to-peer transactions between them
4555  * and provide ACS-like functionality.
4556  */
pci_quirk_zhaoxin_pcie_ports_acs(struct pci_dev * dev,u16 acs_flags)4557 static int  pci_quirk_zhaoxin_pcie_ports_acs(struct pci_dev *dev, u16 acs_flags)
4558 {
4559 	if (!pci_is_pcie(dev) ||
4560 	    ((pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT) &&
4561 	     (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)))
4562 		return -ENOTTY;
4563 
4564 	switch (dev->device) {
4565 	case 0x0710 ... 0x071e:
4566 	case 0x0721:
4567 	case 0x0723 ... 0x0732:
4568 		return pci_acs_ctrl_enabled(acs_flags,
4569 			PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4570 	}
4571 
4572 	return false;
4573 }
4574 
4575 /*
4576  * Many Intel PCH Root Ports do provide ACS-like features to disable peer
4577  * transactions and validate bus numbers in requests, but do not provide an
4578  * actual PCIe ACS capability.  This is the list of device IDs known to fall
4579  * into that category as provided by Intel in Red Hat bugzilla 1037684.
4580  */
4581 static const u16 pci_quirk_intel_pch_acs_ids[] = {
4582 	/* Ibexpeak PCH */
4583 	0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
4584 	0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
4585 	/* Cougarpoint PCH */
4586 	0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
4587 	0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
4588 	/* Pantherpoint PCH */
4589 	0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
4590 	0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
4591 	/* Lynxpoint-H PCH */
4592 	0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
4593 	0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
4594 	/* Lynxpoint-LP PCH */
4595 	0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
4596 	0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
4597 	/* Wildcat PCH */
4598 	0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
4599 	0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
4600 	/* Patsburg (X79) PCH */
4601 	0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
4602 	/* Wellsburg (X99) PCH */
4603 	0x8d10, 0x8d11, 0x8d12, 0x8d13, 0x8d14, 0x8d15, 0x8d16, 0x8d17,
4604 	0x8d18, 0x8d19, 0x8d1a, 0x8d1b, 0x8d1c, 0x8d1d, 0x8d1e,
4605 	/* Lynx Point (9 series) PCH */
4606 	0x8c90, 0x8c92, 0x8c94, 0x8c96, 0x8c98, 0x8c9a, 0x8c9c, 0x8c9e,
4607 };
4608 
pci_quirk_intel_pch_acs_match(struct pci_dev * dev)4609 static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
4610 {
4611 	int i;
4612 
4613 	/* Filter out a few obvious non-matches first */
4614 	if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4615 		return false;
4616 
4617 	for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
4618 		if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
4619 			return true;
4620 
4621 	return false;
4622 }
4623 
pci_quirk_intel_pch_acs(struct pci_dev * dev,u16 acs_flags)4624 static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
4625 {
4626 	if (!pci_quirk_intel_pch_acs_match(dev))
4627 		return -ENOTTY;
4628 
4629 	if (dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK)
4630 		return pci_acs_ctrl_enabled(acs_flags,
4631 			PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4632 
4633 	return pci_acs_ctrl_enabled(acs_flags, 0);
4634 }
4635 
4636 /*
4637  * These QCOM Root Ports do provide ACS-like features to disable peer
4638  * transactions and validate bus numbers in requests, but do not provide an
4639  * actual PCIe ACS capability.  Hardware supports source validation but it
4640  * will report the issue as Completer Abort instead of ACS Violation.
4641  * Hardware doesn't support peer-to-peer and each Root Port is a Root
4642  * Complex with unique segment numbers.  It is not possible for one Root
4643  * Port to pass traffic to another Root Port.  All PCIe transactions are
4644  * terminated inside the Root Port.
4645  */
pci_quirk_qcom_rp_acs(struct pci_dev * dev,u16 acs_flags)4646 static int pci_quirk_qcom_rp_acs(struct pci_dev *dev, u16 acs_flags)
4647 {
4648 	return pci_acs_ctrl_enabled(acs_flags,
4649 		PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4650 }
4651 
4652 /*
4653  * Each of these NXP Root Ports is in a Root Complex with a unique segment
4654  * number and does provide isolation features to disable peer transactions
4655  * and validate bus numbers in requests, but does not provide an ACS
4656  * capability.
4657  */
pci_quirk_nxp_rp_acs(struct pci_dev * dev,u16 acs_flags)4658 static int pci_quirk_nxp_rp_acs(struct pci_dev *dev, u16 acs_flags)
4659 {
4660 	return pci_acs_ctrl_enabled(acs_flags,
4661 		PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4662 }
4663 
pci_quirk_al_acs(struct pci_dev * dev,u16 acs_flags)4664 static int pci_quirk_al_acs(struct pci_dev *dev, u16 acs_flags)
4665 {
4666 	if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4667 		return -ENOTTY;
4668 
4669 	/*
4670 	 * Amazon's Annapurna Labs root ports don't include an ACS capability,
4671 	 * but do include ACS-like functionality. The hardware doesn't support
4672 	 * peer-to-peer transactions via the root port and each has a unique
4673 	 * segment number.
4674 	 *
4675 	 * Additionally, the root ports cannot send traffic to each other.
4676 	 */
4677 	acs_flags &= ~(PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4678 
4679 	return acs_flags ? 0 : 1;
4680 }
4681 
4682 /*
4683  * Sunrise Point PCH root ports implement ACS, but unfortunately as shown in
4684  * the datasheet (Intel 100 Series Chipset Family PCH Datasheet, Vol. 2,
4685  * 12.1.46, 12.1.47)[1] this chipset uses dwords for the ACS capability and
4686  * control registers whereas the PCIe spec packs them into words (Rev 3.0,
4687  * 7.16 ACS Extended Capability).  The bit definitions are correct, but the
4688  * control register is at offset 8 instead of 6 and we should probably use
4689  * dword accesses to them.  This applies to the following PCI Device IDs, as
4690  * found in volume 1 of the datasheet[2]:
4691  *
4692  * 0xa110-0xa11f Sunrise Point-H PCI Express Root Port #{0-16}
4693  * 0xa167-0xa16a Sunrise Point-H PCI Express Root Port #{17-20}
4694  *
4695  * N.B. This doesn't fix what lspci shows.
4696  *
4697  * The 100 series chipset specification update includes this as errata #23[3].
4698  *
4699  * The 200 series chipset (Union Point) has the same bug according to the
4700  * specification update (Intel 200 Series Chipset Family Platform Controller
4701  * Hub, Specification Update, January 2017, Revision 001, Document# 335194-001,
4702  * Errata 22)[4].  Per the datasheet[5], root port PCI Device IDs for this
4703  * chipset include:
4704  *
4705  * 0xa290-0xa29f PCI Express Root port #{0-16}
4706  * 0xa2e7-0xa2ee PCI Express Root port #{17-24}
4707  *
4708  * Mobile chipsets are also affected, 7th & 8th Generation
4709  * Specification update confirms ACS errata 22, status no fix: (7th Generation
4710  * Intel Processor Family I/O for U/Y Platforms and 8th Generation Intel
4711  * Processor Family I/O for U Quad Core Platforms Specification Update,
4712  * August 2017, Revision 002, Document#: 334660-002)[6]
4713  * Device IDs from I/O datasheet: (7th Generation Intel Processor Family I/O
4714  * for U/Y Platforms and 8th Generation Intel ® Processor Family I/O for U
4715  * Quad Core Platforms, Vol 1 of 2, August 2017, Document#: 334658-003)[7]
4716  *
4717  * 0x9d10-0x9d1b PCI Express Root port #{1-12}
4718  *
4719  * [1] https://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-2.html
4720  * [2] https://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-1.html
4721  * [3] https://www.intel.com/content/www/us/en/chipsets/100-series-chipset-spec-update.html
4722  * [4] https://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-spec-update.html
4723  * [5] https://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-datasheet-vol-1.html
4724  * [6] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-spec-update.html
4725  * [7] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-datasheet-vol-1.html
4726  */
pci_quirk_intel_spt_pch_acs_match(struct pci_dev * dev)4727 static bool pci_quirk_intel_spt_pch_acs_match(struct pci_dev *dev)
4728 {
4729 	if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4730 		return false;
4731 
4732 	switch (dev->device) {
4733 	case 0xa110 ... 0xa11f: case 0xa167 ... 0xa16a: /* Sunrise Point */
4734 	case 0xa290 ... 0xa29f: case 0xa2e7 ... 0xa2ee: /* Union Point */
4735 	case 0x9d10 ... 0x9d1b: /* 7th & 8th Gen Mobile */
4736 		return true;
4737 	}
4738 
4739 	return false;
4740 }
4741 
4742 #define INTEL_SPT_ACS_CTRL (PCI_ACS_CAP + 4)
4743 
pci_quirk_intel_spt_pch_acs(struct pci_dev * dev,u16 acs_flags)4744 static int pci_quirk_intel_spt_pch_acs(struct pci_dev *dev, u16 acs_flags)
4745 {
4746 	int pos;
4747 	u32 cap, ctrl;
4748 
4749 	if (!pci_quirk_intel_spt_pch_acs_match(dev))
4750 		return -ENOTTY;
4751 
4752 	pos = dev->acs_cap;
4753 	if (!pos)
4754 		return -ENOTTY;
4755 
4756 	/* see pci_acs_flags_enabled() */
4757 	pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
4758 	acs_flags &= (cap | PCI_ACS_EC);
4759 
4760 	pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
4761 
4762 	return pci_acs_ctrl_enabled(acs_flags, ctrl);
4763 }
4764 
pci_quirk_mf_endpoint_acs(struct pci_dev * dev,u16 acs_flags)4765 static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags)
4766 {
4767 	/*
4768 	 * SV, TB, and UF are not relevant to multifunction endpoints.
4769 	 *
4770 	 * Multifunction devices are only required to implement RR, CR, and DT
4771 	 * in their ACS capability if they support peer-to-peer transactions.
4772 	 * Devices matching this quirk have been verified by the vendor to not
4773 	 * perform peer-to-peer with other functions, allowing us to mask out
4774 	 * these bits as if they were unimplemented in the ACS capability.
4775 	 */
4776 	return pci_acs_ctrl_enabled(acs_flags,
4777 		PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
4778 		PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
4779 }
4780 
pci_quirk_rciep_acs(struct pci_dev * dev,u16 acs_flags)4781 static int pci_quirk_rciep_acs(struct pci_dev *dev, u16 acs_flags)
4782 {
4783 	/*
4784 	 * Intel RCiEP's are required to allow p2p only on translated
4785 	 * addresses.  Refer to Intel VT-d specification, r3.1, sec 3.16,
4786 	 * "Root-Complex Peer to Peer Considerations".
4787 	 */
4788 	if (pci_pcie_type(dev) != PCI_EXP_TYPE_RC_END)
4789 		return -ENOTTY;
4790 
4791 	return pci_acs_ctrl_enabled(acs_flags,
4792 		PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4793 }
4794 
pci_quirk_brcm_acs(struct pci_dev * dev,u16 acs_flags)4795 static int pci_quirk_brcm_acs(struct pci_dev *dev, u16 acs_flags)
4796 {
4797 	/*
4798 	 * iProc PAXB Root Ports don't advertise an ACS capability, but
4799 	 * they do not allow peer-to-peer transactions between Root Ports.
4800 	 * Allow each Root Port to be in a separate IOMMU group by masking
4801 	 * SV/RR/CR/UF bits.
4802 	 */
4803 	return pci_acs_ctrl_enabled(acs_flags,
4804 		PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4805 }
4806 
4807 static const struct pci_dev_acs_enabled {
4808 	u16 vendor;
4809 	u16 device;
4810 	int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
4811 } pci_dev_acs_enabled[] = {
4812 	{ PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
4813 	{ PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
4814 	{ PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
4815 	{ PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
4816 	{ PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
4817 	{ PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
4818 	{ PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs },
4819 	{ PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs },
4820 	{ PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs },
4821 	{ PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs },
4822 	{ PCI_VENDOR_ID_SOLARFLARE, 0x0A03, pci_quirk_mf_endpoint_acs },
4823 	{ PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs },
4824 	{ PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs },
4825 	{ PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs },
4826 	{ PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs },
4827 	{ PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs },
4828 	{ PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs },
4829 	{ PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs },
4830 	{ PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs },
4831 	{ PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs },
4832 	{ PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs },
4833 	{ PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs },
4834 	{ PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs },
4835 	{ PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs },
4836 	{ PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs },
4837 	{ PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs },
4838 	{ PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs },
4839 	{ PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs },
4840 	{ PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs },
4841 	{ PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs },
4842 	{ PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs },
4843 	/* 82580 */
4844 	{ PCI_VENDOR_ID_INTEL, 0x1509, pci_quirk_mf_endpoint_acs },
4845 	{ PCI_VENDOR_ID_INTEL, 0x150E, pci_quirk_mf_endpoint_acs },
4846 	{ PCI_VENDOR_ID_INTEL, 0x150F, pci_quirk_mf_endpoint_acs },
4847 	{ PCI_VENDOR_ID_INTEL, 0x1510, pci_quirk_mf_endpoint_acs },
4848 	{ PCI_VENDOR_ID_INTEL, 0x1511, pci_quirk_mf_endpoint_acs },
4849 	{ PCI_VENDOR_ID_INTEL, 0x1516, pci_quirk_mf_endpoint_acs },
4850 	{ PCI_VENDOR_ID_INTEL, 0x1527, pci_quirk_mf_endpoint_acs },
4851 	/* 82576 */
4852 	{ PCI_VENDOR_ID_INTEL, 0x10C9, pci_quirk_mf_endpoint_acs },
4853 	{ PCI_VENDOR_ID_INTEL, 0x10E6, pci_quirk_mf_endpoint_acs },
4854 	{ PCI_VENDOR_ID_INTEL, 0x10E7, pci_quirk_mf_endpoint_acs },
4855 	{ PCI_VENDOR_ID_INTEL, 0x10E8, pci_quirk_mf_endpoint_acs },
4856 	{ PCI_VENDOR_ID_INTEL, 0x150A, pci_quirk_mf_endpoint_acs },
4857 	{ PCI_VENDOR_ID_INTEL, 0x150D, pci_quirk_mf_endpoint_acs },
4858 	{ PCI_VENDOR_ID_INTEL, 0x1518, pci_quirk_mf_endpoint_acs },
4859 	{ PCI_VENDOR_ID_INTEL, 0x1526, pci_quirk_mf_endpoint_acs },
4860 	/* 82575 */
4861 	{ PCI_VENDOR_ID_INTEL, 0x10A7, pci_quirk_mf_endpoint_acs },
4862 	{ PCI_VENDOR_ID_INTEL, 0x10A9, pci_quirk_mf_endpoint_acs },
4863 	{ PCI_VENDOR_ID_INTEL, 0x10D6, pci_quirk_mf_endpoint_acs },
4864 	/* I350 */
4865 	{ PCI_VENDOR_ID_INTEL, 0x1521, pci_quirk_mf_endpoint_acs },
4866 	{ PCI_VENDOR_ID_INTEL, 0x1522, pci_quirk_mf_endpoint_acs },
4867 	{ PCI_VENDOR_ID_INTEL, 0x1523, pci_quirk_mf_endpoint_acs },
4868 	{ PCI_VENDOR_ID_INTEL, 0x1524, pci_quirk_mf_endpoint_acs },
4869 	/* 82571 (Quads omitted due to non-ACS switch) */
4870 	{ PCI_VENDOR_ID_INTEL, 0x105E, pci_quirk_mf_endpoint_acs },
4871 	{ PCI_VENDOR_ID_INTEL, 0x105F, pci_quirk_mf_endpoint_acs },
4872 	{ PCI_VENDOR_ID_INTEL, 0x1060, pci_quirk_mf_endpoint_acs },
4873 	{ PCI_VENDOR_ID_INTEL, 0x10D9, pci_quirk_mf_endpoint_acs },
4874 	/* I219 */
4875 	{ PCI_VENDOR_ID_INTEL, 0x15b7, pci_quirk_mf_endpoint_acs },
4876 	{ PCI_VENDOR_ID_INTEL, 0x15b8, pci_quirk_mf_endpoint_acs },
4877 	{ PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_rciep_acs },
4878 	/* QCOM QDF2xxx root ports */
4879 	{ PCI_VENDOR_ID_QCOM, 0x0400, pci_quirk_qcom_rp_acs },
4880 	{ PCI_VENDOR_ID_QCOM, 0x0401, pci_quirk_qcom_rp_acs },
4881 	/* HXT SD4800 root ports. The ACS design is same as QCOM QDF2xxx */
4882 	{ PCI_VENDOR_ID_HXT, 0x0401, pci_quirk_qcom_rp_acs },
4883 	/* Intel PCH root ports */
4884 	{ PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
4885 	{ PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_spt_pch_acs },
4886 	{ 0x19a2, 0x710, pci_quirk_mf_endpoint_acs }, /* Emulex BE3-R */
4887 	{ 0x10df, 0x720, pci_quirk_mf_endpoint_acs }, /* Emulex Skyhawk-R */
4888 	/* Cavium ThunderX */
4889 	{ PCI_VENDOR_ID_CAVIUM, PCI_ANY_ID, pci_quirk_cavium_acs },
4890 	/* Cavium multi-function devices */
4891 	{ PCI_VENDOR_ID_CAVIUM, 0xA026, pci_quirk_mf_endpoint_acs },
4892 	{ PCI_VENDOR_ID_CAVIUM, 0xA059, pci_quirk_mf_endpoint_acs },
4893 	{ PCI_VENDOR_ID_CAVIUM, 0xA060, pci_quirk_mf_endpoint_acs },
4894 	/* APM X-Gene */
4895 	{ PCI_VENDOR_ID_AMCC, 0xE004, pci_quirk_xgene_acs },
4896 	/* Ampere Computing */
4897 	{ PCI_VENDOR_ID_AMPERE, 0xE005, pci_quirk_xgene_acs },
4898 	{ PCI_VENDOR_ID_AMPERE, 0xE006, pci_quirk_xgene_acs },
4899 	{ PCI_VENDOR_ID_AMPERE, 0xE007, pci_quirk_xgene_acs },
4900 	{ PCI_VENDOR_ID_AMPERE, 0xE008, pci_quirk_xgene_acs },
4901 	{ PCI_VENDOR_ID_AMPERE, 0xE009, pci_quirk_xgene_acs },
4902 	{ PCI_VENDOR_ID_AMPERE, 0xE00A, pci_quirk_xgene_acs },
4903 	{ PCI_VENDOR_ID_AMPERE, 0xE00B, pci_quirk_xgene_acs },
4904 	{ PCI_VENDOR_ID_AMPERE, 0xE00C, pci_quirk_xgene_acs },
4905 	/* Broadcom multi-function device */
4906 	{ PCI_VENDOR_ID_BROADCOM, 0x16D7, pci_quirk_mf_endpoint_acs },
4907 	{ PCI_VENDOR_ID_BROADCOM, 0x1750, pci_quirk_mf_endpoint_acs },
4908 	{ PCI_VENDOR_ID_BROADCOM, 0x1751, pci_quirk_mf_endpoint_acs },
4909 	{ PCI_VENDOR_ID_BROADCOM, 0x1752, pci_quirk_mf_endpoint_acs },
4910 	{ PCI_VENDOR_ID_BROADCOM, 0xD714, pci_quirk_brcm_acs },
4911 	/* Amazon Annapurna Labs */
4912 	{ PCI_VENDOR_ID_AMAZON_ANNAPURNA_LABS, 0x0031, pci_quirk_al_acs },
4913 	/* Zhaoxin multi-function devices */
4914 	{ PCI_VENDOR_ID_ZHAOXIN, 0x3038, pci_quirk_mf_endpoint_acs },
4915 	{ PCI_VENDOR_ID_ZHAOXIN, 0x3104, pci_quirk_mf_endpoint_acs },
4916 	{ PCI_VENDOR_ID_ZHAOXIN, 0x9083, pci_quirk_mf_endpoint_acs },
4917 	/* NXP root ports, xx=16, 12, or 08 cores */
4918 	/* LX2xx0A : without security features + CAN-FD */
4919 	{ PCI_VENDOR_ID_NXP, 0x8d81, pci_quirk_nxp_rp_acs },
4920 	{ PCI_VENDOR_ID_NXP, 0x8da1, pci_quirk_nxp_rp_acs },
4921 	{ PCI_VENDOR_ID_NXP, 0x8d83, pci_quirk_nxp_rp_acs },
4922 	/* LX2xx0C : security features + CAN-FD */
4923 	{ PCI_VENDOR_ID_NXP, 0x8d80, pci_quirk_nxp_rp_acs },
4924 	{ PCI_VENDOR_ID_NXP, 0x8da0, pci_quirk_nxp_rp_acs },
4925 	{ PCI_VENDOR_ID_NXP, 0x8d82, pci_quirk_nxp_rp_acs },
4926 	/* LX2xx0E : security features + CAN */
4927 	{ PCI_VENDOR_ID_NXP, 0x8d90, pci_quirk_nxp_rp_acs },
4928 	{ PCI_VENDOR_ID_NXP, 0x8db0, pci_quirk_nxp_rp_acs },
4929 	{ PCI_VENDOR_ID_NXP, 0x8d92, pci_quirk_nxp_rp_acs },
4930 	/* LX2xx0N : without security features + CAN */
4931 	{ PCI_VENDOR_ID_NXP, 0x8d91, pci_quirk_nxp_rp_acs },
4932 	{ PCI_VENDOR_ID_NXP, 0x8db1, pci_quirk_nxp_rp_acs },
4933 	{ PCI_VENDOR_ID_NXP, 0x8d93, pci_quirk_nxp_rp_acs },
4934 	/* LX2xx2A : without security features + CAN-FD */
4935 	{ PCI_VENDOR_ID_NXP, 0x8d89, pci_quirk_nxp_rp_acs },
4936 	{ PCI_VENDOR_ID_NXP, 0x8da9, pci_quirk_nxp_rp_acs },
4937 	{ PCI_VENDOR_ID_NXP, 0x8d8b, pci_quirk_nxp_rp_acs },
4938 	/* LX2xx2C : security features + CAN-FD */
4939 	{ PCI_VENDOR_ID_NXP, 0x8d88, pci_quirk_nxp_rp_acs },
4940 	{ PCI_VENDOR_ID_NXP, 0x8da8, pci_quirk_nxp_rp_acs },
4941 	{ PCI_VENDOR_ID_NXP, 0x8d8a, pci_quirk_nxp_rp_acs },
4942 	/* LX2xx2E : security features + CAN */
4943 	{ PCI_VENDOR_ID_NXP, 0x8d98, pci_quirk_nxp_rp_acs },
4944 	{ PCI_VENDOR_ID_NXP, 0x8db8, pci_quirk_nxp_rp_acs },
4945 	{ PCI_VENDOR_ID_NXP, 0x8d9a, pci_quirk_nxp_rp_acs },
4946 	/* LX2xx2N : without security features + CAN */
4947 	{ PCI_VENDOR_ID_NXP, 0x8d99, pci_quirk_nxp_rp_acs },
4948 	{ PCI_VENDOR_ID_NXP, 0x8db9, pci_quirk_nxp_rp_acs },
4949 	{ PCI_VENDOR_ID_NXP, 0x8d9b, pci_quirk_nxp_rp_acs },
4950 	/* Zhaoxin Root/Downstream Ports */
4951 	{ PCI_VENDOR_ID_ZHAOXIN, PCI_ANY_ID, pci_quirk_zhaoxin_pcie_ports_acs },
4952 	{ 0 }
4953 };
4954 
4955 /*
4956  * pci_dev_specific_acs_enabled - check whether device provides ACS controls
4957  * @dev:	PCI device
4958  * @acs_flags:	Bitmask of desired ACS controls
4959  *
4960  * Returns:
4961  *   -ENOTTY:	No quirk applies to this device; we can't tell whether the
4962  *		device provides the desired controls
4963  *   0:		Device does not provide all the desired controls
4964  *   >0:	Device provides all the controls in @acs_flags
4965  */
pci_dev_specific_acs_enabled(struct pci_dev * dev,u16 acs_flags)4966 int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
4967 {
4968 	const struct pci_dev_acs_enabled *i;
4969 	int ret;
4970 
4971 	/*
4972 	 * Allow devices that do not expose standard PCIe ACS capabilities
4973 	 * or control to indicate their support here.  Multi-function express
4974 	 * devices which do not allow internal peer-to-peer between functions,
4975 	 * but do not implement PCIe ACS may wish to return true here.
4976 	 */
4977 	for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
4978 		if ((i->vendor == dev->vendor ||
4979 		     i->vendor == (u16)PCI_ANY_ID) &&
4980 		    (i->device == dev->device ||
4981 		     i->device == (u16)PCI_ANY_ID)) {
4982 			ret = i->acs_enabled(dev, acs_flags);
4983 			if (ret >= 0)
4984 				return ret;
4985 		}
4986 	}
4987 
4988 	return -ENOTTY;
4989 }
4990 
4991 /* Config space offset of Root Complex Base Address register */
4992 #define INTEL_LPC_RCBA_REG 0xf0
4993 /* 31:14 RCBA address */
4994 #define INTEL_LPC_RCBA_MASK 0xffffc000
4995 /* RCBA Enable */
4996 #define INTEL_LPC_RCBA_ENABLE (1 << 0)
4997 
4998 /* Backbone Scratch Pad Register */
4999 #define INTEL_BSPR_REG 0x1104
5000 /* Backbone Peer Non-Posted Disable */
5001 #define INTEL_BSPR_REG_BPNPD (1 << 8)
5002 /* Backbone Peer Posted Disable */
5003 #define INTEL_BSPR_REG_BPPD  (1 << 9)
5004 
5005 /* Upstream Peer Decode Configuration Register */
5006 #define INTEL_UPDCR_REG 0x1014
5007 /* 5:0 Peer Decode Enable bits */
5008 #define INTEL_UPDCR_REG_MASK 0x3f
5009 
pci_quirk_enable_intel_lpc_acs(struct pci_dev * dev)5010 static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
5011 {
5012 	u32 rcba, bspr, updcr;
5013 	void __iomem *rcba_mem;
5014 
5015 	/*
5016 	 * Read the RCBA register from the LPC (D31:F0).  PCH root ports
5017 	 * are D28:F* and therefore get probed before LPC, thus we can't
5018 	 * use pci_get_slot()/pci_read_config_dword() here.
5019 	 */
5020 	pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
5021 				  INTEL_LPC_RCBA_REG, &rcba);
5022 	if (!(rcba & INTEL_LPC_RCBA_ENABLE))
5023 		return -EINVAL;
5024 
5025 	rcba_mem = ioremap(rcba & INTEL_LPC_RCBA_MASK,
5026 				   PAGE_ALIGN(INTEL_UPDCR_REG));
5027 	if (!rcba_mem)
5028 		return -ENOMEM;
5029 
5030 	/*
5031 	 * The BSPR can disallow peer cycles, but it's set by soft strap and
5032 	 * therefore read-only.  If both posted and non-posted peer cycles are
5033 	 * disallowed, we're ok.  If either are allowed, then we need to use
5034 	 * the UPDCR to disable peer decodes for each port.  This provides the
5035 	 * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
5036 	 */
5037 	bspr = readl(rcba_mem + INTEL_BSPR_REG);
5038 	bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
5039 	if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
5040 		updcr = readl(rcba_mem + INTEL_UPDCR_REG);
5041 		if (updcr & INTEL_UPDCR_REG_MASK) {
5042 			pci_info(dev, "Disabling UPDCR peer decodes\n");
5043 			updcr &= ~INTEL_UPDCR_REG_MASK;
5044 			writel(updcr, rcba_mem + INTEL_UPDCR_REG);
5045 		}
5046 	}
5047 
5048 	iounmap(rcba_mem);
5049 	return 0;
5050 }
5051 
5052 /* Miscellaneous Port Configuration register */
5053 #define INTEL_MPC_REG 0xd8
5054 /* MPC: Invalid Receive Bus Number Check Enable */
5055 #define INTEL_MPC_REG_IRBNCE (1 << 26)
5056 
pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev * dev)5057 static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
5058 {
5059 	u32 mpc;
5060 
5061 	/*
5062 	 * When enabled, the IRBNCE bit of the MPC register enables the
5063 	 * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
5064 	 * ensures that requester IDs fall within the bus number range
5065 	 * of the bridge.  Enable if not already.
5066 	 */
5067 	pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
5068 	if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
5069 		pci_info(dev, "Enabling MPC IRBNCE\n");
5070 		mpc |= INTEL_MPC_REG_IRBNCE;
5071 		pci_write_config_word(dev, INTEL_MPC_REG, mpc);
5072 	}
5073 }
5074 
5075 /*
5076  * Currently this quirk does the equivalent of
5077  * PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
5078  *
5079  * TODO: This quirk also needs to do equivalent of PCI_ACS_TB,
5080  * if dev->external_facing || dev->untrusted
5081  */
pci_quirk_enable_intel_pch_acs(struct pci_dev * dev)5082 static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
5083 {
5084 	if (!pci_quirk_intel_pch_acs_match(dev))
5085 		return -ENOTTY;
5086 
5087 	if (pci_quirk_enable_intel_lpc_acs(dev)) {
5088 		pci_warn(dev, "Failed to enable Intel PCH ACS quirk\n");
5089 		return 0;
5090 	}
5091 
5092 	pci_quirk_enable_intel_rp_mpc_acs(dev);
5093 
5094 	dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
5095 
5096 	pci_info(dev, "Intel PCH root port ACS workaround enabled\n");
5097 
5098 	return 0;
5099 }
5100 
pci_quirk_enable_intel_spt_pch_acs(struct pci_dev * dev)5101 static int pci_quirk_enable_intel_spt_pch_acs(struct pci_dev *dev)
5102 {
5103 	int pos;
5104 	u32 cap, ctrl;
5105 
5106 	if (!pci_quirk_intel_spt_pch_acs_match(dev))
5107 		return -ENOTTY;
5108 
5109 	pos = dev->acs_cap;
5110 	if (!pos)
5111 		return -ENOTTY;
5112 
5113 	pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
5114 	pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
5115 
5116 	ctrl |= (cap & PCI_ACS_SV);
5117 	ctrl |= (cap & PCI_ACS_RR);
5118 	ctrl |= (cap & PCI_ACS_CR);
5119 	ctrl |= (cap & PCI_ACS_UF);
5120 
5121 	if (dev->external_facing || dev->untrusted)
5122 		ctrl |= (cap & PCI_ACS_TB);
5123 
5124 	pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl);
5125 
5126 	pci_info(dev, "Intel SPT PCH root port ACS workaround enabled\n");
5127 
5128 	return 0;
5129 }
5130 
pci_quirk_disable_intel_spt_pch_acs_redir(struct pci_dev * dev)5131 static int pci_quirk_disable_intel_spt_pch_acs_redir(struct pci_dev *dev)
5132 {
5133 	int pos;
5134 	u32 cap, ctrl;
5135 
5136 	if (!pci_quirk_intel_spt_pch_acs_match(dev))
5137 		return -ENOTTY;
5138 
5139 	pos = dev->acs_cap;
5140 	if (!pos)
5141 		return -ENOTTY;
5142 
5143 	pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
5144 	pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
5145 
5146 	ctrl &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC);
5147 
5148 	pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl);
5149 
5150 	pci_info(dev, "Intel SPT PCH root port workaround: disabled ACS redirect\n");
5151 
5152 	return 0;
5153 }
5154 
5155 static const struct pci_dev_acs_ops {
5156 	u16 vendor;
5157 	u16 device;
5158 	int (*enable_acs)(struct pci_dev *dev);
5159 	int (*disable_acs_redir)(struct pci_dev *dev);
5160 } pci_dev_acs_ops[] = {
5161 	{ PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
5162 	    .enable_acs = pci_quirk_enable_intel_pch_acs,
5163 	},
5164 	{ PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
5165 	    .enable_acs = pci_quirk_enable_intel_spt_pch_acs,
5166 	    .disable_acs_redir = pci_quirk_disable_intel_spt_pch_acs_redir,
5167 	},
5168 };
5169 
pci_dev_specific_enable_acs(struct pci_dev * dev)5170 int pci_dev_specific_enable_acs(struct pci_dev *dev)
5171 {
5172 	const struct pci_dev_acs_ops *p;
5173 	int i, ret;
5174 
5175 	for (i = 0; i < ARRAY_SIZE(pci_dev_acs_ops); i++) {
5176 		p = &pci_dev_acs_ops[i];
5177 		if ((p->vendor == dev->vendor ||
5178 		     p->vendor == (u16)PCI_ANY_ID) &&
5179 		    (p->device == dev->device ||
5180 		     p->device == (u16)PCI_ANY_ID) &&
5181 		    p->enable_acs) {
5182 			ret = p->enable_acs(dev);
5183 			if (ret >= 0)
5184 				return ret;
5185 		}
5186 	}
5187 
5188 	return -ENOTTY;
5189 }
5190 
pci_dev_specific_disable_acs_redir(struct pci_dev * dev)5191 int pci_dev_specific_disable_acs_redir(struct pci_dev *dev)
5192 {
5193 	const struct pci_dev_acs_ops *p;
5194 	int i, ret;
5195 
5196 	for (i = 0; i < ARRAY_SIZE(pci_dev_acs_ops); i++) {
5197 		p = &pci_dev_acs_ops[i];
5198 		if ((p->vendor == dev->vendor ||
5199 		     p->vendor == (u16)PCI_ANY_ID) &&
5200 		    (p->device == dev->device ||
5201 		     p->device == (u16)PCI_ANY_ID) &&
5202 		    p->disable_acs_redir) {
5203 			ret = p->disable_acs_redir(dev);
5204 			if (ret >= 0)
5205 				return ret;
5206 		}
5207 	}
5208 
5209 	return -ENOTTY;
5210 }
5211 
5212 /*
5213  * The PCI capabilities list for Intel DH895xCC VFs (device ID 0x0443) with
5214  * QuickAssist Technology (QAT) is prematurely terminated in hardware.  The
5215  * Next Capability pointer in the MSI Capability Structure should point to
5216  * the PCIe Capability Structure but is incorrectly hardwired as 0 terminating
5217  * the list.
5218  */
quirk_intel_qat_vf_cap(struct pci_dev * pdev)5219 static void quirk_intel_qat_vf_cap(struct pci_dev *pdev)
5220 {
5221 	int pos, i = 0;
5222 	u8 next_cap;
5223 	u16 reg16, *cap;
5224 	struct pci_cap_saved_state *state;
5225 
5226 	/* Bail if the hardware bug is fixed */
5227 	if (pdev->pcie_cap || pci_find_capability(pdev, PCI_CAP_ID_EXP))
5228 		return;
5229 
5230 	/* Bail if MSI Capability Structure is not found for some reason */
5231 	pos = pci_find_capability(pdev, PCI_CAP_ID_MSI);
5232 	if (!pos)
5233 		return;
5234 
5235 	/*
5236 	 * Bail if Next Capability pointer in the MSI Capability Structure
5237 	 * is not the expected incorrect 0x00.
5238 	 */
5239 	pci_read_config_byte(pdev, pos + 1, &next_cap);
5240 	if (next_cap)
5241 		return;
5242 
5243 	/*
5244 	 * PCIe Capability Structure is expected to be at 0x50 and should
5245 	 * terminate the list (Next Capability pointer is 0x00).  Verify
5246 	 * Capability Id and Next Capability pointer is as expected.
5247 	 * Open-code some of set_pcie_port_type() and pci_cfg_space_size_ext()
5248 	 * to correctly set kernel data structures which have already been
5249 	 * set incorrectly due to the hardware bug.
5250 	 */
5251 	pos = 0x50;
5252 	pci_read_config_word(pdev, pos, &reg16);
5253 	if (reg16 == (0x0000 | PCI_CAP_ID_EXP)) {
5254 		u32 status;
5255 #ifndef PCI_EXP_SAVE_REGS
5256 #define PCI_EXP_SAVE_REGS     7
5257 #endif
5258 		int size = PCI_EXP_SAVE_REGS * sizeof(u16);
5259 
5260 		pdev->pcie_cap = pos;
5261 		pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
5262 		pdev->pcie_flags_reg = reg16;
5263 		pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
5264 		pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
5265 
5266 		pdev->cfg_size = PCI_CFG_SPACE_EXP_SIZE;
5267 		if (pci_read_config_dword(pdev, PCI_CFG_SPACE_SIZE, &status) !=
5268 		    PCIBIOS_SUCCESSFUL || (status == 0xffffffff))
5269 			pdev->cfg_size = PCI_CFG_SPACE_SIZE;
5270 
5271 		if (pci_find_saved_cap(pdev, PCI_CAP_ID_EXP))
5272 			return;
5273 
5274 		/* Save PCIe cap */
5275 		state = kzalloc(sizeof(*state) + size, GFP_KERNEL);
5276 		if (!state)
5277 			return;
5278 
5279 		state->cap.cap_nr = PCI_CAP_ID_EXP;
5280 		state->cap.cap_extended = 0;
5281 		state->cap.size = size;
5282 		cap = (u16 *)&state->cap.data[0];
5283 		pcie_capability_read_word(pdev, PCI_EXP_DEVCTL, &cap[i++]);
5284 		pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &cap[i++]);
5285 		pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &cap[i++]);
5286 		pcie_capability_read_word(pdev, PCI_EXP_RTCTL,  &cap[i++]);
5287 		pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &cap[i++]);
5288 		pcie_capability_read_word(pdev, PCI_EXP_LNKCTL2, &cap[i++]);
5289 		pcie_capability_read_word(pdev, PCI_EXP_SLTCTL2, &cap[i++]);
5290 		hlist_add_head(&state->next, &pdev->saved_cap_space);
5291 	}
5292 }
5293 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x443, quirk_intel_qat_vf_cap);
5294 
5295 /*
5296  * FLR may cause the following to devices to hang:
5297  *
5298  * AMD Starship/Matisse HD Audio Controller 0x1487
5299  * AMD Starship USB 3.0 Host Controller 0x148c
5300  * AMD Matisse USB 3.0 Host Controller 0x149c
5301  * Intel 82579LM Gigabit Ethernet Controller 0x1502
5302  * Intel 82579V Gigabit Ethernet Controller 0x1503
5303  *
5304  */
quirk_no_flr(struct pci_dev * dev)5305 static void quirk_no_flr(struct pci_dev *dev)
5306 {
5307 	dev->dev_flags |= PCI_DEV_FLAGS_NO_FLR_RESET;
5308 }
5309 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AMD, 0x1487, quirk_no_flr);
5310 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AMD, 0x148c, quirk_no_flr);
5311 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AMD, 0x149c, quirk_no_flr);
5312 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1502, quirk_no_flr);
5313 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1503, quirk_no_flr);
5314 
quirk_no_ext_tags(struct pci_dev * pdev)5315 static void quirk_no_ext_tags(struct pci_dev *pdev)
5316 {
5317 	struct pci_host_bridge *bridge = pci_find_host_bridge(pdev->bus);
5318 
5319 	if (!bridge)
5320 		return;
5321 
5322 	bridge->no_ext_tags = 1;
5323 	pci_info(pdev, "disabling Extended Tags (this device can't handle them)\n");
5324 
5325 	pci_walk_bus(bridge->bus, pci_configure_extended_tags, NULL);
5326 }
5327 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0132, quirk_no_ext_tags);
5328 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0140, quirk_no_ext_tags);
5329 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0141, quirk_no_ext_tags);
5330 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0142, quirk_no_ext_tags);
5331 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0144, quirk_no_ext_tags);
5332 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0420, quirk_no_ext_tags);
5333 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0422, quirk_no_ext_tags);
5334 
5335 #ifdef CONFIG_PCI_ATS
5336 /*
5337  * Some devices require additional driver setup to enable ATS.  Don't use
5338  * ATS for those devices as ATS will be enabled before the driver has had a
5339  * chance to load and configure the device.
5340  */
quirk_amd_harvest_no_ats(struct pci_dev * pdev)5341 static void quirk_amd_harvest_no_ats(struct pci_dev *pdev)
5342 {
5343 	if ((pdev->device == 0x7312 && pdev->revision != 0x00) ||
5344 	    (pdev->device == 0x7340 && pdev->revision != 0xc5) ||
5345 	    (pdev->device == 0x7341 && pdev->revision != 0x00))
5346 		return;
5347 
5348 	pci_info(pdev, "disabling ATS\n");
5349 	pdev->ats_cap = 0;
5350 }
5351 
5352 /* AMD Stoney platform GPU */
5353 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x98e4, quirk_amd_harvest_no_ats);
5354 /* AMD Iceland dGPU */
5355 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6900, quirk_amd_harvest_no_ats);
5356 /* AMD Navi10 dGPU */
5357 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x7312, quirk_amd_harvest_no_ats);
5358 /* AMD Navi14 dGPU */
5359 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x7340, quirk_amd_harvest_no_ats);
5360 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x7341, quirk_amd_harvest_no_ats);
5361 #endif /* CONFIG_PCI_ATS */
5362 
5363 /* Freescale PCIe doesn't support MSI in RC mode */
quirk_fsl_no_msi(struct pci_dev * pdev)5364 static void quirk_fsl_no_msi(struct pci_dev *pdev)
5365 {
5366 	if (pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT)
5367 		pdev->no_msi = 1;
5368 }
5369 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, quirk_fsl_no_msi);
5370 
5371 /*
5372  * Although not allowed by the spec, some multi-function devices have
5373  * dependencies of one function (consumer) on another (supplier).  For the
5374  * consumer to work in D0, the supplier must also be in D0.  Create a
5375  * device link from the consumer to the supplier to enforce this
5376  * dependency.  Runtime PM is allowed by default on the consumer to prevent
5377  * it from permanently keeping the supplier awake.
5378  */
pci_create_device_link(struct pci_dev * pdev,unsigned int consumer,unsigned int supplier,unsigned int class,unsigned int class_shift)5379 static void pci_create_device_link(struct pci_dev *pdev, unsigned int consumer,
5380 				   unsigned int supplier, unsigned int class,
5381 				   unsigned int class_shift)
5382 {
5383 	struct pci_dev *supplier_pdev;
5384 
5385 	if (PCI_FUNC(pdev->devfn) != consumer)
5386 		return;
5387 
5388 	supplier_pdev = pci_get_domain_bus_and_slot(pci_domain_nr(pdev->bus),
5389 				pdev->bus->number,
5390 				PCI_DEVFN(PCI_SLOT(pdev->devfn), supplier));
5391 	if (!supplier_pdev || (supplier_pdev->class >> class_shift) != class) {
5392 		pci_dev_put(supplier_pdev);
5393 		return;
5394 	}
5395 
5396 	if (device_link_add(&pdev->dev, &supplier_pdev->dev,
5397 			    DL_FLAG_STATELESS | DL_FLAG_PM_RUNTIME))
5398 		pci_info(pdev, "D0 power state depends on %s\n",
5399 			 pci_name(supplier_pdev));
5400 	else
5401 		pci_err(pdev, "Cannot enforce power dependency on %s\n",
5402 			pci_name(supplier_pdev));
5403 
5404 	pm_runtime_allow(&pdev->dev);
5405 	pci_dev_put(supplier_pdev);
5406 }
5407 
5408 /*
5409  * Create device link for GPUs with integrated HDA controller for streaming
5410  * audio to attached displays.
5411  */
quirk_gpu_hda(struct pci_dev * hda)5412 static void quirk_gpu_hda(struct pci_dev *hda)
5413 {
5414 	pci_create_device_link(hda, 1, 0, PCI_BASE_CLASS_DISPLAY, 16);
5415 }
5416 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
5417 			      PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
5418 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_AMD, PCI_ANY_ID,
5419 			      PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
5420 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5421 			      PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
5422 
5423 /*
5424  * Create device link for GPUs with integrated USB xHCI Host
5425  * controller to VGA.
5426  */
quirk_gpu_usb(struct pci_dev * usb)5427 static void quirk_gpu_usb(struct pci_dev *usb)
5428 {
5429 	pci_create_device_link(usb, 2, 0, PCI_BASE_CLASS_DISPLAY, 16);
5430 }
5431 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5432 			      PCI_CLASS_SERIAL_USB, 8, quirk_gpu_usb);
5433 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
5434 			      PCI_CLASS_SERIAL_USB, 8, quirk_gpu_usb);
5435 
5436 /*
5437  * Create device link for GPUs with integrated Type-C UCSI controller
5438  * to VGA. Currently there is no class code defined for UCSI device over PCI
5439  * so using UNKNOWN class for now and it will be updated when UCSI
5440  * over PCI gets a class code.
5441  */
5442 #define PCI_CLASS_SERIAL_UNKNOWN	0x0c80
quirk_gpu_usb_typec_ucsi(struct pci_dev * ucsi)5443 static void quirk_gpu_usb_typec_ucsi(struct pci_dev *ucsi)
5444 {
5445 	pci_create_device_link(ucsi, 3, 0, PCI_BASE_CLASS_DISPLAY, 16);
5446 }
5447 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5448 			      PCI_CLASS_SERIAL_UNKNOWN, 8,
5449 			      quirk_gpu_usb_typec_ucsi);
5450 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
5451 			      PCI_CLASS_SERIAL_UNKNOWN, 8,
5452 			      quirk_gpu_usb_typec_ucsi);
5453 
5454 /*
5455  * Enable the NVIDIA GPU integrated HDA controller if the BIOS left it
5456  * disabled.  https://devtalk.nvidia.com/default/topic/1024022
5457  */
quirk_nvidia_hda(struct pci_dev * gpu)5458 static void quirk_nvidia_hda(struct pci_dev *gpu)
5459 {
5460 	u8 hdr_type;
5461 	u32 val;
5462 
5463 	/* There was no integrated HDA controller before MCP89 */
5464 	if (gpu->device < PCI_DEVICE_ID_NVIDIA_GEFORCE_320M)
5465 		return;
5466 
5467 	/* Bit 25 at offset 0x488 enables the HDA controller */
5468 	pci_read_config_dword(gpu, 0x488, &val);
5469 	if (val & BIT(25))
5470 		return;
5471 
5472 	pci_info(gpu, "Enabling HDA controller\n");
5473 	pci_write_config_dword(gpu, 0x488, val | BIT(25));
5474 
5475 	/* The GPU becomes a multi-function device when the HDA is enabled */
5476 	pci_read_config_byte(gpu, PCI_HEADER_TYPE, &hdr_type);
5477 	gpu->multifunction = !!(hdr_type & 0x80);
5478 }
5479 DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5480 			       PCI_BASE_CLASS_DISPLAY, 16, quirk_nvidia_hda);
5481 DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5482 			       PCI_BASE_CLASS_DISPLAY, 16, quirk_nvidia_hda);
5483 
5484 /*
5485  * Some IDT switches incorrectly flag an ACS Source Validation error on
5486  * completions for config read requests even though PCIe r4.0, sec
5487  * 6.12.1.1, says that completions are never affected by ACS Source
5488  * Validation.  Here's the text of IDT 89H32H8G3-YC, erratum #36:
5489  *
5490  *   Item #36 - Downstream port applies ACS Source Validation to Completions
5491  *   Section 6.12.1.1 of the PCI Express Base Specification 3.1 states that
5492  *   completions are never affected by ACS Source Validation.  However,
5493  *   completions received by a downstream port of the PCIe switch from a
5494  *   device that has not yet captured a PCIe bus number are incorrectly
5495  *   dropped by ACS Source Validation by the switch downstream port.
5496  *
5497  * The workaround suggested by IDT is to issue a config write to the
5498  * downstream device before issuing the first config read.  This allows the
5499  * downstream device to capture its bus and device numbers (see PCIe r4.0,
5500  * sec 2.2.9), thus avoiding the ACS error on the completion.
5501  *
5502  * However, we don't know when the device is ready to accept the config
5503  * write, so we do config reads until we receive a non-Config Request Retry
5504  * Status, then do the config write.
5505  *
5506  * To avoid hitting the erratum when doing the config reads, we disable ACS
5507  * SV around this process.
5508  */
pci_idt_bus_quirk(struct pci_bus * bus,int devfn,u32 * l,int timeout)5509 int pci_idt_bus_quirk(struct pci_bus *bus, int devfn, u32 *l, int timeout)
5510 {
5511 	int pos;
5512 	u16 ctrl = 0;
5513 	bool found;
5514 	struct pci_dev *bridge = bus->self;
5515 
5516 	pos = bridge->acs_cap;
5517 
5518 	/* Disable ACS SV before initial config reads */
5519 	if (pos) {
5520 		pci_read_config_word(bridge, pos + PCI_ACS_CTRL, &ctrl);
5521 		if (ctrl & PCI_ACS_SV)
5522 			pci_write_config_word(bridge, pos + PCI_ACS_CTRL,
5523 					      ctrl & ~PCI_ACS_SV);
5524 	}
5525 
5526 	found = pci_bus_generic_read_dev_vendor_id(bus, devfn, l, timeout);
5527 
5528 	/* Write Vendor ID (read-only) so the endpoint latches its bus/dev */
5529 	if (found)
5530 		pci_bus_write_config_word(bus, devfn, PCI_VENDOR_ID, 0);
5531 
5532 	/* Re-enable ACS_SV if it was previously enabled */
5533 	if (ctrl & PCI_ACS_SV)
5534 		pci_write_config_word(bridge, pos + PCI_ACS_CTRL, ctrl);
5535 
5536 	return found;
5537 }
5538 
5539 /*
5540  * Microsemi Switchtec NTB uses devfn proxy IDs to move TLPs between
5541  * NT endpoints via the internal switch fabric. These IDs replace the
5542  * originating requestor ID TLPs which access host memory on peer NTB
5543  * ports. Therefore, all proxy IDs must be aliased to the NTB device
5544  * to permit access when the IOMMU is turned on.
5545  */
quirk_switchtec_ntb_dma_alias(struct pci_dev * pdev)5546 static void quirk_switchtec_ntb_dma_alias(struct pci_dev *pdev)
5547 {
5548 	void __iomem *mmio;
5549 	struct ntb_info_regs __iomem *mmio_ntb;
5550 	struct ntb_ctrl_regs __iomem *mmio_ctrl;
5551 	u64 partition_map;
5552 	u8 partition;
5553 	int pp;
5554 
5555 	if (pci_enable_device(pdev)) {
5556 		pci_err(pdev, "Cannot enable Switchtec device\n");
5557 		return;
5558 	}
5559 
5560 	mmio = pci_iomap(pdev, 0, 0);
5561 	if (mmio == NULL) {
5562 		pci_disable_device(pdev);
5563 		pci_err(pdev, "Cannot iomap Switchtec device\n");
5564 		return;
5565 	}
5566 
5567 	pci_info(pdev, "Setting Switchtec proxy ID aliases\n");
5568 
5569 	mmio_ntb = mmio + SWITCHTEC_GAS_NTB_OFFSET;
5570 	mmio_ctrl = (void __iomem *) mmio_ntb + SWITCHTEC_NTB_REG_CTRL_OFFSET;
5571 
5572 	partition = ioread8(&mmio_ntb->partition_id);
5573 
5574 	partition_map = ioread32(&mmio_ntb->ep_map);
5575 	partition_map |= ((u64) ioread32(&mmio_ntb->ep_map + 4)) << 32;
5576 	partition_map &= ~(1ULL << partition);
5577 
5578 	for (pp = 0; pp < (sizeof(partition_map) * 8); pp++) {
5579 		struct ntb_ctrl_regs __iomem *mmio_peer_ctrl;
5580 		u32 table_sz = 0;
5581 		int te;
5582 
5583 		if (!(partition_map & (1ULL << pp)))
5584 			continue;
5585 
5586 		pci_dbg(pdev, "Processing partition %d\n", pp);
5587 
5588 		mmio_peer_ctrl = &mmio_ctrl[pp];
5589 
5590 		table_sz = ioread16(&mmio_peer_ctrl->req_id_table_size);
5591 		if (!table_sz) {
5592 			pci_warn(pdev, "Partition %d table_sz 0\n", pp);
5593 			continue;
5594 		}
5595 
5596 		if (table_sz > 512) {
5597 			pci_warn(pdev,
5598 				 "Invalid Switchtec partition %d table_sz %d\n",
5599 				 pp, table_sz);
5600 			continue;
5601 		}
5602 
5603 		for (te = 0; te < table_sz; te++) {
5604 			u32 rid_entry;
5605 			u8 devfn;
5606 
5607 			rid_entry = ioread32(&mmio_peer_ctrl->req_id_table[te]);
5608 			devfn = (rid_entry >> 1) & 0xFF;
5609 			pci_dbg(pdev,
5610 				"Aliasing Partition %d Proxy ID %02x.%d\n",
5611 				pp, PCI_SLOT(devfn), PCI_FUNC(devfn));
5612 			pci_add_dma_alias(pdev, devfn, 1);
5613 		}
5614 	}
5615 
5616 	pci_iounmap(pdev, mmio);
5617 	pci_disable_device(pdev);
5618 }
5619 #define SWITCHTEC_QUIRK(vid) \
5620 	DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_MICROSEMI, vid, \
5621 		PCI_CLASS_BRIDGE_OTHER, 8, quirk_switchtec_ntb_dma_alias)
5622 
5623 SWITCHTEC_QUIRK(0x8531);  /* PFX 24xG3 */
5624 SWITCHTEC_QUIRK(0x8532);  /* PFX 32xG3 */
5625 SWITCHTEC_QUIRK(0x8533);  /* PFX 48xG3 */
5626 SWITCHTEC_QUIRK(0x8534);  /* PFX 64xG3 */
5627 SWITCHTEC_QUIRK(0x8535);  /* PFX 80xG3 */
5628 SWITCHTEC_QUIRK(0x8536);  /* PFX 96xG3 */
5629 SWITCHTEC_QUIRK(0x8541);  /* PSX 24xG3 */
5630 SWITCHTEC_QUIRK(0x8542);  /* PSX 32xG3 */
5631 SWITCHTEC_QUIRK(0x8543);  /* PSX 48xG3 */
5632 SWITCHTEC_QUIRK(0x8544);  /* PSX 64xG3 */
5633 SWITCHTEC_QUIRK(0x8545);  /* PSX 80xG3 */
5634 SWITCHTEC_QUIRK(0x8546);  /* PSX 96xG3 */
5635 SWITCHTEC_QUIRK(0x8551);  /* PAX 24XG3 */
5636 SWITCHTEC_QUIRK(0x8552);  /* PAX 32XG3 */
5637 SWITCHTEC_QUIRK(0x8553);  /* PAX 48XG3 */
5638 SWITCHTEC_QUIRK(0x8554);  /* PAX 64XG3 */
5639 SWITCHTEC_QUIRK(0x8555);  /* PAX 80XG3 */
5640 SWITCHTEC_QUIRK(0x8556);  /* PAX 96XG3 */
5641 SWITCHTEC_QUIRK(0x8561);  /* PFXL 24XG3 */
5642 SWITCHTEC_QUIRK(0x8562);  /* PFXL 32XG3 */
5643 SWITCHTEC_QUIRK(0x8563);  /* PFXL 48XG3 */
5644 SWITCHTEC_QUIRK(0x8564);  /* PFXL 64XG3 */
5645 SWITCHTEC_QUIRK(0x8565);  /* PFXL 80XG3 */
5646 SWITCHTEC_QUIRK(0x8566);  /* PFXL 96XG3 */
5647 SWITCHTEC_QUIRK(0x8571);  /* PFXI 24XG3 */
5648 SWITCHTEC_QUIRK(0x8572);  /* PFXI 32XG3 */
5649 SWITCHTEC_QUIRK(0x8573);  /* PFXI 48XG3 */
5650 SWITCHTEC_QUIRK(0x8574);  /* PFXI 64XG3 */
5651 SWITCHTEC_QUIRK(0x8575);  /* PFXI 80XG3 */
5652 SWITCHTEC_QUIRK(0x8576);  /* PFXI 96XG3 */
5653 SWITCHTEC_QUIRK(0x4000);  /* PFX 100XG4 */
5654 SWITCHTEC_QUIRK(0x4084);  /* PFX 84XG4  */
5655 SWITCHTEC_QUIRK(0x4068);  /* PFX 68XG4  */
5656 SWITCHTEC_QUIRK(0x4052);  /* PFX 52XG4  */
5657 SWITCHTEC_QUIRK(0x4036);  /* PFX 36XG4  */
5658 SWITCHTEC_QUIRK(0x4028);  /* PFX 28XG4  */
5659 SWITCHTEC_QUIRK(0x4100);  /* PSX 100XG4 */
5660 SWITCHTEC_QUIRK(0x4184);  /* PSX 84XG4  */
5661 SWITCHTEC_QUIRK(0x4168);  /* PSX 68XG4  */
5662 SWITCHTEC_QUIRK(0x4152);  /* PSX 52XG4  */
5663 SWITCHTEC_QUIRK(0x4136);  /* PSX 36XG4  */
5664 SWITCHTEC_QUIRK(0x4128);  /* PSX 28XG4  */
5665 SWITCHTEC_QUIRK(0x4200);  /* PAX 100XG4 */
5666 SWITCHTEC_QUIRK(0x4284);  /* PAX 84XG4  */
5667 SWITCHTEC_QUIRK(0x4268);  /* PAX 68XG4  */
5668 SWITCHTEC_QUIRK(0x4252);  /* PAX 52XG4  */
5669 SWITCHTEC_QUIRK(0x4236);  /* PAX 36XG4  */
5670 SWITCHTEC_QUIRK(0x4228);  /* PAX 28XG4  */
5671 
5672 /*
5673  * The PLX NTB uses devfn proxy IDs to move TLPs between NT endpoints.
5674  * These IDs are used to forward responses to the originator on the other
5675  * side of the NTB.  Alias all possible IDs to the NTB to permit access when
5676  * the IOMMU is turned on.
5677  */
quirk_plx_ntb_dma_alias(struct pci_dev * pdev)5678 static void quirk_plx_ntb_dma_alias(struct pci_dev *pdev)
5679 {
5680 	pci_info(pdev, "Setting PLX NTB proxy ID aliases\n");
5681 	/* PLX NTB may use all 256 devfns */
5682 	pci_add_dma_alias(pdev, 0, 256);
5683 }
5684 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, 0x87b0, quirk_plx_ntb_dma_alias);
5685 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, 0x87b1, quirk_plx_ntb_dma_alias);
5686 
5687 /*
5688  * On Lenovo Thinkpad P50 SKUs with a Nvidia Quadro M1000M, the BIOS does
5689  * not always reset the secondary Nvidia GPU between reboots if the system
5690  * is configured to use Hybrid Graphics mode.  This results in the GPU
5691  * being left in whatever state it was in during the *previous* boot, which
5692  * causes spurious interrupts from the GPU, which in turn causes us to
5693  * disable the wrong IRQ and end up breaking the touchpad.  Unsurprisingly,
5694  * this also completely breaks nouveau.
5695  *
5696  * Luckily, it seems a simple reset of the Nvidia GPU brings it back to a
5697  * clean state and fixes all these issues.
5698  *
5699  * When the machine is configured in Dedicated display mode, the issue
5700  * doesn't occur.  Fortunately the GPU advertises NoReset+ when in this
5701  * mode, so we can detect that and avoid resetting it.
5702  */
quirk_reset_lenovo_thinkpad_p50_nvgpu(struct pci_dev * pdev)5703 static void quirk_reset_lenovo_thinkpad_p50_nvgpu(struct pci_dev *pdev)
5704 {
5705 	void __iomem *map;
5706 	int ret;
5707 
5708 	if (pdev->subsystem_vendor != PCI_VENDOR_ID_LENOVO ||
5709 	    pdev->subsystem_device != 0x222e ||
5710 	    !pdev->reset_fn)
5711 		return;
5712 
5713 	if (pci_enable_device_mem(pdev))
5714 		return;
5715 
5716 	/*
5717 	 * Based on nvkm_device_ctor() in
5718 	 * drivers/gpu/drm/nouveau/nvkm/engine/device/base.c
5719 	 */
5720 	map = pci_iomap(pdev, 0, 0x23000);
5721 	if (!map) {
5722 		pci_err(pdev, "Can't map MMIO space\n");
5723 		goto out_disable;
5724 	}
5725 
5726 	/*
5727 	 * Make sure the GPU looks like it's been POSTed before resetting
5728 	 * it.
5729 	 */
5730 	if (ioread32(map + 0x2240c) & 0x2) {
5731 		pci_info(pdev, FW_BUG "GPU left initialized by EFI, resetting\n");
5732 		ret = pci_reset_bus(pdev);
5733 		if (ret < 0)
5734 			pci_err(pdev, "Failed to reset GPU: %d\n", ret);
5735 	}
5736 
5737 	iounmap(map);
5738 out_disable:
5739 	pci_disable_device(pdev);
5740 }
5741 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, 0x13b1,
5742 			      PCI_CLASS_DISPLAY_VGA, 8,
5743 			      quirk_reset_lenovo_thinkpad_p50_nvgpu);
5744 
5745 /*
5746  * Device [1b21:2142]
5747  * When in D0, PME# doesn't get asserted when plugging USB 3.0 device.
5748  */
pci_fixup_no_d0_pme(struct pci_dev * dev)5749 static void pci_fixup_no_d0_pme(struct pci_dev *dev)
5750 {
5751 	pci_info(dev, "PME# does not work under D0, disabling it\n");
5752 	dev->pme_support &= ~(PCI_PM_CAP_PME_D0 >> PCI_PM_CAP_PME_SHIFT);
5753 }
5754 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ASMEDIA, 0x2142, pci_fixup_no_d0_pme);
5755 
5756 /*
5757  * Device 12d8:0x400e [OHCI] and 12d8:0x400f [EHCI]
5758  *
5759  * These devices advertise PME# support in all power states but don't
5760  * reliably assert it.
5761  *
5762  * These devices also advertise MSI, but documentation (PI7C9X440SL.pdf)
5763  * says "The MSI Function is not implemented on this device" in chapters
5764  * 7.3.27, 7.3.29-7.3.31.
5765  */
pci_fixup_no_msi_no_pme(struct pci_dev * dev)5766 static void pci_fixup_no_msi_no_pme(struct pci_dev *dev)
5767 {
5768 #ifdef CONFIG_PCI_MSI
5769 	pci_info(dev, "MSI is not implemented on this device, disabling it\n");
5770 	dev->no_msi = 1;
5771 #endif
5772 	pci_info(dev, "PME# is unreliable, disabling it\n");
5773 	dev->pme_support = 0;
5774 }
5775 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_PERICOM, 0x400e, pci_fixup_no_msi_no_pme);
5776 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_PERICOM, 0x400f, pci_fixup_no_msi_no_pme);
5777 
apex_pci_fixup_class(struct pci_dev * pdev)5778 static void apex_pci_fixup_class(struct pci_dev *pdev)
5779 {
5780 	pdev->class = (PCI_CLASS_SYSTEM_OTHER << 8) | pdev->class;
5781 }
5782 DECLARE_PCI_FIXUP_CLASS_HEADER(0x1ac1, 0x089a,
5783 			       PCI_CLASS_NOT_DEFINED, 8, apex_pci_fixup_class);
5784 
nvidia_ion_ahci_fixup(struct pci_dev * pdev)5785 static void nvidia_ion_ahci_fixup(struct pci_dev *pdev)
5786 {
5787 	pdev->dev_flags |= PCI_DEV_FLAGS_HAS_MSI_MASKING;
5788 }
5789 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, 0x0ab8, nvidia_ion_ahci_fixup);
5790