xref: /rk3399_ARM-atf/plat/arm/board/fvp/fvp_def.h (revision d154fe2bf0616f2e78965207c32b6e83ba12292e)
1 /*
2  * Copyright (c) 2014-2025, Arm Limited and Contributors. All rights reserved.
3  *
4  * SPDX-License-Identifier: BSD-3-Clause
5  */
6 
7 #ifndef FVP_DEF_H
8 #define FVP_DEF_H
9 
10 #include <lib/utils_def.h>
11 
12 #ifndef FVP_CLUSTER_COUNT
13 #error "FVP_CLUSTER_COUNT is not set in makefile"
14 #endif
15 
16 #ifndef FVP_MAX_CPUS_PER_CLUSTER
17 #error "FVP_MAX_CPUS_PER_CLUSTER is not set in makefile"
18 #endif
19 
20 #ifndef FVP_MAX_PE_PER_CPU
21 #error "FVP_MAX_PE_PER_CPU is not set in makefile"
22 #endif
23 
24 #define FVP_PRIMARY_CPU			0x0
25 
26 /* Defines for the Interconnect build selection */
27 #define FVP_CCI			1
28 #define FVP_CCN			2
29 
30 /******************************************************************************
31  * Definition of platform soc id
32  *****************************************************************************/
33 #define FVP_SOC_ID      0
34 
35 /*******************************************************************************
36  * FVP memory map related constants
37  ******************************************************************************/
38 
39 #define FLASH1_BASE			UL(0x0c000000)
40 #define FLASH1_SIZE			UL(0x04000000)
41 
42 #define PSRAM_BASE			UL(0x14000000)
43 #define PSRAM_SIZE			UL(0x04000000)
44 
45 #define VRAM_BASE			UL(0x18000000)
46 #define VRAM_SIZE			UL(0x02000000)
47 
48 /* Aggregate of all devices in the first GB */
49 #define DEVICE0_BASE			UL(0x20000000)
50 #define DEVICE0_SIZE			UL(0x0c200000)
51 
52 /*
53  *  In case of FVP models with CCN, the CCN register space overlaps into
54  *  the NSRAM area.
55  */
56 #define CCN_BASE			UL(0x2e000000)
57 #define CCN_SIZE			UL(0x1000000)
58 
59 /* TODO: this covers gicv5, but macros should be adjusted */
60 #if USE_GIC_DRIVER != 5
61 #define DEVICE1_BASE			BASE_GICD_BASE
62 #if GIC_ENABLE_V4_EXTN
63 /* GICv4 mapping: GICD + CORE_COUNT * 256KB */
64 #define DEVICE1_SIZE			((BASE_GICR_BASE - BASE_GICD_BASE) + \
65 					 (PLATFORM_CORE_COUNT * 0x40000))
66 #else
67 /* GICv2 and GICv3 mapping: GICD + CORE_COUNT * 128KB */
68 #define DEVICE1_SIZE			((BASE_GICR_BASE - BASE_GICD_BASE) + \
69 					 (PLATFORM_CORE_COUNT * 0x20000))
70 #endif /* GIC_ENABLE_V4_EXTN */
71 #else
72 #define DEVICE1_BASE			BASE_IWB_BASE
73 #define DEVICE1_SIZE			((BASE_IRS_BASE - BASE_IWB_BASE) + SZ_64K)
74 #endif
75 
76 /* Devices in the second GB */
77 #define DEVICE2_BASE			UL(0x7fe00000)
78 #define DEVICE2_SIZE			UL(0x00200000)
79 
80 #define PCIE_EXP_BASE			UL(0x40000000)
81 #define TZRNG_BASE			UL(0x7fe60000)
82 
83 /* Non-volatile counters */
84 #define TRUSTED_NVCTR_BASE		UL(0x7fe70000)
85 #define TFW_NVCTR_BASE			(TRUSTED_NVCTR_BASE + UL(0x0000))
86 #define TFW_NVCTR_SIZE			UL(4)
87 #define NTFW_CTR_BASE			(TRUSTED_NVCTR_BASE + UL(0x0004))
88 #define NTFW_CTR_SIZE			UL(4)
89 
90 /* Keys */
91 #define SOC_KEYS_BASE			UL(0x7fe80000)
92 #define TZ_PUB_KEY_HASH_BASE		(SOC_KEYS_BASE + UL(0x0000))
93 #define TZ_PUB_KEY_HASH_SIZE		UL(32)
94 #define HU_KEY_BASE			(SOC_KEYS_BASE + UL(0x0020))
95 #define HU_KEY_SIZE			UL(16)
96 #define END_KEY_BASE			(SOC_KEYS_BASE + UL(0x0044))
97 #define END_KEY_SIZE			UL(32)
98 
99 /* Constants to distinguish FVP type */
100 #define HBI_BASE_FVP			U(0x020)
101 #define REV_BASE_FVP_V0			U(0x0)
102 #define REV_BASE_FVP_REVC		U(0x2)
103 
104 #define HBI_FOUNDATION_FVP		U(0x010)
105 #define REV_FOUNDATION_FVP_V2_0		U(0x0)
106 #define REV_FOUNDATION_FVP_V2_1		U(0x1)
107 #define REV_FOUNDATION_FVP_v9_1		U(0x2)
108 #define REV_FOUNDATION_FVP_v9_6		U(0x3)
109 
110 #define BLD_GIC_VE_MMAP			U(0x0)
111 #define BLD_GIC_A53A57_MMAP		U(0x1)
112 
113 #define ARCH_MODEL			U(0x1)
114 
115 /* FVP Power controller base address*/
116 #define PWRC_BASE			UL(0x1c100000)
117 
118 /* FVP SP804 timer frequency is 35 MHz*/
119 #define SP804_TIMER_CLKMULT		1
120 #define SP804_TIMER_CLKDIV		35
121 
122 /* SP810 controller. FVP specific flags */
123 #define FVP_SP810_CTRL_TIM0_OV		BIT_32(16)
124 #define FVP_SP810_CTRL_TIM1_OV		BIT_32(18)
125 #define FVP_SP810_CTRL_TIM2_OV		BIT_32(20)
126 #define FVP_SP810_CTRL_TIM3_OV		BIT_32(22)
127 
128 
129 #define NSRAM_BASE			UL(0x2e000000)
130 #define NSRAM_SIZE			UL(0x10000)
131 /*
132  *  In case of FVP models with CCN, the CCN register space overlaps into
133  *  the NSRAM area.
134  */
135 #define CCN_BASE			UL(0x2e000000)
136 #define CCN_SIZE			UL(0x1000000)
137 /*******************************************************************************
138  * GIC & interrupt handling related constants
139  ******************************************************************************/
140 /* VE compatible GIC memory map */
141 #define VE_GICD_BASE			UL(0x2c001000)
142 #define VE_GICC_BASE			UL(0x2c002000)
143 #define VE_GICH_BASE			UL(0x2c004000)
144 #define VE_GICV_BASE			UL(0x2c006000)
145 
146 /* Base FVP compatible GIC memory map */
147 #define BASE_GICD_BASE			UL(0x2f000000)
148 #define BASE_GICD_SIZE			UL(0x10000)
149 #define BASE_GICR_BASE			UL(0x2f100000)
150 
151 #define BASE_IWB_BASE			UL(0x2f000000)
152 #define BASE_IRS_BASE			UL(0x2f1c0000)
153 
154 #if GIC_ENABLE_V4_EXTN
155 /* GICv4 redistributor size: 256KB */
156 #define BASE_GICR_SIZE			UL(0x40000)
157 #else
158 #define BASE_GICR_SIZE			UL(0x20000)
159 #endif /* GIC_ENABLE_V4_EXTN */
160 
161 #define BASE_GICC_BASE			UL(0x2c000000)
162 #define BASE_GICH_BASE			UL(0x2c010000)
163 #define BASE_GICV_BASE			UL(0x2c02f000)
164 
165 #define FVP_IRQ_TZ_WDOG			56
166 #define FVP_IRQ_SEC_SYS_TIMER		57
167 
168 /*******************************************************************************
169  * TrustZone address space controller related constants
170  ******************************************************************************/
171 
172 /* NSAIDs used by devices in TZC filter 0 on FVP */
173 #define FVP_NSAID_DEFAULT		0
174 #define FVP_NSAID_PCI			1
175 #define FVP_NSAID_VIRTIO		8  /* from FVP v5.6 onwards */
176 #define FVP_NSAID_AP			9  /* Application Processors */
177 #define FVP_NSAID_VIRTIO_OLD		15 /* until FVP v5.5 */
178 
179 /* NSAIDs used by devices in TZC filter 2 on FVP */
180 #define FVP_NSAID_HDLCD0		2
181 #define FVP_NSAID_CLCD			7
182 
183 /*******************************************************************************
184  * Memprotect definitions
185  ******************************************************************************/
186 /* PSCI memory protect definitions:
187  * This variable is stored in a non-secure flash because some ARM reference
188  * platforms do not have secure NVRAM. Real systems that provided MEM_PROTECT
189  * support must use a secure NVRAM to store the PSCI MEM_PROTECT definitions.
190  */
191 #define PLAT_ARM_MEM_PROT_ADDR		(V2M_FLASH0_BASE + \
192 					 V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
193 
194 #endif /* FVP_DEF_H */
195