Searched hist:"054 dfd9b9d9fedac87bffdbde72683e8e678eecc" (Results 1 – 1 of 1) sorted by relevance
| /rk3399_rockchip-uboot/board/freescale/t4qds/ |
| H A D | ddr.c | 054dfd9b9d9fedac87bffdbde72683e8e678eecc Mon Mar 25 07:33:19 UTC 2013 York Sun <yorksun@freescale.com> powerpc/t4240qds: Update DDR timing table
Update the timing table to support more rank density, based on the theory that similar density DIMMs have similar clock adjust and write level start timing. Update the timing for 1600 and 1866 MT/s. Tested with Micron MT18JSF1G72AZ-1G9E1 DIMMs, iDIMM M3CN-4GMJ3C0C-M92.
Signed-off-by: York Sun <yorksun@freescale.com> Signed-off-by: Andy Fleming <afleming@freescale.com>
|