Home
last modified time | relevance | path

Searched +full:25 +full:mhz (Results 1 – 25 of 1132) sorted by relevance

12345678910>>...46

/OK3568_Linux_fs/kernel/arch/m68k/include/uapi/asm/
H A Dbootinfo-hp300.h25 #define HP_320 0 /* 16MHz 68020+HP MMU+16K external cache */
26 #define HP_330 1 /* 16MHz 68020+68851 MMU */
27 #define HP_340 2 /* 16MHz 68030 */
28 #define HP_345 3 /* 50MHz 68030+32K external cache */
29 #define HP_350 4 /* 25MHz 68020+HP MMU+32K external cache */
30 #define HP_360 5 /* 25MHz 68030 */
31 #define HP_370 6 /* 33MHz 68030+64K external cache */
32 #define HP_375 7 /* 50MHz 68030+32K external cache */
33 #define HP_380 8 /* 25MHz 68040 */
34 #define HP_385 9 /* 33MHz 68040 */
[all …]
/OK3568_Linux_fs/u-boot/arch/arm/mach-omap2/am33xx/
H A Dclock_am33xx.c61 { /* 19.2 MHz */
69 { /* 24 MHz */
70 {25, 0, 2, -1, -1, -1, -1}, /* OPP 50 */
72 {25, 0, 1, -1, -1, -1, -1}, /* OPP 100 */
77 { /* 25 MHz */
85 { /* 26 MHz */
96 {625, 11, -1, -1, 10, 8, 4}, /* 19.2 MHz */
97 {125, 2, -1, -1, 10, 8, 4}, /* 24 MHz */
98 {40, 0, -1, -1, 10, 8, 4}, /* 25 MHz */
99 {500, 12, -1, -1, 10, 8, 4} /* 26 MHz */
[all …]
/OK3568_Linux_fs/kernel/arch/arm/mach-omap2/
H A Dopp2xxx.h71 #define R1_CLKSEL_USB (4 << 25)
88 #define R2_CLKSEL_USB (2 << 25)
105 #define RB_CLKSEL_USB (1 << 25)
123 /* 2420-PRCM III 532MHz core */
124 #define RIII_CLKSEL_L3 (4 << 0) /* 133MHz */
125 #define RIII_CLKSEL_L4 (2 << 5) /* 66.5MHz */
126 #define RIII_CLKSEL_USB (4 << 25) /* 33.25MHz */
131 #define RIII_CLKSEL_MPU (2 << 0) /* 266MHz */
133 #define RIII_CLKSEL_DSP (3 << 0) /* c5x - 177.3MHz */
134 #define RIII_CLKSEL_DSP_IF (2 << 5) /* c5x - 88.67MHz */
[all …]
H A Dtimer.c53 * at a rate of 6.144 MHz. Because the device operates on different clocks
85 * frequency to not be 6.144MHz but at sysclk / 610 * 375 / 2 in realtime_counter_init()
97 * should compensate to avoid the 570ppm (at 20MHz, much worse in realtime_counter_init()
120 den = 25; in realtime_counter_init()
136 /* Program it for 38.4 MHz */ in realtime_counter_init()
138 den = 25; in realtime_counter_init()
/OK3568_Linux_fs/kernel/Documentation/fb/
H A Dviafb.modes10 # 640x480, 60 Hz, Non-Interlaced (25.175 MHz dotclock)
29 # D: 25.175 MHz, H: 31.469 kHz, V: 59.94 Hz
32 # D: 24.823 MHz, H: 39.780 kHz, V: 60.00 Hz
35 # 640x480, 75 Hz, Non-Interlaced (31.50 MHz dotclock)
49 # 25 chars 20 lines
53 # D: 31.50 MHz, H: 37.500 kHz, V: 75.00 Hz
56 # 640x480, 85 Hz, Non-Interlaced (36.000 MHz dotclock)
66 # 10 chars 25 lines
74 # D: 36.000 MHz, H: 43.269 kHz, V: 85.00 Hz
75 geometry 640 480 640 480 32 timings 27777 80 56 25 1 56 3 endmode
[all …]
/OK3568_Linux_fs/kernel/arch/arm/boot/dts/
H A Dintegratorcp.dts49 /* The codec chrystal operates at 24.576 MHz */
65 /* This is a 25MHz chrystal on the base board */
66 xtal25mhz: xtal25mhz@25M {
72 /* The UART clock is 14.74 MHz divided from 25MHz by an ICS525 */
87 /* 24 MHz chrystal on the core module */
121 /* The KMI clock is the 24 MHz oscillator divided to 8MHz */
130 /* The timer clock is the 24 MHz oscillator divided to 1MHz */
146 /* TIMER0 runs directly on the 25MHz chrystal */
152 /* TIMER1 runs @ 1MHz */
158 /* TIMER2 runs @ 1MHz */
[all …]
/OK3568_Linux_fs/kernel/drivers/clk/uniphier/
H A Dclk-uniphier-sys.c83 UNIPHIER_CLK_FACTOR("spll", -1, "ref", 65, 1), /* 1597.44 MHz */
84 UNIPHIER_CLK_FACTOR("upll", -1, "ref", 6000, 512), /* 288 MHz */
85 UNIPHIER_CLK_FACTOR("a2pll", -1, "ref", 24, 1), /* 589.824 MHz */
86 UNIPHIER_CLK_FACTOR("vpll27a", -1, "ref", 5625, 512), /* 270 MHz */
99 UNIPHIER_CLK_FACTOR("spll", -1, "ref", 64, 1), /* 1600 MHz */
100 UNIPHIER_CLK_FACTOR("upll", -1, "ref", 288, 25), /* 288 MHz */
101 UNIPHIER_CLK_FACTOR("a2pll", -1, "upll", 256, 125), /* 589.824 MHz */
102 UNIPHIER_CLK_FACTOR("vpll27a", -1, "ref", 270, 25), /* 270 MHz */
103 UNIPHIER_CLK_FACTOR("gpll", -1, "ref", 10, 1), /* 250 MHz */
128 UNIPHIER_CLK_FACTOR("spll", -1, "ref", 64, 1), /* 1600 MHz */
[all …]
/OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/net/
H A Dmicrel.txt22 - micrel,rmii-reference-clock-select-25-mhz: RMII Reference Clock Select
23 bit selects 25 MHz mode
25 Setting the RMII Reference Clock Select bit enables 25 MHz rather
26 than 50 MHz clock mode.
/OK3568_Linux_fs/kernel/drivers/gpu/drm/i915/gt/
H A Dintel_gt_clock_utils.c10 #define MHZ_12 12000000 /* 12MHz (24MHz/2), 83.333ns */
11 #define MHZ_12_5 12500000 /* 12.5MHz (25MHz/2), 80ns */
12 #define MHZ_19_2 19200000 /* 19.2MHz, 52.083ns */
91 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS in intel_gt_ns_to_pm_interval()
99 val = roundup(val, 25); in intel_gt_ns_to_pm_interval()
/OK3568_Linux_fs/u-boot/board/ti/am43xx/
H A Dboard.c55 { /* 19.2 MHz */
63 { /* 24 MHz */
71 { /* 25 MHz */
79 { /* 26 MHz */
80 {300, 25, 1, -1, -1, -1, -1}, /* OPP 50 */
82 {600, 25, 1, -1, -1, -1, -1}, /* OPP 100 */
83 {720, 25, 1, -1, -1, -1, -1}, /* OPP 120 */
84 {800, 25, 1, -1, -1, -1, -1}, /* OPP TB */
85 {1000, 25, 1, -1, -1, -1, -1} /* OPP NT */
90 {625, 11, -1, -1, 10, 8, 4}, /* 19.2 MHz */
[all …]
/OK3568_Linux_fs/kernel/drivers/clk/spear/
H A Dspear1340_clock.c110 #define SPEAR1340_DMA_CLK_ENB 25
167 /* PCLK 24MHz */
168 {.mode = 0, .m = 0x83, .n = 0x04, .p = 0x5}, /* vco 1572, pll 49.125 MHz */
169 {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x3}, /* vco 1000, pll 125 MHz */
170 {.mode = 0, .m = 0x64, .n = 0x06, .p = 0x1}, /* vco 800, pll 400 MHz */
171 {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x1}, /* vco 1000, pll 500 MHz */
172 {.mode = 0, .m = 0xA6, .n = 0x06, .p = 0x1}, /* vco 1328, pll 664 MHz */
173 {.mode = 0, .m = 0xC8, .n = 0x06, .p = 0x1}, /* vco 1600, pll 800 MHz */
175 {.mode = 0, .m = 0x96, .n = 0x06, .p = 0x0}, /* vco 1200, pll 1200 MHz */
180 {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x2}, /* vco 1000, pll 250 MHz */
[all …]
H A Dspear1310_clock.c112 #define SPEAR1310_DMA_CLK_ENB 25
203 #define SPEAR1310_CAN1_CLK_ENB 25
234 /* PCLK 24MHz */
235 {.mode = 0, .m = 0x83, .n = 0x04, .p = 0x5}, /* vco 1572, pll 49.125 MHz */
236 {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x3}, /* vco 1000, pll 125 MHz */
237 {.mode = 0, .m = 0x64, .n = 0x06, .p = 0x1}, /* vco 800, pll 400 MHz */
238 {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x1}, /* vco 1000, pll 500 MHz */
239 {.mode = 0, .m = 0xA6, .n = 0x06, .p = 0x1}, /* vco 1328, pll 664 MHz */
240 {.mode = 0, .m = 0xC8, .n = 0x06, .p = 0x1}, /* vco 1600, pll 800 MHz */
246 {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x2}, /* vco 1000, pll 250 MHz */
[all …]
/OK3568_Linux_fs/kernel/drivers/media/tuners/
H A Dqt1010.c77 { QT1010_RD, 0x23, 0xff }, /* 25 c read */ in qt1010_set_params()
102 #define FREQ1 32000000 /* 32 MHz */ in qt1010_set_params()
103 #define FREQ2 4000000 /* 4 MHz Quartz oscillator in the stick? */ in qt1010_set_params()
117 if (freq < 290000000) reg05 = 0x14; /* 290 MHz */ in qt1010_set_params()
118 else if (freq < 610000000) reg05 = 0x34; /* 610 MHz */ in qt1010_set_params()
119 else if (freq < 802000000) reg05 = 0x54; /* 802 MHz */ in qt1010_set_params()
125 /* 07 - set frequency: 32 MHz scale */ in qt1010_set_params()
128 /* 09 - changes every 8/24 MHz */ in qt1010_set_params()
132 /* 0a - set frequency: 4 MHz scale (max 28 MHz) */ in qt1010_set_params()
133 if (mod1 < 1*FREQ2) rd[7].val = 0x09; /* +0 MHz */ in qt1010_set_params()
[all …]
H A Dqt1010_priv.h22 07 2b set frequency: 32 MHz scale, n*32 MHz
24 09 10 ? changes every 8/24 MHz; values 1d/1c
25 0a 08 set frequency: 4 MHz scale, n*4 MHz
26 0b 41 ? changes every 2/2 MHz; values 45/45
52 25 40 ? chip initialization
70 #define QT1010_MIN_FREQ (48 * MHz)
71 #define QT1010_MAX_FREQ (860 * MHz)
72 #define QT1010_OFFSET (1246 * MHz)
/OK3568_Linux_fs/u-boot/board/armadeus/apf27/
H A Dapf27.h28 * ACFG_CLK_FREQ (2/3 MPLL clock or ext 266 MHZ)
30 #define ACFG_MPCTL0_VAL 0x01EF15D5 /* 399.000 MHz */
34 #define ACFG_CLK_FREQ (CONFIG_MPLL_FREQ*2/3) /* 266 MHz */
37 #define ACFG_SPCTL0_VAL 0x0475206F /* 299.99937 MHz */
39 #define CONFIG_SPLL_FREQ 300 /* MHz */
42 #define CONFIG_ARM_FREQ 399 /* up to 400 MHz */
47 #define CONFIG_PERIF1_FREQ 16 /* 16.625 MHz UART, GPT, PWM */
48 #define CONFIG_PERIF2_FREQ 33 /* 33.25 MHz CSPI and SDHC */
49 #define CONFIG_PERIF3_FREQ 33 /* 33.25 MHz LCD */
50 #define CONFIG_PERIF4_FREQ 33 /* 33.25 MHz CSI */
[all …]
/OK3568_Linux_fs/kernel/drivers/clk/mvebu/
H A Darmada-375.c29 * 6 = 400 MHz 400 MHz 200 MHz
30 * 15 = 600 MHz 600 MHz 300 MHz
31 * 21 = 800 MHz 534 MHz 400 MHz
32 * 25 = 1000 MHz 500 MHz 500 MHz
36 * 0 = 166 MHz
37 * 1 = 200 MHz
169 { "tdm", NULL, 25 },
H A Darmada-39x.c24 * 0 = 250 MHz
25 * 1 = 200 MHz
28 * 0 = 25 Mhz
29 * 1 = 40 Mhz
115 return 25 * 1000 * 1000; in armada_39x_refclk_ratio()
/OK3568_Linux_fs/kernel/drivers/clk/versatile/
H A Dclk-icst.c107 * 33 or 25 MHz respectively. in vco_get()
262 /* Divides between 3 and 50 MHz in steps of 0.25 MHz */ in icst_round_rate()
267 /* Slam to closest 0.25 MHz */ in icst_round_rate()
273 * If we're below or less than halfway from 25 to 33 MHz in icst_round_rate()
274 * select 25 MHz in icst_round_rate()
438 /* Minimum 12 MHz, VDW = 4 */
441 * Maximum 160 MHz, VDW = 152 for all core modules, but
443 * go to 200 MHz (max VDW = 192).
456 /* Minimum 3 MHz, VDW = 4 */
458 /* Maximum 50 MHz, VDW = 192 */
[all …]
/OK3568_Linux_fs/kernel/drivers/ide/
H A Dopti621.c76 { 0x20, 0x10, 0x00, 0x00, 0x00 }, /* 33 MHz */ in opti621_set_pio_mode()
77 { 0x10, 0x10, 0x00, 0x00, 0x00 }, /* 25 MHz */ in opti621_set_pio_mode()
80 { 0x5b, 0x45, 0x32, 0x21, 0x20 }, /* 33 MHz */ in opti621_set_pio_mode()
81 { 0x48, 0x34, 0x21, 0x10, 0x10 } /* 25 MHz */ in opti621_set_pio_mode()
108 printk(KERN_INFO "%s: CLK = %d MHz\n", hwif->name, clk ? 25 : 33); in opti621_set_pio_mode()
/OK3568_Linux_fs/rkbin/tools/
H A Dddrbin_tool_user_guide.txt39 …| RK3399 | V1.25 | X | V1.25 | X | X | X | X…
52 | first scan channel/channel mask | RK3588 V1.00/RK3399 V1.25/RK3288 V1.11 |
53 | stride type | RK3588 V1.00/RK3399 V1.25/RK3288 V1.11 |
159 ddr2_freq(ddr2_f0_freq_mhz): ddr2 frequency, unit:MHz.
160 lp2_freq (lp2_f0_freq_mhz): lpddr2 frequency, unit:MHz.
161 ddr3_freq(ddr3_f0_freq_mhz): ddr3 frequency, unit:MHz.
162 lp3_freq (lp3_f0_freq_mhz): lpddr3 frequency, unit:MHz.
163 ddr4_freq(ddr4_f0_freq_mhz): ddr4 frequency, unit:MHz.
164 lp4_freq (lp4_f0_freq_mhz): lpddr4 frequency, unit:MHz.
165 lp4x_freq(lp4x_f0_freq_mhz): lpddr4x frequency, unit:MHz.
[all …]
/OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-rockchip/
H A Dcru_rv1126.h12 #define MHz 1000000 macro
14 #define OSC_HZ (24 * MHz)
17 #define APLL_HZ (1008 * MHz)
19 #define APLL_HZ (816 * MHz)
21 #define GPLL_HZ (1188 * MHz)
22 #define CPLL_HZ (500 * MHz)
23 #define HPLL_HZ (1400 * MHz)
24 #define PCLK_PDPMU_HZ (100 * MHz)
26 #define ACLK_PDBUS_HZ (396 * MHz)
28 #define ACLK_PDBUS_HZ (500 * MHz)
[all …]
/OK3568_Linux_fs/u-boot/arch/arm/mach-uniphier/clk/
H A Dpll-pro4.c24 /* 25MHz or 6.25MHz is default for Pro4R, no need to set VPLLA/B */ in vpll_init()
57 /* Set VPLA_K and VPLB_K for AXO: 25MHz */ in vpll_init()
67 /* Set VPLA_K and VPLB_K for AXO: 24.576 MHz */ in vpll_init()
H A Dpll-ld4.c32 /* AXO: 25MHz */ in upll_init()
36 /* AXO: default 24.576MHz */ in upll_init()
99 /* AXO: 25MHz */ in vpll_init()
109 /* AXO: default 24.576MHz */ in vpll_init()
/OK3568_Linux_fs/u-boot/doc/
H A DREADME.m54418twr118 make M54418TWR_config, or - default to spi serial flash boot, 50Mhz input clock
119 make M54418TWR_nand_mii_config, or - default to nand flash boot, mii mode, 25Mhz input clock
120 make M54418TWR_nand_rmii_config, or - default to nand flash boot, rmii mode, 50Mhz input clock
121 …make M54418TWR_nand_rmii_lowfreq_config, or - default to nand flash boot, rmii mode, 50Mhz input c…
122 make M54418TWR_serial_mii_config, or - default to spi serial flash boot, 25Mhz input clock
123 make M54418TWR_serial_rmii_config, or - default to spi serial flash boot, 50Mhz input clock
134 CPU CLK 250 MHz BUS CLK 125 MHz FLB CLK 125 MHz
135 INP CLK 50 MHz VCO CLK 500 MHz
181 cpufreq = 250 MHz
182 busfreq = 125 MHz
[all …]
/OK3568_Linux_fs/kernel/arch/arm64/boot/dts/rockchip/
H A Drk3588-vehicle-serdes-display-v21.dtsi12 23 24 24 25 25 26 26 27
51 23 24 24 25 25 26 26 27
90 23 24 24 25 25 26 26 27
129 23 24 24 25 25 26 26 27
168 23 24 24 25 25 26 26 27
654 //022d 003d //VPLL=99MHz (ref26MHz) 4032984*26/1024x1024=99M
795 0429 000a //LVDSTX0_PLLGAIN 2'b10: 30 MHz ~ 80 MHz
797 0529 000a //LVDSTX1_PLLGAIN 2'b10: 30 MHz ~ 80 MHz
870 //022d 003d //VPLL=99MHz (ref26MHz) 4032984*26/1024x1024=99M
1010 0429 000a //LVDSTX0_PLLGAIN 2'b10: 30 MHz ~ 80 MHz
[all …]

12345678910>>...46