| /OK3568_Linux_fs/kernel/drivers/gpu/drm/sun4i/ |
| H A D | sun8i_mixer.h | 18 #define SUN8I_MIXER_GLOBAL_CTL 0x0 19 #define SUN8I_MIXER_GLOBAL_STATUS 0x4 20 #define SUN8I_MIXER_GLOBAL_DBUFF 0x8 21 #define SUN8I_MIXER_GLOBAL_SIZE 0xc 23 #define SUN8I_MIXER_GLOBAL_CTL_RT_EN BIT(0) 25 #define SUN8I_MIXER_GLOBAL_DBUFF_ENABLE BIT(0) 27 #define DE2_MIXER_UNIT_SIZE 0x6000 28 #define DE3_MIXER_UNIT_SIZE 0x3000 30 #define DE2_BLD_BASE 0x1000 31 #define DE2_CH_BASE 0x2000 [all …]
|
| /OK3568_Linux_fs/kernel/arch/arm/boot/dts/ |
| H A D | armada-395.dtsi | 19 reg = <0x18000 0x20>; 24 reg = <0xa8000 0x2000>; 32 reg = <0xf0000 0x4000>,<0xf4000 0x4000>;
|
| H A D | armada-38x.dtsi | 42 pcie-mem-aperture = <0xe0000000 0x8000000>; 43 pcie-io-aperture = <0xe8000000 0x100000>; 47 reg = <MBUS_ID(0x01, 0x1d) 0 0x200000>; 52 reg = <MBUS_ID(0xf0, 0x01) 0x10400 0x8>; 53 ranges = <0 MBUS_ID(0x01, 0x2f) 0 0xffffffff>; 56 clocks = <&coreclk 0>; 62 reg = <MBUS_ID(0xf0, 0x01) 0x10408 0x8>; 63 ranges = <0 MBUS_ID(0x01, 0x3e) 0 0xffffffff>; 66 clocks = <&coreclk 0>; 72 reg = <MBUS_ID(0xf0, 0x01) 0x10410 0x8>; [all …]
|
| H A D | am437x-l4.dtsi | 1 &l4_wkup { /* 0x44c00000 */ 3 reg = <0x44c00000 0x800>, 4 <0x44c00800 0x800>, 5 <0x44c01000 0x400>, 6 <0x44c01400 0x400>; 10 ranges = <0x00000000 0x44c00000 0x100000>, /* segment 0 */ 11 <0x00100000 0x44d00000 0x100000>, /* segment 1 */ 12 <0x00200000 0x44e00000 0x100000>; /* segment 2 */ 14 segment@0 { /* 0x44c00000 */ 18 ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */ [all …]
|
| H A D | am33xx-l4.dtsi | 1 &l4_wkup { /* 0x44c00000 */ 3 reg = <0x44c00000 0x800>, 4 <0x44c00800 0x800>, 5 <0x44c01000 0x400>, 6 <0x44c01400 0x400>; 10 ranges = <0x00000000 0x44c00000 0x100000>, /* segment 0 */ 11 <0x00100000 0x44d00000 0x100000>, /* segment 1 */ 12 <0x00200000 0x44e00000 0x100000>; /* segment 2 */ 14 segment@0 { /* 0x44c00000 */ 18 ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */ [all …]
|
| H A D | omap5-l4.dtsi | 1 &l4_cfg { /* 0x4a000000 */ 3 reg = <0x4a000000 0x800>, 4 <0x4a000800 0x800>, 5 <0x4a001000 0x1000>; 9 ranges = <0x00000000 0x4a000000 0x080000>, /* segment 0 */ 10 <0x00080000 0x4a080000 0x080000>, /* segment 1 */ 11 <0x00100000 0x4a100000 0x080000>, /* segment 2 */ 12 <0x00180000 0x4a180000 0x080000>, /* segment 3 */ 13 <0x00200000 0x4a200000 0x080000>, /* segment 4 */ 14 <0x00280000 0x4a280000 0x080000>, /* segment 5 */ [all …]
|
| H A D | omap4-l4.dtsi | 2 &l4_cfg { /* 0x4a000000 */ 4 reg = <0x4a000000 0x800>, 5 <0x4a000800 0x800>, 6 <0x4a001000 0x1000>; 10 ranges = <0x00000000 0x4a000000 0x080000>, /* segment 0 */ 11 <0x00080000 0x4a080000 0x080000>, /* segment 1 */ 12 <0x00100000 0x4a100000 0x080000>, /* segment 2 */ 13 <0x00180000 0x4a180000 0x080000>, /* segment 3 */ 14 <0x00200000 0x4a200000 0x080000>, /* segment 4 */ 15 <0x00280000 0x4a280000 0x080000>, /* segment 5 */ [all …]
|
| H A D | dra7-l4.dtsi | 1 &l4_cfg { /* 0x4a000000 */ 3 reg = <0x4a000000 0x800>, 4 <0x4a000800 0x800>, 5 <0x4a001000 0x1000>; 9 ranges = <0x00000000 0x4a000000 0x100000>, /* segment 0 */ 10 <0x00100000 0x4a100000 0x100000>, /* segment 1 */ 11 <0x00200000 0x4a200000 0x100000>; /* segment 2 */ 13 segment@0 { /* 0x4a000000 */ 17 ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */ 18 <0x00000800 0x00000800 0x000800>, /* ap 1 */ [all …]
|
| /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/freescale/ |
| H A D | qoriq-fman3-0-1g-0.dtsi | 3 * QorIQ FMan v3 1g port #0 device tree 11 cell-index = <0x8>; 13 reg = <0x88000 0x1000>; 17 cell-index = <0x28>; 19 reg = <0xa8000 0x1000>; 23 cell-index = <0>; 25 reg = <0xe0000 0x1000>; 33 #size-cells = <0>; 35 reg = <0xe1000 0x1000>; 37 pcsphy0: ethernet-phy@0 { [all …]
|
| /OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/phy/ |
| H A D | qcom-usb-ipq4019-phy.yaml | 30 const: 0 46 #phy-cells = <0>; 48 reg = <0xa8000 0x40>;
|
| /OK3568_Linux_fs/kernel/arch/powerpc/boot/dts/fsl/ |
| H A D | qoriq-fman-0-1g-0.dtsi | 2 * QorIQ FMan 1g port #0 device tree stub [ controller @ offset 0x400000 ] 37 cell-index = <0x8>; 39 reg = <0x88000 0x1000>; 43 cell-index = <0x28>; 45 reg = <0xa8000 0x1000>; 49 cell-index = <0>; 51 reg = <0xe0000 0x1000>; 59 #size-cells = <0>; 61 reg = <0xe1120 0xee0>; 62 interrupts = <100 2 0 0>; [all …]
|
| H A D | qoriq-fman3-1-1g-0.dtsi | 2 * QorIQ FMan v3 1g port #0 device tree stub [ controller @ offset 0x500000 ] 37 cell-index = <0x8>; 39 reg = <0x88000 0x1000>; 43 cell-index = <0x28>; 45 reg = <0xa8000 0x1000>; 49 cell-index = <0>; 51 reg = <0xe0000 0x1000>; 59 #size-cells = <0>; 61 reg = <0xe1000 0x1000>; 64 pcsphy8: ethernet-phy@0 { [all …]
|
| H A D | qoriq-fman3-0-1g-0.dtsi | 2 * QorIQ FMan v3 1g port #0 device tree stub [ controller @ offset 0x400000 ] 37 cell-index = <0x8>; 39 reg = <0x88000 0x1000>; 43 cell-index = <0x28>; 45 reg = <0xa8000 0x1000>; 49 cell-index = <0>; 51 reg = <0xe0000 0x1000>; 59 #size-cells = <0>; 61 reg = <0xe1000 0x1000>; 64 pcsphy0: ethernet-phy@0 { [all …]
|
| H A D | qoriq-fman-1-1g-0.dtsi | 2 * QorIQ FMan 1g port #0 device tree stub [ controller @ offset 0x500000 ] 37 cell-index = <0x8>; 39 reg = <0x88000 0x1000>; 43 cell-index = <0x28>; 45 reg = <0xa8000 0x1000>; 49 cell-index = <0>; 51 reg = <0xe0000 0x1000>; 59 #size-cells = <0>; 61 reg = <0xe1120 0xee0>; 64 reg = <0x8>;
|
| H A D | qoriq-fman3-0-10g-0-best-effort.dtsi | 2 * QorIQ FMan v3 1g port #0 device tree stub [ controller @ offset 0x400000 ] 37 cell-index = <0x8>; 39 reg = <0x88000 0x1000>; 45 cell-index = <0x28>; 47 reg = <0xa8000 0x1000>; 53 cell-index = <0>; 55 reg = <0xe0000 0x1000>; 63 #size-cells = <0>; 65 reg = <0xe1000 0x1000>; 68 pcsphy0: ethernet-phy@0 { [all …]
|
| H A D | t4240si-post.dtsi | 37 alloc-ranges = <0 0 0x10000 0>; 42 alloc-ranges = <0 0 0x10000 0>; 47 alloc-ranges = <0 0 0x10000 0>; 54 interrupts = <25 2 0 0>; 57 /* controller at 0x240000 */ 59 compatible = "fsl,t4240-pcie", "fsl,qoriq-pcie-v3.0"; 63 bus-range = <0x0 0xff>; 64 interrupts = <20 2 0 0>; 65 pcie@0 { 70 reg = <0 0 0 0 0>; [all …]
|
| /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-sunxi/ |
| H A D | display2.h | 95 u8 res[0xc]; 113 #define SUNXI_DE2_MUX0_BASE (SUNXI_DE2_BASE + 0x100000) 114 #define SUNXI_DE2_MUX1_BASE (SUNXI_DE2_BASE + 0x200000) 116 #define SUNXI_DE2_MUX_GLB_REGS 0x00000 117 #define SUNXI_DE2_MUX_BLD_REGS 0x01000 118 #define SUNXI_DE2_MUX_CHAN_REGS 0x02000 119 #define SUNXI_DE2_MUX_CHAN_SZ 0x1000 120 #define SUNXI_DE2_MUX_VSU_REGS 0x20000 121 #define SUNXI_DE2_MUX_GSU1_REGS 0x30000 122 #define SUNXI_DE2_MUX_GSU2_REGS 0x40000 [all …]
|
| /OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/net/ |
| H A D | fsl-fman.txt | 28 FMan block. The offset is 0xc4 from the beginning of the 29 Frame Processing Manager memory map (0xc3000 from the 44 DEVDISR[1] 1 0 49 DCFG_DEVDISR2[6] 1 0 56 DCFG_CCSR_DEVDISR2[24] 1 0 148 muram@0 { 150 ranges = <0 0x000000 0x28000>; 215 cell-index = <0x28>; 217 reg = <0xa8000 0x1000>; 221 cell-index = <0x8>; [all …]
|
| /OK3568_Linux_fs/u-boot/arch/arm/mach-mvebu/include/mach/ |
| H A D | soc.h | 14 #define SOC_MV78230_ID 0x7823 15 #define SOC_MV78260_ID 0x7826 16 #define SOC_MV78460_ID 0x7846 17 #define SOC_88F6720_ID 0x6720 18 #define SOC_88F6810_ID 0x6810 19 #define SOC_88F6820_ID 0x6820 20 #define SOC_88F6828_ID 0x6828 23 #define MV_88F67XX_A0_ID 0x3 26 #define MV_88F68XX_Z1_ID 0x0 27 #define MV_88F68XX_A0_ID 0x4 [all …]
|
| /OK3568_Linux_fs/kernel/arch/arm/mach-imx/ |
| H A D | mx3x.h | 36 #define MX3x_L2CC_BASE_ADDR 0x30000000 42 #define MX3x_AIPS1_BASE_ADDR 0x43f00000 44 #define MX3x_MAX_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x04000) 45 #define MX3x_EVTMON_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x08000) 46 #define MX3x_CLKCTL_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x0c000) 47 #define MX3x_ETB_SLOT4_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x10000) 48 #define MX3x_ETB_SLOT5_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x14000) 49 #define MX3x_ECT_CTIO_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x18000) 50 #define MX3x_I2C_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x80000) 51 #define MX3x_I2C3_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x84000) [all …]
|
| /OK3568_Linux_fs/u-boot/arch/arm/dts/ |
| H A D | armada-38x.dtsi | 78 pcie-mem-aperture = <0xe0000000 0x8000000>; 79 pcie-io-aperture = <0xe8000000 0x100000>; 83 reg = <MBUS_ID(0x01, 0x1d) 0 0x200000>; 88 reg = <MBUS_ID(0xf0, 0x01) 0x10400 0x8>; 89 ranges = <0 MBUS_ID(0x01, 0x2f) 0 0xffffffff>; 92 clocks = <&coreclk 0>; 98 reg = <MBUS_ID(0xf0, 0x01) 0x10408 0x8>; 99 ranges = <0 MBUS_ID(0x01, 0x3e) 0 0xffffffff>; 102 clocks = <&coreclk 0>; 108 reg = <MBUS_ID(0xf0, 0x01) 0x10410 0x8>; [all …]
|
| /OK3568_Linux_fs/kernel/drivers/net/wireless/ath/ath10k/ |
| H A D | coredump.c | 18 {0x800, 0x810}, 19 {0x820, 0x82C}, 20 {0x830, 0x8F4}, 21 {0x90C, 0x91C}, 22 {0xA14, 0xA18}, 23 {0xA84, 0xA94}, 24 {0xAA8, 0xAD4}, 25 {0xADC, 0xB40}, 26 {0x1000, 0x10A4}, 27 {0x10BC, 0x111C}, [all …]
|
| /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-mx6/ |
| H A D | imx-regs.h | 12 #define ROMCP_ARB_BASE_ADDR 0x00000000 13 #define ROMCP_ARB_END_ADDR 0x000FFFFF 16 #define GPU_2D_ARB_BASE_ADDR 0x02200000 17 #define GPU_2D_ARB_END_ADDR 0x02203FFF 18 #define OPENVG_ARB_BASE_ADDR 0x02204000 19 #define OPENVG_ARB_END_ADDR 0x02207FFF 21 #define CAAM_ARB_BASE_ADDR 0x00100000 22 #define CAAM_ARB_END_ADDR 0x00107FFF 23 #define GPU_ARB_BASE_ADDR 0x01800000 24 #define GPU_ARB_END_ADDR 0x01803FFF [all …]
|
| /OK3568_Linux_fs/kernel/drivers/net/wan/ |
| H A D | sdla.c | 59 static unsigned int valid_port[] = { 0x250, 0x270, 0x280, 0x300, 0x350, 0x360, 0x380, 0x390}; 62 0xA0000, 0xA2000, 0xA4000, 0xA6000, 0xA8000, 0xAA000, 0xAC000, 0xAE000, 63 … 0xB0000, 0xB2000, 0xB4000, 0xB6000, 0xB8000, 0xBA000, 0xBC000, 0xBE000, 64 … 0xC0000, 0xC2000, 0xC4000, 0xC6000, 0xC8000, 0xCA000, 0xCC000, 0xCE000, 65 … 0xD0000, 0xD2000, 0xD4000, 0xD6000, 0xD8000, 0xDA000, 0xDC000, 0xDE000, 66 … 0xE0000, 0xE2000, 0xE4000, 0xE6000, 0xE8000, 0xEA000, 0xEC000, 0xEE000}; 76 #define SDLA_WINDOW(dev,addr) outb((((addr) >> 13) & 0x1F), (dev)->base_addr + SDLA_REG_Z80_WINDOW) 149 addr = 0; in sdla_clear() 157 memset(base, 0, bytes); in sdla_clear() 222 outb(0x00, dev->base_addr + SDLA_REG_CONTROL); in sdla_start() [all …]
|
| /OK3568_Linux_fs/external/rkwifibt/drivers/rtl8822cs/hal/phydm/halrf/rtl8822c/ |
| H A D | halrf_dpk_8822c.c | 41 /*8822C DPK ver:0x20 20200106*/ 47 u32 delay_count = 0; in _btc_wait_indirect_reg_ready_8822c() 50 /* wait for ready bit before access 0x1700 */ in _btc_wait_indirect_reg_ready_8822c() 52 if ((odm_read_1byte(dm, 0x1703) & BIT(5)) == 0) { in _btc_wait_indirect_reg_ready_8822c() 53 for (i = 0; i < 500; i++) /*delay 10ms*/ in _btc_wait_indirect_reg_ready_8822c() 71 u32 delay_count = 0; in _btc_read_indirect_reg_8822c() 73 /* wait for ready bit before access 0x1700 */ in _btc_read_indirect_reg_8822c() 76 odm_write_4byte(dm, 0x1700, 0x800F0000 | reg_addr); in _btc_read_indirect_reg_8822c() 78 return odm_read_4byte(dm, 0x1708); /* get read data */ in _btc_read_indirect_reg_8822c() 88 u32 val, i = 0, bitpos = 0, delay_count = 0; in _btc_write_indirect_reg_8822c() [all …]
|