Searched +full:0 +full:x70019000 (Results 1 – 12 of 12) sorted by relevance
| /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-tegra114/ |
| H A D | tegra.h | 10 #define NV_PA_SDRAM_BASE 0x80000000 /* 0x80000000 for real T114 */ 11 #define NV_PA_TSC_BASE 0x700F0000 /* System Counter TSC regs */ 12 #define NV_PA_MC_BASE 0x70019000 20 #define NVBOOTINFOTABLE_BCTSIZE 0x48 /* BCT size in BIT in IRAM */ 21 #define NVBOOTINFOTABLE_BCTPTR 0x4C /* BCT pointer in BIT in IRAM */
|
| /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-tegra124/ |
| H A D | tegra.h | 11 #define NV_PA_SDRAM_BASE 0x80000000 12 #define NV_PA_TSC_BASE 0x700F0000 /* System Counter TSC regs */ 13 #define NV_PA_MC_BASE 0x70019000 /* Mem Ctlr regs (MCB, etc.) */ 14 #define NV_PA_AHB_BASE 0x6000C000 /* System regs (AHB, etc.) */ 22 #define NVBOOTINFOTABLE_BCTSIZE 0x48 /* BCT size in BIT in IRAM */ 23 #define NVBOOTINFOTABLE_BCTPTR 0x4C /* BCT pointer in BIT in IRAM */ 26 #define MCB_EMEM_ARB_OVERRIDE (NV_PA_MC_BASE + 0xE8) 28 #define TEGRA_USB1_BASE 0x7D000000
|
| /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-tegra210/ |
| H A D | tegra.h | 11 #define GICD_BASE 0x50041000 /* Generic Int Cntrlr Distrib */ 12 #define GICC_BASE 0x50042000 /* Generic Int Cntrlr CPU I/F */ 13 #define NV_PA_AHB_BASE 0x6000C000 /* System regs (AHB, etc.) */ 14 #define NV_PA_TSC_BASE 0x700F0000 /* System Counter TSC regs */ 15 #define NV_PA_MC_BASE 0x70019000 /* Mem Ctlr regs (MCB, etc.) */ 16 #define NV_PA_SDRAM_BASE 0x80000000 24 #define NVBOOTINFOTABLE_BCTSIZE 0x48 /* BCT size in BIT in IRAM */ 25 #define NVBOOTINFOTABLE_BCTPTR 0x4C /* BCT pointer in BIT in IRAM */ 28 #define MCB_EMEM_ARB_OVERRIDE (NV_PA_MC_BASE + 0xE8) 30 #define TEGRA_USB1_BASE 0x7D000000
|
| /OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/memory-controllers/ |
| H A D | nvidia,tegra124-mc.yaml | 44 "^emc-timings-[0-9]+$": 53 "^timing-[0-9]+$": 114 reg = <0x70019000 0x1000>; 118 interrupts = <0 77 4>; 130 0x40040001 /* MC_EMEM_ARB_CFG */ 131 0x8000000a /* MC_EMEM_ARB_OUTSTANDING_REQ */ 132 0x00000001 /* MC_EMEM_ARB_TIMING_RCD */ 133 0x00000001 /* MC_EMEM_ARB_TIMING_RP */ 134 0x00000002 /* MC_EMEM_ARB_TIMING_RC */ 135 0x00000000 /* MC_EMEM_ARB_TIMING_RAS */ [all …]
|
| H A D | nvidia,tegra124-emc.yaml | 38 "^emc-timings-[0-9]+$": 48 "^timing-[0-9]+$": 79 minimum: 0 142 minimum: 0 340 reg = <0x70019000 0x1000>; 352 reg = <0x7001b000 0x1000>; 358 emc-timings-0 { 361 timing-0 { 364 nvidia,emc-auto-cal-config = <0xa1430000>; 365 nvidia,emc-auto-cal-config2 = <0x00000000>; [all …]
|
| /OK3568_Linux_fs/kernel/arch/arm/boot/dts/ |
| H A D | tegra114.dtsi | 17 reg = <0x80000000 0x0>; 22 reg = <0x50000000 0x00028000>; 35 ranges = <0x54000000 0x54000000 0x01000000>; 39 reg = <0x54140000 0x00040000>; 50 reg = <0x54180000 0x00040000>; 60 reg = <0x54200000 0x00040000>; 70 nvidia,head = <0>; 79 reg = <0x54240000 0x00040000>; 98 reg = <0x54280000 0x00040000>; 110 reg = <0x54300000 0x00040000>; [all …]
|
| H A D | tegra124.dtsi | 19 reg = <0x0 0x80000000 0x0 0x0>; 25 reg = <0x0 0x01003000 0x0 0x00000800>, /* PADS registers */ 26 <0x0 0x01003800 0x0 0x00000800>, /* AFI registers */ 27 <0x0 0x02000000 0x0 0x10000000>; /* configuration space */ 34 interrupt-map-mask = <0 0 0 0>; 35 interrupt-map = <0 0 0 0 &gic GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 37 bus-range = <0x00 0xff>; 41 ranges = <0x02000000 0 0x01000000 0x0 0x01000000 0 0x00001000>, /* port 0 configuration space */ 42 <0x02000000 0 0x01001000 0x0 0x01001000 0 0x00001000>, /* port 1 configuration space */ 43 <0x01000000 0 0x0 0x0 0x12000000 0 0x00010000>, /* downstream I/O (64 KiB) */ [all …]
|
| /OK3568_Linux_fs/u-boot/arch/arm/dts/ |
| H A D | tegra114.dtsi | 15 reg = <0x50000000 0x00028000>; 25 ranges = <0x54000000 0x54000000 0x01000000>; 29 reg = <0x54140000 0x00040000>; 38 reg = <0x54180000 0x00040000>; 46 reg = <0x54200000 0x00040000>; 56 nvidia,head = <0>; 65 reg = <0x54240000 0x00040000>; 84 reg = <0x54280000 0x00040000>; 96 reg = <0x54300000 0x00040000>; 103 nvidia,mipi-calibrate = <&mipi 0x060>; /* DSIA & DSIB pads */ [all …]
|
| H A D | tegra210.dtsi | 17 reg = <0x0 0x01003000 0x0 0x00000800 /* PADS registers */ 18 0x0 0x01003800 0x0 0x00000800 /* AFI registers */ 19 0x0 0x02000000 0x0 0x10000000>; /* configuration space */ 26 interrupt-map-mask = <0 0 0 0>; 27 interrupt-map = <0 0 0 0 &gic GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 29 bus-range = <0x00 0xff>; 33 ranges = <0x82000000 0 0x01000000 0x0 0x01000000 0 0x00001000 /* port 0 configuration space */ 34 0x82000000 0 0x01001000 0x0 0x01001000 0 0x00001000 /* port 1 configuration space */ 35 0x81000000 0 0x0 0x0 0x12000000 0 0x00010000 /* downstream I/O (64 KiB) */ 36 0x82000000 0 0x13000000 0x0 0x13000000 0 0x0d000000 /* non-prefetchable memory (208 MiB) */ [all …]
|
| H A D | tegra124.dtsi | 20 reg = <0x01003000 0x00000800 /* PADS registers */ 21 0x01003800 0x00000800 /* AFI registers */ 22 0x02000000 0x10000000>; /* configuration space */ 29 interrupt-map-mask = <0 0 0 0>; 30 interrupt-map = <0 0 0 0 &gic GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 32 bus-range = <0x00 0xff>; 36 ranges = <0x82000000 0 0x01000000 0x01000000 0 0x00001000 /* port 0 configuration space */ 37 0x82000000 0 0x01001000 0x01001000 0 0x00001000 /* port 1 configuration space */ 38 0x81000000 0 0x0 0x12000000 0 0x00010000 /* downstream I/O (64 KiB) */ 39 0x82000000 0 0x13000000 0x13000000 0 0x0d000000 /* non-prefetchable memory (208 MiB) */ [all …]
|
| /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/nvidia/ |
| H A D | tegra132.dtsi | 20 reg = <0x0 0x01003000 0x0 0x00000800>, /* PADS registers */ 21 <0x0 0x01003800 0x0 0x00000800>, /* AFI registers */ 22 <0x0 0x02000000 0x0 0x10000000>; /* configuration space */ 29 interrupt-map-mask = <0 0 0 0>; 30 interrupt-map = <0 0 0 0 &gic GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 32 bus-range = <0x00 0xff>; 36 ranges = <0x02000000 0 0x01000000 0x0 0x01000000 0 0x00001000>, /* port 0 configuration space */ 37 <0x02000000 0 0x01001000 0x0 0x01001000 0 0x00001000>, /* port 1 configuration space */ 38 <0x01000000 0 0x0 0x0 0x12000000 0 0x00010000>, /* downstream I/O (64 KiB) */ 39 <0x02000000 0 0x13000000 0x0 0x13000000 0 0x0d000000>, /* non-prefetchable memory (208 MiB) */ [all …]
|
| H A D | tegra210.dtsi | 21 reg = <0x0 0x01003000 0x0 0x00000800>, /* PADS registers */ 22 <0x0 0x01003800 0x0 0x00000800>, /* AFI registers */ 23 <0x0 0x02000000 0x0 0x10000000>; /* configuration space */ 30 interrupt-map-mask = <0 0 0 0>; 31 interrupt-map = <0 0 0 0 &gic GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 33 bus-range = <0x00 0xff>; 37 ranges = <0x02000000 0 0x01000000 0x0 0x01000000 0 0x00001000>, /* port 0 configuration space */ 38 <0x02000000 0 0x01001000 0x0 0x01001000 0 0x00001000>, /* port 1 configuration space */ 39 <0x01000000 0 0x0 0x0 0x12000000 0 0x00010000>, /* downstream I/O (64 KiB) */ 40 <0x02000000 0 0x13000000 0x0 0x13000000 0 0x0d000000>, /* non-prefetchable memory (208 MiB) */ [all …]
|