| /OK3568_Linux_fs/kernel/drivers/net/dsa/mv88e6xxx/ |
| H A D | smi.h | 15 /* Offset 0x00: SMI Command Register */ 16 #define MV88E6XXX_SMI_CMD 0x00 17 #define MV88E6XXX_SMI_CMD_BUSY 0x8000 18 #define MV88E6XXX_SMI_CMD_MODE_MASK 0x1000 19 #define MV88E6XXX_SMI_CMD_MODE_45 0x0000 20 #define MV88E6XXX_SMI_CMD_MODE_22 0x1000 21 #define MV88E6XXX_SMI_CMD_OP_MASK 0x0c00 22 #define MV88E6XXX_SMI_CMD_OP_22_WRITE 0x0400 23 #define MV88E6XXX_SMI_CMD_OP_22_READ 0x0800 24 #define MV88E6XXX_SMI_CMD_OP_45_WRITE_ADDR 0x0000 [all …]
|
| H A D | port.h | 16 /* Offset 0x00: Port Status Register */ 17 #define MV88E6XXX_PORT_STS 0x00 18 #define MV88E6XXX_PORT_STS_PAUSE_EN 0x8000 19 #define MV88E6XXX_PORT_STS_MY_PAUSE 0x4000 20 #define MV88E6XXX_PORT_STS_HD_FLOW 0x2000 21 #define MV88E6XXX_PORT_STS_PHY_DETECT 0x1000 22 #define MV88E6250_PORT_STS_LINK 0x1000 23 #define MV88E6250_PORT_STS_PORTMODE_MASK 0x0f00 24 #define MV88E6250_PORT_STS_PORTMODE_PHY_10_HALF 0x0800 25 #define MV88E6250_PORT_STS_PORTMODE_PHY_100_HALF 0x0900 [all …]
|
| /OK3568_Linux_fs/kernel/drivers/clk/samsung/ |
| H A D | clk-exynos5260.h | 15 #define MUX_SEL_AUD 0x0200 16 #define MUX_ENABLE_AUD 0x0300 17 #define MUX_STAT_AUD 0x0400 18 #define MUX_IGNORE_AUD 0x0500 19 #define DIV_AUD0 0x0600 20 #define DIV_AUD1 0x0604 21 #define DIV_STAT_AUD0 0x0700 22 #define DIV_STAT_AUD1 0x0704 23 #define EN_ACLK_AUD 0x0800 24 #define EN_PCLK_AUD 0x0900 [all …]
|
| /OK3568_Linux_fs/u-boot/arch/arm/include/asm/ |
| H A D | gic.h | 6 #define GIC_DIST_OFFSET 0x1000 7 #define GIC_CPU_OFFSET_A9 0x0100 8 #define GIC_CPU_OFFSET_A15 0x2000 11 #define GICD_CTLR 0x0000 12 #define GICD_TYPER 0x0004 13 #define GICD_IIDR 0x0008 14 #define GICD_STATUSR 0x0010 15 #define GICD_SETSPI_NSR 0x0040 16 #define GICD_CLRSPI_NSR 0x0048 17 #define GICD_SETSPI_SR 0x0050 [all …]
|
| /OK3568_Linux_fs/kernel/arch/x86/math-emu/ |
| H A D | control_w.h | 20 #define CW_RC _Const_(0x0C00) /* rounding control */ 21 #define CW_PC _Const_(0x0300) /* precision control */ 23 #define CW_Precision Const_(0x0020) /* loss of precision mask */ 24 #define CW_Underflow Const_(0x0010) /* underflow mask */ 25 #define CW_Overflow Const_(0x0008) /* overflow mask */ 26 #define CW_ZeroDiv Const_(0x0004) /* divide by zero mask */ 27 #define CW_Denormal Const_(0x0002) /* denormalized operand mask */ 28 #define CW_Invalid Const_(0x0001) /* invalid operation mask */ 30 #define CW_Exceptions _Const_(0x003f) /* all masks */ 32 #define RC_RND _Const_(0x0000) [all …]
|
| /OK3568_Linux_fs/u-boot/arch/m68k/include/asm/ |
| H A D | m5235.h | 19 #define SCM_IPSBAR_BA(x) (((x)&0x03)<<30) 20 #define SCM_IPSBAR_V (0x00000001) 23 #define SCM_RAMBAR_BA(x) (((x)&0xFFFF)<<16) 24 #define SCM_RAMBAR_BDE (0x00000200) 27 #define SCM_CRSR_EXT (0x80) 30 #define SCM_CWCR_CWE (0x80) 31 #define SCM_CWCR_CWRI (0x40) 32 #define SCM_CWCR_CWT(x) (((x)&0x07)<<3) 33 #define SCM_CWCR_CWTA (0x04) 34 #define SCM_CWCR_CWTAVAL (0x02) [all …]
|
| /OK3568_Linux_fs/kernel/drivers/net/wireless/broadcom/brcm80211/include/ |
| H A D | brcmu_d11.h | 20 /* bit 0~7 channel number 21 * for 80+80 channels: bit 0~3 low channel id, bit 4~7 high channel id 23 #define BRCMU_CHSPEC_CH_MASK 0x00ff 24 #define BRCMU_CHSPEC_CH_SHIFT 0 25 #define BRCMU_CHSPEC_CHL_MASK 0x000f 26 #define BRCMU_CHSPEC_CHL_SHIFT 0 27 #define BRCMU_CHSPEC_CHH_MASK 0x00f0 36 #define BRCMU_CHSPEC_D11N_SB_MASK 0x0300 38 #define BRCMU_CHSPEC_D11N_SB_L 0x0100 /* control lower */ 39 #define BRCMU_CHSPEC_D11N_SB_U 0x0200 /* control upper */ [all …]
|
| H A D | brcmu_wifi.h | 18 #define CH_UPPER_SB 0x01 19 #define CH_LOWER_SB 0x02 20 #define CH_EWA_VALID 0x04 32 #define BAND_2G_INDEX 0 /* wlc->bandstate[x] index */ 42 #define WL_CHANSPEC_CHAN_MASK 0x00ff 43 #define WL_CHANSPEC_CHAN_SHIFT 0 45 #define WL_CHANSPEC_CTL_SB_MASK 0x0300 47 #define WL_CHANSPEC_CTL_SB_LOWER 0x0100 48 #define WL_CHANSPEC_CTL_SB_UPPER 0x0200 49 #define WL_CHANSPEC_CTL_SB_NONE 0x0300 [all …]
|
| /OK3568_Linux_fs/kernel/arch/powerpc/boot/ |
| H A D | gamecube-head.S | 28 rlwinm 9, 9, 0, ~((1<<4)|(1<<5)) /* MSR_DR|MSR_IR */ 42 li 8, 0 43 mtspr 0x210, 8 /* IBAT0U */ 44 mtspr 0x212, 8 /* IBAT1U */ 45 mtspr 0x214, 8 /* IBAT2U */ 46 mtspr 0x216, 8 /* IBAT3U */ 47 mtspr 0x218, 8 /* DBAT0U */ 48 mtspr 0x21a, 8 /* DBAT1U */ 49 mtspr 0x21c, 8 /* DBAT2U */ 50 mtspr 0x21e, 8 /* DBAT3U */ [all …]
|
| H A D | wii-head.S | 29 rlwinm 9, 9, 0, ~((1<<4)|(1<<5)) /* MSR_DR|MSR_IR */ 43 li 8, 0 44 mtspr 0x210, 8 /* IBAT0U */ 45 mtspr 0x212, 8 /* IBAT1U */ 46 mtspr 0x214, 8 /* IBAT2U */ 47 mtspr 0x216, 8 /* IBAT3U */ 48 mtspr 0x218, 8 /* DBAT0U */ 49 mtspr 0x21a, 8 /* DBAT1U */ 50 mtspr 0x21c, 8 /* DBAT2U */ 51 mtspr 0x21e, 8 /* DBAT3U */ [all …]
|
| /OK3568_Linux_fs/kernel/sound/soc/codecs/ |
| H A D | tfa9879.h | 12 #define TFA9879_DEVICE_CONTROL 0x00 13 #define TFA9879_SERIAL_INTERFACE_1 0x01 14 #define TFA9879_PCM_IOM2_FORMAT_1 0x02 15 #define TFA9879_SERIAL_INTERFACE_2 0x03 16 #define TFA9879_PCM_IOM2_FORMAT_2 0x04 17 #define TFA9879_EQUALIZER_A1 0x05 18 #define TFA9879_EQUALIZER_A2 0x06 19 #define TFA9879_EQUALIZER_B1 0x07 20 #define TFA9879_EQUALIZER_B2 0x08 21 #define TFA9879_EQUALIZER_C1 0x09 [all …]
|
| /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-sunxi/ |
| H A D | cpu_sun9i.h | 13 #define REGS_AHB0_BASE 0x01C00000 14 #define REGS_AHB1_BASE 0x00800000 15 #define REGS_AHB2_BASE 0x03000000 16 #define REGS_APB0_BASE 0x06000000 17 #define REGS_APB1_BASE 0x07000000 18 #define REGS_RCPUS_BASE 0x08000000 20 #define SUNXI_SRAM_D_BASE 0x08100000 23 #define SUNXI_NFC_BASE (REGS_AHB0_BASE + 0x3000) 24 #define SUNXI_TSC_BASE (REGS_AHB0_BASE + 0x4000) 26 #define SUNXI_GTBUS_BASE (REGS_AHB0_BASE + 0x9000) [all …]
|
| /OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/phy/ |
| H A D | phy-mtk-tphy.txt | 5 controllers on MediaTek SoCs, such as, USB2.0, USB3.0, PCIe, and SATA. 23 the child's base address to 0, the physical address 72 reg = <0 0x11290000 0 0x800>; 78 reg = <0 0x11290800 0 0x100>; 85 reg = <0 0x11290800 0 0x700>; 92 reg = <0 0x11291000 0 0x100>; 113 phy-names = "usb2-0", "usb3-0"; 122 shared 0x0000 SPLLC 123 0x0100 FMREG 124 u2 port0 0x0800 U2PHY_COM [all …]
|
| /OK3568_Linux_fs/kernel/net/nfc/ |
| H A D | digital_technology.c | 11 #define DIGITAL_CMD_SENS_REQ 0x26 12 #define DIGITAL_CMD_ALL_REQ 0x52 13 #define DIGITAL_CMD_SEL_REQ_CL1 0x93 14 #define DIGITAL_CMD_SEL_REQ_CL2 0x95 15 #define DIGITAL_CMD_SEL_REQ_CL3 0x97 17 #define DIGITAL_SDD_REQ_SEL_PAR 0x20 19 #define DIGITAL_SDD_RES_CT 0x88 23 #define DIGITAL_SEL_RES_NFCID1_COMPLETE(sel_res) (!((sel_res) & 0x04)) 24 #define DIGITAL_SEL_RES_IS_T2T(sel_res) (!((sel_res) & 0x60)) 25 #define DIGITAL_SEL_RES_IS_T4T(sel_res) ((sel_res) & 0x20) [all …]
|
| /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-omap3/ |
| H A D | omap.h | 16 #define SMX_APE_BASE 0x68000000 19 #define OMAP34XX_GPMC_BASE 0x6E000000 22 #define OMAP34XX_SMS_BASE 0x6C000000 25 #define OMAP34XX_SDRC_BASE 0x6D000000 30 #define OMAP34XX_CORE_L4_IO_BASE 0x48000000 31 #define OMAP34XX_WAKEUP_L4_IO_BASE 0x48300000 32 #define OMAP34XX_ID_L4_IO_BASE 0x4830A200 33 #define OMAP34XX_L4_PER 0x49000000 37 #define OMAP34XX_DMA4_BASE 0x48056000 40 #define OMAP34XX_CTRL_BASE (OMAP34XX_L4_IO_BASE + 0x2000) [all …]
|
| /OK3568_Linux_fs/kernel/drivers/media/i2c/ |
| H A D | tc35874x_regs.h | 33 #define CHIPID 0x0000 34 #define MASK_CHIPID 0xff00 35 #define MASK_REVID 0x00ff 37 #define SYSCTL 0x0002 38 #define MASK_IRRST 0x0800 39 #define MASK_CECRST 0x0400 40 #define MASK_CTXRST 0x0200 41 #define MASK_HDMIRST 0x0100 42 #define MASK_I2SDIS 0x0080 43 #define MASK_SLEEP 0x0001 [all …]
|
| /OK3568_Linux_fs/u-boot/arch/arm/dts/ |
| H A D | omap34xx-omap36xx-clocks.dtsi | 12 #clock-cells = <0>; 20 #clock-cells = <0>; 24 reg = <0x0a14>; 28 #clock-cells = <0>; 31 reg = <0x0a14>; 36 #clock-cells = <0>; 39 reg = <0x0a14>; 44 #clock-cells = <0>; 47 reg = <0x0a14>; 48 ti,bit-shift = <0>; [all …]
|
| /OK3568_Linux_fs/kernel/arch/arm/boot/dts/ |
| H A D | omap34xx-omap36xx-clocks.dtsi | 9 #clock-cells = <0>; 17 #clock-cells = <0>; 21 reg = <0x0a14>; 25 #clock-cells = <0>; 28 reg = <0x0a14>; 33 #clock-cells = <0>; 36 reg = <0x0a14>; 41 #clock-cells = <0>; 44 reg = <0x0a14>; 45 ti,bit-shift = <0>; [all …]
|
| /OK3568_Linux_fs/kernel/arch/arm/mach-omap1/ |
| H A D | pm.h | 42 #define CLKGEN_REG_ASM_BASE OMAP1_IO_ADDRESS(0xfffece00) 43 #define ARM_IDLECT1_ASM_OFFSET 0x04 44 #define ARM_IDLECT2_ASM_OFFSET 0x08 46 #define TCMIF_ASM_BASE OMAP1_IO_ADDRESS(0xfffecc00) 47 #define EMIFS_CONFIG_ASM_OFFSET 0x0c 48 #define EMIFF_SDRAM_CONFIG_ASM_OFFSET 0x20 55 #define IDLE_WAIT_CYCLES 0x00000fff 56 #define PERIPHERAL_ENABLE 0x2 58 #define SELF_REFRESH_MODE 0x0c000001 59 #define IDLE_EMIFS_REQUEST 0xc [all …]
|
| /OK3568_Linux_fs/kernel/drivers/phy/marvell/ |
| H A D | phy-berlin-sata.c | 16 #define HOST_VSA_ADDR 0x0 17 #define HOST_VSA_DATA 0x4 18 #define PORT_SCR_CTL 0x2c 19 #define PORT_VSR_ADDR 0x78 20 #define PORT_VSR_DATA 0x7c 22 #define CONTROL_REGISTER 0x0 23 #define MBUS_SIZE_CONTROL 0x4 30 #define BG2_PHY_BASE 0x080 31 #define BG2Q_PHY_BASE 0x200 33 /* register 0x01 */ [all …]
|
| /OK3568_Linux_fs/kernel/drivers/pinctrl/ |
| H A D | pinctrl-u300.c | 34 #define U300_SYSCON_PMC1LR 0x007C 35 #define U300_SYSCON_PMC1LR_MASK 0xFFFF 36 #define U300_SYSCON_PMC1LR_CDI_MASK 0xC000 37 #define U300_SYSCON_PMC1LR_CDI_CDI 0x0000 38 #define U300_SYSCON_PMC1LR_CDI_EMIF 0x4000 40 #define U300_SYSCON_PMC1LR_CDI_CDI2 0x8000 41 #define U300_SYSCON_PMC1LR_CDI_WCDMA_APP_GPIO 0xC000 43 #define U300_SYSCON_PMC1LR_CDI_GPIO 0x8000 44 #define U300_SYSCON_PMC1LR_CDI_WCDMA 0xC000 46 #define U300_SYSCON_PMC1LR_PDI_MASK 0x3000 [all …]
|
| /OK3568_Linux_fs/kernel/drivers/media/dvb-frontends/ |
| H A D | atbm8830_priv.h | 19 #define REG_CHIP_ID 0x0000 20 #define REG_TUNER_BASEBAND 0x0001 21 #define REG_DEMOD_RUN 0x0004 22 #define REG_DSP_RESET 0x0005 23 #define REG_RAM_RESET 0x0006 24 #define REG_ADC_RESET 0x0007 25 #define REG_TSPORT_RESET 0x0008 26 #define REG_BLKERR_POL 0x000C 27 #define REG_I2C_GATE 0x0103 28 #define REG_TS_SAMPLE_EDGE 0x0301 [all …]
|
| /OK3568_Linux_fs/kernel/arch/csky/kernel/probes/ |
| H A D | simulate-insn.h | 20 } while (0) 22 __CSKY_INSN_FUNCS(br16, 0xfc00, 0x0400) 23 __CSKY_INSN_FUNCS(bt16, 0xfc00, 0x0800) 24 __CSKY_INSN_FUNCS(bf16, 0xfc00, 0x0c00) 25 __CSKY_INSN_FUNCS(jmp16, 0xffc3, 0x7800) 26 __CSKY_INSN_FUNCS(jsr16, 0xffc3, 0x7801) 27 __CSKY_INSN_FUNCS(lrw16, 0xfc00, 0x1000) 28 __CSKY_INSN_FUNCS(pop16, 0xffe0, 0x1480) 30 __CSKY_INSN_FUNCS(br32, 0x0000ffff, 0x0000e800) 31 __CSKY_INSN_FUNCS(bt32, 0x0000ffff, 0x0000e860) [all …]
|
| /OK3568_Linux_fs/kernel/arch/arm/mach-imx/ |
| H A D | iim.h | 11 #define MXC_IIMSTAT 0x0000 12 #define MXC_IIMSTATM 0x0004 13 #define MXC_IIMERR 0x0008 14 #define MXC_IIMEMASK 0x000C 15 #define MXC_IIMFCTL 0x0010 16 #define MXC_IIMUA 0x0014 17 #define MXC_IIMLA 0x0018 18 #define MXC_IIMSDAT 0x001C 19 #define MXC_IIMPREV 0x0020 20 #define MXC_IIMSREV 0x0024 [all …]
|
| /OK3568_Linux_fs/kernel/arch/powerpc/include/asm/ |
| H A D | cell-regs.h | 28 #define HID0_CBE_THERM_WAKEUP 0x0000020000000000ul 29 #define HID0_CBE_SYSERR_WAKEUP 0x0000008000000000ul 30 #define HID0_CBE_THERM_INT_EN 0x0000000400000000ul 31 #define HID0_CBE_SYSERR_INT_EN 0x0000000200000000ul 57 u64 pad_0x0000; /* 0x0000 */ 59 u64 group_control; /* 0x0008 */ 61 u8 pad_0x0010_0x00a8 [0x00a8 - 0x0010]; /* 0x0010 */ 63 u64 debug_bus_control; /* 0x00a8 */ 65 u8 pad_0x00b0_0x0100 [0x0100 - 0x00b0]; /* 0x00b0 */ 67 u64 trace_aux_data; /* 0x0100 */ [all …]
|