Home
last modified time | relevance | path

Searched +full:0 +full:x00010002 (Results 1 – 25 of 67) sorted by relevance

123

/OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/include/asic_reg/sdma0/
H A Dsdma0_4_0_default.h26 #define mmSDMA0_UCODE_ADDR_DEFAULT 0x00000000
27 #define mmSDMA0_UCODE_DATA_DEFAULT 0x00000000
28 #define mmSDMA0_VM_CNTL_DEFAULT 0x00000000
29 #define mmSDMA0_VM_CTX_LO_DEFAULT 0x00000000
30 #define mmSDMA0_VM_CTX_HI_DEFAULT 0x00000000
31 #define mmSDMA0_ACTIVE_FCN_ID_DEFAULT 0x00000000
32 #define mmSDMA0_VM_CTX_CNTL_DEFAULT 0x00000000
33 #define mmSDMA0_VIRT_RESET_REQ_DEFAULT 0x00000000
34 #define mmSDMA0_VF_ENABLE_DEFAULT 0x00000000
35 #define mmSDMA0_CONTEXT_REG_TYPE0_DEFAULT 0xfffdf79f
[all …]
H A Dsdma0_4_1_default.h26 #define mmSDMA0_UCODE_ADDR_DEFAULT 0x00000000
27 #define mmSDMA0_UCODE_DATA_DEFAULT 0x00000000
28 #define mmSDMA0_VM_CNTL_DEFAULT 0x00000000
29 #define mmSDMA0_VM_CTX_LO_DEFAULT 0x00000000
30 #define mmSDMA0_VM_CTX_HI_DEFAULT 0x00000000
31 #define mmSDMA0_ACTIVE_FCN_ID_DEFAULT 0x00000000
32 #define mmSDMA0_VM_CTX_CNTL_DEFAULT 0x00000000
33 #define mmSDMA0_VIRT_RESET_REQ_DEFAULT 0x00000000
34 #define mmSDMA0_CONTEXT_REG_TYPE0_DEFAULT 0xfffdf79f
35 #define mmSDMA0_CONTEXT_REG_TYPE1_DEFAULT 0x003fbcff
[all …]
/OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/include/asic_reg/sdma1/
H A Dsdma1_4_0_default.h26 #define mmSDMA1_UCODE_ADDR_DEFAULT 0x00000000
27 #define mmSDMA1_UCODE_DATA_DEFAULT 0x00000000
28 #define mmSDMA1_VM_CNTL_DEFAULT 0x00000000
29 #define mmSDMA1_VM_CTX_LO_DEFAULT 0x00000000
30 #define mmSDMA1_VM_CTX_HI_DEFAULT 0x00000000
31 #define mmSDMA1_ACTIVE_FCN_ID_DEFAULT 0x00000000
32 #define mmSDMA1_VM_CTX_CNTL_DEFAULT 0x00000000
33 #define mmSDMA1_VIRT_RESET_REQ_DEFAULT 0x00000000
34 #define mmSDMA1_VF_ENABLE_DEFAULT 0x00000000
35 #define mmSDMA1_CONTEXT_REG_TYPE0_DEFAULT 0xfffdf79f
[all …]
/OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/thermal/
H A Dqoriq-thermal.yaml16 Register (IPBRR0) at offset 0x0BF8.
20 0x01900102 T1040
78 reg = <0xf0000 0x1000>;
79 interrupts = <18 2 0 0>;
80 fsl,tmu-range = <0x000a0000 0x00090026 0x0008004a 0x0001006a>;
81 fsl,tmu-calibration = <0x00000000 0x00000025>,
82 <0x00000001 0x00000028>,
83 <0x00000002 0x0000002d>,
84 <0x00000003 0x00000031>,
85 <0x00000004 0x00000036>,
[all …]
/OK3568_Linux_fs/kernel/include/linux/platform_data/x86/
H A Dasus-wmi.h9 #define ASUS_WMI_METHODID_SPEC 0x43455053 /* BIOS SPECification */
10 #define ASUS_WMI_METHODID_SFBD 0x44424653 /* Set First Boot Device */
11 #define ASUS_WMI_METHODID_GLCD 0x44434C47 /* Get LCD status */
12 #define ASUS_WMI_METHODID_GPID 0x44495047 /* Get Panel ID?? (Resol) */
13 #define ASUS_WMI_METHODID_QMOD 0x444F4D51 /* Quiet MODe */
14 #define ASUS_WMI_METHODID_SPLV 0x4C425053 /* Set Panel Light Value */
15 #define ASUS_WMI_METHODID_AGFN 0x4E464741 /* Atk Generic FuNction */
16 #define ASUS_WMI_METHODID_SFUN 0x4E554653 /* FUNCtionalities */
17 #define ASUS_WMI_METHODID_SDSP 0x50534453 /* Set DiSPlay output */
18 #define ASUS_WMI_METHODID_GDSP 0x50534447 /* Get DiSPlay output */
[all …]
/OK3568_Linux_fs/kernel/arch/arm/boot/dts/
H A Dspear300-evb.dts18 reg = <0 0x40000000>;
25 pinctrl-0 = <&state_default>;
77 cd-gpios = <&gpio1 0 0>;
88 reg = <0xf8000000 0x800000>;
91 partition@0 {
93 reg = <0x0 0x10000>;
97 reg = <0x10000 0x50000>;
101 reg = <0x60000 0x10000>;
105 reg = <0x70000 0x10000>;
109 reg = <0x80000 0x310000>;
[all …]
H A Dspear1310-evb.dts18 reg = <0 0x40000000>;
24 pinctrl-0 = <&state_default>;
122 partition@0 {
124 reg = <0x0 0x80000>;
128 reg = <0x80000 0x140000>;
132 reg = <0x1C0000 0x40000>;
136 reg = <0x200000 0x40000>;
140 reg = <0x240000 0xC00000>;
144 reg = <0xE40000 0x0>;
151 #size-cells = <0>;
[all …]
H A Dspear1340-evb.dts18 reg = <0 0x40000000>;
24 pinctrl-0 = <&state_default>;
134 partition@0 {
136 reg = <0x0 0x200000>;
140 reg = <0x200000 0x200000>;
144 reg = <0x400000 0x100000>;
148 reg = <0x500000 0x100000>;
152 reg = <0x600000 0xC00000>;
156 reg = <0x1200000 0x0>;
176 reg = <0xe6000000 0x800000>;
[all …]
/OK3568_Linux_fs/kernel/include/soc/bcm2835/
H A Draspberrypi-firmware.h15 RPI_FIRMWARE_STATUS_REQUEST = 0,
16 RPI_FIRMWARE_STATUS_SUCCESS = 0x80000000,
17 RPI_FIRMWARE_STATUS_ERROR = 0x80000001,
37 RPI_FIRMWARE_PROPERTY_END = 0,
38 RPI_FIRMWARE_GET_FIRMWARE_REVISION = 0x00000001,
40 RPI_FIRMWARE_SET_CURSOR_INFO = 0x00008010,
41 RPI_FIRMWARE_SET_CURSOR_STATE = 0x00008011,
43 RPI_FIRMWARE_GET_BOARD_MODEL = 0x00010001,
44 RPI_FIRMWARE_GET_BOARD_REVISION = 0x00010002,
45 RPI_FIRMWARE_GET_BOARD_MAC_ADDRESS = 0x00010003,
[all …]
/OK3568_Linux_fs/kernel/sound/pci/ice1712/
H A Dhoontech.h19 #define ICE1712_SUBDEVICE_STDSP24 0x12141217 /* Hoontech SoundTrack Audio DSP 24 */
20 #define ICE1712_SUBDEVICE_STDSP24_VALUE 0x00010010 /* A dummy id for Hoontech SoundTrack Audio DSP…
21 #define ICE1712_SUBDEVICE_STDSP24_MEDIA7_1 0x16141217 /* Hoontech ST Audio DSP24 Media 7.1 */
22 #define ICE1712_SUBDEVICE_EVENT_EZ8 0x00010001 /* A dummy id for EZ8 */
23 #define ICE1712_SUBDEVICE_STAUDIO_ADCIII 0x00010002 /* A dummy id for STAudio ADCIII */
30 #define ICE1712_STDSP24_0_BOX(r, x) r[0] = ((r[0] & ~3) | ((x)&3))
31 #define ICE1712_STDSP24_0_DAREAR(r, x) r[0] = ((r[0] & ~4) | (((x)&1)<<2))
41 #define ICE1712_STDSP24_SET_ADDR(r, a) r[a&3] = ((r[a&3] & ~0x18) | (((a)&3)<<3))
42 #define ICE1712_STDSP24_CLOCK(r, a, c) r[a&3] = ((r[a&3] & ~0x20) | (((c)&1)<<5))
47 #define ICE1712_STDSP24_DAREAR (1<<0)
[all …]
/OK3568_Linux_fs/kernel/include/scsi/
H A Dsrp.h48 SRP_LOGIN_REQ = 0x00,
49 SRP_TSK_MGMT = 0x01,
50 SRP_CMD = 0x02,
51 SRP_I_LOGOUT = 0x03,
52 SRP_LOGIN_RSP = 0xc0,
53 SRP_RSP = 0xc1,
54 SRP_LOGIN_REJ = 0xc2,
55 SRP_T_LOGOUT = 0x80,
56 SRP_CRED_REQ = 0x81,
57 SRP_AER_REQ = 0x82,
[all …]
/OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/include/asic_reg/gc/
H A Dgc_10_3_0_default.h27 #define mmSDMA0_DEC_START_DEFAULT 0x00000000
28 #define mmSDMA0_GLOBAL_TIMESTAMP_LO_DEFAULT 0x00000000
29 #define mmSDMA0_GLOBAL_TIMESTAMP_HI_DEFAULT 0x00000000
30 #define mmSDMA0_PG_CNTL_DEFAULT 0x00000000
31 #define mmSDMA0_PG_CTX_LO_DEFAULT 0x00000000
32 #define mmSDMA0_PG_CTX_HI_DEFAULT 0x00000000
33 #define mmSDMA0_PG_CTX_CNTL_DEFAULT 0x00000000
34 #define mmSDMA0_POWER_CNTL_DEFAULT 0x40000050
35 #define mmSDMA0_CLK_CTRL_DEFAULT 0x00000100
36 #define mmSDMA0_CNTL_DEFAULT 0x000000c2
[all …]
/OK3568_Linux_fs/kernel/include/linux/
H A Drndis.h8 #define RNDIS_MAJOR_VERSION 0x00000001
9 #define RNDIS_MINOR_VERSION 0x00000000
12 #define RNDIS_DF_CONNECTIONLESS 0x00000001U
13 #define RNDIS_DF_CONNECTION_ORIENTED 0x00000002U
14 #define RNDIS_DF_RAW_DATA 0x00000004U
21 #define RNDIS_MSG_COMPLETION 0x80000000
22 #define RNDIS_MSG_PACKET 0x00000001 /* 1-N packets */
23 #define RNDIS_MSG_INIT 0x00000002
25 #define RNDIS_MSG_HALT 0x00000003
26 #define RNDIS_MSG_QUERY 0x00000004
[all …]
/OK3568_Linux_fs/u-boot/arch/arm/mach-bcm283x/include/mach/
H A Dmbox.h42 #define BCM2835_MBOX_PHYSADDR 0x3f00b880
44 #define BCM2835_MBOX_PHYSADDR 0x2000b880
55 #define BCM2835_MBOX_STATUS_WR_FULL 0x80000000
56 #define BCM2835_MBOX_STATUS_RD_EMPTY 0x40000000
59 #define BCM2835_CHAN_MASK 0xf
75 #define BCM2835_MBOX_REQ_CODE 0
76 #define BCM2835_MBOX_RESP_CODE_SUCCESS 0x80000000
79 memset((_m_), 0, sizeof(*(_m_))); \
81 (_m_)->hdr.code = 0; \
82 (_m_)->end_tag = 0; \
[all …]
/OK3568_Linux_fs/u-boot/arch/arm/dts/
H A Drk3399-sdram-ddr3-4G-1600.dtsi9 0x2
10 0xa
11 0x3
12 0x2
13 0x1
14 0x0
15 0xf
16 0xf
17 0
18 0
[all …]
H A Drk3399-sdram-lpddr3-4GB-1600.dtsi9 0x2
10 0xa
11 0x3
12 0x2
13 0x2
14 0x0
15 0xf
16 0xf
17 0
18 0
[all …]
H A Drk3399-sdram-ddr3-1866.dtsi9 0x1
10 0xa
11 0x3
12 0x2
13 0x1
14 0x0
15 0xf
16 0xf
17 0
18 0
[all …]
H A Drk3399-sdram-ddr3-1600.dtsi9 0x1
10 0xa
11 0x3
12 0x2
13 0x1
14 0x0
15 0xf
16 0xf
17 0
18 0
[all …]
H A Drk3399-sdram-lpddr4-100.dtsi6 0x2
7 0xa
8 0x3
9 0x2
10 0x1
11 0x0
12 0xf
13 0xf
14 0
15 0
[all …]
H A Drk3399-sdram-ddr3-1333.dtsi9 0x1
10 0xa
11 0x3
12 0x2
13 0x1
14 0x0
15 0xf
16 0xf
17 0
18 0
[all …]
/OK3568_Linux_fs/u-boot/arch/arm/mach-exynos/
H A Dexynos4_setup.h29 #define ASYNC_CONFIG 0x10010350
32 #define MUX_HPM_SEL_MOUTAPLL 0x0
33 #define MUX_HPM_SEL_SCLKMPLL 0x1
34 #define MUX_CORE_SEL_MOUTAPLL 0x0
35 #define MUX_CORE_SEL_SCLKMPLL 0x1
36 #define MUX_MPLL_SEL_FILPLL 0x0
37 #define MUX_MPLL_SEL_MOUTMPLLFOUT 0x1
38 #define MUX_APLL_SEL_FILPLL 0x0
39 #define MUX_APLL_SEL_MOUTMPLLFOUT 0x1
43 | (MUX_APLL_SEL_MOUTMPLLFOUT << 0))
[all …]
/OK3568_Linux_fs/kernel/drivers/media/usb/cx231xx/
H A Dcx231xx-dif.h23 {3000000, DIF_BPF_COEFF01, 0x00000002},
24 {3000000, DIF_BPF_COEFF23, 0x00080012},
25 {3000000, DIF_BPF_COEFF45, 0x001e0024},
26 {3000000, DIF_BPF_COEFF67, 0x001bfff8},
27 {3000000, DIF_BPF_COEFF89, 0xffb4ff50},
28 {3000000, DIF_BPF_COEFF1011, 0xfed8fe68},
29 {3000000, DIF_BPF_COEFF1213, 0xfe24fe34},
30 {3000000, DIF_BPF_COEFF1415, 0xfebaffc7},
31 {3000000, DIF_BPF_COEFF1617, 0x014d031f},
32 {3000000, DIF_BPF_COEFF1819, 0x04f0065d},
[all …]
/OK3568_Linux_fs/kernel/arch/powerpc/boot/dts/fsl/
H A Dt1023si-post.dtsi39 alloc-ranges = <0 0 0x10000 0>;
44 alloc-ranges = <0 0 0x10000 0>;
49 alloc-ranges = <0 0 0x10000 0>;
56 interrupts = <25 2 0 0>;
64 bus-range = <0x0 0xff>;
65 interrupts = <20 2 0 0>;
67 pcie@0 {
68 reg = <0 0 0 0 0>;
73 interrupts = <20 2 0 0>;
74 interrupt-map-mask = <0xf800 0 0 7>;
[all …]
/OK3568_Linux_fs/kernel/arch/arm64/boot/dts/freescale/
H A Dfsl-ls1012a.dtsi31 #size-cells = <0>;
33 cpu0: cpu@0 {
36 reg = <0x0>;
37 clocks = <&clockgen 1 0>;
53 arm,psci-suspend-param = <0x0>;
62 #clock-cells = <0>;
69 #clock-cells = <0>;
84 interrupts = <0 106 IRQ_TYPE_LEVEL_HIGH>;
91 reg = <0x0 0x1401000 0 0x1000>, /* GICD */
92 <0x0 0x1402000 0 0x2000>, /* GICC */
[all …]
/OK3568_Linux_fs/kernel/arch/arm64/boot/dts/sprd/
H A Dsc9860.dtsi17 #size-cells = <0>;
54 reg = <0x0 0x530000>;
62 reg = <0x0 0x530001>;
70 reg = <0x0 0x530002>;
78 reg = <0x0 0x530003>;
86 reg = <0x0 0x530100>;
94 reg = <0x0 0x530101>;
102 reg = <0x0 0x530102>;
110 reg = <0x0 0x530103>;
125 arm,psci-suspend-param = <0x00010002>;
[all …]

123